1c0f28ce6SDave Jiang /* 2c0f28ce6SDave Jiang * Intel I/OAT DMA Linux driver 3c0f28ce6SDave Jiang * Copyright(c) 2004 - 2015 Intel Corporation. 4c0f28ce6SDave Jiang * 5c0f28ce6SDave Jiang * This program is free software; you can redistribute it and/or modify it 6c0f28ce6SDave Jiang * under the terms and conditions of the GNU General Public License, 7c0f28ce6SDave Jiang * version 2, as published by the Free Software Foundation. 8c0f28ce6SDave Jiang * 9c0f28ce6SDave Jiang * This program is distributed in the hope that it will be useful, but WITHOUT 10c0f28ce6SDave Jiang * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 11c0f28ce6SDave Jiang * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 12c0f28ce6SDave Jiang * more details. 13c0f28ce6SDave Jiang * 14c0f28ce6SDave Jiang * The full GNU General Public License is included in this distribution in 15c0f28ce6SDave Jiang * the file called "COPYING". 16c0f28ce6SDave Jiang * 17c0f28ce6SDave Jiang */ 18c0f28ce6SDave Jiang 19c0f28ce6SDave Jiang #include <linux/init.h> 20c0f28ce6SDave Jiang #include <linux/module.h> 21c0f28ce6SDave Jiang #include <linux/slab.h> 22c0f28ce6SDave Jiang #include <linux/pci.h> 23c0f28ce6SDave Jiang #include <linux/interrupt.h> 24c0f28ce6SDave Jiang #include <linux/dmaengine.h> 25c0f28ce6SDave Jiang #include <linux/delay.h> 26c0f28ce6SDave Jiang #include <linux/dma-mapping.h> 27c0f28ce6SDave Jiang #include <linux/workqueue.h> 28c0f28ce6SDave Jiang #include <linux/prefetch.h> 29c0f28ce6SDave Jiang #include <linux/dca.h> 304222a907SDave Jiang #include <linux/aer.h> 31dd4645ebSDave Jiang #include <linux/sizes.h> 32c0f28ce6SDave Jiang #include "dma.h" 33c0f28ce6SDave Jiang #include "registers.h" 34c0f28ce6SDave Jiang #include "hw.h" 35c0f28ce6SDave Jiang 36c0f28ce6SDave Jiang #include "../dmaengine.h" 37c0f28ce6SDave Jiang 38c0f28ce6SDave Jiang MODULE_VERSION(IOAT_DMA_VERSION); 39c0f28ce6SDave Jiang MODULE_LICENSE("Dual BSD/GPL"); 40c0f28ce6SDave Jiang MODULE_AUTHOR("Intel Corporation"); 41c0f28ce6SDave Jiang 42c0f28ce6SDave Jiang static struct pci_device_id ioat_pci_tbl[] = { 43c0f28ce6SDave Jiang /* I/OAT v3 platforms */ 44c0f28ce6SDave Jiang { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_TBG0) }, 45c0f28ce6SDave Jiang { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_TBG1) }, 46c0f28ce6SDave Jiang { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_TBG2) }, 47c0f28ce6SDave Jiang { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_TBG3) }, 48c0f28ce6SDave Jiang { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_TBG4) }, 49c0f28ce6SDave Jiang { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_TBG5) }, 50c0f28ce6SDave Jiang { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_TBG6) }, 51c0f28ce6SDave Jiang { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_TBG7) }, 52c0f28ce6SDave Jiang 53c0f28ce6SDave Jiang /* I/OAT v3.2 platforms */ 54c0f28ce6SDave Jiang { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_JSF0) }, 55c0f28ce6SDave Jiang { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_JSF1) }, 56c0f28ce6SDave Jiang { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_JSF2) }, 57c0f28ce6SDave Jiang { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_JSF3) }, 58c0f28ce6SDave Jiang { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_JSF4) }, 59c0f28ce6SDave Jiang { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_JSF5) }, 60c0f28ce6SDave Jiang { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_JSF6) }, 61c0f28ce6SDave Jiang { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_JSF7) }, 62c0f28ce6SDave Jiang { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_JSF8) }, 63c0f28ce6SDave Jiang { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_JSF9) }, 64c0f28ce6SDave Jiang 65c0f28ce6SDave Jiang { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_SNB0) }, 66c0f28ce6SDave Jiang { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_SNB1) }, 67c0f28ce6SDave Jiang { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_SNB2) }, 68c0f28ce6SDave Jiang { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_SNB3) }, 69c0f28ce6SDave Jiang { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_SNB4) }, 70c0f28ce6SDave Jiang { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_SNB5) }, 71c0f28ce6SDave Jiang { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_SNB6) }, 72c0f28ce6SDave Jiang { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_SNB7) }, 73c0f28ce6SDave Jiang { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_SNB8) }, 74c0f28ce6SDave Jiang { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_SNB9) }, 75c0f28ce6SDave Jiang 76c0f28ce6SDave Jiang { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_IVB0) }, 77c0f28ce6SDave Jiang { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_IVB1) }, 78c0f28ce6SDave Jiang { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_IVB2) }, 79c0f28ce6SDave Jiang { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_IVB3) }, 80c0f28ce6SDave Jiang { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_IVB4) }, 81c0f28ce6SDave Jiang { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_IVB5) }, 82c0f28ce6SDave Jiang { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_IVB6) }, 83c0f28ce6SDave Jiang { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_IVB7) }, 84c0f28ce6SDave Jiang { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_IVB8) }, 85c0f28ce6SDave Jiang { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_IVB9) }, 86c0f28ce6SDave Jiang 87c0f28ce6SDave Jiang { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_HSW0) }, 88c0f28ce6SDave Jiang { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_HSW1) }, 89c0f28ce6SDave Jiang { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_HSW2) }, 90c0f28ce6SDave Jiang { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_HSW3) }, 91c0f28ce6SDave Jiang { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_HSW4) }, 92c0f28ce6SDave Jiang { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_HSW5) }, 93c0f28ce6SDave Jiang { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_HSW6) }, 94c0f28ce6SDave Jiang { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_HSW7) }, 95c0f28ce6SDave Jiang { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_HSW8) }, 96c0f28ce6SDave Jiang { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_HSW9) }, 97c0f28ce6SDave Jiang 98ab98193dSDave Jiang { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_BDX0) }, 99ab98193dSDave Jiang { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_BDX1) }, 100ab98193dSDave Jiang { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_BDX2) }, 101ab98193dSDave Jiang { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_BDX3) }, 102ab98193dSDave Jiang { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_BDX4) }, 103ab98193dSDave Jiang { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_BDX5) }, 104ab98193dSDave Jiang { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_BDX6) }, 105ab98193dSDave Jiang { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_BDX7) }, 106ab98193dSDave Jiang { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_BDX8) }, 107ab98193dSDave Jiang { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_BDX9) }, 108ab98193dSDave Jiang 1091594c18fSDave Jiang { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_SKX) }, 1101594c18fSDave Jiang 111c0f28ce6SDave Jiang /* I/OAT v3.3 platforms */ 112c0f28ce6SDave Jiang { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_BWD0) }, 113c0f28ce6SDave Jiang { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_BWD1) }, 114c0f28ce6SDave Jiang { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_BWD2) }, 115c0f28ce6SDave Jiang { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_BWD3) }, 116c0f28ce6SDave Jiang 117c0f28ce6SDave Jiang { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_BDXDE0) }, 118c0f28ce6SDave Jiang { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_BDXDE1) }, 119c0f28ce6SDave Jiang { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_BDXDE2) }, 120c0f28ce6SDave Jiang { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_INTEL_IOAT_BDXDE3) }, 121c0f28ce6SDave Jiang 122c0f28ce6SDave Jiang { 0, } 123c0f28ce6SDave Jiang }; 124c0f28ce6SDave Jiang MODULE_DEVICE_TABLE(pci, ioat_pci_tbl); 125c0f28ce6SDave Jiang 126c0f28ce6SDave Jiang static int ioat_pci_probe(struct pci_dev *pdev, const struct pci_device_id *id); 127c0f28ce6SDave Jiang static void ioat_remove(struct pci_dev *pdev); 128599d49deSDave Jiang static void 129599d49deSDave Jiang ioat_init_channel(struct ioatdma_device *ioat_dma, 130599d49deSDave Jiang struct ioatdma_chan *ioat_chan, int idx); 131ef97bd0fSDave Jiang static void ioat_intr_quirk(struct ioatdma_device *ioat_dma); 132ef97bd0fSDave Jiang static int ioat_enumerate_channels(struct ioatdma_device *ioat_dma); 133ef97bd0fSDave Jiang static int ioat3_dma_self_test(struct ioatdma_device *ioat_dma); 134c0f28ce6SDave Jiang 135c0f28ce6SDave Jiang static int ioat_dca_enabled = 1; 136c0f28ce6SDave Jiang module_param(ioat_dca_enabled, int, 0644); 137c0f28ce6SDave Jiang MODULE_PARM_DESC(ioat_dca_enabled, "control support of dca service (default: 1)"); 138c0f28ce6SDave Jiang int ioat_pending_level = 4; 139c0f28ce6SDave Jiang module_param(ioat_pending_level, int, 0644); 140c0f28ce6SDave Jiang MODULE_PARM_DESC(ioat_pending_level, 141c0f28ce6SDave Jiang "high-water mark for pushing ioat descriptors (default: 4)"); 142c0f28ce6SDave Jiang static char ioat_interrupt_style[32] = "msix"; 143c0f28ce6SDave Jiang module_param_string(ioat_interrupt_style, ioat_interrupt_style, 144c0f28ce6SDave Jiang sizeof(ioat_interrupt_style), 0644); 145c0f28ce6SDave Jiang MODULE_PARM_DESC(ioat_interrupt_style, 146c0f28ce6SDave Jiang "set ioat interrupt style: msix (default), msi, intx"); 147c0f28ce6SDave Jiang 148c0f28ce6SDave Jiang struct kmem_cache *ioat_cache; 149c0f28ce6SDave Jiang struct kmem_cache *ioat_sed_cache; 150c0f28ce6SDave Jiang 151c0f28ce6SDave Jiang static bool is_jf_ioat(struct pci_dev *pdev) 152c0f28ce6SDave Jiang { 153c0f28ce6SDave Jiang switch (pdev->device) { 154c0f28ce6SDave Jiang case PCI_DEVICE_ID_INTEL_IOAT_JSF0: 155c0f28ce6SDave Jiang case PCI_DEVICE_ID_INTEL_IOAT_JSF1: 156c0f28ce6SDave Jiang case PCI_DEVICE_ID_INTEL_IOAT_JSF2: 157c0f28ce6SDave Jiang case PCI_DEVICE_ID_INTEL_IOAT_JSF3: 158c0f28ce6SDave Jiang case PCI_DEVICE_ID_INTEL_IOAT_JSF4: 159c0f28ce6SDave Jiang case PCI_DEVICE_ID_INTEL_IOAT_JSF5: 160c0f28ce6SDave Jiang case PCI_DEVICE_ID_INTEL_IOAT_JSF6: 161c0f28ce6SDave Jiang case PCI_DEVICE_ID_INTEL_IOAT_JSF7: 162c0f28ce6SDave Jiang case PCI_DEVICE_ID_INTEL_IOAT_JSF8: 163c0f28ce6SDave Jiang case PCI_DEVICE_ID_INTEL_IOAT_JSF9: 164c0f28ce6SDave Jiang return true; 165c0f28ce6SDave Jiang default: 166c0f28ce6SDave Jiang return false; 167c0f28ce6SDave Jiang } 168c0f28ce6SDave Jiang } 169c0f28ce6SDave Jiang 170c0f28ce6SDave Jiang static bool is_snb_ioat(struct pci_dev *pdev) 171c0f28ce6SDave Jiang { 172c0f28ce6SDave Jiang switch (pdev->device) { 173c0f28ce6SDave Jiang case PCI_DEVICE_ID_INTEL_IOAT_SNB0: 174c0f28ce6SDave Jiang case PCI_DEVICE_ID_INTEL_IOAT_SNB1: 175c0f28ce6SDave Jiang case PCI_DEVICE_ID_INTEL_IOAT_SNB2: 176c0f28ce6SDave Jiang case PCI_DEVICE_ID_INTEL_IOAT_SNB3: 177c0f28ce6SDave Jiang case PCI_DEVICE_ID_INTEL_IOAT_SNB4: 178c0f28ce6SDave Jiang case PCI_DEVICE_ID_INTEL_IOAT_SNB5: 179c0f28ce6SDave Jiang case PCI_DEVICE_ID_INTEL_IOAT_SNB6: 180c0f28ce6SDave Jiang case PCI_DEVICE_ID_INTEL_IOAT_SNB7: 181c0f28ce6SDave Jiang case PCI_DEVICE_ID_INTEL_IOAT_SNB8: 182c0f28ce6SDave Jiang case PCI_DEVICE_ID_INTEL_IOAT_SNB9: 183c0f28ce6SDave Jiang return true; 184c0f28ce6SDave Jiang default: 185c0f28ce6SDave Jiang return false; 186c0f28ce6SDave Jiang } 187c0f28ce6SDave Jiang } 188c0f28ce6SDave Jiang 189c0f28ce6SDave Jiang static bool is_ivb_ioat(struct pci_dev *pdev) 190c0f28ce6SDave Jiang { 191c0f28ce6SDave Jiang switch (pdev->device) { 192c0f28ce6SDave Jiang case PCI_DEVICE_ID_INTEL_IOAT_IVB0: 193c0f28ce6SDave Jiang case PCI_DEVICE_ID_INTEL_IOAT_IVB1: 194c0f28ce6SDave Jiang case PCI_DEVICE_ID_INTEL_IOAT_IVB2: 195c0f28ce6SDave Jiang case PCI_DEVICE_ID_INTEL_IOAT_IVB3: 196c0f28ce6SDave Jiang case PCI_DEVICE_ID_INTEL_IOAT_IVB4: 197c0f28ce6SDave Jiang case PCI_DEVICE_ID_INTEL_IOAT_IVB5: 198c0f28ce6SDave Jiang case PCI_DEVICE_ID_INTEL_IOAT_IVB6: 199c0f28ce6SDave Jiang case PCI_DEVICE_ID_INTEL_IOAT_IVB7: 200c0f28ce6SDave Jiang case PCI_DEVICE_ID_INTEL_IOAT_IVB8: 201c0f28ce6SDave Jiang case PCI_DEVICE_ID_INTEL_IOAT_IVB9: 202c0f28ce6SDave Jiang return true; 203c0f28ce6SDave Jiang default: 204c0f28ce6SDave Jiang return false; 205c0f28ce6SDave Jiang } 206c0f28ce6SDave Jiang 207c0f28ce6SDave Jiang } 208c0f28ce6SDave Jiang 209c0f28ce6SDave Jiang static bool is_hsw_ioat(struct pci_dev *pdev) 210c0f28ce6SDave Jiang { 211c0f28ce6SDave Jiang switch (pdev->device) { 212c0f28ce6SDave Jiang case PCI_DEVICE_ID_INTEL_IOAT_HSW0: 213c0f28ce6SDave Jiang case PCI_DEVICE_ID_INTEL_IOAT_HSW1: 214c0f28ce6SDave Jiang case PCI_DEVICE_ID_INTEL_IOAT_HSW2: 215c0f28ce6SDave Jiang case PCI_DEVICE_ID_INTEL_IOAT_HSW3: 216c0f28ce6SDave Jiang case PCI_DEVICE_ID_INTEL_IOAT_HSW4: 217c0f28ce6SDave Jiang case PCI_DEVICE_ID_INTEL_IOAT_HSW5: 218c0f28ce6SDave Jiang case PCI_DEVICE_ID_INTEL_IOAT_HSW6: 219c0f28ce6SDave Jiang case PCI_DEVICE_ID_INTEL_IOAT_HSW7: 220c0f28ce6SDave Jiang case PCI_DEVICE_ID_INTEL_IOAT_HSW8: 221c0f28ce6SDave Jiang case PCI_DEVICE_ID_INTEL_IOAT_HSW9: 222c0f28ce6SDave Jiang return true; 223c0f28ce6SDave Jiang default: 224c0f28ce6SDave Jiang return false; 225c0f28ce6SDave Jiang } 226c0f28ce6SDave Jiang 227c0f28ce6SDave Jiang } 228c0f28ce6SDave Jiang 229ab98193dSDave Jiang static bool is_bdx_ioat(struct pci_dev *pdev) 230ab98193dSDave Jiang { 231ab98193dSDave Jiang switch (pdev->device) { 232ab98193dSDave Jiang case PCI_DEVICE_ID_INTEL_IOAT_BDX0: 233ab98193dSDave Jiang case PCI_DEVICE_ID_INTEL_IOAT_BDX1: 234ab98193dSDave Jiang case PCI_DEVICE_ID_INTEL_IOAT_BDX2: 235ab98193dSDave Jiang case PCI_DEVICE_ID_INTEL_IOAT_BDX3: 236ab98193dSDave Jiang case PCI_DEVICE_ID_INTEL_IOAT_BDX4: 237ab98193dSDave Jiang case PCI_DEVICE_ID_INTEL_IOAT_BDX5: 238ab98193dSDave Jiang case PCI_DEVICE_ID_INTEL_IOAT_BDX6: 239ab98193dSDave Jiang case PCI_DEVICE_ID_INTEL_IOAT_BDX7: 240ab98193dSDave Jiang case PCI_DEVICE_ID_INTEL_IOAT_BDX8: 241ab98193dSDave Jiang case PCI_DEVICE_ID_INTEL_IOAT_BDX9: 242ab98193dSDave Jiang return true; 243ab98193dSDave Jiang default: 244ab98193dSDave Jiang return false; 245ab98193dSDave Jiang } 246ab98193dSDave Jiang } 247ab98193dSDave Jiang 2481594c18fSDave Jiang static inline bool is_skx_ioat(struct pci_dev *pdev) 2491594c18fSDave Jiang { 2501594c18fSDave Jiang return (pdev->device == PCI_DEVICE_ID_INTEL_IOAT_SKX) ? true : false; 2511594c18fSDave Jiang } 2521594c18fSDave Jiang 253c0f28ce6SDave Jiang static bool is_xeon_cb32(struct pci_dev *pdev) 254c0f28ce6SDave Jiang { 255c0f28ce6SDave Jiang return is_jf_ioat(pdev) || is_snb_ioat(pdev) || is_ivb_ioat(pdev) || 2561594c18fSDave Jiang is_hsw_ioat(pdev) || is_bdx_ioat(pdev) || is_skx_ioat(pdev); 257c0f28ce6SDave Jiang } 258c0f28ce6SDave Jiang 259c0f28ce6SDave Jiang bool is_bwd_ioat(struct pci_dev *pdev) 260c0f28ce6SDave Jiang { 261c0f28ce6SDave Jiang switch (pdev->device) { 262c0f28ce6SDave Jiang case PCI_DEVICE_ID_INTEL_IOAT_BWD0: 263c0f28ce6SDave Jiang case PCI_DEVICE_ID_INTEL_IOAT_BWD1: 264c0f28ce6SDave Jiang case PCI_DEVICE_ID_INTEL_IOAT_BWD2: 265c0f28ce6SDave Jiang case PCI_DEVICE_ID_INTEL_IOAT_BWD3: 266c0f28ce6SDave Jiang /* even though not Atom, BDX-DE has same DMA silicon */ 267c0f28ce6SDave Jiang case PCI_DEVICE_ID_INTEL_IOAT_BDXDE0: 268c0f28ce6SDave Jiang case PCI_DEVICE_ID_INTEL_IOAT_BDXDE1: 269c0f28ce6SDave Jiang case PCI_DEVICE_ID_INTEL_IOAT_BDXDE2: 270c0f28ce6SDave Jiang case PCI_DEVICE_ID_INTEL_IOAT_BDXDE3: 271c0f28ce6SDave Jiang return true; 272c0f28ce6SDave Jiang default: 273c0f28ce6SDave Jiang return false; 274c0f28ce6SDave Jiang } 275c0f28ce6SDave Jiang } 276c0f28ce6SDave Jiang 277c0f28ce6SDave Jiang static bool is_bwd_noraid(struct pci_dev *pdev) 278c0f28ce6SDave Jiang { 279c0f28ce6SDave Jiang switch (pdev->device) { 280c0f28ce6SDave Jiang case PCI_DEVICE_ID_INTEL_IOAT_BWD2: 281c0f28ce6SDave Jiang case PCI_DEVICE_ID_INTEL_IOAT_BWD3: 282c0f28ce6SDave Jiang case PCI_DEVICE_ID_INTEL_IOAT_BDXDE0: 283c0f28ce6SDave Jiang case PCI_DEVICE_ID_INTEL_IOAT_BDXDE1: 284c0f28ce6SDave Jiang case PCI_DEVICE_ID_INTEL_IOAT_BDXDE2: 285c0f28ce6SDave Jiang case PCI_DEVICE_ID_INTEL_IOAT_BDXDE3: 286c0f28ce6SDave Jiang return true; 287c0f28ce6SDave Jiang default: 288c0f28ce6SDave Jiang return false; 289c0f28ce6SDave Jiang } 290c0f28ce6SDave Jiang 291c0f28ce6SDave Jiang } 292c0f28ce6SDave Jiang 293c0f28ce6SDave Jiang /* 294c0f28ce6SDave Jiang * Perform a IOAT transaction to verify the HW works. 295c0f28ce6SDave Jiang */ 296c0f28ce6SDave Jiang #define IOAT_TEST_SIZE 2000 297c0f28ce6SDave Jiang 298c0f28ce6SDave Jiang static void ioat_dma_test_callback(void *dma_async_param) 299c0f28ce6SDave Jiang { 300c0f28ce6SDave Jiang struct completion *cmp = dma_async_param; 301c0f28ce6SDave Jiang 302c0f28ce6SDave Jiang complete(cmp); 303c0f28ce6SDave Jiang } 304c0f28ce6SDave Jiang 305c0f28ce6SDave Jiang /** 306c0f28ce6SDave Jiang * ioat_dma_self_test - Perform a IOAT transaction to verify the HW works. 307c0f28ce6SDave Jiang * @ioat_dma: dma device to be tested 308c0f28ce6SDave Jiang */ 309599d49deSDave Jiang static int ioat_dma_self_test(struct ioatdma_device *ioat_dma) 310c0f28ce6SDave Jiang { 311c0f28ce6SDave Jiang int i; 312c0f28ce6SDave Jiang u8 *src; 313c0f28ce6SDave Jiang u8 *dest; 314c0f28ce6SDave Jiang struct dma_device *dma = &ioat_dma->dma_dev; 315c0f28ce6SDave Jiang struct device *dev = &ioat_dma->pdev->dev; 316c0f28ce6SDave Jiang struct dma_chan *dma_chan; 317c0f28ce6SDave Jiang struct dma_async_tx_descriptor *tx; 318c0f28ce6SDave Jiang dma_addr_t dma_dest, dma_src; 319c0f28ce6SDave Jiang dma_cookie_t cookie; 320c0f28ce6SDave Jiang int err = 0; 321c0f28ce6SDave Jiang struct completion cmp; 322c0f28ce6SDave Jiang unsigned long tmo; 323c0f28ce6SDave Jiang unsigned long flags; 324c0f28ce6SDave Jiang 325c0f28ce6SDave Jiang src = kzalloc(sizeof(u8) * IOAT_TEST_SIZE, GFP_KERNEL); 326c0f28ce6SDave Jiang if (!src) 327c0f28ce6SDave Jiang return -ENOMEM; 328c0f28ce6SDave Jiang dest = kzalloc(sizeof(u8) * IOAT_TEST_SIZE, GFP_KERNEL); 329c0f28ce6SDave Jiang if (!dest) { 330c0f28ce6SDave Jiang kfree(src); 331c0f28ce6SDave Jiang return -ENOMEM; 332c0f28ce6SDave Jiang } 333c0f28ce6SDave Jiang 334c0f28ce6SDave Jiang /* Fill in src buffer */ 335c0f28ce6SDave Jiang for (i = 0; i < IOAT_TEST_SIZE; i++) 336c0f28ce6SDave Jiang src[i] = (u8)i; 337c0f28ce6SDave Jiang 338c0f28ce6SDave Jiang /* Start copy, using first DMA channel */ 339c0f28ce6SDave Jiang dma_chan = container_of(dma->channels.next, struct dma_chan, 340c0f28ce6SDave Jiang device_node); 341c0f28ce6SDave Jiang if (dma->device_alloc_chan_resources(dma_chan) < 1) { 342c0f28ce6SDave Jiang dev_err(dev, "selftest cannot allocate chan resource\n"); 343c0f28ce6SDave Jiang err = -ENODEV; 344c0f28ce6SDave Jiang goto out; 345c0f28ce6SDave Jiang } 346c0f28ce6SDave Jiang 347c0f28ce6SDave Jiang dma_src = dma_map_single(dev, src, IOAT_TEST_SIZE, DMA_TO_DEVICE); 348c0f28ce6SDave Jiang if (dma_mapping_error(dev, dma_src)) { 349c0f28ce6SDave Jiang dev_err(dev, "mapping src buffer failed\n"); 350b424d2a0SPan Bian err = -ENOMEM; 351c0f28ce6SDave Jiang goto free_resources; 352c0f28ce6SDave Jiang } 353c0f28ce6SDave Jiang dma_dest = dma_map_single(dev, dest, IOAT_TEST_SIZE, DMA_FROM_DEVICE); 354c0f28ce6SDave Jiang if (dma_mapping_error(dev, dma_dest)) { 355c0f28ce6SDave Jiang dev_err(dev, "mapping dest buffer failed\n"); 356b424d2a0SPan Bian err = -ENOMEM; 357c0f28ce6SDave Jiang goto unmap_src; 358c0f28ce6SDave Jiang } 359c0f28ce6SDave Jiang flags = DMA_PREP_INTERRUPT; 360c0f28ce6SDave Jiang tx = ioat_dma->dma_dev.device_prep_dma_memcpy(dma_chan, dma_dest, 361c0f28ce6SDave Jiang dma_src, IOAT_TEST_SIZE, 362c0f28ce6SDave Jiang flags); 363c0f28ce6SDave Jiang if (!tx) { 364c0f28ce6SDave Jiang dev_err(dev, "Self-test prep failed, disabling\n"); 365c0f28ce6SDave Jiang err = -ENODEV; 366c0f28ce6SDave Jiang goto unmap_dma; 367c0f28ce6SDave Jiang } 368c0f28ce6SDave Jiang 369c0f28ce6SDave Jiang async_tx_ack(tx); 370c0f28ce6SDave Jiang init_completion(&cmp); 371c0f28ce6SDave Jiang tx->callback = ioat_dma_test_callback; 372c0f28ce6SDave Jiang tx->callback_param = &cmp; 373c0f28ce6SDave Jiang cookie = tx->tx_submit(tx); 374c0f28ce6SDave Jiang if (cookie < 0) { 375c0f28ce6SDave Jiang dev_err(dev, "Self-test setup failed, disabling\n"); 376c0f28ce6SDave Jiang err = -ENODEV; 377c0f28ce6SDave Jiang goto unmap_dma; 378c0f28ce6SDave Jiang } 379c0f28ce6SDave Jiang dma->device_issue_pending(dma_chan); 380c0f28ce6SDave Jiang 381c0f28ce6SDave Jiang tmo = wait_for_completion_timeout(&cmp, msecs_to_jiffies(3000)); 382c0f28ce6SDave Jiang 383c0f28ce6SDave Jiang if (tmo == 0 || 384c0f28ce6SDave Jiang dma->device_tx_status(dma_chan, cookie, NULL) 385c0f28ce6SDave Jiang != DMA_COMPLETE) { 386c0f28ce6SDave Jiang dev_err(dev, "Self-test copy timed out, disabling\n"); 387c0f28ce6SDave Jiang err = -ENODEV; 388c0f28ce6SDave Jiang goto unmap_dma; 389c0f28ce6SDave Jiang } 390c0f28ce6SDave Jiang if (memcmp(src, dest, IOAT_TEST_SIZE)) { 391c0f28ce6SDave Jiang dev_err(dev, "Self-test copy failed compare, disabling\n"); 392c0f28ce6SDave Jiang err = -ENODEV; 393c0f28ce6SDave Jiang goto free_resources; 394c0f28ce6SDave Jiang } 395c0f28ce6SDave Jiang 396c0f28ce6SDave Jiang unmap_dma: 397c0f28ce6SDave Jiang dma_unmap_single(dev, dma_dest, IOAT_TEST_SIZE, DMA_FROM_DEVICE); 398c0f28ce6SDave Jiang unmap_src: 399c0f28ce6SDave Jiang dma_unmap_single(dev, dma_src, IOAT_TEST_SIZE, DMA_TO_DEVICE); 400c0f28ce6SDave Jiang free_resources: 401c0f28ce6SDave Jiang dma->device_free_chan_resources(dma_chan); 402c0f28ce6SDave Jiang out: 403c0f28ce6SDave Jiang kfree(src); 404c0f28ce6SDave Jiang kfree(dest); 405c0f28ce6SDave Jiang return err; 406c0f28ce6SDave Jiang } 407c0f28ce6SDave Jiang 408c0f28ce6SDave Jiang /** 409c0f28ce6SDave Jiang * ioat_dma_setup_interrupts - setup interrupt handler 410c0f28ce6SDave Jiang * @ioat_dma: ioat dma device 411c0f28ce6SDave Jiang */ 412c0f28ce6SDave Jiang int ioat_dma_setup_interrupts(struct ioatdma_device *ioat_dma) 413c0f28ce6SDave Jiang { 414c0f28ce6SDave Jiang struct ioatdma_chan *ioat_chan; 415c0f28ce6SDave Jiang struct pci_dev *pdev = ioat_dma->pdev; 416c0f28ce6SDave Jiang struct device *dev = &pdev->dev; 417c0f28ce6SDave Jiang struct msix_entry *msix; 418c0f28ce6SDave Jiang int i, j, msixcnt; 419c0f28ce6SDave Jiang int err = -EINVAL; 420c0f28ce6SDave Jiang u8 intrctrl = 0; 421c0f28ce6SDave Jiang 422c0f28ce6SDave Jiang if (!strcmp(ioat_interrupt_style, "msix")) 423c0f28ce6SDave Jiang goto msix; 424c0f28ce6SDave Jiang if (!strcmp(ioat_interrupt_style, "msi")) 425c0f28ce6SDave Jiang goto msi; 426c0f28ce6SDave Jiang if (!strcmp(ioat_interrupt_style, "intx")) 427c0f28ce6SDave Jiang goto intx; 428c0f28ce6SDave Jiang dev_err(dev, "invalid ioat_interrupt_style %s\n", ioat_interrupt_style); 429c0f28ce6SDave Jiang goto err_no_irq; 430c0f28ce6SDave Jiang 431c0f28ce6SDave Jiang msix: 432c0f28ce6SDave Jiang /* The number of MSI-X vectors should equal the number of channels */ 433c0f28ce6SDave Jiang msixcnt = ioat_dma->dma_dev.chancnt; 434c0f28ce6SDave Jiang for (i = 0; i < msixcnt; i++) 435c0f28ce6SDave Jiang ioat_dma->msix_entries[i].entry = i; 436c0f28ce6SDave Jiang 437c0f28ce6SDave Jiang err = pci_enable_msix_exact(pdev, ioat_dma->msix_entries, msixcnt); 438c0f28ce6SDave Jiang if (err) 439c0f28ce6SDave Jiang goto msi; 440c0f28ce6SDave Jiang 441c0f28ce6SDave Jiang for (i = 0; i < msixcnt; i++) { 442c0f28ce6SDave Jiang msix = &ioat_dma->msix_entries[i]; 443c0f28ce6SDave Jiang ioat_chan = ioat_chan_by_index(ioat_dma, i); 444c0f28ce6SDave Jiang err = devm_request_irq(dev, msix->vector, 445c0f28ce6SDave Jiang ioat_dma_do_interrupt_msix, 0, 446c0f28ce6SDave Jiang "ioat-msix", ioat_chan); 447c0f28ce6SDave Jiang if (err) { 448c0f28ce6SDave Jiang for (j = 0; j < i; j++) { 449c0f28ce6SDave Jiang msix = &ioat_dma->msix_entries[j]; 450c0f28ce6SDave Jiang ioat_chan = ioat_chan_by_index(ioat_dma, j); 451c0f28ce6SDave Jiang devm_free_irq(dev, msix->vector, ioat_chan); 452c0f28ce6SDave Jiang } 453c0f28ce6SDave Jiang goto msi; 454c0f28ce6SDave Jiang } 455c0f28ce6SDave Jiang } 456c0f28ce6SDave Jiang intrctrl |= IOAT_INTRCTRL_MSIX_VECTOR_CONTROL; 457c0f28ce6SDave Jiang ioat_dma->irq_mode = IOAT_MSIX; 458c0f28ce6SDave Jiang goto done; 459c0f28ce6SDave Jiang 460c0f28ce6SDave Jiang msi: 461c0f28ce6SDave Jiang err = pci_enable_msi(pdev); 462c0f28ce6SDave Jiang if (err) 463c0f28ce6SDave Jiang goto intx; 464c0f28ce6SDave Jiang 465c0f28ce6SDave Jiang err = devm_request_irq(dev, pdev->irq, ioat_dma_do_interrupt, 0, 466c0f28ce6SDave Jiang "ioat-msi", ioat_dma); 467c0f28ce6SDave Jiang if (err) { 468c0f28ce6SDave Jiang pci_disable_msi(pdev); 469c0f28ce6SDave Jiang goto intx; 470c0f28ce6SDave Jiang } 471c0f28ce6SDave Jiang ioat_dma->irq_mode = IOAT_MSI; 472c0f28ce6SDave Jiang goto done; 473c0f28ce6SDave Jiang 474c0f28ce6SDave Jiang intx: 475c0f28ce6SDave Jiang err = devm_request_irq(dev, pdev->irq, ioat_dma_do_interrupt, 476c0f28ce6SDave Jiang IRQF_SHARED, "ioat-intx", ioat_dma); 477c0f28ce6SDave Jiang if (err) 478c0f28ce6SDave Jiang goto err_no_irq; 479c0f28ce6SDave Jiang 480c0f28ce6SDave Jiang ioat_dma->irq_mode = IOAT_INTX; 481c0f28ce6SDave Jiang done: 482ef97bd0fSDave Jiang if (is_bwd_ioat(pdev)) 483ef97bd0fSDave Jiang ioat_intr_quirk(ioat_dma); 484c0f28ce6SDave Jiang intrctrl |= IOAT_INTRCTRL_MASTER_INT_EN; 485c0f28ce6SDave Jiang writeb(intrctrl, ioat_dma->reg_base + IOAT_INTRCTRL_OFFSET); 486c0f28ce6SDave Jiang return 0; 487c0f28ce6SDave Jiang 488c0f28ce6SDave Jiang err_no_irq: 489c0f28ce6SDave Jiang /* Disable all interrupt generation */ 490c0f28ce6SDave Jiang writeb(0, ioat_dma->reg_base + IOAT_INTRCTRL_OFFSET); 491c0f28ce6SDave Jiang ioat_dma->irq_mode = IOAT_NOIRQ; 492c0f28ce6SDave Jiang dev_err(dev, "no usable interrupts\n"); 493c0f28ce6SDave Jiang return err; 494c0f28ce6SDave Jiang } 495c0f28ce6SDave Jiang 496c0f28ce6SDave Jiang static void ioat_disable_interrupts(struct ioatdma_device *ioat_dma) 497c0f28ce6SDave Jiang { 498c0f28ce6SDave Jiang /* Disable all interrupt generation */ 499c0f28ce6SDave Jiang writeb(0, ioat_dma->reg_base + IOAT_INTRCTRL_OFFSET); 500c0f28ce6SDave Jiang } 501c0f28ce6SDave Jiang 502599d49deSDave Jiang static int ioat_probe(struct ioatdma_device *ioat_dma) 503c0f28ce6SDave Jiang { 504c0f28ce6SDave Jiang int err = -ENODEV; 505c0f28ce6SDave Jiang struct dma_device *dma = &ioat_dma->dma_dev; 506c0f28ce6SDave Jiang struct pci_dev *pdev = ioat_dma->pdev; 507c0f28ce6SDave Jiang struct device *dev = &pdev->dev; 508c0f28ce6SDave Jiang 509679cfbf7SDave Jiang ioat_dma->completion_pool = dma_pool_create("completion_pool", dev, 510c0f28ce6SDave Jiang sizeof(u64), 511c0f28ce6SDave Jiang SMP_CACHE_BYTES, 512c0f28ce6SDave Jiang SMP_CACHE_BYTES); 513c0f28ce6SDave Jiang 514c0f28ce6SDave Jiang if (!ioat_dma->completion_pool) { 515c0f28ce6SDave Jiang err = -ENOMEM; 516dd4645ebSDave Jiang goto err_out; 517c0f28ce6SDave Jiang } 518c0f28ce6SDave Jiang 519ef97bd0fSDave Jiang ioat_enumerate_channels(ioat_dma); 520c0f28ce6SDave Jiang 521c0f28ce6SDave Jiang dma_cap_set(DMA_MEMCPY, dma->cap_mask); 522c0f28ce6SDave Jiang dma->dev = &pdev->dev; 523c0f28ce6SDave Jiang 524c0f28ce6SDave Jiang if (!dma->chancnt) { 525c0f28ce6SDave Jiang dev_err(dev, "channel enumeration error\n"); 526c0f28ce6SDave Jiang goto err_setup_interrupts; 527c0f28ce6SDave Jiang } 528c0f28ce6SDave Jiang 529c0f28ce6SDave Jiang err = ioat_dma_setup_interrupts(ioat_dma); 530c0f28ce6SDave Jiang if (err) 531c0f28ce6SDave Jiang goto err_setup_interrupts; 532c0f28ce6SDave Jiang 533ef97bd0fSDave Jiang err = ioat3_dma_self_test(ioat_dma); 534c0f28ce6SDave Jiang if (err) 535c0f28ce6SDave Jiang goto err_self_test; 536c0f28ce6SDave Jiang 537c0f28ce6SDave Jiang return 0; 538c0f28ce6SDave Jiang 539c0f28ce6SDave Jiang err_self_test: 540c0f28ce6SDave Jiang ioat_disable_interrupts(ioat_dma); 541c0f28ce6SDave Jiang err_setup_interrupts: 542679cfbf7SDave Jiang dma_pool_destroy(ioat_dma->completion_pool); 543dd4645ebSDave Jiang err_out: 544c0f28ce6SDave Jiang return err; 545c0f28ce6SDave Jiang } 546c0f28ce6SDave Jiang 547599d49deSDave Jiang static int ioat_register(struct ioatdma_device *ioat_dma) 548c0f28ce6SDave Jiang { 549c0f28ce6SDave Jiang int err = dma_async_device_register(&ioat_dma->dma_dev); 550c0f28ce6SDave Jiang 551c0f28ce6SDave Jiang if (err) { 552c0f28ce6SDave Jiang ioat_disable_interrupts(ioat_dma); 553679cfbf7SDave Jiang dma_pool_destroy(ioat_dma->completion_pool); 554c0f28ce6SDave Jiang } 555c0f28ce6SDave Jiang 556c0f28ce6SDave Jiang return err; 557c0f28ce6SDave Jiang } 558c0f28ce6SDave Jiang 559599d49deSDave Jiang static void ioat_dma_remove(struct ioatdma_device *ioat_dma) 560c0f28ce6SDave Jiang { 561c0f28ce6SDave Jiang struct dma_device *dma = &ioat_dma->dma_dev; 562c0f28ce6SDave Jiang 563c0f28ce6SDave Jiang ioat_disable_interrupts(ioat_dma); 564c0f28ce6SDave Jiang 565c0f28ce6SDave Jiang ioat_kobject_del(ioat_dma); 566c0f28ce6SDave Jiang 567c0f28ce6SDave Jiang dma_async_device_unregister(dma); 568c0f28ce6SDave Jiang 569679cfbf7SDave Jiang dma_pool_destroy(ioat_dma->completion_pool); 570c0f28ce6SDave Jiang 571c0f28ce6SDave Jiang INIT_LIST_HEAD(&dma->channels); 572c0f28ce6SDave Jiang } 573c0f28ce6SDave Jiang 574c0f28ce6SDave Jiang /** 575c0f28ce6SDave Jiang * ioat_enumerate_channels - find and initialize the device's channels 576c0f28ce6SDave Jiang * @ioat_dma: the ioat dma device to be enumerated 577c0f28ce6SDave Jiang */ 578599d49deSDave Jiang static int ioat_enumerate_channels(struct ioatdma_device *ioat_dma) 579c0f28ce6SDave Jiang { 580c0f28ce6SDave Jiang struct ioatdma_chan *ioat_chan; 581c0f28ce6SDave Jiang struct device *dev = &ioat_dma->pdev->dev; 582c0f28ce6SDave Jiang struct dma_device *dma = &ioat_dma->dma_dev; 583c0f28ce6SDave Jiang u8 xfercap_log; 584c0f28ce6SDave Jiang int i; 585c0f28ce6SDave Jiang 586c0f28ce6SDave Jiang INIT_LIST_HEAD(&dma->channels); 587c0f28ce6SDave Jiang dma->chancnt = readb(ioat_dma->reg_base + IOAT_CHANCNT_OFFSET); 588c0f28ce6SDave Jiang dma->chancnt &= 0x1f; /* bits [4:0] valid */ 589c0f28ce6SDave Jiang if (dma->chancnt > ARRAY_SIZE(ioat_dma->idx)) { 590c0f28ce6SDave Jiang dev_warn(dev, "(%d) exceeds max supported channels (%zu)\n", 591c0f28ce6SDave Jiang dma->chancnt, ARRAY_SIZE(ioat_dma->idx)); 592c0f28ce6SDave Jiang dma->chancnt = ARRAY_SIZE(ioat_dma->idx); 593c0f28ce6SDave Jiang } 594c0f28ce6SDave Jiang xfercap_log = readb(ioat_dma->reg_base + IOAT_XFERCAP_OFFSET); 595c0f28ce6SDave Jiang xfercap_log &= 0x1f; /* bits [4:0] valid */ 596c0f28ce6SDave Jiang if (xfercap_log == 0) 597c0f28ce6SDave Jiang return 0; 598c0f28ce6SDave Jiang dev_dbg(dev, "%s: xfercap = %d\n", __func__, 1 << xfercap_log); 599c0f28ce6SDave Jiang 600c0f28ce6SDave Jiang for (i = 0; i < dma->chancnt; i++) { 601c0f28ce6SDave Jiang ioat_chan = devm_kzalloc(dev, sizeof(*ioat_chan), GFP_KERNEL); 602c0f28ce6SDave Jiang if (!ioat_chan) 603c0f28ce6SDave Jiang break; 604c0f28ce6SDave Jiang 605c0f28ce6SDave Jiang ioat_init_channel(ioat_dma, ioat_chan, i); 606c0f28ce6SDave Jiang ioat_chan->xfercap_log = xfercap_log; 607c0f28ce6SDave Jiang spin_lock_init(&ioat_chan->prep_lock); 608ef97bd0fSDave Jiang if (ioat_reset_hw(ioat_chan)) { 609c0f28ce6SDave Jiang i = 0; 610c0f28ce6SDave Jiang break; 611c0f28ce6SDave Jiang } 612c0f28ce6SDave Jiang } 613c0f28ce6SDave Jiang dma->chancnt = i; 614c0f28ce6SDave Jiang return i; 615c0f28ce6SDave Jiang } 616c0f28ce6SDave Jiang 617c0f28ce6SDave Jiang /** 618c0f28ce6SDave Jiang * ioat_free_chan_resources - release all the descriptors 619c0f28ce6SDave Jiang * @chan: the channel to be cleaned 620c0f28ce6SDave Jiang */ 621599d49deSDave Jiang static void ioat_free_chan_resources(struct dma_chan *c) 622c0f28ce6SDave Jiang { 623c0f28ce6SDave Jiang struct ioatdma_chan *ioat_chan = to_ioat_chan(c); 624c0f28ce6SDave Jiang struct ioatdma_device *ioat_dma = ioat_chan->ioat_dma; 625c0f28ce6SDave Jiang struct ioat_ring_ent *desc; 626c0f28ce6SDave Jiang const int total_descs = 1 << ioat_chan->alloc_order; 627c0f28ce6SDave Jiang int descs; 628c0f28ce6SDave Jiang int i; 629c0f28ce6SDave Jiang 630c0f28ce6SDave Jiang /* Before freeing channel resources first check 631c0f28ce6SDave Jiang * if they have been previously allocated for this channel. 632c0f28ce6SDave Jiang */ 633c0f28ce6SDave Jiang if (!ioat_chan->ring) 634c0f28ce6SDave Jiang return; 635c0f28ce6SDave Jiang 636c0f28ce6SDave Jiang ioat_stop(ioat_chan); 637ef97bd0fSDave Jiang ioat_reset_hw(ioat_chan); 638c0f28ce6SDave Jiang 639c0f28ce6SDave Jiang spin_lock_bh(&ioat_chan->cleanup_lock); 640c0f28ce6SDave Jiang spin_lock_bh(&ioat_chan->prep_lock); 641c0f28ce6SDave Jiang descs = ioat_ring_space(ioat_chan); 642c0f28ce6SDave Jiang dev_dbg(to_dev(ioat_chan), "freeing %d idle descriptors\n", descs); 643c0f28ce6SDave Jiang for (i = 0; i < descs; i++) { 644c0f28ce6SDave Jiang desc = ioat_get_ring_ent(ioat_chan, ioat_chan->head + i); 645c0f28ce6SDave Jiang ioat_free_ring_ent(desc, c); 646c0f28ce6SDave Jiang } 647c0f28ce6SDave Jiang 648c0f28ce6SDave Jiang if (descs < total_descs) 649c0f28ce6SDave Jiang dev_err(to_dev(ioat_chan), "Freeing %d in use descriptors!\n", 650c0f28ce6SDave Jiang total_descs - descs); 651c0f28ce6SDave Jiang 652c0f28ce6SDave Jiang for (i = 0; i < total_descs - descs; i++) { 653c0f28ce6SDave Jiang desc = ioat_get_ring_ent(ioat_chan, ioat_chan->tail + i); 654c0f28ce6SDave Jiang dump_desc_dbg(ioat_chan, desc); 655c0f28ce6SDave Jiang ioat_free_ring_ent(desc, c); 656c0f28ce6SDave Jiang } 657c0f28ce6SDave Jiang 658dd4645ebSDave Jiang for (i = 0; i < ioat_chan->desc_chunks; i++) { 659dd4645ebSDave Jiang dma_free_coherent(to_dev(ioat_chan), SZ_2M, 660dd4645ebSDave Jiang ioat_chan->descs[i].virt, 661dd4645ebSDave Jiang ioat_chan->descs[i].hw); 662dd4645ebSDave Jiang ioat_chan->descs[i].virt = NULL; 663dd4645ebSDave Jiang ioat_chan->descs[i].hw = 0; 664dd4645ebSDave Jiang } 665dd4645ebSDave Jiang ioat_chan->desc_chunks = 0; 666dd4645ebSDave Jiang 667c0f28ce6SDave Jiang kfree(ioat_chan->ring); 668c0f28ce6SDave Jiang ioat_chan->ring = NULL; 669c0f28ce6SDave Jiang ioat_chan->alloc_order = 0; 670679cfbf7SDave Jiang dma_pool_free(ioat_dma->completion_pool, ioat_chan->completion, 671c0f28ce6SDave Jiang ioat_chan->completion_dma); 672c0f28ce6SDave Jiang spin_unlock_bh(&ioat_chan->prep_lock); 673c0f28ce6SDave Jiang spin_unlock_bh(&ioat_chan->cleanup_lock); 674c0f28ce6SDave Jiang 675c0f28ce6SDave Jiang ioat_chan->last_completion = 0; 676c0f28ce6SDave Jiang ioat_chan->completion_dma = 0; 677c0f28ce6SDave Jiang ioat_chan->dmacount = 0; 678c0f28ce6SDave Jiang } 679c0f28ce6SDave Jiang 680c0f28ce6SDave Jiang /* ioat_alloc_chan_resources - allocate/initialize ioat descriptor ring 681c0f28ce6SDave Jiang * @chan: channel to be initialized 682c0f28ce6SDave Jiang */ 683599d49deSDave Jiang static int ioat_alloc_chan_resources(struct dma_chan *c) 684c0f28ce6SDave Jiang { 685c0f28ce6SDave Jiang struct ioatdma_chan *ioat_chan = to_ioat_chan(c); 686c0f28ce6SDave Jiang struct ioat_ring_ent **ring; 687c0f28ce6SDave Jiang u64 status; 688c0f28ce6SDave Jiang int order; 689c0f28ce6SDave Jiang int i = 0; 690c0f28ce6SDave Jiang u32 chanerr; 691c0f28ce6SDave Jiang 692c0f28ce6SDave Jiang /* have we already been set up? */ 693c0f28ce6SDave Jiang if (ioat_chan->ring) 694c0f28ce6SDave Jiang return 1 << ioat_chan->alloc_order; 695c0f28ce6SDave Jiang 696c0f28ce6SDave Jiang /* Setup register to interrupt and write completion status on error */ 697c0f28ce6SDave Jiang writew(IOAT_CHANCTRL_RUN, ioat_chan->reg_base + IOAT_CHANCTRL_OFFSET); 698c0f28ce6SDave Jiang 699c0f28ce6SDave Jiang /* allocate a completion writeback area */ 700c0f28ce6SDave Jiang /* doing 2 32bit writes to mmio since 1 64b write doesn't work */ 701c0f28ce6SDave Jiang ioat_chan->completion = 702305697faSJulia Lawall dma_pool_zalloc(ioat_chan->ioat_dma->completion_pool, 703c0f28ce6SDave Jiang GFP_KERNEL, &ioat_chan->completion_dma); 704c0f28ce6SDave Jiang if (!ioat_chan->completion) 705c0f28ce6SDave Jiang return -ENOMEM; 706c0f28ce6SDave Jiang 707c0f28ce6SDave Jiang writel(((u64)ioat_chan->completion_dma) & 0x00000000FFFFFFFF, 708c0f28ce6SDave Jiang ioat_chan->reg_base + IOAT_CHANCMP_OFFSET_LOW); 709c0f28ce6SDave Jiang writel(((u64)ioat_chan->completion_dma) >> 32, 710c0f28ce6SDave Jiang ioat_chan->reg_base + IOAT_CHANCMP_OFFSET_HIGH); 711c0f28ce6SDave Jiang 712cd60cd96SDave Jiang order = IOAT_MAX_ORDER; 713c0f28ce6SDave Jiang ring = ioat_alloc_ring(c, order, GFP_KERNEL); 714c0f28ce6SDave Jiang if (!ring) 715c0f28ce6SDave Jiang return -ENOMEM; 716c0f28ce6SDave Jiang 717c0f28ce6SDave Jiang spin_lock_bh(&ioat_chan->cleanup_lock); 718c0f28ce6SDave Jiang spin_lock_bh(&ioat_chan->prep_lock); 719c0f28ce6SDave Jiang ioat_chan->ring = ring; 720c0f28ce6SDave Jiang ioat_chan->head = 0; 721c0f28ce6SDave Jiang ioat_chan->issued = 0; 722c0f28ce6SDave Jiang ioat_chan->tail = 0; 723c0f28ce6SDave Jiang ioat_chan->alloc_order = order; 724c0f28ce6SDave Jiang set_bit(IOAT_RUN, &ioat_chan->state); 725c0f28ce6SDave Jiang spin_unlock_bh(&ioat_chan->prep_lock); 726c0f28ce6SDave Jiang spin_unlock_bh(&ioat_chan->cleanup_lock); 727c0f28ce6SDave Jiang 728c0f28ce6SDave Jiang ioat_start_null_desc(ioat_chan); 729c0f28ce6SDave Jiang 730c0f28ce6SDave Jiang /* check that we got off the ground */ 731c0f28ce6SDave Jiang do { 732c0f28ce6SDave Jiang udelay(1); 733c0f28ce6SDave Jiang status = ioat_chansts(ioat_chan); 734c0f28ce6SDave Jiang } while (i++ < 20 && !is_ioat_active(status) && !is_ioat_idle(status)); 735c0f28ce6SDave Jiang 736c0f28ce6SDave Jiang if (is_ioat_active(status) || is_ioat_idle(status)) 737c0f28ce6SDave Jiang return 1 << ioat_chan->alloc_order; 738c0f28ce6SDave Jiang 739c0f28ce6SDave Jiang chanerr = readl(ioat_chan->reg_base + IOAT_CHANERR_OFFSET); 740c0f28ce6SDave Jiang 741c0f28ce6SDave Jiang dev_WARN(to_dev(ioat_chan), 742c0f28ce6SDave Jiang "failed to start channel chanerr: %#x\n", chanerr); 743c0f28ce6SDave Jiang ioat_free_chan_resources(c); 744c0f28ce6SDave Jiang return -EFAULT; 745c0f28ce6SDave Jiang } 746c0f28ce6SDave Jiang 747c0f28ce6SDave Jiang /* common channel initialization */ 748599d49deSDave Jiang static void 749c0f28ce6SDave Jiang ioat_init_channel(struct ioatdma_device *ioat_dma, 750c0f28ce6SDave Jiang struct ioatdma_chan *ioat_chan, int idx) 751c0f28ce6SDave Jiang { 752c0f28ce6SDave Jiang struct dma_device *dma = &ioat_dma->dma_dev; 753c0f28ce6SDave Jiang struct dma_chan *c = &ioat_chan->dma_chan; 754c0f28ce6SDave Jiang unsigned long data = (unsigned long) c; 755c0f28ce6SDave Jiang 756c0f28ce6SDave Jiang ioat_chan->ioat_dma = ioat_dma; 757c0f28ce6SDave Jiang ioat_chan->reg_base = ioat_dma->reg_base + (0x80 * (idx + 1)); 758c0f28ce6SDave Jiang spin_lock_init(&ioat_chan->cleanup_lock); 759c0f28ce6SDave Jiang ioat_chan->dma_chan.device = dma; 760c0f28ce6SDave Jiang dma_cookie_init(&ioat_chan->dma_chan); 761c0f28ce6SDave Jiang list_add_tail(&ioat_chan->dma_chan.device_node, &dma->channels); 762c0f28ce6SDave Jiang ioat_dma->idx[idx] = ioat_chan; 763c0f28ce6SDave Jiang init_timer(&ioat_chan->timer); 764ef97bd0fSDave Jiang ioat_chan->timer.function = ioat_timer_event; 765c0f28ce6SDave Jiang ioat_chan->timer.data = data; 766ef97bd0fSDave Jiang tasklet_init(&ioat_chan->cleanup_task, ioat_cleanup_event, data); 767c0f28ce6SDave Jiang } 768c0f28ce6SDave Jiang 769c0f28ce6SDave Jiang #define IOAT_NUM_SRC_TEST 6 /* must be <= 8 */ 770c0f28ce6SDave Jiang static int ioat_xor_val_self_test(struct ioatdma_device *ioat_dma) 771c0f28ce6SDave Jiang { 772c0f28ce6SDave Jiang int i, src_idx; 773c0f28ce6SDave Jiang struct page *dest; 774c0f28ce6SDave Jiang struct page *xor_srcs[IOAT_NUM_SRC_TEST]; 775c0f28ce6SDave Jiang struct page *xor_val_srcs[IOAT_NUM_SRC_TEST + 1]; 776c0f28ce6SDave Jiang dma_addr_t dma_srcs[IOAT_NUM_SRC_TEST + 1]; 777c0f28ce6SDave Jiang dma_addr_t dest_dma; 778c0f28ce6SDave Jiang struct dma_async_tx_descriptor *tx; 779c0f28ce6SDave Jiang struct dma_chan *dma_chan; 780c0f28ce6SDave Jiang dma_cookie_t cookie; 781c0f28ce6SDave Jiang u8 cmp_byte = 0; 782c0f28ce6SDave Jiang u32 cmp_word; 783c0f28ce6SDave Jiang u32 xor_val_result; 784c0f28ce6SDave Jiang int err = 0; 785c0f28ce6SDave Jiang struct completion cmp; 786c0f28ce6SDave Jiang unsigned long tmo; 787c0f28ce6SDave Jiang struct device *dev = &ioat_dma->pdev->dev; 788c0f28ce6SDave Jiang struct dma_device *dma = &ioat_dma->dma_dev; 789c0f28ce6SDave Jiang u8 op = 0; 790c0f28ce6SDave Jiang 791c0f28ce6SDave Jiang dev_dbg(dev, "%s\n", __func__); 792c0f28ce6SDave Jiang 793c0f28ce6SDave Jiang if (!dma_has_cap(DMA_XOR, dma->cap_mask)) 794c0f28ce6SDave Jiang return 0; 795c0f28ce6SDave Jiang 796c0f28ce6SDave Jiang for (src_idx = 0; src_idx < IOAT_NUM_SRC_TEST; src_idx++) { 797c0f28ce6SDave Jiang xor_srcs[src_idx] = alloc_page(GFP_KERNEL); 798c0f28ce6SDave Jiang if (!xor_srcs[src_idx]) { 799c0f28ce6SDave Jiang while (src_idx--) 800c0f28ce6SDave Jiang __free_page(xor_srcs[src_idx]); 801c0f28ce6SDave Jiang return -ENOMEM; 802c0f28ce6SDave Jiang } 803c0f28ce6SDave Jiang } 804c0f28ce6SDave Jiang 805c0f28ce6SDave Jiang dest = alloc_page(GFP_KERNEL); 806c0f28ce6SDave Jiang if (!dest) { 807c0f28ce6SDave Jiang while (src_idx--) 808c0f28ce6SDave Jiang __free_page(xor_srcs[src_idx]); 809c0f28ce6SDave Jiang return -ENOMEM; 810c0f28ce6SDave Jiang } 811c0f28ce6SDave Jiang 812c0f28ce6SDave Jiang /* Fill in src buffers */ 813c0f28ce6SDave Jiang for (src_idx = 0; src_idx < IOAT_NUM_SRC_TEST; src_idx++) { 814c0f28ce6SDave Jiang u8 *ptr = page_address(xor_srcs[src_idx]); 815c0f28ce6SDave Jiang 816c0f28ce6SDave Jiang for (i = 0; i < PAGE_SIZE; i++) 817c0f28ce6SDave Jiang ptr[i] = (1 << src_idx); 818c0f28ce6SDave Jiang } 819c0f28ce6SDave Jiang 820c0f28ce6SDave Jiang for (src_idx = 0; src_idx < IOAT_NUM_SRC_TEST; src_idx++) 821c0f28ce6SDave Jiang cmp_byte ^= (u8) (1 << src_idx); 822c0f28ce6SDave Jiang 823c0f28ce6SDave Jiang cmp_word = (cmp_byte << 24) | (cmp_byte << 16) | 824c0f28ce6SDave Jiang (cmp_byte << 8) | cmp_byte; 825c0f28ce6SDave Jiang 826c0f28ce6SDave Jiang memset(page_address(dest), 0, PAGE_SIZE); 827c0f28ce6SDave Jiang 828c0f28ce6SDave Jiang dma_chan = container_of(dma->channels.next, struct dma_chan, 829c0f28ce6SDave Jiang device_node); 830c0f28ce6SDave Jiang if (dma->device_alloc_chan_resources(dma_chan) < 1) { 831c0f28ce6SDave Jiang err = -ENODEV; 832c0f28ce6SDave Jiang goto out; 833c0f28ce6SDave Jiang } 834c0f28ce6SDave Jiang 835c0f28ce6SDave Jiang /* test xor */ 836c0f28ce6SDave Jiang op = IOAT_OP_XOR; 837c0f28ce6SDave Jiang 838c0f28ce6SDave Jiang dest_dma = dma_map_page(dev, dest, 0, PAGE_SIZE, DMA_FROM_DEVICE); 8397393fca9SPan Bian if (dma_mapping_error(dev, dest_dma)) { 8407393fca9SPan Bian err = -ENOMEM; 8412eab9b1aSDave Jiang goto free_resources; 8427393fca9SPan Bian } 843c0f28ce6SDave Jiang 844c0f28ce6SDave Jiang for (i = 0; i < IOAT_NUM_SRC_TEST; i++) 845c0f28ce6SDave Jiang dma_srcs[i] = DMA_ERROR_CODE; 846c0f28ce6SDave Jiang for (i = 0; i < IOAT_NUM_SRC_TEST; i++) { 847c0f28ce6SDave Jiang dma_srcs[i] = dma_map_page(dev, xor_srcs[i], 0, PAGE_SIZE, 848c0f28ce6SDave Jiang DMA_TO_DEVICE); 8497393fca9SPan Bian if (dma_mapping_error(dev, dma_srcs[i])) { 8507393fca9SPan Bian err = -ENOMEM; 851c0f28ce6SDave Jiang goto dma_unmap; 852c0f28ce6SDave Jiang } 8537393fca9SPan Bian } 854c0f28ce6SDave Jiang tx = dma->device_prep_dma_xor(dma_chan, dest_dma, dma_srcs, 855c0f28ce6SDave Jiang IOAT_NUM_SRC_TEST, PAGE_SIZE, 856c0f28ce6SDave Jiang DMA_PREP_INTERRUPT); 857c0f28ce6SDave Jiang 858c0f28ce6SDave Jiang if (!tx) { 859c0f28ce6SDave Jiang dev_err(dev, "Self-test xor prep failed\n"); 860c0f28ce6SDave Jiang err = -ENODEV; 861c0f28ce6SDave Jiang goto dma_unmap; 862c0f28ce6SDave Jiang } 863c0f28ce6SDave Jiang 864c0f28ce6SDave Jiang async_tx_ack(tx); 865c0f28ce6SDave Jiang init_completion(&cmp); 8663372de58SDave Jiang tx->callback = ioat_dma_test_callback; 867c0f28ce6SDave Jiang tx->callback_param = &cmp; 868c0f28ce6SDave Jiang cookie = tx->tx_submit(tx); 869c0f28ce6SDave Jiang if (cookie < 0) { 870c0f28ce6SDave Jiang dev_err(dev, "Self-test xor setup failed\n"); 871c0f28ce6SDave Jiang err = -ENODEV; 872c0f28ce6SDave Jiang goto dma_unmap; 873c0f28ce6SDave Jiang } 874c0f28ce6SDave Jiang dma->device_issue_pending(dma_chan); 875c0f28ce6SDave Jiang 876c0f28ce6SDave Jiang tmo = wait_for_completion_timeout(&cmp, msecs_to_jiffies(3000)); 877c0f28ce6SDave Jiang 878c0f28ce6SDave Jiang if (tmo == 0 || 879c0f28ce6SDave Jiang dma->device_tx_status(dma_chan, cookie, NULL) != DMA_COMPLETE) { 880c0f28ce6SDave Jiang dev_err(dev, "Self-test xor timed out\n"); 881c0f28ce6SDave Jiang err = -ENODEV; 882c0f28ce6SDave Jiang goto dma_unmap; 883c0f28ce6SDave Jiang } 884c0f28ce6SDave Jiang 885c0f28ce6SDave Jiang for (i = 0; i < IOAT_NUM_SRC_TEST; i++) 886c0f28ce6SDave Jiang dma_unmap_page(dev, dma_srcs[i], PAGE_SIZE, DMA_TO_DEVICE); 887c0f28ce6SDave Jiang 888c0f28ce6SDave Jiang dma_sync_single_for_cpu(dev, dest_dma, PAGE_SIZE, DMA_FROM_DEVICE); 889c0f28ce6SDave Jiang for (i = 0; i < (PAGE_SIZE / sizeof(u32)); i++) { 890c0f28ce6SDave Jiang u32 *ptr = page_address(dest); 891c0f28ce6SDave Jiang 892c0f28ce6SDave Jiang if (ptr[i] != cmp_word) { 893c0f28ce6SDave Jiang dev_err(dev, "Self-test xor failed compare\n"); 894c0f28ce6SDave Jiang err = -ENODEV; 895c0f28ce6SDave Jiang goto free_resources; 896c0f28ce6SDave Jiang } 897c0f28ce6SDave Jiang } 898c0f28ce6SDave Jiang dma_sync_single_for_device(dev, dest_dma, PAGE_SIZE, DMA_FROM_DEVICE); 899c0f28ce6SDave Jiang 900c0f28ce6SDave Jiang dma_unmap_page(dev, dest_dma, PAGE_SIZE, DMA_FROM_DEVICE); 901c0f28ce6SDave Jiang 902c0f28ce6SDave Jiang /* skip validate if the capability is not present */ 903c0f28ce6SDave Jiang if (!dma_has_cap(DMA_XOR_VAL, dma_chan->device->cap_mask)) 904c0f28ce6SDave Jiang goto free_resources; 905c0f28ce6SDave Jiang 906c0f28ce6SDave Jiang op = IOAT_OP_XOR_VAL; 907c0f28ce6SDave Jiang 908c0f28ce6SDave Jiang /* validate the sources with the destintation page */ 909c0f28ce6SDave Jiang for (i = 0; i < IOAT_NUM_SRC_TEST; i++) 910c0f28ce6SDave Jiang xor_val_srcs[i] = xor_srcs[i]; 911c0f28ce6SDave Jiang xor_val_srcs[i] = dest; 912c0f28ce6SDave Jiang 913c0f28ce6SDave Jiang xor_val_result = 1; 914c0f28ce6SDave Jiang 915c0f28ce6SDave Jiang for (i = 0; i < IOAT_NUM_SRC_TEST + 1; i++) 916c0f28ce6SDave Jiang dma_srcs[i] = DMA_ERROR_CODE; 917c0f28ce6SDave Jiang for (i = 0; i < IOAT_NUM_SRC_TEST + 1; i++) { 918c0f28ce6SDave Jiang dma_srcs[i] = dma_map_page(dev, xor_val_srcs[i], 0, PAGE_SIZE, 919c0f28ce6SDave Jiang DMA_TO_DEVICE); 9207393fca9SPan Bian if (dma_mapping_error(dev, dma_srcs[i])) { 9217393fca9SPan Bian err = -ENOMEM; 922c0f28ce6SDave Jiang goto dma_unmap; 923c0f28ce6SDave Jiang } 9247393fca9SPan Bian } 925c0f28ce6SDave Jiang tx = dma->device_prep_dma_xor_val(dma_chan, dma_srcs, 926c0f28ce6SDave Jiang IOAT_NUM_SRC_TEST + 1, PAGE_SIZE, 927c0f28ce6SDave Jiang &xor_val_result, DMA_PREP_INTERRUPT); 928c0f28ce6SDave Jiang if (!tx) { 929c0f28ce6SDave Jiang dev_err(dev, "Self-test zero prep failed\n"); 930c0f28ce6SDave Jiang err = -ENODEV; 931c0f28ce6SDave Jiang goto dma_unmap; 932c0f28ce6SDave Jiang } 933c0f28ce6SDave Jiang 934c0f28ce6SDave Jiang async_tx_ack(tx); 935c0f28ce6SDave Jiang init_completion(&cmp); 9363372de58SDave Jiang tx->callback = ioat_dma_test_callback; 937c0f28ce6SDave Jiang tx->callback_param = &cmp; 938c0f28ce6SDave Jiang cookie = tx->tx_submit(tx); 939c0f28ce6SDave Jiang if (cookie < 0) { 940c0f28ce6SDave Jiang dev_err(dev, "Self-test zero setup failed\n"); 941c0f28ce6SDave Jiang err = -ENODEV; 942c0f28ce6SDave Jiang goto dma_unmap; 943c0f28ce6SDave Jiang } 944c0f28ce6SDave Jiang dma->device_issue_pending(dma_chan); 945c0f28ce6SDave Jiang 946c0f28ce6SDave Jiang tmo = wait_for_completion_timeout(&cmp, msecs_to_jiffies(3000)); 947c0f28ce6SDave Jiang 948c0f28ce6SDave Jiang if (tmo == 0 || 949c0f28ce6SDave Jiang dma->device_tx_status(dma_chan, cookie, NULL) != DMA_COMPLETE) { 950c0f28ce6SDave Jiang dev_err(dev, "Self-test validate timed out\n"); 951c0f28ce6SDave Jiang err = -ENODEV; 952c0f28ce6SDave Jiang goto dma_unmap; 953c0f28ce6SDave Jiang } 954c0f28ce6SDave Jiang 955c0f28ce6SDave Jiang for (i = 0; i < IOAT_NUM_SRC_TEST + 1; i++) 956c0f28ce6SDave Jiang dma_unmap_page(dev, dma_srcs[i], PAGE_SIZE, DMA_TO_DEVICE); 957c0f28ce6SDave Jiang 958c0f28ce6SDave Jiang if (xor_val_result != 0) { 959c0f28ce6SDave Jiang dev_err(dev, "Self-test validate failed compare\n"); 960c0f28ce6SDave Jiang err = -ENODEV; 961c0f28ce6SDave Jiang goto free_resources; 962c0f28ce6SDave Jiang } 963c0f28ce6SDave Jiang 964c0f28ce6SDave Jiang memset(page_address(dest), 0, PAGE_SIZE); 965c0f28ce6SDave Jiang 966c0f28ce6SDave Jiang /* test for non-zero parity sum */ 967c0f28ce6SDave Jiang op = IOAT_OP_XOR_VAL; 968c0f28ce6SDave Jiang 969c0f28ce6SDave Jiang xor_val_result = 0; 970c0f28ce6SDave Jiang for (i = 0; i < IOAT_NUM_SRC_TEST + 1; i++) 971c0f28ce6SDave Jiang dma_srcs[i] = DMA_ERROR_CODE; 972c0f28ce6SDave Jiang for (i = 0; i < IOAT_NUM_SRC_TEST + 1; i++) { 973c0f28ce6SDave Jiang dma_srcs[i] = dma_map_page(dev, xor_val_srcs[i], 0, PAGE_SIZE, 974c0f28ce6SDave Jiang DMA_TO_DEVICE); 9757393fca9SPan Bian if (dma_mapping_error(dev, dma_srcs[i])) { 9767393fca9SPan Bian err = -ENOMEM; 977c0f28ce6SDave Jiang goto dma_unmap; 978c0f28ce6SDave Jiang } 9797393fca9SPan Bian } 980c0f28ce6SDave Jiang tx = dma->device_prep_dma_xor_val(dma_chan, dma_srcs, 981c0f28ce6SDave Jiang IOAT_NUM_SRC_TEST + 1, PAGE_SIZE, 982c0f28ce6SDave Jiang &xor_val_result, DMA_PREP_INTERRUPT); 983c0f28ce6SDave Jiang if (!tx) { 984c0f28ce6SDave Jiang dev_err(dev, "Self-test 2nd zero prep failed\n"); 985c0f28ce6SDave Jiang err = -ENODEV; 986c0f28ce6SDave Jiang goto dma_unmap; 987c0f28ce6SDave Jiang } 988c0f28ce6SDave Jiang 989c0f28ce6SDave Jiang async_tx_ack(tx); 990c0f28ce6SDave Jiang init_completion(&cmp); 9913372de58SDave Jiang tx->callback = ioat_dma_test_callback; 992c0f28ce6SDave Jiang tx->callback_param = &cmp; 993c0f28ce6SDave Jiang cookie = tx->tx_submit(tx); 994c0f28ce6SDave Jiang if (cookie < 0) { 995c0f28ce6SDave Jiang dev_err(dev, "Self-test 2nd zero setup failed\n"); 996c0f28ce6SDave Jiang err = -ENODEV; 997c0f28ce6SDave Jiang goto dma_unmap; 998c0f28ce6SDave Jiang } 999c0f28ce6SDave Jiang dma->device_issue_pending(dma_chan); 1000c0f28ce6SDave Jiang 1001c0f28ce6SDave Jiang tmo = wait_for_completion_timeout(&cmp, msecs_to_jiffies(3000)); 1002c0f28ce6SDave Jiang 1003c0f28ce6SDave Jiang if (tmo == 0 || 1004c0f28ce6SDave Jiang dma->device_tx_status(dma_chan, cookie, NULL) != DMA_COMPLETE) { 1005c0f28ce6SDave Jiang dev_err(dev, "Self-test 2nd validate timed out\n"); 1006c0f28ce6SDave Jiang err = -ENODEV; 1007c0f28ce6SDave Jiang goto dma_unmap; 1008c0f28ce6SDave Jiang } 1009c0f28ce6SDave Jiang 1010c0f28ce6SDave Jiang if (xor_val_result != SUM_CHECK_P_RESULT) { 1011c0f28ce6SDave Jiang dev_err(dev, "Self-test validate failed compare\n"); 1012c0f28ce6SDave Jiang err = -ENODEV; 1013c0f28ce6SDave Jiang goto dma_unmap; 1014c0f28ce6SDave Jiang } 1015c0f28ce6SDave Jiang 1016c0f28ce6SDave Jiang for (i = 0; i < IOAT_NUM_SRC_TEST + 1; i++) 1017c0f28ce6SDave Jiang dma_unmap_page(dev, dma_srcs[i], PAGE_SIZE, DMA_TO_DEVICE); 1018c0f28ce6SDave Jiang 1019c0f28ce6SDave Jiang goto free_resources; 1020c0f28ce6SDave Jiang dma_unmap: 1021c0f28ce6SDave Jiang if (op == IOAT_OP_XOR) { 1022c0f28ce6SDave Jiang if (dest_dma != DMA_ERROR_CODE) 1023c0f28ce6SDave Jiang dma_unmap_page(dev, dest_dma, PAGE_SIZE, 1024c0f28ce6SDave Jiang DMA_FROM_DEVICE); 1025c0f28ce6SDave Jiang for (i = 0; i < IOAT_NUM_SRC_TEST; i++) 1026c0f28ce6SDave Jiang if (dma_srcs[i] != DMA_ERROR_CODE) 1027c0f28ce6SDave Jiang dma_unmap_page(dev, dma_srcs[i], PAGE_SIZE, 1028c0f28ce6SDave Jiang DMA_TO_DEVICE); 1029c0f28ce6SDave Jiang } else if (op == IOAT_OP_XOR_VAL) { 1030c0f28ce6SDave Jiang for (i = 0; i < IOAT_NUM_SRC_TEST + 1; i++) 1031c0f28ce6SDave Jiang if (dma_srcs[i] != DMA_ERROR_CODE) 1032c0f28ce6SDave Jiang dma_unmap_page(dev, dma_srcs[i], PAGE_SIZE, 1033c0f28ce6SDave Jiang DMA_TO_DEVICE); 1034c0f28ce6SDave Jiang } 1035c0f28ce6SDave Jiang free_resources: 1036c0f28ce6SDave Jiang dma->device_free_chan_resources(dma_chan); 1037c0f28ce6SDave Jiang out: 1038c0f28ce6SDave Jiang src_idx = IOAT_NUM_SRC_TEST; 1039c0f28ce6SDave Jiang while (src_idx--) 1040c0f28ce6SDave Jiang __free_page(xor_srcs[src_idx]); 1041c0f28ce6SDave Jiang __free_page(dest); 1042c0f28ce6SDave Jiang return err; 1043c0f28ce6SDave Jiang } 1044c0f28ce6SDave Jiang 1045c0f28ce6SDave Jiang static int ioat3_dma_self_test(struct ioatdma_device *ioat_dma) 1046c0f28ce6SDave Jiang { 104764f1d0ffSDave Jiang int rc; 1048c0f28ce6SDave Jiang 104964f1d0ffSDave Jiang rc = ioat_dma_self_test(ioat_dma); 1050c0f28ce6SDave Jiang if (rc) 1051c0f28ce6SDave Jiang return rc; 1052c0f28ce6SDave Jiang 1053c0f28ce6SDave Jiang rc = ioat_xor_val_self_test(ioat_dma); 1054c0f28ce6SDave Jiang 105564f1d0ffSDave Jiang return rc; 1056c0f28ce6SDave Jiang } 1057c0f28ce6SDave Jiang 10583372de58SDave Jiang static void ioat_intr_quirk(struct ioatdma_device *ioat_dma) 1059c0f28ce6SDave Jiang { 1060c0f28ce6SDave Jiang struct dma_device *dma; 1061c0f28ce6SDave Jiang struct dma_chan *c; 1062c0f28ce6SDave Jiang struct ioatdma_chan *ioat_chan; 1063c0f28ce6SDave Jiang u32 errmask; 1064c0f28ce6SDave Jiang 1065c0f28ce6SDave Jiang dma = &ioat_dma->dma_dev; 1066c0f28ce6SDave Jiang 1067c0f28ce6SDave Jiang /* 1068c0f28ce6SDave Jiang * if we have descriptor write back error status, we mask the 1069c0f28ce6SDave Jiang * error interrupts 1070c0f28ce6SDave Jiang */ 1071c0f28ce6SDave Jiang if (ioat_dma->cap & IOAT_CAP_DWBES) { 1072c0f28ce6SDave Jiang list_for_each_entry(c, &dma->channels, device_node) { 1073c0f28ce6SDave Jiang ioat_chan = to_ioat_chan(c); 1074c0f28ce6SDave Jiang errmask = readl(ioat_chan->reg_base + 1075c0f28ce6SDave Jiang IOAT_CHANERR_MASK_OFFSET); 1076c0f28ce6SDave Jiang errmask |= IOAT_CHANERR_XOR_P_OR_CRC_ERR | 1077c0f28ce6SDave Jiang IOAT_CHANERR_XOR_Q_ERR; 1078c0f28ce6SDave Jiang writel(errmask, ioat_chan->reg_base + 1079c0f28ce6SDave Jiang IOAT_CHANERR_MASK_OFFSET); 1080c0f28ce6SDave Jiang } 1081c0f28ce6SDave Jiang } 1082c0f28ce6SDave Jiang } 1083c0f28ce6SDave Jiang 1084599d49deSDave Jiang static int ioat3_dma_probe(struct ioatdma_device *ioat_dma, int dca) 1085c0f28ce6SDave Jiang { 1086c0f28ce6SDave Jiang struct pci_dev *pdev = ioat_dma->pdev; 1087c0f28ce6SDave Jiang int dca_en = system_has_dca_enabled(pdev); 1088c0f28ce6SDave Jiang struct dma_device *dma; 1089c0f28ce6SDave Jiang struct dma_chan *c; 1090c0f28ce6SDave Jiang struct ioatdma_chan *ioat_chan; 1091c0f28ce6SDave Jiang int err; 1092511deae0SDave Jiang u16 val16; 1093c0f28ce6SDave Jiang 1094c0f28ce6SDave Jiang dma = &ioat_dma->dma_dev; 1095c0f28ce6SDave Jiang dma->device_prep_dma_memcpy = ioat_dma_prep_memcpy_lock; 1096c0f28ce6SDave Jiang dma->device_issue_pending = ioat_issue_pending; 1097c0f28ce6SDave Jiang dma->device_alloc_chan_resources = ioat_alloc_chan_resources; 1098c0f28ce6SDave Jiang dma->device_free_chan_resources = ioat_free_chan_resources; 1099c0f28ce6SDave Jiang 1100c0f28ce6SDave Jiang dma_cap_set(DMA_INTERRUPT, dma->cap_mask); 1101c0f28ce6SDave Jiang dma->device_prep_dma_interrupt = ioat_prep_interrupt_lock; 1102c0f28ce6SDave Jiang 1103c0f28ce6SDave Jiang ioat_dma->cap = readl(ioat_dma->reg_base + IOAT_DMA_CAP_OFFSET); 1104c0f28ce6SDave Jiang 1105c0f28ce6SDave Jiang if (is_xeon_cb32(pdev) || is_bwd_noraid(pdev)) 1106c0f28ce6SDave Jiang ioat_dma->cap &= 1107c0f28ce6SDave Jiang ~(IOAT_CAP_XOR | IOAT_CAP_PQ | IOAT_CAP_RAID16SS); 1108c0f28ce6SDave Jiang 1109c0f28ce6SDave Jiang /* dca is incompatible with raid operations */ 1110c0f28ce6SDave Jiang if (dca_en && (ioat_dma->cap & (IOAT_CAP_XOR|IOAT_CAP_PQ))) 1111c0f28ce6SDave Jiang ioat_dma->cap &= ~(IOAT_CAP_XOR|IOAT_CAP_PQ); 1112c0f28ce6SDave Jiang 1113c0f28ce6SDave Jiang if (ioat_dma->cap & IOAT_CAP_XOR) { 1114c0f28ce6SDave Jiang dma->max_xor = 8; 1115c0f28ce6SDave Jiang 1116c0f28ce6SDave Jiang dma_cap_set(DMA_XOR, dma->cap_mask); 1117c0f28ce6SDave Jiang dma->device_prep_dma_xor = ioat_prep_xor; 1118c0f28ce6SDave Jiang 1119c0f28ce6SDave Jiang dma_cap_set(DMA_XOR_VAL, dma->cap_mask); 1120c0f28ce6SDave Jiang dma->device_prep_dma_xor_val = ioat_prep_xor_val; 1121c0f28ce6SDave Jiang } 1122c0f28ce6SDave Jiang 1123c0f28ce6SDave Jiang if (ioat_dma->cap & IOAT_CAP_PQ) { 1124c0f28ce6SDave Jiang 1125c0f28ce6SDave Jiang dma->device_prep_dma_pq = ioat_prep_pq; 1126c0f28ce6SDave Jiang dma->device_prep_dma_pq_val = ioat_prep_pq_val; 1127c0f28ce6SDave Jiang dma_cap_set(DMA_PQ, dma->cap_mask); 1128c0f28ce6SDave Jiang dma_cap_set(DMA_PQ_VAL, dma->cap_mask); 1129c0f28ce6SDave Jiang 1130c0f28ce6SDave Jiang if (ioat_dma->cap & IOAT_CAP_RAID16SS) 1131c0f28ce6SDave Jiang dma_set_maxpq(dma, 16, 0); 1132c0f28ce6SDave Jiang else 1133c0f28ce6SDave Jiang dma_set_maxpq(dma, 8, 0); 1134c0f28ce6SDave Jiang 1135c0f28ce6SDave Jiang if (!(ioat_dma->cap & IOAT_CAP_XOR)) { 1136c0f28ce6SDave Jiang dma->device_prep_dma_xor = ioat_prep_pqxor; 1137c0f28ce6SDave Jiang dma->device_prep_dma_xor_val = ioat_prep_pqxor_val; 1138c0f28ce6SDave Jiang dma_cap_set(DMA_XOR, dma->cap_mask); 1139c0f28ce6SDave Jiang dma_cap_set(DMA_XOR_VAL, dma->cap_mask); 1140c0f28ce6SDave Jiang 1141c0f28ce6SDave Jiang if (ioat_dma->cap & IOAT_CAP_RAID16SS) 1142c0f28ce6SDave Jiang dma->max_xor = 16; 1143c0f28ce6SDave Jiang else 1144c0f28ce6SDave Jiang dma->max_xor = 8; 1145c0f28ce6SDave Jiang } 1146c0f28ce6SDave Jiang } 1147c0f28ce6SDave Jiang 1148c0f28ce6SDave Jiang dma->device_tx_status = ioat_tx_status; 1149c0f28ce6SDave Jiang 1150c0f28ce6SDave Jiang /* starting with CB3.3 super extended descriptors are supported */ 1151c0f28ce6SDave Jiang if (ioat_dma->cap & IOAT_CAP_RAID16SS) { 1152c0f28ce6SDave Jiang char pool_name[14]; 1153c0f28ce6SDave Jiang int i; 1154c0f28ce6SDave Jiang 1155c0f28ce6SDave Jiang for (i = 0; i < MAX_SED_POOLS; i++) { 1156c0f28ce6SDave Jiang snprintf(pool_name, 14, "ioat_hw%d_sed", i); 1157c0f28ce6SDave Jiang 1158c0f28ce6SDave Jiang /* allocate SED DMA pool */ 1159c0f28ce6SDave Jiang ioat_dma->sed_hw_pool[i] = dmam_pool_create(pool_name, 1160c0f28ce6SDave Jiang &pdev->dev, 1161c0f28ce6SDave Jiang SED_SIZE * (i + 1), 64, 0); 1162c0f28ce6SDave Jiang if (!ioat_dma->sed_hw_pool[i]) 1163c0f28ce6SDave Jiang return -ENOMEM; 1164c0f28ce6SDave Jiang 1165c0f28ce6SDave Jiang } 1166c0f28ce6SDave Jiang } 1167c0f28ce6SDave Jiang 1168c0f28ce6SDave Jiang if (!(ioat_dma->cap & (IOAT_CAP_XOR | IOAT_CAP_PQ))) 1169c0f28ce6SDave Jiang dma_cap_set(DMA_PRIVATE, dma->cap_mask); 1170c0f28ce6SDave Jiang 1171c0f28ce6SDave Jiang err = ioat_probe(ioat_dma); 1172c0f28ce6SDave Jiang if (err) 1173c0f28ce6SDave Jiang return err; 1174c0f28ce6SDave Jiang 1175c0f28ce6SDave Jiang list_for_each_entry(c, &dma->channels, device_node) { 1176c0f28ce6SDave Jiang ioat_chan = to_ioat_chan(c); 1177c0f28ce6SDave Jiang writel(IOAT_DMA_DCA_ANY_CPU, 1178c0f28ce6SDave Jiang ioat_chan->reg_base + IOAT_DCACTRL_OFFSET); 1179c0f28ce6SDave Jiang } 1180c0f28ce6SDave Jiang 1181c0f28ce6SDave Jiang err = ioat_register(ioat_dma); 1182c0f28ce6SDave Jiang if (err) 1183c0f28ce6SDave Jiang return err; 1184c0f28ce6SDave Jiang 1185c0f28ce6SDave Jiang ioat_kobject_add(ioat_dma, &ioat_ktype); 1186c0f28ce6SDave Jiang 1187c0f28ce6SDave Jiang if (dca) 11883372de58SDave Jiang ioat_dma->dca = ioat_dca_init(pdev, ioat_dma->reg_base); 1189c0f28ce6SDave Jiang 1190511deae0SDave Jiang /* disable relaxed ordering */ 1191511deae0SDave Jiang err = pcie_capability_read_word(pdev, IOAT_DEVCTRL_OFFSET, &val16); 1192511deae0SDave Jiang if (err) 1193511deae0SDave Jiang return err; 1194511deae0SDave Jiang 1195511deae0SDave Jiang /* clear relaxed ordering enable */ 1196511deae0SDave Jiang val16 &= ~IOAT_DEVCTRL_ROE; 1197511deae0SDave Jiang err = pcie_capability_write_word(pdev, IOAT_DEVCTRL_OFFSET, val16); 1198511deae0SDave Jiang if (err) 1199511deae0SDave Jiang return err; 1200511deae0SDave Jiang 1201c0f28ce6SDave Jiang return 0; 1202c0f28ce6SDave Jiang } 1203c0f28ce6SDave Jiang 1204ad4a7b50SDave Jiang static void ioat_shutdown(struct pci_dev *pdev) 1205ad4a7b50SDave Jiang { 1206ad4a7b50SDave Jiang struct ioatdma_device *ioat_dma = pci_get_drvdata(pdev); 1207ad4a7b50SDave Jiang struct ioatdma_chan *ioat_chan; 1208ad4a7b50SDave Jiang int i; 1209ad4a7b50SDave Jiang 1210ad4a7b50SDave Jiang if (!ioat_dma) 1211ad4a7b50SDave Jiang return; 1212ad4a7b50SDave Jiang 1213ad4a7b50SDave Jiang for (i = 0; i < IOAT_MAX_CHANS; i++) { 1214ad4a7b50SDave Jiang ioat_chan = ioat_dma->idx[i]; 1215ad4a7b50SDave Jiang if (!ioat_chan) 1216ad4a7b50SDave Jiang continue; 1217ad4a7b50SDave Jiang 1218ad4a7b50SDave Jiang spin_lock_bh(&ioat_chan->prep_lock); 1219ad4a7b50SDave Jiang set_bit(IOAT_CHAN_DOWN, &ioat_chan->state); 1220ad4a7b50SDave Jiang del_timer_sync(&ioat_chan->timer); 1221ad4a7b50SDave Jiang spin_unlock_bh(&ioat_chan->prep_lock); 1222ad4a7b50SDave Jiang /* this should quiesce then reset */ 1223ad4a7b50SDave Jiang ioat_reset_hw(ioat_chan); 1224ad4a7b50SDave Jiang } 1225ad4a7b50SDave Jiang 1226ad4a7b50SDave Jiang ioat_disable_interrupts(ioat_dma); 1227ad4a7b50SDave Jiang } 1228ad4a7b50SDave Jiang 1229184ff2aaSVinod Koul static void ioat_resume(struct ioatdma_device *ioat_dma) 12304222a907SDave Jiang { 12314222a907SDave Jiang struct ioatdma_chan *ioat_chan; 12324222a907SDave Jiang u32 chanerr; 12334222a907SDave Jiang int i; 12344222a907SDave Jiang 12354222a907SDave Jiang for (i = 0; i < IOAT_MAX_CHANS; i++) { 12364222a907SDave Jiang ioat_chan = ioat_dma->idx[i]; 12374222a907SDave Jiang if (!ioat_chan) 12384222a907SDave Jiang continue; 12394222a907SDave Jiang 12404222a907SDave Jiang spin_lock_bh(&ioat_chan->prep_lock); 12414222a907SDave Jiang clear_bit(IOAT_CHAN_DOWN, &ioat_chan->state); 12424222a907SDave Jiang spin_unlock_bh(&ioat_chan->prep_lock); 12434222a907SDave Jiang 12444222a907SDave Jiang chanerr = readl(ioat_chan->reg_base + IOAT_CHANERR_OFFSET); 12454222a907SDave Jiang writel(chanerr, ioat_chan->reg_base + IOAT_CHANERR_OFFSET); 12464222a907SDave Jiang 12474222a907SDave Jiang /* no need to reset as shutdown already did that */ 12484222a907SDave Jiang } 12494222a907SDave Jiang } 12504222a907SDave Jiang 1251c0f28ce6SDave Jiang #define DRV_NAME "ioatdma" 1252c0f28ce6SDave Jiang 12534222a907SDave Jiang static pci_ers_result_t ioat_pcie_error_detected(struct pci_dev *pdev, 12544222a907SDave Jiang enum pci_channel_state error) 12554222a907SDave Jiang { 12564222a907SDave Jiang dev_dbg(&pdev->dev, "%s: PCIe AER error %d\n", DRV_NAME, error); 12574222a907SDave Jiang 12584222a907SDave Jiang /* quiesce and block I/O */ 12594222a907SDave Jiang ioat_shutdown(pdev); 12604222a907SDave Jiang 12614222a907SDave Jiang return PCI_ERS_RESULT_NEED_RESET; 12624222a907SDave Jiang } 12634222a907SDave Jiang 12644222a907SDave Jiang static pci_ers_result_t ioat_pcie_error_slot_reset(struct pci_dev *pdev) 12654222a907SDave Jiang { 12664222a907SDave Jiang pci_ers_result_t result = PCI_ERS_RESULT_RECOVERED; 12674222a907SDave Jiang int err; 12684222a907SDave Jiang 12694222a907SDave Jiang dev_dbg(&pdev->dev, "%s post reset handling\n", DRV_NAME); 12704222a907SDave Jiang 12714222a907SDave Jiang if (pci_enable_device_mem(pdev) < 0) { 12724222a907SDave Jiang dev_err(&pdev->dev, 12734222a907SDave Jiang "Failed to enable PCIe device after reset.\n"); 12744222a907SDave Jiang result = PCI_ERS_RESULT_DISCONNECT; 12754222a907SDave Jiang } else { 12764222a907SDave Jiang pci_set_master(pdev); 12774222a907SDave Jiang pci_restore_state(pdev); 12784222a907SDave Jiang pci_save_state(pdev); 12794222a907SDave Jiang pci_wake_from_d3(pdev, false); 12804222a907SDave Jiang } 12814222a907SDave Jiang 12824222a907SDave Jiang err = pci_cleanup_aer_uncorrect_error_status(pdev); 12834222a907SDave Jiang if (err) { 12844222a907SDave Jiang dev_err(&pdev->dev, 12854222a907SDave Jiang "AER uncorrect error status clear failed: %#x\n", err); 12864222a907SDave Jiang } 12874222a907SDave Jiang 12884222a907SDave Jiang return result; 12894222a907SDave Jiang } 12904222a907SDave Jiang 12914222a907SDave Jiang static void ioat_pcie_error_resume(struct pci_dev *pdev) 12924222a907SDave Jiang { 12934222a907SDave Jiang struct ioatdma_device *ioat_dma = pci_get_drvdata(pdev); 12944222a907SDave Jiang 12954222a907SDave Jiang dev_dbg(&pdev->dev, "%s: AER handling resuming\n", DRV_NAME); 12964222a907SDave Jiang 12974222a907SDave Jiang /* initialize and bring everything back */ 12984222a907SDave Jiang ioat_resume(ioat_dma); 12994222a907SDave Jiang } 13004222a907SDave Jiang 13014222a907SDave Jiang static const struct pci_error_handlers ioat_err_handler = { 13024222a907SDave Jiang .error_detected = ioat_pcie_error_detected, 13034222a907SDave Jiang .slot_reset = ioat_pcie_error_slot_reset, 13044222a907SDave Jiang .resume = ioat_pcie_error_resume, 13054222a907SDave Jiang }; 13064222a907SDave Jiang 1307c0f28ce6SDave Jiang static struct pci_driver ioat_pci_driver = { 1308c0f28ce6SDave Jiang .name = DRV_NAME, 1309c0f28ce6SDave Jiang .id_table = ioat_pci_tbl, 1310c0f28ce6SDave Jiang .probe = ioat_pci_probe, 1311c0f28ce6SDave Jiang .remove = ioat_remove, 1312ad4a7b50SDave Jiang .shutdown = ioat_shutdown, 13134222a907SDave Jiang .err_handler = &ioat_err_handler, 1314c0f28ce6SDave Jiang }; 1315c0f28ce6SDave Jiang 1316c0f28ce6SDave Jiang static struct ioatdma_device * 1317c0f28ce6SDave Jiang alloc_ioatdma(struct pci_dev *pdev, void __iomem *iobase) 1318c0f28ce6SDave Jiang { 1319c0f28ce6SDave Jiang struct device *dev = &pdev->dev; 1320c0f28ce6SDave Jiang struct ioatdma_device *d = devm_kzalloc(dev, sizeof(*d), GFP_KERNEL); 1321c0f28ce6SDave Jiang 1322c0f28ce6SDave Jiang if (!d) 1323c0f28ce6SDave Jiang return NULL; 1324c0f28ce6SDave Jiang d->pdev = pdev; 1325c0f28ce6SDave Jiang d->reg_base = iobase; 1326c0f28ce6SDave Jiang return d; 1327c0f28ce6SDave Jiang } 1328c0f28ce6SDave Jiang 1329c0f28ce6SDave Jiang static int ioat_pci_probe(struct pci_dev *pdev, const struct pci_device_id *id) 1330c0f28ce6SDave Jiang { 1331c0f28ce6SDave Jiang void __iomem * const *iomap; 1332c0f28ce6SDave Jiang struct device *dev = &pdev->dev; 1333c0f28ce6SDave Jiang struct ioatdma_device *device; 1334c0f28ce6SDave Jiang int err; 1335c0f28ce6SDave Jiang 1336c0f28ce6SDave Jiang err = pcim_enable_device(pdev); 1337c0f28ce6SDave Jiang if (err) 1338c0f28ce6SDave Jiang return err; 1339c0f28ce6SDave Jiang 1340c0f28ce6SDave Jiang err = pcim_iomap_regions(pdev, 1 << IOAT_MMIO_BAR, DRV_NAME); 1341c0f28ce6SDave Jiang if (err) 1342c0f28ce6SDave Jiang return err; 1343c0f28ce6SDave Jiang iomap = pcim_iomap_table(pdev); 1344c0f28ce6SDave Jiang if (!iomap) 1345c0f28ce6SDave Jiang return -ENOMEM; 1346c0f28ce6SDave Jiang 1347c0f28ce6SDave Jiang err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64)); 1348c0f28ce6SDave Jiang if (err) 1349c0f28ce6SDave Jiang err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32)); 1350c0f28ce6SDave Jiang if (err) 1351c0f28ce6SDave Jiang return err; 1352c0f28ce6SDave Jiang 1353c0f28ce6SDave Jiang err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64)); 1354c0f28ce6SDave Jiang if (err) 1355c0f28ce6SDave Jiang err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32)); 1356c0f28ce6SDave Jiang if (err) 1357c0f28ce6SDave Jiang return err; 1358c0f28ce6SDave Jiang 1359c0f28ce6SDave Jiang device = alloc_ioatdma(pdev, iomap[IOAT_MMIO_BAR]); 1360c0f28ce6SDave Jiang if (!device) 1361c0f28ce6SDave Jiang return -ENOMEM; 1362c0f28ce6SDave Jiang pci_set_master(pdev); 1363c0f28ce6SDave Jiang pci_set_drvdata(pdev, device); 1364c0f28ce6SDave Jiang 1365c0f28ce6SDave Jiang device->version = readb(device->reg_base + IOAT_VER_OFFSET); 13664222a907SDave Jiang if (device->version >= IOAT_VER_3_0) { 1367c0f28ce6SDave Jiang err = ioat3_dma_probe(device, ioat_dca_enabled); 13684222a907SDave Jiang 13694222a907SDave Jiang if (device->version >= IOAT_VER_3_3) 13704222a907SDave Jiang pci_enable_pcie_error_reporting(pdev); 13714222a907SDave Jiang } else 1372c0f28ce6SDave Jiang return -ENODEV; 1373c0f28ce6SDave Jiang 1374c0f28ce6SDave Jiang if (err) { 1375c0f28ce6SDave Jiang dev_err(dev, "Intel(R) I/OAT DMA Engine init failed\n"); 13764222a907SDave Jiang pci_disable_pcie_error_reporting(pdev); 1377c0f28ce6SDave Jiang return -ENODEV; 1378c0f28ce6SDave Jiang } 1379c0f28ce6SDave Jiang 1380c0f28ce6SDave Jiang return 0; 1381c0f28ce6SDave Jiang } 1382c0f28ce6SDave Jiang 1383c0f28ce6SDave Jiang static void ioat_remove(struct pci_dev *pdev) 1384c0f28ce6SDave Jiang { 1385c0f28ce6SDave Jiang struct ioatdma_device *device = pci_get_drvdata(pdev); 1386c0f28ce6SDave Jiang 1387c0f28ce6SDave Jiang if (!device) 1388c0f28ce6SDave Jiang return; 1389c0f28ce6SDave Jiang 1390c0f28ce6SDave Jiang dev_err(&pdev->dev, "Removing dma and dca services\n"); 1391c0f28ce6SDave Jiang if (device->dca) { 1392c0f28ce6SDave Jiang unregister_dca_provider(device->dca, &pdev->dev); 1393c0f28ce6SDave Jiang free_dca_provider(device->dca); 1394c0f28ce6SDave Jiang device->dca = NULL; 1395c0f28ce6SDave Jiang } 13964222a907SDave Jiang 13974222a907SDave Jiang pci_disable_pcie_error_reporting(pdev); 1398c0f28ce6SDave Jiang ioat_dma_remove(device); 1399c0f28ce6SDave Jiang } 1400c0f28ce6SDave Jiang 1401c0f28ce6SDave Jiang static int __init ioat_init_module(void) 1402c0f28ce6SDave Jiang { 1403c0f28ce6SDave Jiang int err = -ENOMEM; 1404c0f28ce6SDave Jiang 1405c0f28ce6SDave Jiang pr_info("%s: Intel(R) QuickData Technology Driver %s\n", 1406c0f28ce6SDave Jiang DRV_NAME, IOAT_DMA_VERSION); 1407c0f28ce6SDave Jiang 1408c0f28ce6SDave Jiang ioat_cache = kmem_cache_create("ioat", sizeof(struct ioat_ring_ent), 1409c0f28ce6SDave Jiang 0, SLAB_HWCACHE_ALIGN, NULL); 1410c0f28ce6SDave Jiang if (!ioat_cache) 1411c0f28ce6SDave Jiang return -ENOMEM; 1412c0f28ce6SDave Jiang 1413c0f28ce6SDave Jiang ioat_sed_cache = KMEM_CACHE(ioat_sed_ent, 0); 1414c0f28ce6SDave Jiang if (!ioat_sed_cache) 1415c0f28ce6SDave Jiang goto err_ioat_cache; 1416c0f28ce6SDave Jiang 1417c0f28ce6SDave Jiang err = pci_register_driver(&ioat_pci_driver); 1418c0f28ce6SDave Jiang if (err) 1419c0f28ce6SDave Jiang goto err_ioat3_cache; 1420c0f28ce6SDave Jiang 1421c0f28ce6SDave Jiang return 0; 1422c0f28ce6SDave Jiang 1423c0f28ce6SDave Jiang err_ioat3_cache: 1424c0f28ce6SDave Jiang kmem_cache_destroy(ioat_sed_cache); 1425c0f28ce6SDave Jiang 1426c0f28ce6SDave Jiang err_ioat_cache: 1427c0f28ce6SDave Jiang kmem_cache_destroy(ioat_cache); 1428c0f28ce6SDave Jiang 1429c0f28ce6SDave Jiang return err; 1430c0f28ce6SDave Jiang } 1431c0f28ce6SDave Jiang module_init(ioat_init_module); 1432c0f28ce6SDave Jiang 1433c0f28ce6SDave Jiang static void __exit ioat_exit_module(void) 1434c0f28ce6SDave Jiang { 1435c0f28ce6SDave Jiang pci_unregister_driver(&ioat_pci_driver); 1436c0f28ce6SDave Jiang kmem_cache_destroy(ioat_cache); 1437c0f28ce6SDave Jiang } 1438c0f28ce6SDave Jiang module_exit(ioat_exit_module); 1439