xref: /openbmc/linux/drivers/dma/idxd/device.c (revision acddaa55)
1 // SPDX-License-Identifier: GPL-2.0
2 /* Copyright(c) 2019 Intel Corporation. All rights rsvd. */
3 #include <linux/init.h>
4 #include <linux/kernel.h>
5 #include <linux/module.h>
6 #include <linux/pci.h>
7 #include <linux/io-64-nonatomic-lo-hi.h>
8 #include <linux/dmaengine.h>
9 #include <linux/irq.h>
10 #include <linux/msi.h>
11 #include <uapi/linux/idxd.h>
12 #include "../dmaengine.h"
13 #include "idxd.h"
14 #include "registers.h"
15 
16 static void idxd_cmd_exec(struct idxd_device *idxd, int cmd_code, u32 operand,
17 			  u32 *status);
18 
19 /* Interrupt control bits */
20 void idxd_mask_msix_vector(struct idxd_device *idxd, int vec_id)
21 {
22 	struct irq_data *data = irq_get_irq_data(idxd->msix_entries[vec_id].vector);
23 
24 	pci_msi_mask_irq(data);
25 }
26 
27 void idxd_mask_msix_vectors(struct idxd_device *idxd)
28 {
29 	struct pci_dev *pdev = idxd->pdev;
30 	int msixcnt = pci_msix_vec_count(pdev);
31 	int i;
32 
33 	for (i = 0; i < msixcnt; i++)
34 		idxd_mask_msix_vector(idxd, i);
35 }
36 
37 void idxd_unmask_msix_vector(struct idxd_device *idxd, int vec_id)
38 {
39 	struct irq_data *data = irq_get_irq_data(idxd->msix_entries[vec_id].vector);
40 
41 	pci_msi_unmask_irq(data);
42 }
43 
44 void idxd_unmask_error_interrupts(struct idxd_device *idxd)
45 {
46 	union genctrl_reg genctrl;
47 
48 	genctrl.bits = ioread32(idxd->reg_base + IDXD_GENCTRL_OFFSET);
49 	genctrl.softerr_int_en = 1;
50 	iowrite32(genctrl.bits, idxd->reg_base + IDXD_GENCTRL_OFFSET);
51 }
52 
53 void idxd_mask_error_interrupts(struct idxd_device *idxd)
54 {
55 	union genctrl_reg genctrl;
56 
57 	genctrl.bits = ioread32(idxd->reg_base + IDXD_GENCTRL_OFFSET);
58 	genctrl.softerr_int_en = 0;
59 	iowrite32(genctrl.bits, idxd->reg_base + IDXD_GENCTRL_OFFSET);
60 }
61 
62 static void free_hw_descs(struct idxd_wq *wq)
63 {
64 	int i;
65 
66 	for (i = 0; i < wq->num_descs; i++)
67 		kfree(wq->hw_descs[i]);
68 
69 	kfree(wq->hw_descs);
70 }
71 
72 static int alloc_hw_descs(struct idxd_wq *wq, int num)
73 {
74 	struct device *dev = &wq->idxd->pdev->dev;
75 	int i;
76 	int node = dev_to_node(dev);
77 
78 	wq->hw_descs = kcalloc_node(num, sizeof(struct dsa_hw_desc *),
79 				    GFP_KERNEL, node);
80 	if (!wq->hw_descs)
81 		return -ENOMEM;
82 
83 	for (i = 0; i < num; i++) {
84 		wq->hw_descs[i] = kzalloc_node(sizeof(*wq->hw_descs[i]),
85 					       GFP_KERNEL, node);
86 		if (!wq->hw_descs[i]) {
87 			free_hw_descs(wq);
88 			return -ENOMEM;
89 		}
90 	}
91 
92 	return 0;
93 }
94 
95 static void free_descs(struct idxd_wq *wq)
96 {
97 	int i;
98 
99 	for (i = 0; i < wq->num_descs; i++)
100 		kfree(wq->descs[i]);
101 
102 	kfree(wq->descs);
103 }
104 
105 static int alloc_descs(struct idxd_wq *wq, int num)
106 {
107 	struct device *dev = &wq->idxd->pdev->dev;
108 	int i;
109 	int node = dev_to_node(dev);
110 
111 	wq->descs = kcalloc_node(num, sizeof(struct idxd_desc *),
112 				 GFP_KERNEL, node);
113 	if (!wq->descs)
114 		return -ENOMEM;
115 
116 	for (i = 0; i < num; i++) {
117 		wq->descs[i] = kzalloc_node(sizeof(*wq->descs[i]),
118 					    GFP_KERNEL, node);
119 		if (!wq->descs[i]) {
120 			free_descs(wq);
121 			return -ENOMEM;
122 		}
123 	}
124 
125 	return 0;
126 }
127 
128 /* WQ control bits */
129 int idxd_wq_alloc_resources(struct idxd_wq *wq)
130 {
131 	struct idxd_device *idxd = wq->idxd;
132 	struct device *dev = &idxd->pdev->dev;
133 	int rc, num_descs, i;
134 
135 	if (wq->type != IDXD_WQT_KERNEL)
136 		return 0;
137 
138 	wq->num_descs = wq->size;
139 	num_descs = wq->size;
140 
141 	rc = alloc_hw_descs(wq, num_descs);
142 	if (rc < 0)
143 		return rc;
144 
145 	wq->compls_size = num_descs * sizeof(struct dsa_completion_record);
146 	wq->compls = dma_alloc_coherent(dev, wq->compls_size,
147 					&wq->compls_addr, GFP_KERNEL);
148 	if (!wq->compls) {
149 		rc = -ENOMEM;
150 		goto fail_alloc_compls;
151 	}
152 
153 	rc = alloc_descs(wq, num_descs);
154 	if (rc < 0)
155 		goto fail_alloc_descs;
156 
157 	rc = sbitmap_queue_init_node(&wq->sbq, num_descs, -1, false, GFP_KERNEL,
158 				     dev_to_node(dev));
159 	if (rc < 0)
160 		goto fail_sbitmap_init;
161 
162 	for (i = 0; i < num_descs; i++) {
163 		struct idxd_desc *desc = wq->descs[i];
164 
165 		desc->hw = wq->hw_descs[i];
166 		desc->completion = &wq->compls[i];
167 		desc->compl_dma  = wq->compls_addr +
168 			sizeof(struct dsa_completion_record) * i;
169 		desc->id = i;
170 		desc->wq = wq;
171 		desc->cpu = -1;
172 		dma_async_tx_descriptor_init(&desc->txd, &wq->dma_chan);
173 		desc->txd.tx_submit = idxd_dma_tx_submit;
174 	}
175 
176 	return 0;
177 
178  fail_sbitmap_init:
179 	free_descs(wq);
180  fail_alloc_descs:
181 	dma_free_coherent(dev, wq->compls_size, wq->compls, wq->compls_addr);
182  fail_alloc_compls:
183 	free_hw_descs(wq);
184 	return rc;
185 }
186 
187 void idxd_wq_free_resources(struct idxd_wq *wq)
188 {
189 	struct device *dev = &wq->idxd->pdev->dev;
190 
191 	if (wq->type != IDXD_WQT_KERNEL)
192 		return;
193 
194 	free_hw_descs(wq);
195 	free_descs(wq);
196 	dma_free_coherent(dev, wq->compls_size, wq->compls, wq->compls_addr);
197 	sbitmap_queue_free(&wq->sbq);
198 }
199 
200 int idxd_wq_enable(struct idxd_wq *wq)
201 {
202 	struct idxd_device *idxd = wq->idxd;
203 	struct device *dev = &idxd->pdev->dev;
204 	u32 status;
205 
206 	if (wq->state == IDXD_WQ_ENABLED) {
207 		dev_dbg(dev, "WQ %d already enabled\n", wq->id);
208 		return -ENXIO;
209 	}
210 
211 	idxd_cmd_exec(idxd, IDXD_CMD_ENABLE_WQ, wq->id, &status);
212 
213 	if (status != IDXD_CMDSTS_SUCCESS &&
214 	    status != IDXD_CMDSTS_ERR_WQ_ENABLED) {
215 		dev_dbg(dev, "WQ enable failed: %#x\n", status);
216 		return -ENXIO;
217 	}
218 
219 	wq->state = IDXD_WQ_ENABLED;
220 	dev_dbg(dev, "WQ %d enabled\n", wq->id);
221 	return 0;
222 }
223 
224 int idxd_wq_disable(struct idxd_wq *wq)
225 {
226 	struct idxd_device *idxd = wq->idxd;
227 	struct device *dev = &idxd->pdev->dev;
228 	u32 status, operand;
229 
230 	dev_dbg(dev, "Disabling WQ %d\n", wq->id);
231 
232 	if (wq->state != IDXD_WQ_ENABLED) {
233 		dev_dbg(dev, "WQ %d in wrong state: %d\n", wq->id, wq->state);
234 		return 0;
235 	}
236 
237 	operand = BIT(wq->id % 16) | ((wq->id / 16) << 16);
238 	idxd_cmd_exec(idxd, IDXD_CMD_DISABLE_WQ, operand, &status);
239 
240 	if (status != IDXD_CMDSTS_SUCCESS) {
241 		dev_dbg(dev, "WQ disable failed: %#x\n", status);
242 		return -ENXIO;
243 	}
244 
245 	wq->state = IDXD_WQ_DISABLED;
246 	dev_dbg(dev, "WQ %d disabled\n", wq->id);
247 	return 0;
248 }
249 
250 void idxd_wq_drain(struct idxd_wq *wq)
251 {
252 	struct idxd_device *idxd = wq->idxd;
253 	struct device *dev = &idxd->pdev->dev;
254 	u32 operand;
255 
256 	if (wq->state != IDXD_WQ_ENABLED) {
257 		dev_dbg(dev, "WQ %d in wrong state: %d\n", wq->id, wq->state);
258 		return;
259 	}
260 
261 	dev_dbg(dev, "Draining WQ %d\n", wq->id);
262 	operand = BIT(wq->id % 16) | ((wq->id / 16) << 16);
263 	idxd_cmd_exec(idxd, IDXD_CMD_DRAIN_WQ, operand, NULL);
264 }
265 
266 int idxd_wq_map_portal(struct idxd_wq *wq)
267 {
268 	struct idxd_device *idxd = wq->idxd;
269 	struct pci_dev *pdev = idxd->pdev;
270 	struct device *dev = &pdev->dev;
271 	resource_size_t start;
272 
273 	start = pci_resource_start(pdev, IDXD_WQ_BAR);
274 	start = start + wq->id * IDXD_PORTAL_SIZE;
275 
276 	wq->dportal = devm_ioremap(dev, start, IDXD_PORTAL_SIZE);
277 	if (!wq->dportal)
278 		return -ENOMEM;
279 	dev_dbg(dev, "wq %d portal mapped at %p\n", wq->id, wq->dportal);
280 
281 	return 0;
282 }
283 
284 void idxd_wq_unmap_portal(struct idxd_wq *wq)
285 {
286 	struct device *dev = &wq->idxd->pdev->dev;
287 
288 	devm_iounmap(dev, wq->dportal);
289 }
290 
291 void idxd_wq_disable_cleanup(struct idxd_wq *wq)
292 {
293 	struct idxd_device *idxd = wq->idxd;
294 	struct device *dev = &idxd->pdev->dev;
295 	int i, wq_offset;
296 
297 	lockdep_assert_held(&idxd->dev_lock);
298 	memset(&wq->wqcfg, 0, sizeof(wq->wqcfg));
299 	wq->type = IDXD_WQT_NONE;
300 	wq->size = 0;
301 	wq->group = NULL;
302 	wq->threshold = 0;
303 	wq->priority = 0;
304 	clear_bit(WQ_FLAG_DEDICATED, &wq->flags);
305 	memset(wq->name, 0, WQ_NAME_SIZE);
306 
307 	for (i = 0; i < 8; i++) {
308 		wq_offset = idxd->wqcfg_offset + wq->id * 32 + i * sizeof(u32);
309 		iowrite32(0, idxd->reg_base + wq_offset);
310 		dev_dbg(dev, "WQ[%d][%d][%#x]: %#x\n",
311 			wq->id, i, wq_offset,
312 			ioread32(idxd->reg_base + wq_offset));
313 	}
314 }
315 
316 /* Device control bits */
317 static inline bool idxd_is_enabled(struct idxd_device *idxd)
318 {
319 	union gensts_reg gensts;
320 
321 	gensts.bits = ioread32(idxd->reg_base + IDXD_GENSTATS_OFFSET);
322 
323 	if (gensts.state == IDXD_DEVICE_STATE_ENABLED)
324 		return true;
325 	return false;
326 }
327 
328 /*
329  * This is function is only used for reset during probe and will
330  * poll for completion. Once the device is setup with interrupts,
331  * all commands will be done via interrupt completion.
332  */
333 void idxd_device_init_reset(struct idxd_device *idxd)
334 {
335 	struct device *dev = &idxd->pdev->dev;
336 	union idxd_command_reg cmd;
337 	unsigned long flags;
338 
339 	memset(&cmd, 0, sizeof(cmd));
340 	cmd.cmd = IDXD_CMD_RESET_DEVICE;
341 	dev_dbg(dev, "%s: sending reset for init.\n", __func__);
342 	spin_lock_irqsave(&idxd->dev_lock, flags);
343 	iowrite32(cmd.bits, idxd->reg_base + IDXD_CMD_OFFSET);
344 
345 	while (ioread32(idxd->reg_base + IDXD_CMDSTS_OFFSET) &
346 	       IDXD_CMDSTS_ACTIVE)
347 		cpu_relax();
348 	spin_unlock_irqrestore(&idxd->dev_lock, flags);
349 }
350 
351 static void idxd_cmd_exec(struct idxd_device *idxd, int cmd_code, u32 operand,
352 			  u32 *status)
353 {
354 	union idxd_command_reg cmd;
355 	DECLARE_COMPLETION_ONSTACK(done);
356 	unsigned long flags;
357 
358 	memset(&cmd, 0, sizeof(cmd));
359 	cmd.cmd = cmd_code;
360 	cmd.operand = operand;
361 	cmd.int_req = 1;
362 
363 	spin_lock_irqsave(&idxd->dev_lock, flags);
364 	wait_event_lock_irq(idxd->cmd_waitq,
365 			    !test_bit(IDXD_FLAG_CMD_RUNNING, &idxd->flags),
366 			    idxd->dev_lock);
367 
368 	dev_dbg(&idxd->pdev->dev, "%s: sending cmd: %#x op: %#x\n",
369 		__func__, cmd_code, operand);
370 
371 	__set_bit(IDXD_FLAG_CMD_RUNNING, &idxd->flags);
372 	idxd->cmd_done = &done;
373 	iowrite32(cmd.bits, idxd->reg_base + IDXD_CMD_OFFSET);
374 
375 	/*
376 	 * After command submitted, release lock and go to sleep until
377 	 * the command completes via interrupt.
378 	 */
379 	spin_unlock_irqrestore(&idxd->dev_lock, flags);
380 	wait_for_completion(&done);
381 	spin_lock_irqsave(&idxd->dev_lock, flags);
382 	if (status)
383 		*status = ioread32(idxd->reg_base + IDXD_CMDSTS_OFFSET);
384 	__clear_bit(IDXD_FLAG_CMD_RUNNING, &idxd->flags);
385 	/* Wake up other pending commands */
386 	wake_up(&idxd->cmd_waitq);
387 	spin_unlock_irqrestore(&idxd->dev_lock, flags);
388 }
389 
390 int idxd_device_enable(struct idxd_device *idxd)
391 {
392 	struct device *dev = &idxd->pdev->dev;
393 	u32 status;
394 
395 	if (idxd_is_enabled(idxd)) {
396 		dev_dbg(dev, "Device already enabled\n");
397 		return -ENXIO;
398 	}
399 
400 	idxd_cmd_exec(idxd, IDXD_CMD_ENABLE_DEVICE, 0, &status);
401 
402 	/* If the command is successful or if the device was enabled */
403 	if (status != IDXD_CMDSTS_SUCCESS &&
404 	    status != IDXD_CMDSTS_ERR_DEV_ENABLED) {
405 		dev_dbg(dev, "%s: err_code: %#x\n", __func__, status);
406 		return -ENXIO;
407 	}
408 
409 	idxd->state = IDXD_DEV_ENABLED;
410 	return 0;
411 }
412 
413 int idxd_device_disable(struct idxd_device *idxd)
414 {
415 	struct device *dev = &idxd->pdev->dev;
416 	u32 status;
417 
418 	if (!idxd_is_enabled(idxd)) {
419 		dev_dbg(dev, "Device is not enabled\n");
420 		return 0;
421 	}
422 
423 	idxd_cmd_exec(idxd, IDXD_CMD_DISABLE_DEVICE, 0, &status);
424 
425 	/* If the command is successful or if the device was disabled */
426 	if (status != IDXD_CMDSTS_SUCCESS &&
427 	    !(status & IDXD_CMDSTS_ERR_DIS_DEV_EN)) {
428 		dev_dbg(dev, "%s: err_code: %#x\n", __func__, status);
429 		return -ENXIO;
430 	}
431 
432 	idxd->state = IDXD_DEV_CONF_READY;
433 	return 0;
434 }
435 
436 void idxd_device_reset(struct idxd_device *idxd)
437 {
438 	idxd_cmd_exec(idxd, IDXD_CMD_RESET_DEVICE, 0, NULL);
439 }
440 
441 /* Device configuration bits */
442 static void idxd_group_config_write(struct idxd_group *group)
443 {
444 	struct idxd_device *idxd = group->idxd;
445 	struct device *dev = &idxd->pdev->dev;
446 	int i;
447 	u32 grpcfg_offset;
448 
449 	dev_dbg(dev, "Writing group %d cfg registers\n", group->id);
450 
451 	/* setup GRPWQCFG */
452 	for (i = 0; i < 4; i++) {
453 		grpcfg_offset = idxd->grpcfg_offset +
454 			group->id * 64 + i * sizeof(u64);
455 		iowrite64(group->grpcfg.wqs[i],
456 			  idxd->reg_base + grpcfg_offset);
457 		dev_dbg(dev, "GRPCFG wq[%d:%d: %#x]: %#llx\n",
458 			group->id, i, grpcfg_offset,
459 			ioread64(idxd->reg_base + grpcfg_offset));
460 	}
461 
462 	/* setup GRPENGCFG */
463 	grpcfg_offset = idxd->grpcfg_offset + group->id * 64 + 32;
464 	iowrite64(group->grpcfg.engines, idxd->reg_base + grpcfg_offset);
465 	dev_dbg(dev, "GRPCFG engs[%d: %#x]: %#llx\n", group->id,
466 		grpcfg_offset, ioread64(idxd->reg_base + grpcfg_offset));
467 
468 	/* setup GRPFLAGS */
469 	grpcfg_offset = idxd->grpcfg_offset + group->id * 64 + 40;
470 	iowrite32(group->grpcfg.flags.bits, idxd->reg_base + grpcfg_offset);
471 	dev_dbg(dev, "GRPFLAGS flags[%d: %#x]: %#x\n",
472 		group->id, grpcfg_offset,
473 		ioread32(idxd->reg_base + grpcfg_offset));
474 }
475 
476 static int idxd_groups_config_write(struct idxd_device *idxd)
477 
478 {
479 	union gencfg_reg reg;
480 	int i;
481 	struct device *dev = &idxd->pdev->dev;
482 
483 	/* Setup bandwidth token limit */
484 	if (idxd->token_limit) {
485 		reg.bits = ioread32(idxd->reg_base + IDXD_GENCFG_OFFSET);
486 		reg.token_limit = idxd->token_limit;
487 		iowrite32(reg.bits, idxd->reg_base + IDXD_GENCFG_OFFSET);
488 	}
489 
490 	dev_dbg(dev, "GENCFG(%#x): %#x\n", IDXD_GENCFG_OFFSET,
491 		ioread32(idxd->reg_base + IDXD_GENCFG_OFFSET));
492 
493 	for (i = 0; i < idxd->max_groups; i++) {
494 		struct idxd_group *group = &idxd->groups[i];
495 
496 		idxd_group_config_write(group);
497 	}
498 
499 	return 0;
500 }
501 
502 static int idxd_wq_config_write(struct idxd_wq *wq)
503 {
504 	struct idxd_device *idxd = wq->idxd;
505 	struct device *dev = &idxd->pdev->dev;
506 	u32 wq_offset;
507 	int i;
508 
509 	if (!wq->group)
510 		return 0;
511 
512 	memset(&wq->wqcfg, 0, sizeof(union wqcfg));
513 
514 	/* byte 0-3 */
515 	wq->wqcfg.wq_size = wq->size;
516 
517 	if (wq->size == 0) {
518 		dev_warn(dev, "Incorrect work queue size: 0\n");
519 		return -EINVAL;
520 	}
521 
522 	/* bytes 4-7 */
523 	wq->wqcfg.wq_thresh = wq->threshold;
524 
525 	/* byte 8-11 */
526 	wq->wqcfg.priv = !!(wq->type == IDXD_WQT_KERNEL);
527 	wq->wqcfg.mode = 1;
528 
529 	wq->wqcfg.priority = wq->priority;
530 
531 	/* bytes 12-15 */
532 	wq->wqcfg.max_xfer_shift = idxd->hw.gen_cap.max_xfer_shift;
533 	wq->wqcfg.max_batch_shift = idxd->hw.gen_cap.max_batch_shift;
534 
535 	dev_dbg(dev, "WQ %d CFGs\n", wq->id);
536 	for (i = 0; i < 8; i++) {
537 		wq_offset = idxd->wqcfg_offset + wq->id * 32 + i * sizeof(u32);
538 		iowrite32(wq->wqcfg.bits[i], idxd->reg_base + wq_offset);
539 		dev_dbg(dev, "WQ[%d][%d][%#x]: %#x\n",
540 			wq->id, i, wq_offset,
541 			ioread32(idxd->reg_base + wq_offset));
542 	}
543 
544 	return 0;
545 }
546 
547 static int idxd_wqs_config_write(struct idxd_device *idxd)
548 {
549 	int i, rc;
550 
551 	for (i = 0; i < idxd->max_wqs; i++) {
552 		struct idxd_wq *wq = &idxd->wqs[i];
553 
554 		rc = idxd_wq_config_write(wq);
555 		if (rc < 0)
556 			return rc;
557 	}
558 
559 	return 0;
560 }
561 
562 static void idxd_group_flags_setup(struct idxd_device *idxd)
563 {
564 	int i;
565 
566 	/* TC-A 0 and TC-B 1 should be defaults */
567 	for (i = 0; i < idxd->max_groups; i++) {
568 		struct idxd_group *group = &idxd->groups[i];
569 
570 		if (group->tc_a == -1)
571 			group->tc_a = group->grpcfg.flags.tc_a = 0;
572 		else
573 			group->grpcfg.flags.tc_a = group->tc_a;
574 		if (group->tc_b == -1)
575 			group->tc_b = group->grpcfg.flags.tc_b = 1;
576 		else
577 			group->grpcfg.flags.tc_b = group->tc_b;
578 		group->grpcfg.flags.use_token_limit = group->use_token_limit;
579 		group->grpcfg.flags.tokens_reserved = group->tokens_reserved;
580 		if (group->tokens_allowed)
581 			group->grpcfg.flags.tokens_allowed =
582 				group->tokens_allowed;
583 		else
584 			group->grpcfg.flags.tokens_allowed = idxd->max_tokens;
585 	}
586 }
587 
588 static int idxd_engines_setup(struct idxd_device *idxd)
589 {
590 	int i, engines = 0;
591 	struct idxd_engine *eng;
592 	struct idxd_group *group;
593 
594 	for (i = 0; i < idxd->max_groups; i++) {
595 		group = &idxd->groups[i];
596 		group->grpcfg.engines = 0;
597 	}
598 
599 	for (i = 0; i < idxd->max_engines; i++) {
600 		eng = &idxd->engines[i];
601 		group = eng->group;
602 
603 		if (!group)
604 			continue;
605 
606 		group->grpcfg.engines |= BIT(eng->id);
607 		engines++;
608 	}
609 
610 	if (!engines)
611 		return -EINVAL;
612 
613 	return 0;
614 }
615 
616 static int idxd_wqs_setup(struct idxd_device *idxd)
617 {
618 	struct idxd_wq *wq;
619 	struct idxd_group *group;
620 	int i, j, configured = 0;
621 	struct device *dev = &idxd->pdev->dev;
622 
623 	for (i = 0; i < idxd->max_groups; i++) {
624 		group = &idxd->groups[i];
625 		for (j = 0; j < 4; j++)
626 			group->grpcfg.wqs[j] = 0;
627 	}
628 
629 	for (i = 0; i < idxd->max_wqs; i++) {
630 		wq = &idxd->wqs[i];
631 		group = wq->group;
632 
633 		if (!wq->group)
634 			continue;
635 		if (!wq->size)
636 			continue;
637 
638 		if (!wq_dedicated(wq)) {
639 			dev_warn(dev, "No shared workqueue support.\n");
640 			return -EINVAL;
641 		}
642 
643 		group->grpcfg.wqs[wq->id / 64] |= BIT(wq->id % 64);
644 		configured++;
645 	}
646 
647 	if (configured == 0)
648 		return -EINVAL;
649 
650 	return 0;
651 }
652 
653 int idxd_device_config(struct idxd_device *idxd)
654 {
655 	int rc;
656 
657 	lockdep_assert_held(&idxd->dev_lock);
658 	rc = idxd_wqs_setup(idxd);
659 	if (rc < 0)
660 		return rc;
661 
662 	rc = idxd_engines_setup(idxd);
663 	if (rc < 0)
664 		return rc;
665 
666 	idxd_group_flags_setup(idxd);
667 
668 	rc = idxd_wqs_config_write(idxd);
669 	if (rc < 0)
670 		return rc;
671 
672 	rc = idxd_groups_config_write(idxd);
673 	if (rc < 0)
674 		return rc;
675 
676 	return 0;
677 }
678