1 // SPDX-License-Identifier: GPL-2.0-only 2 /* 3 * Cryptographic API. 4 * 5 * Support for OMAP AES HW acceleration. 6 * 7 * Copyright (c) 2010 Nokia Corporation 8 * Author: Dmitry Kasatkin <dmitry.kasatkin@nokia.com> 9 * Copyright (c) 2011 Texas Instruments Incorporated 10 */ 11 12 #define pr_fmt(fmt) "%20s: " fmt, __func__ 13 #define prn(num) pr_debug(#num "=%d\n", num) 14 #define prx(num) pr_debug(#num "=%x\n", num) 15 16 #include <linux/err.h> 17 #include <linux/module.h> 18 #include <linux/init.h> 19 #include <linux/errno.h> 20 #include <linux/kernel.h> 21 #include <linux/platform_device.h> 22 #include <linux/scatterlist.h> 23 #include <linux/dma-mapping.h> 24 #include <linux/dmaengine.h> 25 #include <linux/pm_runtime.h> 26 #include <linux/of.h> 27 #include <linux/of_device.h> 28 #include <linux/of_address.h> 29 #include <linux/io.h> 30 #include <linux/crypto.h> 31 #include <linux/interrupt.h> 32 #include <crypto/scatterwalk.h> 33 #include <crypto/aes.h> 34 #include <crypto/gcm.h> 35 #include <crypto/engine.h> 36 #include <crypto/internal/skcipher.h> 37 #include <crypto/internal/aead.h> 38 39 #include "omap-crypto.h" 40 #include "omap-aes.h" 41 42 /* keep registered devices data here */ 43 static LIST_HEAD(dev_list); 44 static DEFINE_SPINLOCK(list_lock); 45 46 static int aes_fallback_sz = 200; 47 48 #ifdef DEBUG 49 #define omap_aes_read(dd, offset) \ 50 ({ \ 51 int _read_ret; \ 52 _read_ret = __raw_readl(dd->io_base + offset); \ 53 pr_debug("omap_aes_read(" #offset "=%#x)= %#x\n", \ 54 offset, _read_ret); \ 55 _read_ret; \ 56 }) 57 #else 58 inline u32 omap_aes_read(struct omap_aes_dev *dd, u32 offset) 59 { 60 return __raw_readl(dd->io_base + offset); 61 } 62 #endif 63 64 #ifdef DEBUG 65 #define omap_aes_write(dd, offset, value) \ 66 do { \ 67 pr_debug("omap_aes_write(" #offset "=%#x) value=%#x\n", \ 68 offset, value); \ 69 __raw_writel(value, dd->io_base + offset); \ 70 } while (0) 71 #else 72 inline void omap_aes_write(struct omap_aes_dev *dd, u32 offset, 73 u32 value) 74 { 75 __raw_writel(value, dd->io_base + offset); 76 } 77 #endif 78 79 static inline void omap_aes_write_mask(struct omap_aes_dev *dd, u32 offset, 80 u32 value, u32 mask) 81 { 82 u32 val; 83 84 val = omap_aes_read(dd, offset); 85 val &= ~mask; 86 val |= value; 87 omap_aes_write(dd, offset, val); 88 } 89 90 static void omap_aes_write_n(struct omap_aes_dev *dd, u32 offset, 91 u32 *value, int count) 92 { 93 for (; count--; value++, offset += 4) 94 omap_aes_write(dd, offset, *value); 95 } 96 97 static int omap_aes_hw_init(struct omap_aes_dev *dd) 98 { 99 int err; 100 101 if (!(dd->flags & FLAGS_INIT)) { 102 dd->flags |= FLAGS_INIT; 103 dd->err = 0; 104 } 105 106 err = pm_runtime_get_sync(dd->dev); 107 if (err < 0) { 108 dev_err(dd->dev, "failed to get sync: %d\n", err); 109 return err; 110 } 111 112 return 0; 113 } 114 115 void omap_aes_clear_copy_flags(struct omap_aes_dev *dd) 116 { 117 dd->flags &= ~(OMAP_CRYPTO_COPY_MASK << FLAGS_IN_DATA_ST_SHIFT); 118 dd->flags &= ~(OMAP_CRYPTO_COPY_MASK << FLAGS_OUT_DATA_ST_SHIFT); 119 dd->flags &= ~(OMAP_CRYPTO_COPY_MASK << FLAGS_ASSOC_DATA_ST_SHIFT); 120 } 121 122 int omap_aes_write_ctrl(struct omap_aes_dev *dd) 123 { 124 struct omap_aes_reqctx *rctx; 125 unsigned int key32; 126 int i, err; 127 u32 val; 128 129 err = omap_aes_hw_init(dd); 130 if (err) 131 return err; 132 133 key32 = dd->ctx->keylen / sizeof(u32); 134 135 /* RESET the key as previous HASH keys should not get affected*/ 136 if (dd->flags & FLAGS_GCM) 137 for (i = 0; i < 0x40; i = i + 4) 138 omap_aes_write(dd, i, 0x0); 139 140 for (i = 0; i < key32; i++) { 141 omap_aes_write(dd, AES_REG_KEY(dd, i), 142 __le32_to_cpu(dd->ctx->key[i])); 143 } 144 145 if ((dd->flags & (FLAGS_CBC | FLAGS_CTR)) && dd->req->iv) 146 omap_aes_write_n(dd, AES_REG_IV(dd, 0), (void *)dd->req->iv, 4); 147 148 if ((dd->flags & (FLAGS_GCM)) && dd->aead_req->iv) { 149 rctx = aead_request_ctx(dd->aead_req); 150 omap_aes_write_n(dd, AES_REG_IV(dd, 0), (u32 *)rctx->iv, 4); 151 } 152 153 val = FLD_VAL(((dd->ctx->keylen >> 3) - 1), 4, 3); 154 if (dd->flags & FLAGS_CBC) 155 val |= AES_REG_CTRL_CBC; 156 157 if (dd->flags & (FLAGS_CTR | FLAGS_GCM)) 158 val |= AES_REG_CTRL_CTR | AES_REG_CTRL_CTR_WIDTH_128; 159 160 if (dd->flags & FLAGS_GCM) 161 val |= AES_REG_CTRL_GCM; 162 163 if (dd->flags & FLAGS_ENCRYPT) 164 val |= AES_REG_CTRL_DIRECTION; 165 166 omap_aes_write_mask(dd, AES_REG_CTRL(dd), val, AES_REG_CTRL_MASK); 167 168 return 0; 169 } 170 171 static void omap_aes_dma_trigger_omap2(struct omap_aes_dev *dd, int length) 172 { 173 u32 mask, val; 174 175 val = dd->pdata->dma_start; 176 177 if (dd->dma_lch_out != NULL) 178 val |= dd->pdata->dma_enable_out; 179 if (dd->dma_lch_in != NULL) 180 val |= dd->pdata->dma_enable_in; 181 182 mask = dd->pdata->dma_enable_out | dd->pdata->dma_enable_in | 183 dd->pdata->dma_start; 184 185 omap_aes_write_mask(dd, AES_REG_MASK(dd), val, mask); 186 187 } 188 189 static void omap_aes_dma_trigger_omap4(struct omap_aes_dev *dd, int length) 190 { 191 omap_aes_write(dd, AES_REG_LENGTH_N(0), length); 192 omap_aes_write(dd, AES_REG_LENGTH_N(1), 0); 193 if (dd->flags & FLAGS_GCM) 194 omap_aes_write(dd, AES_REG_A_LEN, dd->assoc_len); 195 196 omap_aes_dma_trigger_omap2(dd, length); 197 } 198 199 static void omap_aes_dma_stop(struct omap_aes_dev *dd) 200 { 201 u32 mask; 202 203 mask = dd->pdata->dma_enable_out | dd->pdata->dma_enable_in | 204 dd->pdata->dma_start; 205 206 omap_aes_write_mask(dd, AES_REG_MASK(dd), 0, mask); 207 } 208 209 struct omap_aes_dev *omap_aes_find_dev(struct omap_aes_reqctx *rctx) 210 { 211 struct omap_aes_dev *dd; 212 213 spin_lock_bh(&list_lock); 214 dd = list_first_entry(&dev_list, struct omap_aes_dev, list); 215 list_move_tail(&dd->list, &dev_list); 216 rctx->dd = dd; 217 spin_unlock_bh(&list_lock); 218 219 return dd; 220 } 221 222 static void omap_aes_dma_out_callback(void *data) 223 { 224 struct omap_aes_dev *dd = data; 225 226 /* dma_lch_out - completed */ 227 tasklet_schedule(&dd->done_task); 228 } 229 230 static int omap_aes_dma_init(struct omap_aes_dev *dd) 231 { 232 int err; 233 234 dd->dma_lch_out = NULL; 235 dd->dma_lch_in = NULL; 236 237 dd->dma_lch_in = dma_request_chan(dd->dev, "rx"); 238 if (IS_ERR(dd->dma_lch_in)) { 239 dev_err(dd->dev, "Unable to request in DMA channel\n"); 240 return PTR_ERR(dd->dma_lch_in); 241 } 242 243 dd->dma_lch_out = dma_request_chan(dd->dev, "tx"); 244 if (IS_ERR(dd->dma_lch_out)) { 245 dev_err(dd->dev, "Unable to request out DMA channel\n"); 246 err = PTR_ERR(dd->dma_lch_out); 247 goto err_dma_out; 248 } 249 250 return 0; 251 252 err_dma_out: 253 dma_release_channel(dd->dma_lch_in); 254 255 return err; 256 } 257 258 static void omap_aes_dma_cleanup(struct omap_aes_dev *dd) 259 { 260 if (dd->pio_only) 261 return; 262 263 dma_release_channel(dd->dma_lch_out); 264 dma_release_channel(dd->dma_lch_in); 265 } 266 267 static int omap_aes_crypt_dma(struct omap_aes_dev *dd, 268 struct scatterlist *in_sg, 269 struct scatterlist *out_sg, 270 int in_sg_len, int out_sg_len) 271 { 272 struct dma_async_tx_descriptor *tx_in, *tx_out = NULL, *cb_desc; 273 struct dma_slave_config cfg; 274 int ret; 275 276 if (dd->pio_only) { 277 scatterwalk_start(&dd->in_walk, dd->in_sg); 278 if (out_sg_len) 279 scatterwalk_start(&dd->out_walk, dd->out_sg); 280 281 /* Enable DATAIN interrupt and let it take 282 care of the rest */ 283 omap_aes_write(dd, AES_REG_IRQ_ENABLE(dd), 0x2); 284 return 0; 285 } 286 287 dma_sync_sg_for_device(dd->dev, dd->in_sg, in_sg_len, DMA_TO_DEVICE); 288 289 memset(&cfg, 0, sizeof(cfg)); 290 291 cfg.src_addr = dd->phys_base + AES_REG_DATA_N(dd, 0); 292 cfg.dst_addr = dd->phys_base + AES_REG_DATA_N(dd, 0); 293 cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES; 294 cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES; 295 cfg.src_maxburst = DST_MAXBURST; 296 cfg.dst_maxburst = DST_MAXBURST; 297 298 /* IN */ 299 ret = dmaengine_slave_config(dd->dma_lch_in, &cfg); 300 if (ret) { 301 dev_err(dd->dev, "can't configure IN dmaengine slave: %d\n", 302 ret); 303 return ret; 304 } 305 306 tx_in = dmaengine_prep_slave_sg(dd->dma_lch_in, in_sg, in_sg_len, 307 DMA_MEM_TO_DEV, 308 DMA_PREP_INTERRUPT | DMA_CTRL_ACK); 309 if (!tx_in) { 310 dev_err(dd->dev, "IN prep_slave_sg() failed\n"); 311 return -EINVAL; 312 } 313 314 /* No callback necessary */ 315 tx_in->callback_param = dd; 316 tx_in->callback = NULL; 317 318 /* OUT */ 319 if (out_sg_len) { 320 ret = dmaengine_slave_config(dd->dma_lch_out, &cfg); 321 if (ret) { 322 dev_err(dd->dev, "can't configure OUT dmaengine slave: %d\n", 323 ret); 324 return ret; 325 } 326 327 tx_out = dmaengine_prep_slave_sg(dd->dma_lch_out, out_sg, 328 out_sg_len, 329 DMA_DEV_TO_MEM, 330 DMA_PREP_INTERRUPT | DMA_CTRL_ACK); 331 if (!tx_out) { 332 dev_err(dd->dev, "OUT prep_slave_sg() failed\n"); 333 return -EINVAL; 334 } 335 336 cb_desc = tx_out; 337 } else { 338 cb_desc = tx_in; 339 } 340 341 if (dd->flags & FLAGS_GCM) 342 cb_desc->callback = omap_aes_gcm_dma_out_callback; 343 else 344 cb_desc->callback = omap_aes_dma_out_callback; 345 cb_desc->callback_param = dd; 346 347 348 dmaengine_submit(tx_in); 349 if (tx_out) 350 dmaengine_submit(tx_out); 351 352 dma_async_issue_pending(dd->dma_lch_in); 353 if (out_sg_len) 354 dma_async_issue_pending(dd->dma_lch_out); 355 356 /* start DMA */ 357 dd->pdata->trigger(dd, dd->total); 358 359 return 0; 360 } 361 362 int omap_aes_crypt_dma_start(struct omap_aes_dev *dd) 363 { 364 int err; 365 366 pr_debug("total: %d\n", dd->total); 367 368 if (!dd->pio_only) { 369 err = dma_map_sg(dd->dev, dd->in_sg, dd->in_sg_len, 370 DMA_TO_DEVICE); 371 if (!err) { 372 dev_err(dd->dev, "dma_map_sg() error\n"); 373 return -EINVAL; 374 } 375 376 if (dd->out_sg_len) { 377 err = dma_map_sg(dd->dev, dd->out_sg, dd->out_sg_len, 378 DMA_FROM_DEVICE); 379 if (!err) { 380 dev_err(dd->dev, "dma_map_sg() error\n"); 381 return -EINVAL; 382 } 383 } 384 } 385 386 err = omap_aes_crypt_dma(dd, dd->in_sg, dd->out_sg, dd->in_sg_len, 387 dd->out_sg_len); 388 if (err && !dd->pio_only) { 389 dma_unmap_sg(dd->dev, dd->in_sg, dd->in_sg_len, DMA_TO_DEVICE); 390 if (dd->out_sg_len) 391 dma_unmap_sg(dd->dev, dd->out_sg, dd->out_sg_len, 392 DMA_FROM_DEVICE); 393 } 394 395 return err; 396 } 397 398 static void omap_aes_finish_req(struct omap_aes_dev *dd, int err) 399 { 400 struct skcipher_request *req = dd->req; 401 402 pr_debug("err: %d\n", err); 403 404 crypto_finalize_skcipher_request(dd->engine, req, err); 405 406 pm_runtime_mark_last_busy(dd->dev); 407 pm_runtime_put_autosuspend(dd->dev); 408 } 409 410 int omap_aes_crypt_dma_stop(struct omap_aes_dev *dd) 411 { 412 pr_debug("total: %d\n", dd->total); 413 414 omap_aes_dma_stop(dd); 415 416 417 return 0; 418 } 419 420 static int omap_aes_handle_queue(struct omap_aes_dev *dd, 421 struct skcipher_request *req) 422 { 423 if (req) 424 return crypto_transfer_skcipher_request_to_engine(dd->engine, req); 425 426 return 0; 427 } 428 429 static int omap_aes_prepare_req(struct crypto_engine *engine, 430 void *areq) 431 { 432 struct skcipher_request *req = container_of(areq, struct skcipher_request, base); 433 struct omap_aes_ctx *ctx = crypto_skcipher_ctx( 434 crypto_skcipher_reqtfm(req)); 435 struct omap_aes_reqctx *rctx = skcipher_request_ctx(req); 436 struct omap_aes_dev *dd = rctx->dd; 437 int ret; 438 u16 flags; 439 440 if (!dd) 441 return -ENODEV; 442 443 /* assign new request to device */ 444 dd->req = req; 445 dd->total = req->cryptlen; 446 dd->total_save = req->cryptlen; 447 dd->in_sg = req->src; 448 dd->out_sg = req->dst; 449 dd->orig_out = req->dst; 450 451 flags = OMAP_CRYPTO_COPY_DATA; 452 if (req->src == req->dst) 453 flags |= OMAP_CRYPTO_FORCE_COPY; 454 455 ret = omap_crypto_align_sg(&dd->in_sg, dd->total, AES_BLOCK_SIZE, 456 dd->in_sgl, flags, 457 FLAGS_IN_DATA_ST_SHIFT, &dd->flags); 458 if (ret) 459 return ret; 460 461 ret = omap_crypto_align_sg(&dd->out_sg, dd->total, AES_BLOCK_SIZE, 462 &dd->out_sgl, 0, 463 FLAGS_OUT_DATA_ST_SHIFT, &dd->flags); 464 if (ret) 465 return ret; 466 467 dd->in_sg_len = sg_nents_for_len(dd->in_sg, dd->total); 468 if (dd->in_sg_len < 0) 469 return dd->in_sg_len; 470 471 dd->out_sg_len = sg_nents_for_len(dd->out_sg, dd->total); 472 if (dd->out_sg_len < 0) 473 return dd->out_sg_len; 474 475 rctx->mode &= FLAGS_MODE_MASK; 476 dd->flags = (dd->flags & ~FLAGS_MODE_MASK) | rctx->mode; 477 478 dd->ctx = ctx; 479 rctx->dd = dd; 480 481 return omap_aes_write_ctrl(dd); 482 } 483 484 static int omap_aes_crypt_req(struct crypto_engine *engine, 485 void *areq) 486 { 487 struct skcipher_request *req = container_of(areq, struct skcipher_request, base); 488 struct omap_aes_reqctx *rctx = skcipher_request_ctx(req); 489 struct omap_aes_dev *dd = rctx->dd; 490 491 if (!dd) 492 return -ENODEV; 493 494 return omap_aes_crypt_dma_start(dd); 495 } 496 497 static void omap_aes_copy_ivout(struct omap_aes_dev *dd, u8 *ivbuf) 498 { 499 int i; 500 501 for (i = 0; i < 4; i++) 502 ((u32 *)ivbuf)[i] = omap_aes_read(dd, AES_REG_IV(dd, i)); 503 } 504 505 static void omap_aes_done_task(unsigned long data) 506 { 507 struct omap_aes_dev *dd = (struct omap_aes_dev *)data; 508 509 pr_debug("enter done_task\n"); 510 511 if (!dd->pio_only) { 512 dma_sync_sg_for_device(dd->dev, dd->out_sg, dd->out_sg_len, 513 DMA_FROM_DEVICE); 514 dma_unmap_sg(dd->dev, dd->in_sg, dd->in_sg_len, DMA_TO_DEVICE); 515 dma_unmap_sg(dd->dev, dd->out_sg, dd->out_sg_len, 516 DMA_FROM_DEVICE); 517 omap_aes_crypt_dma_stop(dd); 518 } 519 520 omap_crypto_cleanup(dd->in_sg, NULL, 0, dd->total_save, 521 FLAGS_IN_DATA_ST_SHIFT, dd->flags); 522 523 omap_crypto_cleanup(dd->out_sg, dd->orig_out, 0, dd->total_save, 524 FLAGS_OUT_DATA_ST_SHIFT, dd->flags); 525 526 /* Update IV output */ 527 if (dd->flags & (FLAGS_CBC | FLAGS_CTR)) 528 omap_aes_copy_ivout(dd, dd->req->iv); 529 530 omap_aes_finish_req(dd, 0); 531 532 pr_debug("exit\n"); 533 } 534 535 static int omap_aes_crypt(struct skcipher_request *req, unsigned long mode) 536 { 537 struct omap_aes_ctx *ctx = crypto_skcipher_ctx( 538 crypto_skcipher_reqtfm(req)); 539 struct omap_aes_reqctx *rctx = skcipher_request_ctx(req); 540 struct omap_aes_dev *dd; 541 int ret; 542 543 if ((req->cryptlen % AES_BLOCK_SIZE) && !(mode & FLAGS_CTR)) 544 return -EINVAL; 545 546 pr_debug("nbytes: %d, enc: %d, cbc: %d\n", req->cryptlen, 547 !!(mode & FLAGS_ENCRYPT), 548 !!(mode & FLAGS_CBC)); 549 550 if (req->cryptlen < aes_fallback_sz) { 551 SYNC_SKCIPHER_REQUEST_ON_STACK(subreq, ctx->fallback); 552 553 skcipher_request_set_sync_tfm(subreq, ctx->fallback); 554 skcipher_request_set_callback(subreq, req->base.flags, NULL, 555 NULL); 556 skcipher_request_set_crypt(subreq, req->src, req->dst, 557 req->cryptlen, req->iv); 558 559 if (mode & FLAGS_ENCRYPT) 560 ret = crypto_skcipher_encrypt(subreq); 561 else 562 ret = crypto_skcipher_decrypt(subreq); 563 564 skcipher_request_zero(subreq); 565 return ret; 566 } 567 dd = omap_aes_find_dev(rctx); 568 if (!dd) 569 return -ENODEV; 570 571 rctx->mode = mode; 572 573 return omap_aes_handle_queue(dd, req); 574 } 575 576 /* ********************** ALG API ************************************ */ 577 578 static int omap_aes_setkey(struct crypto_skcipher *tfm, const u8 *key, 579 unsigned int keylen) 580 { 581 struct omap_aes_ctx *ctx = crypto_skcipher_ctx(tfm); 582 int ret; 583 584 if (keylen != AES_KEYSIZE_128 && keylen != AES_KEYSIZE_192 && 585 keylen != AES_KEYSIZE_256) 586 return -EINVAL; 587 588 pr_debug("enter, keylen: %d\n", keylen); 589 590 memcpy(ctx->key, key, keylen); 591 ctx->keylen = keylen; 592 593 crypto_sync_skcipher_clear_flags(ctx->fallback, CRYPTO_TFM_REQ_MASK); 594 crypto_sync_skcipher_set_flags(ctx->fallback, tfm->base.crt_flags & 595 CRYPTO_TFM_REQ_MASK); 596 597 ret = crypto_sync_skcipher_setkey(ctx->fallback, key, keylen); 598 if (!ret) 599 return 0; 600 601 return 0; 602 } 603 604 static int omap_aes_ecb_encrypt(struct skcipher_request *req) 605 { 606 return omap_aes_crypt(req, FLAGS_ENCRYPT); 607 } 608 609 static int omap_aes_ecb_decrypt(struct skcipher_request *req) 610 { 611 return omap_aes_crypt(req, 0); 612 } 613 614 static int omap_aes_cbc_encrypt(struct skcipher_request *req) 615 { 616 return omap_aes_crypt(req, FLAGS_ENCRYPT | FLAGS_CBC); 617 } 618 619 static int omap_aes_cbc_decrypt(struct skcipher_request *req) 620 { 621 return omap_aes_crypt(req, FLAGS_CBC); 622 } 623 624 static int omap_aes_ctr_encrypt(struct skcipher_request *req) 625 { 626 return omap_aes_crypt(req, FLAGS_ENCRYPT | FLAGS_CTR); 627 } 628 629 static int omap_aes_ctr_decrypt(struct skcipher_request *req) 630 { 631 return omap_aes_crypt(req, FLAGS_CTR); 632 } 633 634 static int omap_aes_prepare_req(struct crypto_engine *engine, 635 void *req); 636 static int omap_aes_crypt_req(struct crypto_engine *engine, 637 void *req); 638 639 static int omap_aes_init_tfm(struct crypto_skcipher *tfm) 640 { 641 const char *name = crypto_tfm_alg_name(&tfm->base); 642 struct omap_aes_ctx *ctx = crypto_skcipher_ctx(tfm); 643 struct crypto_sync_skcipher *blk; 644 645 blk = crypto_alloc_sync_skcipher(name, 0, CRYPTO_ALG_NEED_FALLBACK); 646 if (IS_ERR(blk)) 647 return PTR_ERR(blk); 648 649 ctx->fallback = blk; 650 651 crypto_skcipher_set_reqsize(tfm, sizeof(struct omap_aes_reqctx)); 652 653 ctx->enginectx.op.prepare_request = omap_aes_prepare_req; 654 ctx->enginectx.op.unprepare_request = NULL; 655 ctx->enginectx.op.do_one_request = omap_aes_crypt_req; 656 657 return 0; 658 } 659 660 static int omap_aes_gcm_cra_init(struct crypto_aead *tfm) 661 { 662 struct omap_aes_dev *dd = NULL; 663 int err; 664 665 /* Find AES device, currently picks the first device */ 666 spin_lock_bh(&list_lock); 667 list_for_each_entry(dd, &dev_list, list) { 668 break; 669 } 670 spin_unlock_bh(&list_lock); 671 672 err = pm_runtime_get_sync(dd->dev); 673 if (err < 0) { 674 dev_err(dd->dev, "%s: failed to get_sync(%d)\n", 675 __func__, err); 676 return err; 677 } 678 679 tfm->reqsize = sizeof(struct omap_aes_reqctx); 680 return 0; 681 } 682 683 static void omap_aes_exit_tfm(struct crypto_skcipher *tfm) 684 { 685 struct omap_aes_ctx *ctx = crypto_skcipher_ctx(tfm); 686 687 if (ctx->fallback) 688 crypto_free_sync_skcipher(ctx->fallback); 689 690 ctx->fallback = NULL; 691 } 692 693 /* ********************** ALGS ************************************ */ 694 695 static struct skcipher_alg algs_ecb_cbc[] = { 696 { 697 .base.cra_name = "ecb(aes)", 698 .base.cra_driver_name = "ecb-aes-omap", 699 .base.cra_priority = 300, 700 .base.cra_flags = CRYPTO_ALG_KERN_DRIVER_ONLY | 701 CRYPTO_ALG_ASYNC | 702 CRYPTO_ALG_NEED_FALLBACK, 703 .base.cra_blocksize = AES_BLOCK_SIZE, 704 .base.cra_ctxsize = sizeof(struct omap_aes_ctx), 705 .base.cra_module = THIS_MODULE, 706 707 .min_keysize = AES_MIN_KEY_SIZE, 708 .max_keysize = AES_MAX_KEY_SIZE, 709 .setkey = omap_aes_setkey, 710 .encrypt = omap_aes_ecb_encrypt, 711 .decrypt = omap_aes_ecb_decrypt, 712 .init = omap_aes_init_tfm, 713 .exit = omap_aes_exit_tfm, 714 }, 715 { 716 .base.cra_name = "cbc(aes)", 717 .base.cra_driver_name = "cbc-aes-omap", 718 .base.cra_priority = 300, 719 .base.cra_flags = CRYPTO_ALG_KERN_DRIVER_ONLY | 720 CRYPTO_ALG_ASYNC | 721 CRYPTO_ALG_NEED_FALLBACK, 722 .base.cra_blocksize = AES_BLOCK_SIZE, 723 .base.cra_ctxsize = sizeof(struct omap_aes_ctx), 724 .base.cra_module = THIS_MODULE, 725 726 .min_keysize = AES_MIN_KEY_SIZE, 727 .max_keysize = AES_MAX_KEY_SIZE, 728 .ivsize = AES_BLOCK_SIZE, 729 .setkey = omap_aes_setkey, 730 .encrypt = omap_aes_cbc_encrypt, 731 .decrypt = omap_aes_cbc_decrypt, 732 .init = omap_aes_init_tfm, 733 .exit = omap_aes_exit_tfm, 734 } 735 }; 736 737 static struct skcipher_alg algs_ctr[] = { 738 { 739 .base.cra_name = "ctr(aes)", 740 .base.cra_driver_name = "ctr-aes-omap", 741 .base.cra_priority = 300, 742 .base.cra_flags = CRYPTO_ALG_KERN_DRIVER_ONLY | 743 CRYPTO_ALG_ASYNC | 744 CRYPTO_ALG_NEED_FALLBACK, 745 .base.cra_blocksize = 1, 746 .base.cra_ctxsize = sizeof(struct omap_aes_ctx), 747 .base.cra_module = THIS_MODULE, 748 749 .min_keysize = AES_MIN_KEY_SIZE, 750 .max_keysize = AES_MAX_KEY_SIZE, 751 .ivsize = AES_BLOCK_SIZE, 752 .setkey = omap_aes_setkey, 753 .encrypt = omap_aes_ctr_encrypt, 754 .decrypt = omap_aes_ctr_decrypt, 755 .init = omap_aes_init_tfm, 756 .exit = omap_aes_exit_tfm, 757 } 758 }; 759 760 static struct omap_aes_algs_info omap_aes_algs_info_ecb_cbc[] = { 761 { 762 .algs_list = algs_ecb_cbc, 763 .size = ARRAY_SIZE(algs_ecb_cbc), 764 }, 765 }; 766 767 static struct aead_alg algs_aead_gcm[] = { 768 { 769 .base = { 770 .cra_name = "gcm(aes)", 771 .cra_driver_name = "gcm-aes-omap", 772 .cra_priority = 300, 773 .cra_flags = CRYPTO_ALG_ASYNC | 774 CRYPTO_ALG_KERN_DRIVER_ONLY, 775 .cra_blocksize = 1, 776 .cra_ctxsize = sizeof(struct omap_aes_gcm_ctx), 777 .cra_alignmask = 0xf, 778 .cra_module = THIS_MODULE, 779 }, 780 .init = omap_aes_gcm_cra_init, 781 .ivsize = GCM_AES_IV_SIZE, 782 .maxauthsize = AES_BLOCK_SIZE, 783 .setkey = omap_aes_gcm_setkey, 784 .setauthsize = omap_aes_gcm_setauthsize, 785 .encrypt = omap_aes_gcm_encrypt, 786 .decrypt = omap_aes_gcm_decrypt, 787 }, 788 { 789 .base = { 790 .cra_name = "rfc4106(gcm(aes))", 791 .cra_driver_name = "rfc4106-gcm-aes-omap", 792 .cra_priority = 300, 793 .cra_flags = CRYPTO_ALG_ASYNC | 794 CRYPTO_ALG_KERN_DRIVER_ONLY, 795 .cra_blocksize = 1, 796 .cra_ctxsize = sizeof(struct omap_aes_gcm_ctx), 797 .cra_alignmask = 0xf, 798 .cra_module = THIS_MODULE, 799 }, 800 .init = omap_aes_gcm_cra_init, 801 .maxauthsize = AES_BLOCK_SIZE, 802 .ivsize = GCM_RFC4106_IV_SIZE, 803 .setkey = omap_aes_4106gcm_setkey, 804 .setauthsize = omap_aes_4106gcm_setauthsize, 805 .encrypt = omap_aes_4106gcm_encrypt, 806 .decrypt = omap_aes_4106gcm_decrypt, 807 }, 808 }; 809 810 static struct omap_aes_aead_algs omap_aes_aead_info = { 811 .algs_list = algs_aead_gcm, 812 .size = ARRAY_SIZE(algs_aead_gcm), 813 }; 814 815 static const struct omap_aes_pdata omap_aes_pdata_omap2 = { 816 .algs_info = omap_aes_algs_info_ecb_cbc, 817 .algs_info_size = ARRAY_SIZE(omap_aes_algs_info_ecb_cbc), 818 .trigger = omap_aes_dma_trigger_omap2, 819 .key_ofs = 0x1c, 820 .iv_ofs = 0x20, 821 .ctrl_ofs = 0x30, 822 .data_ofs = 0x34, 823 .rev_ofs = 0x44, 824 .mask_ofs = 0x48, 825 .dma_enable_in = BIT(2), 826 .dma_enable_out = BIT(3), 827 .dma_start = BIT(5), 828 .major_mask = 0xf0, 829 .major_shift = 4, 830 .minor_mask = 0x0f, 831 .minor_shift = 0, 832 }; 833 834 #ifdef CONFIG_OF 835 static struct omap_aes_algs_info omap_aes_algs_info_ecb_cbc_ctr[] = { 836 { 837 .algs_list = algs_ecb_cbc, 838 .size = ARRAY_SIZE(algs_ecb_cbc), 839 }, 840 { 841 .algs_list = algs_ctr, 842 .size = ARRAY_SIZE(algs_ctr), 843 }, 844 }; 845 846 static const struct omap_aes_pdata omap_aes_pdata_omap3 = { 847 .algs_info = omap_aes_algs_info_ecb_cbc_ctr, 848 .algs_info_size = ARRAY_SIZE(omap_aes_algs_info_ecb_cbc_ctr), 849 .trigger = omap_aes_dma_trigger_omap2, 850 .key_ofs = 0x1c, 851 .iv_ofs = 0x20, 852 .ctrl_ofs = 0x30, 853 .data_ofs = 0x34, 854 .rev_ofs = 0x44, 855 .mask_ofs = 0x48, 856 .dma_enable_in = BIT(2), 857 .dma_enable_out = BIT(3), 858 .dma_start = BIT(5), 859 .major_mask = 0xf0, 860 .major_shift = 4, 861 .minor_mask = 0x0f, 862 .minor_shift = 0, 863 }; 864 865 static const struct omap_aes_pdata omap_aes_pdata_omap4 = { 866 .algs_info = omap_aes_algs_info_ecb_cbc_ctr, 867 .algs_info_size = ARRAY_SIZE(omap_aes_algs_info_ecb_cbc_ctr), 868 .aead_algs_info = &omap_aes_aead_info, 869 .trigger = omap_aes_dma_trigger_omap4, 870 .key_ofs = 0x3c, 871 .iv_ofs = 0x40, 872 .ctrl_ofs = 0x50, 873 .data_ofs = 0x60, 874 .rev_ofs = 0x80, 875 .mask_ofs = 0x84, 876 .irq_status_ofs = 0x8c, 877 .irq_enable_ofs = 0x90, 878 .dma_enable_in = BIT(5), 879 .dma_enable_out = BIT(6), 880 .major_mask = 0x0700, 881 .major_shift = 8, 882 .minor_mask = 0x003f, 883 .minor_shift = 0, 884 }; 885 886 static irqreturn_t omap_aes_irq(int irq, void *dev_id) 887 { 888 struct omap_aes_dev *dd = dev_id; 889 u32 status, i; 890 u32 *src, *dst; 891 892 status = omap_aes_read(dd, AES_REG_IRQ_STATUS(dd)); 893 if (status & AES_REG_IRQ_DATA_IN) { 894 omap_aes_write(dd, AES_REG_IRQ_ENABLE(dd), 0x0); 895 896 BUG_ON(!dd->in_sg); 897 898 BUG_ON(_calc_walked(in) > dd->in_sg->length); 899 900 src = sg_virt(dd->in_sg) + _calc_walked(in); 901 902 for (i = 0; i < AES_BLOCK_WORDS; i++) { 903 omap_aes_write(dd, AES_REG_DATA_N(dd, i), *src); 904 905 scatterwalk_advance(&dd->in_walk, 4); 906 if (dd->in_sg->length == _calc_walked(in)) { 907 dd->in_sg = sg_next(dd->in_sg); 908 if (dd->in_sg) { 909 scatterwalk_start(&dd->in_walk, 910 dd->in_sg); 911 src = sg_virt(dd->in_sg) + 912 _calc_walked(in); 913 } 914 } else { 915 src++; 916 } 917 } 918 919 /* Clear IRQ status */ 920 status &= ~AES_REG_IRQ_DATA_IN; 921 omap_aes_write(dd, AES_REG_IRQ_STATUS(dd), status); 922 923 /* Enable DATA_OUT interrupt */ 924 omap_aes_write(dd, AES_REG_IRQ_ENABLE(dd), 0x4); 925 926 } else if (status & AES_REG_IRQ_DATA_OUT) { 927 omap_aes_write(dd, AES_REG_IRQ_ENABLE(dd), 0x0); 928 929 BUG_ON(!dd->out_sg); 930 931 BUG_ON(_calc_walked(out) > dd->out_sg->length); 932 933 dst = sg_virt(dd->out_sg) + _calc_walked(out); 934 935 for (i = 0; i < AES_BLOCK_WORDS; i++) { 936 *dst = omap_aes_read(dd, AES_REG_DATA_N(dd, i)); 937 scatterwalk_advance(&dd->out_walk, 4); 938 if (dd->out_sg->length == _calc_walked(out)) { 939 dd->out_sg = sg_next(dd->out_sg); 940 if (dd->out_sg) { 941 scatterwalk_start(&dd->out_walk, 942 dd->out_sg); 943 dst = sg_virt(dd->out_sg) + 944 _calc_walked(out); 945 } 946 } else { 947 dst++; 948 } 949 } 950 951 dd->total -= min_t(size_t, AES_BLOCK_SIZE, dd->total); 952 953 /* Clear IRQ status */ 954 status &= ~AES_REG_IRQ_DATA_OUT; 955 omap_aes_write(dd, AES_REG_IRQ_STATUS(dd), status); 956 957 if (!dd->total) 958 /* All bytes read! */ 959 tasklet_schedule(&dd->done_task); 960 else 961 /* Enable DATA_IN interrupt for next block */ 962 omap_aes_write(dd, AES_REG_IRQ_ENABLE(dd), 0x2); 963 } 964 965 return IRQ_HANDLED; 966 } 967 968 static const struct of_device_id omap_aes_of_match[] = { 969 { 970 .compatible = "ti,omap2-aes", 971 .data = &omap_aes_pdata_omap2, 972 }, 973 { 974 .compatible = "ti,omap3-aes", 975 .data = &omap_aes_pdata_omap3, 976 }, 977 { 978 .compatible = "ti,omap4-aes", 979 .data = &omap_aes_pdata_omap4, 980 }, 981 {}, 982 }; 983 MODULE_DEVICE_TABLE(of, omap_aes_of_match); 984 985 static int omap_aes_get_res_of(struct omap_aes_dev *dd, 986 struct device *dev, struct resource *res) 987 { 988 struct device_node *node = dev->of_node; 989 int err = 0; 990 991 dd->pdata = of_device_get_match_data(dev); 992 if (!dd->pdata) { 993 dev_err(dev, "no compatible OF match\n"); 994 err = -EINVAL; 995 goto err; 996 } 997 998 err = of_address_to_resource(node, 0, res); 999 if (err < 0) { 1000 dev_err(dev, "can't translate OF node address\n"); 1001 err = -EINVAL; 1002 goto err; 1003 } 1004 1005 err: 1006 return err; 1007 } 1008 #else 1009 static const struct of_device_id omap_aes_of_match[] = { 1010 {}, 1011 }; 1012 1013 static int omap_aes_get_res_of(struct omap_aes_dev *dd, 1014 struct device *dev, struct resource *res) 1015 { 1016 return -EINVAL; 1017 } 1018 #endif 1019 1020 static int omap_aes_get_res_pdev(struct omap_aes_dev *dd, 1021 struct platform_device *pdev, struct resource *res) 1022 { 1023 struct device *dev = &pdev->dev; 1024 struct resource *r; 1025 int err = 0; 1026 1027 /* Get the base address */ 1028 r = platform_get_resource(pdev, IORESOURCE_MEM, 0); 1029 if (!r) { 1030 dev_err(dev, "no MEM resource info\n"); 1031 err = -ENODEV; 1032 goto err; 1033 } 1034 memcpy(res, r, sizeof(*res)); 1035 1036 /* Only OMAP2/3 can be non-DT */ 1037 dd->pdata = &omap_aes_pdata_omap2; 1038 1039 err: 1040 return err; 1041 } 1042 1043 static ssize_t fallback_show(struct device *dev, struct device_attribute *attr, 1044 char *buf) 1045 { 1046 return sprintf(buf, "%d\n", aes_fallback_sz); 1047 } 1048 1049 static ssize_t fallback_store(struct device *dev, struct device_attribute *attr, 1050 const char *buf, size_t size) 1051 { 1052 ssize_t status; 1053 long value; 1054 1055 status = kstrtol(buf, 0, &value); 1056 if (status) 1057 return status; 1058 1059 /* HW accelerator only works with buffers > 9 */ 1060 if (value < 9) { 1061 dev_err(dev, "minimum fallback size 9\n"); 1062 return -EINVAL; 1063 } 1064 1065 aes_fallback_sz = value; 1066 1067 return size; 1068 } 1069 1070 static ssize_t queue_len_show(struct device *dev, struct device_attribute *attr, 1071 char *buf) 1072 { 1073 struct omap_aes_dev *dd = dev_get_drvdata(dev); 1074 1075 return sprintf(buf, "%d\n", dd->engine->queue.max_qlen); 1076 } 1077 1078 static ssize_t queue_len_store(struct device *dev, 1079 struct device_attribute *attr, const char *buf, 1080 size_t size) 1081 { 1082 struct omap_aes_dev *dd; 1083 ssize_t status; 1084 long value; 1085 unsigned long flags; 1086 1087 status = kstrtol(buf, 0, &value); 1088 if (status) 1089 return status; 1090 1091 if (value < 1) 1092 return -EINVAL; 1093 1094 /* 1095 * Changing the queue size in fly is safe, if size becomes smaller 1096 * than current size, it will just not accept new entries until 1097 * it has shrank enough. 1098 */ 1099 spin_lock_bh(&list_lock); 1100 list_for_each_entry(dd, &dev_list, list) { 1101 spin_lock_irqsave(&dd->lock, flags); 1102 dd->engine->queue.max_qlen = value; 1103 dd->aead_queue.base.max_qlen = value; 1104 spin_unlock_irqrestore(&dd->lock, flags); 1105 } 1106 spin_unlock_bh(&list_lock); 1107 1108 return size; 1109 } 1110 1111 static DEVICE_ATTR_RW(queue_len); 1112 static DEVICE_ATTR_RW(fallback); 1113 1114 static struct attribute *omap_aes_attrs[] = { 1115 &dev_attr_queue_len.attr, 1116 &dev_attr_fallback.attr, 1117 NULL, 1118 }; 1119 1120 static struct attribute_group omap_aes_attr_group = { 1121 .attrs = omap_aes_attrs, 1122 }; 1123 1124 static int omap_aes_probe(struct platform_device *pdev) 1125 { 1126 struct device *dev = &pdev->dev; 1127 struct omap_aes_dev *dd; 1128 struct skcipher_alg *algp; 1129 struct aead_alg *aalg; 1130 struct resource res; 1131 int err = -ENOMEM, i, j, irq = -1; 1132 u32 reg; 1133 1134 dd = devm_kzalloc(dev, sizeof(struct omap_aes_dev), GFP_KERNEL); 1135 if (dd == NULL) { 1136 dev_err(dev, "unable to alloc data struct.\n"); 1137 goto err_data; 1138 } 1139 dd->dev = dev; 1140 platform_set_drvdata(pdev, dd); 1141 1142 aead_init_queue(&dd->aead_queue, OMAP_AES_QUEUE_LENGTH); 1143 1144 err = (dev->of_node) ? omap_aes_get_res_of(dd, dev, &res) : 1145 omap_aes_get_res_pdev(dd, pdev, &res); 1146 if (err) 1147 goto err_res; 1148 1149 dd->io_base = devm_ioremap_resource(dev, &res); 1150 if (IS_ERR(dd->io_base)) { 1151 err = PTR_ERR(dd->io_base); 1152 goto err_res; 1153 } 1154 dd->phys_base = res.start; 1155 1156 pm_runtime_use_autosuspend(dev); 1157 pm_runtime_set_autosuspend_delay(dev, DEFAULT_AUTOSUSPEND_DELAY); 1158 1159 pm_runtime_enable(dev); 1160 err = pm_runtime_get_sync(dev); 1161 if (err < 0) { 1162 dev_err(dev, "%s: failed to get_sync(%d)\n", 1163 __func__, err); 1164 goto err_res; 1165 } 1166 1167 omap_aes_dma_stop(dd); 1168 1169 reg = omap_aes_read(dd, AES_REG_REV(dd)); 1170 1171 pm_runtime_put_sync(dev); 1172 1173 dev_info(dev, "OMAP AES hw accel rev: %u.%u\n", 1174 (reg & dd->pdata->major_mask) >> dd->pdata->major_shift, 1175 (reg & dd->pdata->minor_mask) >> dd->pdata->minor_shift); 1176 1177 tasklet_init(&dd->done_task, omap_aes_done_task, (unsigned long)dd); 1178 1179 err = omap_aes_dma_init(dd); 1180 if (err == -EPROBE_DEFER) { 1181 goto err_irq; 1182 } else if (err && AES_REG_IRQ_STATUS(dd) && AES_REG_IRQ_ENABLE(dd)) { 1183 dd->pio_only = 1; 1184 1185 irq = platform_get_irq(pdev, 0); 1186 if (irq < 0) { 1187 err = irq; 1188 goto err_irq; 1189 } 1190 1191 err = devm_request_irq(dev, irq, omap_aes_irq, 0, 1192 dev_name(dev), dd); 1193 if (err) { 1194 dev_err(dev, "Unable to grab omap-aes IRQ\n"); 1195 goto err_irq; 1196 } 1197 } 1198 1199 spin_lock_init(&dd->lock); 1200 1201 INIT_LIST_HEAD(&dd->list); 1202 spin_lock(&list_lock); 1203 list_add_tail(&dd->list, &dev_list); 1204 spin_unlock(&list_lock); 1205 1206 /* Initialize crypto engine */ 1207 dd->engine = crypto_engine_alloc_init(dev, 1); 1208 if (!dd->engine) { 1209 err = -ENOMEM; 1210 goto err_engine; 1211 } 1212 1213 err = crypto_engine_start(dd->engine); 1214 if (err) 1215 goto err_engine; 1216 1217 for (i = 0; i < dd->pdata->algs_info_size; i++) { 1218 if (!dd->pdata->algs_info[i].registered) { 1219 for (j = 0; j < dd->pdata->algs_info[i].size; j++) { 1220 algp = &dd->pdata->algs_info[i].algs_list[j]; 1221 1222 pr_debug("reg alg: %s\n", algp->base.cra_name); 1223 1224 err = crypto_register_skcipher(algp); 1225 if (err) 1226 goto err_algs; 1227 1228 dd->pdata->algs_info[i].registered++; 1229 } 1230 } 1231 } 1232 1233 if (dd->pdata->aead_algs_info && 1234 !dd->pdata->aead_algs_info->registered) { 1235 for (i = 0; i < dd->pdata->aead_algs_info->size; i++) { 1236 aalg = &dd->pdata->aead_algs_info->algs_list[i]; 1237 1238 pr_debug("reg alg: %s\n", aalg->base.cra_name); 1239 1240 err = crypto_register_aead(aalg); 1241 if (err) 1242 goto err_aead_algs; 1243 1244 dd->pdata->aead_algs_info->registered++; 1245 } 1246 } 1247 1248 err = sysfs_create_group(&dev->kobj, &omap_aes_attr_group); 1249 if (err) { 1250 dev_err(dev, "could not create sysfs device attrs\n"); 1251 goto err_aead_algs; 1252 } 1253 1254 return 0; 1255 err_aead_algs: 1256 for (i = dd->pdata->aead_algs_info->registered - 1; i >= 0; i--) { 1257 aalg = &dd->pdata->aead_algs_info->algs_list[i]; 1258 crypto_unregister_aead(aalg); 1259 } 1260 err_algs: 1261 for (i = dd->pdata->algs_info_size - 1; i >= 0; i--) 1262 for (j = dd->pdata->algs_info[i].registered - 1; j >= 0; j--) 1263 crypto_unregister_skcipher( 1264 &dd->pdata->algs_info[i].algs_list[j]); 1265 1266 err_engine: 1267 if (dd->engine) 1268 crypto_engine_exit(dd->engine); 1269 1270 omap_aes_dma_cleanup(dd); 1271 err_irq: 1272 tasklet_kill(&dd->done_task); 1273 pm_runtime_disable(dev); 1274 err_res: 1275 dd = NULL; 1276 err_data: 1277 dev_err(dev, "initialization failed.\n"); 1278 return err; 1279 } 1280 1281 static int omap_aes_remove(struct platform_device *pdev) 1282 { 1283 struct omap_aes_dev *dd = platform_get_drvdata(pdev); 1284 struct aead_alg *aalg; 1285 int i, j; 1286 1287 if (!dd) 1288 return -ENODEV; 1289 1290 spin_lock(&list_lock); 1291 list_del(&dd->list); 1292 spin_unlock(&list_lock); 1293 1294 for (i = dd->pdata->algs_info_size - 1; i >= 0; i--) 1295 for (j = dd->pdata->algs_info[i].registered - 1; j >= 0; j--) 1296 crypto_unregister_skcipher( 1297 &dd->pdata->algs_info[i].algs_list[j]); 1298 1299 for (i = dd->pdata->aead_algs_info->size - 1; i >= 0; i--) { 1300 aalg = &dd->pdata->aead_algs_info->algs_list[i]; 1301 crypto_unregister_aead(aalg); 1302 } 1303 1304 crypto_engine_exit(dd->engine); 1305 1306 tasklet_kill(&dd->done_task); 1307 omap_aes_dma_cleanup(dd); 1308 pm_runtime_disable(dd->dev); 1309 1310 sysfs_remove_group(&dd->dev->kobj, &omap_aes_attr_group); 1311 1312 return 0; 1313 } 1314 1315 #ifdef CONFIG_PM_SLEEP 1316 static int omap_aes_suspend(struct device *dev) 1317 { 1318 pm_runtime_put_sync(dev); 1319 return 0; 1320 } 1321 1322 static int omap_aes_resume(struct device *dev) 1323 { 1324 pm_runtime_get_sync(dev); 1325 return 0; 1326 } 1327 #endif 1328 1329 static SIMPLE_DEV_PM_OPS(omap_aes_pm_ops, omap_aes_suspend, omap_aes_resume); 1330 1331 static struct platform_driver omap_aes_driver = { 1332 .probe = omap_aes_probe, 1333 .remove = omap_aes_remove, 1334 .driver = { 1335 .name = "omap-aes", 1336 .pm = &omap_aes_pm_ops, 1337 .of_match_table = omap_aes_of_match, 1338 }, 1339 }; 1340 1341 module_platform_driver(omap_aes_driver); 1342 1343 MODULE_DESCRIPTION("OMAP AES hw acceleration support."); 1344 MODULE_LICENSE("GPL v2"); 1345 MODULE_AUTHOR("Dmitry Kasatkin"); 1346 1347