1*a4b16dadSTom Zanussi // SPDX-License-Identifier: (BSD-3-Clause OR GPL-2.0-only)
2*a4b16dadSTom Zanussi /* Copyright(c) 2014 - 2020 Intel Corporation */
3*a4b16dadSTom Zanussi #include "adf_accel_devices.h"
4*a4b16dadSTom Zanussi #include "adf_common_drv.h"
5*a4b16dadSTom Zanussi #include "adf_transport_internal.h"
6*a4b16dadSTom Zanussi 
7*a4b16dadSTom Zanussi #define ADF_ARB_NUM 4
8*a4b16dadSTom Zanussi #define ADF_ARB_REG_SIZE 0x4
9*a4b16dadSTom Zanussi 
10*a4b16dadSTom Zanussi #define WRITE_CSR_ARB_SARCONFIG(csr_addr, arb_offset, index, value) \
11*a4b16dadSTom Zanussi 	ADF_CSR_WR(csr_addr, (arb_offset) + \
12*a4b16dadSTom Zanussi 	(ADF_ARB_REG_SIZE * (index)), value)
13*a4b16dadSTom Zanussi 
14*a4b16dadSTom Zanussi #define WRITE_CSR_ARB_WT2SAM(csr_addr, arb_offset, wt_offset, index, value) \
15*a4b16dadSTom Zanussi 	ADF_CSR_WR(csr_addr, ((arb_offset) + (wt_offset)) + \
16*a4b16dadSTom Zanussi 	(ADF_ARB_REG_SIZE * (index)), value)
17*a4b16dadSTom Zanussi 
adf_init_arb(struct adf_accel_dev * accel_dev)18*a4b16dadSTom Zanussi int adf_init_arb(struct adf_accel_dev *accel_dev)
19*a4b16dadSTom Zanussi {
20*a4b16dadSTom Zanussi 	struct adf_hw_device_data *hw_data = accel_dev->hw_device;
21*a4b16dadSTom Zanussi 	void __iomem *csr = accel_dev->transport->banks[0].csr_addr;
22*a4b16dadSTom Zanussi 	unsigned long ae_mask = hw_data->ae_mask;
23*a4b16dadSTom Zanussi 	u32 arb_off, wt_off, arb_cfg;
24*a4b16dadSTom Zanussi 	const u32 *thd_2_arb_cfg;
25*a4b16dadSTom Zanussi 	struct arb_info info;
26*a4b16dadSTom Zanussi 	int arb, i;
27*a4b16dadSTom Zanussi 
28*a4b16dadSTom Zanussi 	hw_data->get_arb_info(&info);
29*a4b16dadSTom Zanussi 	arb_cfg = info.arb_cfg;
30*a4b16dadSTom Zanussi 	arb_off = info.arb_offset;
31*a4b16dadSTom Zanussi 	wt_off = info.wt2sam_offset;
32*a4b16dadSTom Zanussi 
33*a4b16dadSTom Zanussi 	/* Service arb configured for 32 bytes responses and
34*a4b16dadSTom Zanussi 	 * ring flow control check enabled. */
35*a4b16dadSTom Zanussi 	for (arb = 0; arb < ADF_ARB_NUM; arb++)
36*a4b16dadSTom Zanussi 		WRITE_CSR_ARB_SARCONFIG(csr, arb_off, arb, arb_cfg);
37*a4b16dadSTom Zanussi 
38*a4b16dadSTom Zanussi 	/* Map worker threads to service arbiters */
39*a4b16dadSTom Zanussi 	thd_2_arb_cfg = hw_data->get_arb_mapping(accel_dev);
40*a4b16dadSTom Zanussi 
41*a4b16dadSTom Zanussi 	for_each_set_bit(i, &ae_mask, hw_data->num_engines)
42*a4b16dadSTom Zanussi 		WRITE_CSR_ARB_WT2SAM(csr, arb_off, wt_off, i, thd_2_arb_cfg[i]);
43*a4b16dadSTom Zanussi 
44*a4b16dadSTom Zanussi 	return 0;
45*a4b16dadSTom Zanussi }
46*a4b16dadSTom Zanussi EXPORT_SYMBOL_GPL(adf_init_arb);
47*a4b16dadSTom Zanussi 
adf_update_ring_arb(struct adf_etr_ring_data * ring)48*a4b16dadSTom Zanussi void adf_update_ring_arb(struct adf_etr_ring_data *ring)
49*a4b16dadSTom Zanussi {
50*a4b16dadSTom Zanussi 	struct adf_accel_dev *accel_dev = ring->bank->accel_dev;
51*a4b16dadSTom Zanussi 	struct adf_hw_device_data *hw_data = accel_dev->hw_device;
52*a4b16dadSTom Zanussi 	struct adf_hw_csr_ops *csr_ops = GET_CSR_OPS(accel_dev);
53*a4b16dadSTom Zanussi 	u32 tx_ring_mask = hw_data->tx_rings_mask;
54*a4b16dadSTom Zanussi 	u32 shift = hw_data->tx_rx_gap;
55*a4b16dadSTom Zanussi 	u32 arben, arben_tx, arben_rx;
56*a4b16dadSTom Zanussi 	u32 rx_ring_mask;
57*a4b16dadSTom Zanussi 
58*a4b16dadSTom Zanussi 	/*
59*a4b16dadSTom Zanussi 	 * Enable arbitration on a ring only if the TX half of the ring mask
60*a4b16dadSTom Zanussi 	 * matches the RX part. This results in writes to CSR on both TX and
61*a4b16dadSTom Zanussi 	 * RX update - only one is necessary, but both are done for
62*a4b16dadSTom Zanussi 	 * simplicity.
63*a4b16dadSTom Zanussi 	 */
64*a4b16dadSTom Zanussi 	rx_ring_mask = tx_ring_mask << shift;
65*a4b16dadSTom Zanussi 	arben_tx = (ring->bank->ring_mask & tx_ring_mask) >> 0;
66*a4b16dadSTom Zanussi 	arben_rx = (ring->bank->ring_mask & rx_ring_mask) >> shift;
67*a4b16dadSTom Zanussi 	arben = arben_tx & arben_rx;
68*a4b16dadSTom Zanussi 
69*a4b16dadSTom Zanussi 	csr_ops->write_csr_ring_srv_arb_en(ring->bank->csr_addr,
70*a4b16dadSTom Zanussi 					   ring->bank->bank_number, arben);
71*a4b16dadSTom Zanussi }
72*a4b16dadSTom Zanussi 
adf_exit_arb(struct adf_accel_dev * accel_dev)73*a4b16dadSTom Zanussi void adf_exit_arb(struct adf_accel_dev *accel_dev)
74*a4b16dadSTom Zanussi {
75*a4b16dadSTom Zanussi 	struct adf_hw_device_data *hw_data = accel_dev->hw_device;
76*a4b16dadSTom Zanussi 	struct adf_hw_csr_ops *csr_ops = GET_CSR_OPS(accel_dev);
77*a4b16dadSTom Zanussi 	u32 arb_off, wt_off;
78*a4b16dadSTom Zanussi 	struct arb_info info;
79*a4b16dadSTom Zanussi 	void __iomem *csr;
80*a4b16dadSTom Zanussi 	unsigned int i;
81*a4b16dadSTom Zanussi 
82*a4b16dadSTom Zanussi 	hw_data->get_arb_info(&info);
83*a4b16dadSTom Zanussi 	arb_off = info.arb_offset;
84*a4b16dadSTom Zanussi 	wt_off = info.wt2sam_offset;
85*a4b16dadSTom Zanussi 
86*a4b16dadSTom Zanussi 	if (!accel_dev->transport)
87*a4b16dadSTom Zanussi 		return;
88*a4b16dadSTom Zanussi 
89*a4b16dadSTom Zanussi 	csr = accel_dev->transport->banks[0].csr_addr;
90*a4b16dadSTom Zanussi 
91*a4b16dadSTom Zanussi 	hw_data->get_arb_info(&info);
92*a4b16dadSTom Zanussi 
93*a4b16dadSTom Zanussi 	/* Reset arbiter configuration */
94*a4b16dadSTom Zanussi 	for (i = 0; i < ADF_ARB_NUM; i++)
95*a4b16dadSTom Zanussi 		WRITE_CSR_ARB_SARCONFIG(csr, arb_off, i, 0);
96*a4b16dadSTom Zanussi 
97*a4b16dadSTom Zanussi 	/* Unmap worker threads to service arbiters */
98*a4b16dadSTom Zanussi 	for (i = 0; i < hw_data->num_engines; i++)
99*a4b16dadSTom Zanussi 		WRITE_CSR_ARB_WT2SAM(csr, arb_off, wt_off, i, 0);
100*a4b16dadSTom Zanussi 
101*a4b16dadSTom Zanussi 	/* Disable arbitration on all rings */
102*a4b16dadSTom Zanussi 	for (i = 0; i < GET_MAX_BANKS(accel_dev); i++)
103*a4b16dadSTom Zanussi 		csr_ops->write_csr_ring_srv_arb_en(csr, i, 0);
104*a4b16dadSTom Zanussi }
105*a4b16dadSTom Zanussi EXPORT_SYMBOL_GPL(adf_exit_arb);
106