1d2912cb1SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
27fb6a53dSViresh Kumar /*
37fb6a53dSViresh Kumar  *  Copyright (C) 2002 - 2005 Benjamin Herrenschmidt <benh@kernel.crashing.org>
47fb6a53dSViresh Kumar  *  and                       Markus Demleitner <msdemlei@cl.uni-heidelberg.de>
57fb6a53dSViresh Kumar  *
67fb6a53dSViresh Kumar  * This driver adds basic cpufreq support for SMU & 970FX based G5 Macs,
77fb6a53dSViresh Kumar  * that is iMac G5 and latest single CPU desktop.
87fb6a53dSViresh Kumar  */
97fb6a53dSViresh Kumar 
107fb6a53dSViresh Kumar #undef DEBUG
117fb6a53dSViresh Kumar 
121c5864e2SJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
131c5864e2SJoe Perches 
147fb6a53dSViresh Kumar #include <linux/module.h>
157fb6a53dSViresh Kumar #include <linux/types.h>
167fb6a53dSViresh Kumar #include <linux/errno.h>
177fb6a53dSViresh Kumar #include <linux/kernel.h>
187fb6a53dSViresh Kumar #include <linux/delay.h>
197fb6a53dSViresh Kumar #include <linux/sched.h>
207fb6a53dSViresh Kumar #include <linux/cpufreq.h>
217fb6a53dSViresh Kumar #include <linux/init.h>
227fb6a53dSViresh Kumar #include <linux/completion.h>
237fb6a53dSViresh Kumar #include <linux/mutex.h>
24*21bb32b1SRob Herring #include <linux/of.h>
2595996a67SChristophe Leroy 
267fb6a53dSViresh Kumar #include <asm/machdep.h>
277fb6a53dSViresh Kumar #include <asm/irq.h>
287fb6a53dSViresh Kumar #include <asm/sections.h>
297fb6a53dSViresh Kumar #include <asm/cputable.h>
307fb6a53dSViresh Kumar #include <asm/time.h>
317fb6a53dSViresh Kumar #include <asm/smu.h>
327fb6a53dSViresh Kumar #include <asm/pmac_pfunc.h>
337fb6a53dSViresh Kumar 
347fb6a53dSViresh Kumar #define DBG(fmt...) pr_debug(fmt)
357fb6a53dSViresh Kumar 
367fb6a53dSViresh Kumar /* see 970FX user manual */
377fb6a53dSViresh Kumar 
387fb6a53dSViresh Kumar #define SCOM_PCR 0x0aa001			/* PCR scom addr */
397fb6a53dSViresh Kumar 
407fb6a53dSViresh Kumar #define PCR_HILO_SELECT		0x80000000U	/* 1 = PCR, 0 = PCRH */
417fb6a53dSViresh Kumar #define PCR_SPEED_FULL		0x00000000U	/* 1:1 speed value */
427fb6a53dSViresh Kumar #define PCR_SPEED_HALF		0x00020000U	/* 1:2 speed value */
437fb6a53dSViresh Kumar #define PCR_SPEED_QUARTER	0x00040000U	/* 1:4 speed value */
447fb6a53dSViresh Kumar #define PCR_SPEED_MASK		0x000e0000U	/* speed mask */
457fb6a53dSViresh Kumar #define PCR_SPEED_SHIFT		17
467fb6a53dSViresh Kumar #define PCR_FREQ_REQ_VALID	0x00010000U	/* freq request valid */
477fb6a53dSViresh Kumar #define PCR_VOLT_REQ_VALID	0x00008000U	/* volt request valid */
487fb6a53dSViresh Kumar #define PCR_TARGET_TIME_MASK	0x00006000U	/* target time */
497fb6a53dSViresh Kumar #define PCR_STATLAT_MASK	0x00001f00U	/* STATLAT value */
507fb6a53dSViresh Kumar #define PCR_SNOOPLAT_MASK	0x000000f0U	/* SNOOPLAT value */
517fb6a53dSViresh Kumar #define PCR_SNOOPACC_MASK	0x0000000fU	/* SNOOPACC value */
527fb6a53dSViresh Kumar 
537fb6a53dSViresh Kumar #define SCOM_PSR 0x408001			/* PSR scom addr */
547fb6a53dSViresh Kumar /* warning: PSR is a 64 bits register */
557fb6a53dSViresh Kumar #define PSR_CMD_RECEIVED	0x2000000000000000U   /* command received */
567fb6a53dSViresh Kumar #define PSR_CMD_COMPLETED	0x1000000000000000U   /* command completed */
577fb6a53dSViresh Kumar #define PSR_CUR_SPEED_MASK	0x0300000000000000U   /* current speed */
587fb6a53dSViresh Kumar #define PSR_CUR_SPEED_SHIFT	(56)
597fb6a53dSViresh Kumar 
607fb6a53dSViresh Kumar /*
617fb6a53dSViresh Kumar  * The G5 only supports two frequencies (Quarter speed is not supported)
627fb6a53dSViresh Kumar  */
637fb6a53dSViresh Kumar #define CPUFREQ_HIGH                  0
647fb6a53dSViresh Kumar #define CPUFREQ_LOW                   1
657fb6a53dSViresh Kumar 
667fb6a53dSViresh Kumar static struct cpufreq_frequency_table g5_cpu_freqs[] = {
677f4b0461SViresh Kumar 	{0, CPUFREQ_HIGH,	0},
687f4b0461SViresh Kumar 	{0, CPUFREQ_LOW,	0},
697f4b0461SViresh Kumar 	{0, 0,			CPUFREQ_TABLE_END},
707fb6a53dSViresh Kumar };
717fb6a53dSViresh Kumar 
727fb6a53dSViresh Kumar /* Power mode data is an array of the 32 bits PCR values to use for
737fb6a53dSViresh Kumar  * the various frequencies, retrieved from the device-tree
747fb6a53dSViresh Kumar  */
757fb6a53dSViresh Kumar static int g5_pmode_cur;
767fb6a53dSViresh Kumar 
777fb6a53dSViresh Kumar static void (*g5_switch_volt)(int speed_mode);
787fb6a53dSViresh Kumar static int (*g5_switch_freq)(int speed_mode);
797fb6a53dSViresh Kumar static int (*g5_query_freq)(void);
807fb6a53dSViresh Kumar 
817fb6a53dSViresh Kumar static unsigned long transition_latency;
827fb6a53dSViresh Kumar 
837fb6a53dSViresh Kumar #ifdef CONFIG_PMAC_SMU
847fb6a53dSViresh Kumar 
857fb6a53dSViresh Kumar static const u32 *g5_pmode_data;
867fb6a53dSViresh Kumar static int g5_pmode_max;
877fb6a53dSViresh Kumar 
887fb6a53dSViresh Kumar static struct smu_sdbp_fvt *g5_fvt_table;	/* table of op. points */
897fb6a53dSViresh Kumar static int g5_fvt_count;			/* number of op. points */
907fb6a53dSViresh Kumar static int g5_fvt_cur;				/* current op. point */
917fb6a53dSViresh Kumar 
927fb6a53dSViresh Kumar /*
937fb6a53dSViresh Kumar  * SMU based voltage switching for Neo2 platforms
947fb6a53dSViresh Kumar  */
957fb6a53dSViresh Kumar 
g5_smu_switch_volt(int speed_mode)967fb6a53dSViresh Kumar static void g5_smu_switch_volt(int speed_mode)
977fb6a53dSViresh Kumar {
987fb6a53dSViresh Kumar 	struct smu_simple_cmd	cmd;
997fb6a53dSViresh Kumar 
1007fb6a53dSViresh Kumar 	DECLARE_COMPLETION_ONSTACK(comp);
1017fb6a53dSViresh Kumar 	smu_queue_simple(&cmd, SMU_CMD_POWER_COMMAND, 8, smu_done_complete,
1027fb6a53dSViresh Kumar 			 &comp, 'V', 'S', 'L', 'E', 'W',
1037fb6a53dSViresh Kumar 			 0xff, g5_fvt_cur+1, speed_mode);
1047fb6a53dSViresh Kumar 	wait_for_completion(&comp);
1057fb6a53dSViresh Kumar }
1067fb6a53dSViresh Kumar 
1077fb6a53dSViresh Kumar /*
1087fb6a53dSViresh Kumar  * Platform function based voltage/vdnap switching for Neo2
1097fb6a53dSViresh Kumar  */
1107fb6a53dSViresh Kumar 
1117fb6a53dSViresh Kumar static struct pmf_function *pfunc_set_vdnap0;
1127fb6a53dSViresh Kumar static struct pmf_function *pfunc_vdnap0_complete;
1137fb6a53dSViresh Kumar 
g5_vdnap_switch_volt(int speed_mode)1147fb6a53dSViresh Kumar static void g5_vdnap_switch_volt(int speed_mode)
1157fb6a53dSViresh Kumar {
1167fb6a53dSViresh Kumar 	struct pmf_args args;
1177fb6a53dSViresh Kumar 	u32 slew, done = 0;
1187fb6a53dSViresh Kumar 	unsigned long timeout;
1197fb6a53dSViresh Kumar 
1207fb6a53dSViresh Kumar 	slew = (speed_mode == CPUFREQ_LOW) ? 1 : 0;
1217fb6a53dSViresh Kumar 	args.count = 1;
1227fb6a53dSViresh Kumar 	args.u[0].p = &slew;
1237fb6a53dSViresh Kumar 
1247fb6a53dSViresh Kumar 	pmf_call_one(pfunc_set_vdnap0, &args);
1257fb6a53dSViresh Kumar 
1267fb6a53dSViresh Kumar 	/* It's an irq GPIO so we should be able to just block here,
1277fb6a53dSViresh Kumar 	 * I'll do that later after I've properly tested the IRQ code for
1287fb6a53dSViresh Kumar 	 * platform functions
1297fb6a53dSViresh Kumar 	 */
1307fb6a53dSViresh Kumar 	timeout = jiffies + HZ/10;
1317fb6a53dSViresh Kumar 	while(!time_after(jiffies, timeout)) {
1327fb6a53dSViresh Kumar 		args.count = 1;
1337fb6a53dSViresh Kumar 		args.u[0].p = &done;
1347fb6a53dSViresh Kumar 		pmf_call_one(pfunc_vdnap0_complete, &args);
1357fb6a53dSViresh Kumar 		if (done)
1367fb6a53dSViresh Kumar 			break;
13745a428ebSAaro Koskinen 		usleep_range(1000, 1000);
1387fb6a53dSViresh Kumar 	}
1397fb6a53dSViresh Kumar 	if (done == 0)
1401c5864e2SJoe Perches 		pr_warn("Timeout in clock slewing !\n");
1417fb6a53dSViresh Kumar }
1427fb6a53dSViresh Kumar 
1437fb6a53dSViresh Kumar 
1447fb6a53dSViresh Kumar /*
1457fb6a53dSViresh Kumar  * SCOM based frequency switching for 970FX rev3
1467fb6a53dSViresh Kumar  */
g5_scom_switch_freq(int speed_mode)1477fb6a53dSViresh Kumar static int g5_scom_switch_freq(int speed_mode)
1487fb6a53dSViresh Kumar {
1497fb6a53dSViresh Kumar 	unsigned long flags;
1507fb6a53dSViresh Kumar 	int to;
1517fb6a53dSViresh Kumar 
1527fb6a53dSViresh Kumar 	/* If frequency is going up, first ramp up the voltage */
1537fb6a53dSViresh Kumar 	if (speed_mode < g5_pmode_cur)
1547fb6a53dSViresh Kumar 		g5_switch_volt(speed_mode);
1557fb6a53dSViresh Kumar 
1567fb6a53dSViresh Kumar 	local_irq_save(flags);
1577fb6a53dSViresh Kumar 
1587fb6a53dSViresh Kumar 	/* Clear PCR high */
1597fb6a53dSViresh Kumar 	scom970_write(SCOM_PCR, 0);
1607fb6a53dSViresh Kumar 	/* Clear PCR low */
1617fb6a53dSViresh Kumar        	scom970_write(SCOM_PCR, PCR_HILO_SELECT | 0);
1627fb6a53dSViresh Kumar 	/* Set PCR low */
1637fb6a53dSViresh Kumar 	scom970_write(SCOM_PCR, PCR_HILO_SELECT |
1647fb6a53dSViresh Kumar 		      g5_pmode_data[speed_mode]);
1657fb6a53dSViresh Kumar 
1667fb6a53dSViresh Kumar 	/* Wait for completion */
1677fb6a53dSViresh Kumar 	for (to = 0; to < 10; to++) {
1687fb6a53dSViresh Kumar 		unsigned long psr = scom970_read(SCOM_PSR);
1697fb6a53dSViresh Kumar 
1707fb6a53dSViresh Kumar 		if ((psr & PSR_CMD_RECEIVED) == 0 &&
1717fb6a53dSViresh Kumar 		    (((psr >> PSR_CUR_SPEED_SHIFT) ^
1727fb6a53dSViresh Kumar 		      (g5_pmode_data[speed_mode] >> PCR_SPEED_SHIFT)) & 0x3)
1737fb6a53dSViresh Kumar 		    == 0)
1747fb6a53dSViresh Kumar 			break;
1757fb6a53dSViresh Kumar 		if (psr & PSR_CMD_COMPLETED)
1767fb6a53dSViresh Kumar 			break;
1777fb6a53dSViresh Kumar 		udelay(100);
1787fb6a53dSViresh Kumar 	}
1797fb6a53dSViresh Kumar 
1807fb6a53dSViresh Kumar 	local_irq_restore(flags);
1817fb6a53dSViresh Kumar 
1827fb6a53dSViresh Kumar 	/* If frequency is going down, last ramp the voltage */
1837fb6a53dSViresh Kumar 	if (speed_mode > g5_pmode_cur)
1847fb6a53dSViresh Kumar 		g5_switch_volt(speed_mode);
1857fb6a53dSViresh Kumar 
1867fb6a53dSViresh Kumar 	g5_pmode_cur = speed_mode;
1877fb6a53dSViresh Kumar 	ppc_proc_freq = g5_cpu_freqs[speed_mode].frequency * 1000ul;
1887fb6a53dSViresh Kumar 
1897fb6a53dSViresh Kumar 	return 0;
1907fb6a53dSViresh Kumar }
1917fb6a53dSViresh Kumar 
g5_scom_query_freq(void)1927fb6a53dSViresh Kumar static int g5_scom_query_freq(void)
1937fb6a53dSViresh Kumar {
1947fb6a53dSViresh Kumar 	unsigned long psr = scom970_read(SCOM_PSR);
1957fb6a53dSViresh Kumar 	int i;
1967fb6a53dSViresh Kumar 
1977fb6a53dSViresh Kumar 	for (i = 0; i <= g5_pmode_max; i++)
1987fb6a53dSViresh Kumar 		if ((((psr >> PSR_CUR_SPEED_SHIFT) ^
1997fb6a53dSViresh Kumar 		      (g5_pmode_data[i] >> PCR_SPEED_SHIFT)) & 0x3) == 0)
2007fb6a53dSViresh Kumar 			break;
2017fb6a53dSViresh Kumar 	return i;
2027fb6a53dSViresh Kumar }
2037fb6a53dSViresh Kumar 
2047fb6a53dSViresh Kumar /*
2057fb6a53dSViresh Kumar  * Fake voltage switching for platforms with missing support
2067fb6a53dSViresh Kumar  */
2077fb6a53dSViresh Kumar 
g5_dummy_switch_volt(int speed_mode)2087fb6a53dSViresh Kumar static void g5_dummy_switch_volt(int speed_mode)
2097fb6a53dSViresh Kumar {
2107fb6a53dSViresh Kumar }
2117fb6a53dSViresh Kumar 
2127fb6a53dSViresh Kumar #endif /* CONFIG_PMAC_SMU */
2137fb6a53dSViresh Kumar 
2147fb6a53dSViresh Kumar /*
2157fb6a53dSViresh Kumar  * Platform function based voltage switching for PowerMac7,2 & 7,3
2167fb6a53dSViresh Kumar  */
2177fb6a53dSViresh Kumar 
2187fb6a53dSViresh Kumar static struct pmf_function *pfunc_cpu0_volt_high;
2197fb6a53dSViresh Kumar static struct pmf_function *pfunc_cpu0_volt_low;
2207fb6a53dSViresh Kumar static struct pmf_function *pfunc_cpu1_volt_high;
2217fb6a53dSViresh Kumar static struct pmf_function *pfunc_cpu1_volt_low;
2227fb6a53dSViresh Kumar 
g5_pfunc_switch_volt(int speed_mode)2237fb6a53dSViresh Kumar static void g5_pfunc_switch_volt(int speed_mode)
2247fb6a53dSViresh Kumar {
2257fb6a53dSViresh Kumar 	if (speed_mode == CPUFREQ_HIGH) {
2267fb6a53dSViresh Kumar 		if (pfunc_cpu0_volt_high)
2277fb6a53dSViresh Kumar 			pmf_call_one(pfunc_cpu0_volt_high, NULL);
2287fb6a53dSViresh Kumar 		if (pfunc_cpu1_volt_high)
2297fb6a53dSViresh Kumar 			pmf_call_one(pfunc_cpu1_volt_high, NULL);
2307fb6a53dSViresh Kumar 	} else {
2317fb6a53dSViresh Kumar 		if (pfunc_cpu0_volt_low)
2327fb6a53dSViresh Kumar 			pmf_call_one(pfunc_cpu0_volt_low, NULL);
2337fb6a53dSViresh Kumar 		if (pfunc_cpu1_volt_low)
2347fb6a53dSViresh Kumar 			pmf_call_one(pfunc_cpu1_volt_low, NULL);
2357fb6a53dSViresh Kumar 	}
23645a428ebSAaro Koskinen 	usleep_range(10000, 10000); /* should be faster , to fix */
2377fb6a53dSViresh Kumar }
2387fb6a53dSViresh Kumar 
2397fb6a53dSViresh Kumar /*
2407fb6a53dSViresh Kumar  * Platform function based frequency switching for PowerMac7,2 & 7,3
2417fb6a53dSViresh Kumar  */
2427fb6a53dSViresh Kumar 
2437fb6a53dSViresh Kumar static struct pmf_function *pfunc_cpu_setfreq_high;
2447fb6a53dSViresh Kumar static struct pmf_function *pfunc_cpu_setfreq_low;
2457fb6a53dSViresh Kumar static struct pmf_function *pfunc_cpu_getfreq;
2467fb6a53dSViresh Kumar static struct pmf_function *pfunc_slewing_done;
2477fb6a53dSViresh Kumar 
g5_pfunc_switch_freq(int speed_mode)2487fb6a53dSViresh Kumar static int g5_pfunc_switch_freq(int speed_mode)
2497fb6a53dSViresh Kumar {
2507fb6a53dSViresh Kumar 	struct pmf_args args;
2517fb6a53dSViresh Kumar 	u32 done = 0;
2527fb6a53dSViresh Kumar 	unsigned long timeout;
2537fb6a53dSViresh Kumar 	int rc;
2547fb6a53dSViresh Kumar 
2557fb6a53dSViresh Kumar 	DBG("g5_pfunc_switch_freq(%d)\n", speed_mode);
2567fb6a53dSViresh Kumar 
2577fb6a53dSViresh Kumar 	/* If frequency is going up, first ramp up the voltage */
2587fb6a53dSViresh Kumar 	if (speed_mode < g5_pmode_cur)
2597fb6a53dSViresh Kumar 		g5_switch_volt(speed_mode);
2607fb6a53dSViresh Kumar 
2617fb6a53dSViresh Kumar 	/* Do it */
2627fb6a53dSViresh Kumar 	if (speed_mode == CPUFREQ_HIGH)
2637fb6a53dSViresh Kumar 		rc = pmf_call_one(pfunc_cpu_setfreq_high, NULL);
2647fb6a53dSViresh Kumar 	else
2657fb6a53dSViresh Kumar 		rc = pmf_call_one(pfunc_cpu_setfreq_low, NULL);
2667fb6a53dSViresh Kumar 
2677fb6a53dSViresh Kumar 	if (rc)
2681c5864e2SJoe Perches 		pr_warn("pfunc switch error %d\n", rc);
2697fb6a53dSViresh Kumar 
2707fb6a53dSViresh Kumar 	/* It's an irq GPIO so we should be able to just block here,
2717fb6a53dSViresh Kumar 	 * I'll do that later after I've properly tested the IRQ code for
2727fb6a53dSViresh Kumar 	 * platform functions
2737fb6a53dSViresh Kumar 	 */
2747fb6a53dSViresh Kumar 	timeout = jiffies + HZ/10;
2757fb6a53dSViresh Kumar 	while(!time_after(jiffies, timeout)) {
2767fb6a53dSViresh Kumar 		args.count = 1;
2777fb6a53dSViresh Kumar 		args.u[0].p = &done;
2787fb6a53dSViresh Kumar 		pmf_call_one(pfunc_slewing_done, &args);
2797fb6a53dSViresh Kumar 		if (done)
2807fb6a53dSViresh Kumar 			break;
28145a428ebSAaro Koskinen 		usleep_range(500, 500);
2827fb6a53dSViresh Kumar 	}
2837fb6a53dSViresh Kumar 	if (done == 0)
2841c5864e2SJoe Perches 		pr_warn("Timeout in clock slewing !\n");
2857fb6a53dSViresh Kumar 
2867fb6a53dSViresh Kumar 	/* If frequency is going down, last ramp the voltage */
2877fb6a53dSViresh Kumar 	if (speed_mode > g5_pmode_cur)
2887fb6a53dSViresh Kumar 		g5_switch_volt(speed_mode);
2897fb6a53dSViresh Kumar 
2907fb6a53dSViresh Kumar 	g5_pmode_cur = speed_mode;
2917fb6a53dSViresh Kumar 	ppc_proc_freq = g5_cpu_freqs[speed_mode].frequency * 1000ul;
2927fb6a53dSViresh Kumar 
2937fb6a53dSViresh Kumar 	return 0;
2947fb6a53dSViresh Kumar }
2957fb6a53dSViresh Kumar 
g5_pfunc_query_freq(void)2967fb6a53dSViresh Kumar static int g5_pfunc_query_freq(void)
2977fb6a53dSViresh Kumar {
2987fb6a53dSViresh Kumar 	struct pmf_args args;
2997fb6a53dSViresh Kumar 	u32 val = 0;
3007fb6a53dSViresh Kumar 
3017fb6a53dSViresh Kumar 	args.count = 1;
3027fb6a53dSViresh Kumar 	args.u[0].p = &val;
3037fb6a53dSViresh Kumar 	pmf_call_one(pfunc_cpu_getfreq, &args);
3047fb6a53dSViresh Kumar 	return val ? CPUFREQ_HIGH : CPUFREQ_LOW;
3057fb6a53dSViresh Kumar }
3067fb6a53dSViresh Kumar 
3077fb6a53dSViresh Kumar 
3087fb6a53dSViresh Kumar /*
3097fb6a53dSViresh Kumar  * Common interface to the cpufreq core
3107fb6a53dSViresh Kumar  */
3117fb6a53dSViresh Kumar 
g5_cpufreq_target(struct cpufreq_policy * policy,unsigned int index)3129c0ebcf7SViresh Kumar static int g5_cpufreq_target(struct cpufreq_policy *policy, unsigned int index)
3137fb6a53dSViresh Kumar {
314d4019f0aSViresh Kumar 	return g5_switch_freq(index);
3157fb6a53dSViresh Kumar }
3167fb6a53dSViresh Kumar 
g5_cpufreq_get_speed(unsigned int cpu)3177fb6a53dSViresh Kumar static unsigned int g5_cpufreq_get_speed(unsigned int cpu)
3187fb6a53dSViresh Kumar {
3197fb6a53dSViresh Kumar 	return g5_cpu_freqs[g5_pmode_cur].frequency;
3207fb6a53dSViresh Kumar }
3217fb6a53dSViresh Kumar 
g5_cpufreq_cpu_init(struct cpufreq_policy * policy)3227fb6a53dSViresh Kumar static int g5_cpufreq_cpu_init(struct cpufreq_policy *policy)
3237fb6a53dSViresh Kumar {
324c4dcc8a1SViresh Kumar 	cpufreq_generic_init(policy, g5_cpu_freqs, transition_latency);
325c4dcc8a1SViresh Kumar 	return 0;
3267fb6a53dSViresh Kumar }
3277fb6a53dSViresh Kumar 
3287fb6a53dSViresh Kumar static struct cpufreq_driver g5_cpufreq_driver = {
3297fb6a53dSViresh Kumar 	.name		= "powermac",
3307fb6a53dSViresh Kumar 	.flags		= CPUFREQ_CONST_LOOPS,
3317fb6a53dSViresh Kumar 	.init		= g5_cpufreq_cpu_init,
3322633a46cSViresh Kumar 	.verify		= cpufreq_generic_frequency_table_verify,
3339c0ebcf7SViresh Kumar 	.target_index	= g5_cpufreq_target,
3347fb6a53dSViresh Kumar 	.get		= g5_cpufreq_get_speed,
3352633a46cSViresh Kumar 	.attr 		= cpufreq_generic_attr,
3367fb6a53dSViresh Kumar };
3377fb6a53dSViresh Kumar 
3387fb6a53dSViresh Kumar 
3397fb6a53dSViresh Kumar #ifdef CONFIG_PMAC_SMU
3407fb6a53dSViresh Kumar 
g5_neo2_cpufreq_init(struct device_node * cpunode)341760287abSSudeep KarkadaNagesha static int __init g5_neo2_cpufreq_init(struct device_node *cpunode)
3427fb6a53dSViresh Kumar {
3437fb6a53dSViresh Kumar 	unsigned int psize, ssize;
3447fb6a53dSViresh Kumar 	unsigned long max_freq;
3457fb6a53dSViresh Kumar 	char *freq_method, *volt_method;
3467fb6a53dSViresh Kumar 	const u32 *valp;
3477fb6a53dSViresh Kumar 	u32 pvr_hi;
3487fb6a53dSViresh Kumar 	int use_volts_vdnap = 0;
3497fb6a53dSViresh Kumar 	int use_volts_smu = 0;
3507fb6a53dSViresh Kumar 	int rc = -ENODEV;
3517fb6a53dSViresh Kumar 
3527fb6a53dSViresh Kumar 	/* Check supported platforms */
3537fb6a53dSViresh Kumar 	if (of_machine_is_compatible("PowerMac8,1") ||
3547fb6a53dSViresh Kumar 	    of_machine_is_compatible("PowerMac8,2") ||
35589108362SAaro Koskinen 	    of_machine_is_compatible("PowerMac9,1") ||
35689108362SAaro Koskinen 	    of_machine_is_compatible("PowerMac12,1"))
3577fb6a53dSViresh Kumar 		use_volts_smu = 1;
3587fb6a53dSViresh Kumar 	else if (of_machine_is_compatible("PowerMac11,2"))
3597fb6a53dSViresh Kumar 		use_volts_vdnap = 1;
3607fb6a53dSViresh Kumar 	else
3617fb6a53dSViresh Kumar 		return -ENODEV;
3627fb6a53dSViresh Kumar 
3637fb6a53dSViresh Kumar 	/* Check 970FX for now */
3647fb6a53dSViresh Kumar 	valp = of_get_property(cpunode, "cpu-version", NULL);
3657fb6a53dSViresh Kumar 	if (!valp) {
3667fb6a53dSViresh Kumar 		DBG("No cpu-version property !\n");
3677fb6a53dSViresh Kumar 		goto bail_noprops;
3687fb6a53dSViresh Kumar 	}
3697fb6a53dSViresh Kumar 	pvr_hi = (*valp) >> 16;
3707fb6a53dSViresh Kumar 	if (pvr_hi != 0x3c && pvr_hi != 0x44) {
3711c5864e2SJoe Perches 		pr_err("Unsupported CPU version\n");
3727fb6a53dSViresh Kumar 		goto bail_noprops;
3737fb6a53dSViresh Kumar 	}
3747fb6a53dSViresh Kumar 
3757fb6a53dSViresh Kumar 	/* Look for the powertune data in the device-tree */
3767fb6a53dSViresh Kumar 	g5_pmode_data = of_get_property(cpunode, "power-mode-data",&psize);
3777fb6a53dSViresh Kumar 	if (!g5_pmode_data) {
3787fb6a53dSViresh Kumar 		DBG("No power-mode-data !\n");
3797fb6a53dSViresh Kumar 		goto bail_noprops;
3807fb6a53dSViresh Kumar 	}
3817fb6a53dSViresh Kumar 	g5_pmode_max = psize / sizeof(u32) - 1;
3827fb6a53dSViresh Kumar 
3837fb6a53dSViresh Kumar 	if (use_volts_smu) {
3847fb6a53dSViresh Kumar 		const struct smu_sdbp_header *shdr;
3857fb6a53dSViresh Kumar 
3867fb6a53dSViresh Kumar 		/* Look for the FVT table */
3877fb6a53dSViresh Kumar 		shdr = smu_get_sdb_partition(SMU_SDB_FVT_ID, NULL);
3887fb6a53dSViresh Kumar 		if (!shdr)
3897fb6a53dSViresh Kumar 			goto bail_noprops;
3907fb6a53dSViresh Kumar 		g5_fvt_table = (struct smu_sdbp_fvt *)&shdr[1];
391d5b73cd8SViresh Kumar 		ssize = (shdr->len * sizeof(u32)) - sizeof(*shdr);
392d5b73cd8SViresh Kumar 		g5_fvt_count = ssize / sizeof(*g5_fvt_table);
3937fb6a53dSViresh Kumar 		g5_fvt_cur = 0;
3947fb6a53dSViresh Kumar 
3957fb6a53dSViresh Kumar 		/* Sanity checking */
3967fb6a53dSViresh Kumar 		if (g5_fvt_count < 1 || g5_pmode_max < 1)
3977fb6a53dSViresh Kumar 			goto bail_noprops;
3987fb6a53dSViresh Kumar 
3997fb6a53dSViresh Kumar 		g5_switch_volt = g5_smu_switch_volt;
4007fb6a53dSViresh Kumar 		volt_method = "SMU";
4017fb6a53dSViresh Kumar 	} else if (use_volts_vdnap) {
4027fb6a53dSViresh Kumar 		struct device_node *root;
4037fb6a53dSViresh Kumar 
4047fb6a53dSViresh Kumar 		root = of_find_node_by_path("/");
4057fb6a53dSViresh Kumar 		if (root == NULL) {
4061c5864e2SJoe Perches 			pr_err("Can't find root of device tree\n");
4077fb6a53dSViresh Kumar 			goto bail_noprops;
4087fb6a53dSViresh Kumar 		}
4097fb6a53dSViresh Kumar 		pfunc_set_vdnap0 = pmf_find_function(root, "set-vdnap0");
4107fb6a53dSViresh Kumar 		pfunc_vdnap0_complete =
4117fb6a53dSViresh Kumar 			pmf_find_function(root, "slewing-done");
4120dc0eb78SYangtao Li 		of_node_put(root);
4137fb6a53dSViresh Kumar 		if (pfunc_set_vdnap0 == NULL ||
4147fb6a53dSViresh Kumar 		    pfunc_vdnap0_complete == NULL) {
4151c5864e2SJoe Perches 			pr_err("Can't find required platform function\n");
4167fb6a53dSViresh Kumar 			goto bail_noprops;
4177fb6a53dSViresh Kumar 		}
4187fb6a53dSViresh Kumar 
4197fb6a53dSViresh Kumar 		g5_switch_volt = g5_vdnap_switch_volt;
4207fb6a53dSViresh Kumar 		volt_method = "GPIO";
4217fb6a53dSViresh Kumar 	} else {
4227fb6a53dSViresh Kumar 		g5_switch_volt = g5_dummy_switch_volt;
4237fb6a53dSViresh Kumar 		volt_method = "none";
4247fb6a53dSViresh Kumar 	}
4257fb6a53dSViresh Kumar 
4267fb6a53dSViresh Kumar 	/*
4277fb6a53dSViresh Kumar 	 * From what I see, clock-frequency is always the maximal frequency.
4287fb6a53dSViresh Kumar 	 * The current driver can not slew sysclk yet, so we really only deal
4297fb6a53dSViresh Kumar 	 * with powertune steps for now. We also only implement full freq and
4307fb6a53dSViresh Kumar 	 * half freq in this version. So far, I haven't yet seen a machine
4317fb6a53dSViresh Kumar 	 * supporting anything else.
4327fb6a53dSViresh Kumar 	 */
4337fb6a53dSViresh Kumar 	valp = of_get_property(cpunode, "clock-frequency", NULL);
4347fb6a53dSViresh Kumar 	if (!valp)
4357fb6a53dSViresh Kumar 		return -ENODEV;
4367fb6a53dSViresh Kumar 	max_freq = (*valp)/1000;
4377fb6a53dSViresh Kumar 	g5_cpu_freqs[0].frequency = max_freq;
4387fb6a53dSViresh Kumar 	g5_cpu_freqs[1].frequency = max_freq/2;
4397fb6a53dSViresh Kumar 
4407fb6a53dSViresh Kumar 	/* Set callbacks */
4417fb6a53dSViresh Kumar 	transition_latency = 12000;
4427fb6a53dSViresh Kumar 	g5_switch_freq = g5_scom_switch_freq;
4437fb6a53dSViresh Kumar 	g5_query_freq = g5_scom_query_freq;
4447fb6a53dSViresh Kumar 	freq_method = "SCOM";
4457fb6a53dSViresh Kumar 
4467fb6a53dSViresh Kumar 	/* Force apply current frequency to make sure everything is in
4477fb6a53dSViresh Kumar 	 * sync (voltage is right for example). Firmware may leave us with
4487fb6a53dSViresh Kumar 	 * a strange setting ...
4497fb6a53dSViresh Kumar 	 */
4507fb6a53dSViresh Kumar 	g5_switch_volt(CPUFREQ_HIGH);
4517fb6a53dSViresh Kumar 	msleep(10);
4527fb6a53dSViresh Kumar 	g5_pmode_cur = -1;
4537fb6a53dSViresh Kumar 	g5_switch_freq(g5_query_freq());
4547fb6a53dSViresh Kumar 
455b49c22a6SJoe Perches 	pr_info("Registering G5 CPU frequency driver\n");
456b49c22a6SJoe Perches 	pr_info("Frequency method: %s, Voltage method: %s\n",
4577fb6a53dSViresh Kumar 		freq_method, volt_method);
458b49c22a6SJoe Perches 	pr_info("Low: %d Mhz, High: %d Mhz, Cur: %d MHz\n",
4597fb6a53dSViresh Kumar 		g5_cpu_freqs[1].frequency/1000,
4607fb6a53dSViresh Kumar 		g5_cpu_freqs[0].frequency/1000,
4617fb6a53dSViresh Kumar 		g5_cpu_freqs[g5_pmode_cur].frequency/1000);
4627fb6a53dSViresh Kumar 
4637fb6a53dSViresh Kumar 	rc = cpufreq_register_driver(&g5_cpufreq_driver);
4647fb6a53dSViresh Kumar 
4657fb6a53dSViresh Kumar 	/* We keep the CPU node on hold... hopefully, Apple G5 don't have
4667fb6a53dSViresh Kumar 	 * hotplug CPU with a dynamic device-tree ...
4677fb6a53dSViresh Kumar 	 */
4687fb6a53dSViresh Kumar 	return rc;
4697fb6a53dSViresh Kumar 
4707fb6a53dSViresh Kumar  bail_noprops:
4717fb6a53dSViresh Kumar 	of_node_put(cpunode);
4727fb6a53dSViresh Kumar 
4737fb6a53dSViresh Kumar 	return rc;
4747fb6a53dSViresh Kumar }
4757fb6a53dSViresh Kumar 
4767fb6a53dSViresh Kumar #endif /* CONFIG_PMAC_SMU */
4777fb6a53dSViresh Kumar 
4787fb6a53dSViresh Kumar 
g5_pm72_cpufreq_init(struct device_node * cpunode)479760287abSSudeep KarkadaNagesha static int __init g5_pm72_cpufreq_init(struct device_node *cpunode)
4807fb6a53dSViresh Kumar {
481760287abSSudeep KarkadaNagesha 	struct device_node *cpuid = NULL, *hwclock = NULL;
4827fb6a53dSViresh Kumar 	const u8 *eeprom = NULL;
4837fb6a53dSViresh Kumar 	const u32 *valp;
4847fb6a53dSViresh Kumar 	u64 max_freq, min_freq, ih, il;
4857fb6a53dSViresh Kumar 	int has_volt = 1, rc = 0;
4867fb6a53dSViresh Kumar 
4877fb6a53dSViresh Kumar 	DBG("cpufreq: Initializing for PowerMac7,2, PowerMac7,3 and"
4887fb6a53dSViresh Kumar 	    " RackMac3,1...\n");
4897fb6a53dSViresh Kumar 
4907fb6a53dSViresh Kumar 	/* Lookup the cpuid eeprom node */
4917fb6a53dSViresh Kumar         cpuid = of_find_node_by_path("/u3@0,f8000000/i2c@f8001000/cpuid@a0");
4927fb6a53dSViresh Kumar 	if (cpuid != NULL)
4937fb6a53dSViresh Kumar 		eeprom = of_get_property(cpuid, "cpuid", NULL);
4947fb6a53dSViresh Kumar 	if (eeprom == NULL) {
4951c5864e2SJoe Perches 		pr_err("Can't find cpuid EEPROM !\n");
4967fb6a53dSViresh Kumar 		rc = -ENODEV;
4977fb6a53dSViresh Kumar 		goto bail;
4987fb6a53dSViresh Kumar 	}
4997fb6a53dSViresh Kumar 
5007fb6a53dSViresh Kumar 	/* Lookup the i2c hwclock */
501ccdb8ed3SGrant Likely 	for_each_node_by_name(hwclock, "i2c-hwclock") {
5027fb6a53dSViresh Kumar 		const char *loc = of_get_property(hwclock,
5037fb6a53dSViresh Kumar 				"hwctrl-location", NULL);
5047fb6a53dSViresh Kumar 		if (loc == NULL)
5057fb6a53dSViresh Kumar 			continue;
5067fb6a53dSViresh Kumar 		if (strcmp(loc, "CPU CLOCK"))
5077fb6a53dSViresh Kumar 			continue;
5087fb6a53dSViresh Kumar 		if (!of_get_property(hwclock, "platform-get-frequency", NULL))
5097fb6a53dSViresh Kumar 			continue;
5107fb6a53dSViresh Kumar 		break;
5117fb6a53dSViresh Kumar 	}
5127fb6a53dSViresh Kumar 	if (hwclock == NULL) {
5131c5864e2SJoe Perches 		pr_err("Can't find i2c clock chip !\n");
5147fb6a53dSViresh Kumar 		rc = -ENODEV;
5157fb6a53dSViresh Kumar 		goto bail;
5167fb6a53dSViresh Kumar 	}
5177fb6a53dSViresh Kumar 
518cc5a7a74SRob Herring 	DBG("cpufreq: i2c clock chip found: %pOF\n", hwclock);
5197fb6a53dSViresh Kumar 
5207fb6a53dSViresh Kumar 	/* Now get all the platform functions */
5217fb6a53dSViresh Kumar 	pfunc_cpu_getfreq =
5227fb6a53dSViresh Kumar 		pmf_find_function(hwclock, "get-frequency");
5237fb6a53dSViresh Kumar 	pfunc_cpu_setfreq_high =
5247fb6a53dSViresh Kumar 		pmf_find_function(hwclock, "set-frequency-high");
5257fb6a53dSViresh Kumar 	pfunc_cpu_setfreq_low =
5267fb6a53dSViresh Kumar 		pmf_find_function(hwclock, "set-frequency-low");
5277fb6a53dSViresh Kumar 	pfunc_slewing_done =
5287fb6a53dSViresh Kumar 		pmf_find_function(hwclock, "slewing-done");
5297fb6a53dSViresh Kumar 	pfunc_cpu0_volt_high =
5307fb6a53dSViresh Kumar 		pmf_find_function(hwclock, "set-voltage-high-0");
5317fb6a53dSViresh Kumar 	pfunc_cpu0_volt_low =
5327fb6a53dSViresh Kumar 		pmf_find_function(hwclock, "set-voltage-low-0");
5337fb6a53dSViresh Kumar 	pfunc_cpu1_volt_high =
5347fb6a53dSViresh Kumar 		pmf_find_function(hwclock, "set-voltage-high-1");
5357fb6a53dSViresh Kumar 	pfunc_cpu1_volt_low =
5367fb6a53dSViresh Kumar 		pmf_find_function(hwclock, "set-voltage-low-1");
5377fb6a53dSViresh Kumar 
5387fb6a53dSViresh Kumar 	/* Check we have minimum requirements */
5397fb6a53dSViresh Kumar 	if (pfunc_cpu_getfreq == NULL || pfunc_cpu_setfreq_high == NULL ||
5407fb6a53dSViresh Kumar 	    pfunc_cpu_setfreq_low == NULL || pfunc_slewing_done == NULL) {
5411c5864e2SJoe Perches 		pr_err("Can't find platform functions !\n");
5427fb6a53dSViresh Kumar 		rc = -ENODEV;
5437fb6a53dSViresh Kumar 		goto bail;
5447fb6a53dSViresh Kumar 	}
5457fb6a53dSViresh Kumar 
5467fb6a53dSViresh Kumar 	/* Check that we have complete sets */
5477fb6a53dSViresh Kumar 	if (pfunc_cpu0_volt_high == NULL || pfunc_cpu0_volt_low == NULL) {
5487fb6a53dSViresh Kumar 		pmf_put_function(pfunc_cpu0_volt_high);
5497fb6a53dSViresh Kumar 		pmf_put_function(pfunc_cpu0_volt_low);
5507fb6a53dSViresh Kumar 		pfunc_cpu0_volt_high = pfunc_cpu0_volt_low = NULL;
5517fb6a53dSViresh Kumar 		has_volt = 0;
5527fb6a53dSViresh Kumar 	}
5537fb6a53dSViresh Kumar 	if (!has_volt ||
5547fb6a53dSViresh Kumar 	    pfunc_cpu1_volt_high == NULL || pfunc_cpu1_volt_low == NULL) {
5557fb6a53dSViresh Kumar 		pmf_put_function(pfunc_cpu1_volt_high);
5567fb6a53dSViresh Kumar 		pmf_put_function(pfunc_cpu1_volt_low);
5577fb6a53dSViresh Kumar 		pfunc_cpu1_volt_high = pfunc_cpu1_volt_low = NULL;
5587fb6a53dSViresh Kumar 	}
5597fb6a53dSViresh Kumar 
5607fb6a53dSViresh Kumar 	/* Note: The device tree also contains a "platform-set-values"
5617fb6a53dSViresh Kumar 	 * function for which I haven't quite figured out the usage. It
5627fb6a53dSViresh Kumar 	 * might have to be called on init and/or wakeup, I'm not too sure
5637fb6a53dSViresh Kumar 	 * but things seem to work fine without it so far ...
5647fb6a53dSViresh Kumar 	 */
5657fb6a53dSViresh Kumar 
5667fb6a53dSViresh Kumar 	/* Get max frequency from device-tree */
5677fb6a53dSViresh Kumar 	valp = of_get_property(cpunode, "clock-frequency", NULL);
5687fb6a53dSViresh Kumar 	if (!valp) {
5691c5864e2SJoe Perches 		pr_err("Can't find CPU frequency !\n");
5707fb6a53dSViresh Kumar 		rc = -ENODEV;
5717fb6a53dSViresh Kumar 		goto bail;
5727fb6a53dSViresh Kumar 	}
5737fb6a53dSViresh Kumar 
5747fb6a53dSViresh Kumar 	max_freq = (*valp)/1000;
5757fb6a53dSViresh Kumar 
5767fb6a53dSViresh Kumar 	/* Now calculate reduced frequency by using the cpuid input freq
5777fb6a53dSViresh Kumar 	 * ratio. This requires 64 bits math unless we are willing to lose
5787fb6a53dSViresh Kumar 	 * some precision
5797fb6a53dSViresh Kumar 	 */
5807fb6a53dSViresh Kumar 	ih = *((u32 *)(eeprom + 0x10));
5817fb6a53dSViresh Kumar 	il = *((u32 *)(eeprom + 0x20));
5827fb6a53dSViresh Kumar 
5837fb6a53dSViresh Kumar 	/* Check for machines with no useful settings */
5847fb6a53dSViresh Kumar 	if (il == ih) {
5851c5864e2SJoe Perches 		pr_warn("No low frequency mode available on this model !\n");
5867fb6a53dSViresh Kumar 		rc = -ENODEV;
5877fb6a53dSViresh Kumar 		goto bail;
5887fb6a53dSViresh Kumar 	}
5897fb6a53dSViresh Kumar 
5907fb6a53dSViresh Kumar 	min_freq = 0;
5917fb6a53dSViresh Kumar 	if (ih != 0 && il != 0)
5927fb6a53dSViresh Kumar 		min_freq = (max_freq * il) / ih;
5937fb6a53dSViresh Kumar 
5947fb6a53dSViresh Kumar 	/* Sanity check */
5957fb6a53dSViresh Kumar 	if (min_freq >= max_freq || min_freq < 1000) {
5961c5864e2SJoe Perches 		pr_err("Can't calculate low frequency !\n");
5977fb6a53dSViresh Kumar 		rc = -ENXIO;
5987fb6a53dSViresh Kumar 		goto bail;
5997fb6a53dSViresh Kumar 	}
6007fb6a53dSViresh Kumar 	g5_cpu_freqs[0].frequency = max_freq;
6017fb6a53dSViresh Kumar 	g5_cpu_freqs[1].frequency = min_freq;
6027fb6a53dSViresh Kumar 
603af671d8bSAaro Koskinen 	/* Based on a measurement on Xserve G5, rounded up. */
604af671d8bSAaro Koskinen 	transition_latency = 10 * NSEC_PER_MSEC;
605af671d8bSAaro Koskinen 
6067fb6a53dSViresh Kumar 	/* Set callbacks */
6077fb6a53dSViresh Kumar 	g5_switch_volt = g5_pfunc_switch_volt;
6087fb6a53dSViresh Kumar 	g5_switch_freq = g5_pfunc_switch_freq;
6097fb6a53dSViresh Kumar 	g5_query_freq = g5_pfunc_query_freq;
6107fb6a53dSViresh Kumar 
6117fb6a53dSViresh Kumar 	/* Force apply current frequency to make sure everything is in
6127fb6a53dSViresh Kumar 	 * sync (voltage is right for example). Firmware may leave us with
6137fb6a53dSViresh Kumar 	 * a strange setting ...
6147fb6a53dSViresh Kumar 	 */
6157fb6a53dSViresh Kumar 	g5_switch_volt(CPUFREQ_HIGH);
6167fb6a53dSViresh Kumar 	msleep(10);
6177fb6a53dSViresh Kumar 	g5_pmode_cur = -1;
6187fb6a53dSViresh Kumar 	g5_switch_freq(g5_query_freq());
6197fb6a53dSViresh Kumar 
620b49c22a6SJoe Perches 	pr_info("Registering G5 CPU frequency driver\n");
621b49c22a6SJoe Perches 	pr_info("Frequency method: i2c/pfunc, Voltage method: %s\n",
622b49c22a6SJoe Perches 		has_volt ? "i2c/pfunc" : "none");
623b49c22a6SJoe Perches 	pr_info("Low: %d Mhz, High: %d Mhz, Cur: %d MHz\n",
6247fb6a53dSViresh Kumar 		g5_cpu_freqs[1].frequency/1000,
6257fb6a53dSViresh Kumar 		g5_cpu_freqs[0].frequency/1000,
6267fb6a53dSViresh Kumar 		g5_cpu_freqs[g5_pmode_cur].frequency/1000);
6277fb6a53dSViresh Kumar 
6287fb6a53dSViresh Kumar 	rc = cpufreq_register_driver(&g5_cpufreq_driver);
6297fb6a53dSViresh Kumar  bail:
6307fb6a53dSViresh Kumar 	if (rc != 0) {
6317fb6a53dSViresh Kumar 		pmf_put_function(pfunc_cpu_getfreq);
6327fb6a53dSViresh Kumar 		pmf_put_function(pfunc_cpu_setfreq_high);
6337fb6a53dSViresh Kumar 		pmf_put_function(pfunc_cpu_setfreq_low);
6347fb6a53dSViresh Kumar 		pmf_put_function(pfunc_slewing_done);
6357fb6a53dSViresh Kumar 		pmf_put_function(pfunc_cpu0_volt_high);
6367fb6a53dSViresh Kumar 		pmf_put_function(pfunc_cpu0_volt_low);
6377fb6a53dSViresh Kumar 		pmf_put_function(pfunc_cpu1_volt_high);
6387fb6a53dSViresh Kumar 		pmf_put_function(pfunc_cpu1_volt_low);
6397fb6a53dSViresh Kumar 	}
6407fb6a53dSViresh Kumar 	of_node_put(hwclock);
6417fb6a53dSViresh Kumar 	of_node_put(cpuid);
6427fb6a53dSViresh Kumar 	of_node_put(cpunode);
6437fb6a53dSViresh Kumar 
6447fb6a53dSViresh Kumar 	return rc;
6457fb6a53dSViresh Kumar }
6467fb6a53dSViresh Kumar 
g5_cpufreq_init(void)6477fb6a53dSViresh Kumar static int __init g5_cpufreq_init(void)
6487fb6a53dSViresh Kumar {
649760287abSSudeep KarkadaNagesha 	struct device_node *cpunode;
6507fb6a53dSViresh Kumar 	int rc = 0;
6517fb6a53dSViresh Kumar 
652760287abSSudeep KarkadaNagesha 	/* Get first CPU node */
653760287abSSudeep KarkadaNagesha 	cpunode = of_cpu_device_node_get(0);
654760287abSSudeep KarkadaNagesha 	if (cpunode == NULL) {
6551c5864e2SJoe Perches 		pr_err("Can't find any CPU node\n");
6567fb6a53dSViresh Kumar 		return -ENODEV;
6577fb6a53dSViresh Kumar 	}
6587fb6a53dSViresh Kumar 
6597fb6a53dSViresh Kumar 	if (of_machine_is_compatible("PowerMac7,2") ||
6607fb6a53dSViresh Kumar 	    of_machine_is_compatible("PowerMac7,3") ||
6617fb6a53dSViresh Kumar 	    of_machine_is_compatible("RackMac3,1"))
662760287abSSudeep KarkadaNagesha 		rc = g5_pm72_cpufreq_init(cpunode);
6637fb6a53dSViresh Kumar #ifdef CONFIG_PMAC_SMU
6647fb6a53dSViresh Kumar 	else
665760287abSSudeep KarkadaNagesha 		rc = g5_neo2_cpufreq_init(cpunode);
6667fb6a53dSViresh Kumar #endif /* CONFIG_PMAC_SMU */
6677fb6a53dSViresh Kumar 
6687fb6a53dSViresh Kumar 	return rc;
6697fb6a53dSViresh Kumar }
6707fb6a53dSViresh Kumar 
6717fb6a53dSViresh Kumar module_init(g5_cpufreq_init);
6727fb6a53dSViresh Kumar 
6737fb6a53dSViresh Kumar 
6747fb6a53dSViresh Kumar MODULE_LICENSE("GPL");
675