1 // SPDX-License-Identifier: GPL-2.0-only
2 /*
3  * Copyright (C) 2016 Linaro.
4  * Viresh Kumar <viresh.kumar@linaro.org>
5  */
6 
7 #include <linux/err.h>
8 #include <linux/of.h>
9 #include <linux/of_device.h>
10 #include <linux/platform_device.h>
11 
12 #include "cpufreq-dt.h"
13 
14 /*
15  * Machines for which the cpufreq device is *always* created, mostly used for
16  * platforms using "operating-points" (V1) property.
17  */
18 static const struct of_device_id whitelist[] __initconst = {
19 	{ .compatible = "allwinner,sun4i-a10", },
20 	{ .compatible = "allwinner,sun5i-a10s", },
21 	{ .compatible = "allwinner,sun5i-a13", },
22 	{ .compatible = "allwinner,sun5i-r8", },
23 	{ .compatible = "allwinner,sun6i-a31", },
24 	{ .compatible = "allwinner,sun6i-a31s", },
25 	{ .compatible = "allwinner,sun7i-a20", },
26 	{ .compatible = "allwinner,sun8i-a23", },
27 	{ .compatible = "allwinner,sun8i-a83t", },
28 	{ .compatible = "allwinner,sun8i-h3", },
29 
30 	{ .compatible = "apm,xgene-shadowcat", },
31 
32 	{ .compatible = "arm,integrator-ap", },
33 	{ .compatible = "arm,integrator-cp", },
34 
35 	{ .compatible = "hisilicon,hi3660", },
36 
37 	{ .compatible = "fsl,imx27", },
38 	{ .compatible = "fsl,imx51", },
39 	{ .compatible = "fsl,imx53", },
40 
41 	{ .compatible = "marvell,berlin", },
42 	{ .compatible = "marvell,pxa250", },
43 	{ .compatible = "marvell,pxa270", },
44 
45 	{ .compatible = "samsung,exynos3250", },
46 	{ .compatible = "samsung,exynos4210", },
47 	{ .compatible = "samsung,exynos5250", },
48 #ifndef CONFIG_BL_SWITCHER
49 	{ .compatible = "samsung,exynos5800", },
50 #endif
51 
52 	{ .compatible = "renesas,emev2", },
53 	{ .compatible = "renesas,r7s72100", },
54 	{ .compatible = "renesas,r8a73a4", },
55 	{ .compatible = "renesas,r8a7740", },
56 	{ .compatible = "renesas,r8a7743", },
57 	{ .compatible = "renesas,r8a7744", },
58 	{ .compatible = "renesas,r8a7745", },
59 	{ .compatible = "renesas,r8a7778", },
60 	{ .compatible = "renesas,r8a7779", },
61 	{ .compatible = "renesas,r8a7790", },
62 	{ .compatible = "renesas,r8a7791", },
63 	{ .compatible = "renesas,r8a7792", },
64 	{ .compatible = "renesas,r8a7793", },
65 	{ .compatible = "renesas,r8a7794", },
66 	{ .compatible = "renesas,sh73a0", },
67 
68 	{ .compatible = "rockchip,rk2928", },
69 	{ .compatible = "rockchip,rk3036", },
70 	{ .compatible = "rockchip,rk3066a", },
71 	{ .compatible = "rockchip,rk3066b", },
72 	{ .compatible = "rockchip,rk3188", },
73 	{ .compatible = "rockchip,rk3228", },
74 	{ .compatible = "rockchip,rk3288", },
75 	{ .compatible = "rockchip,rk3328", },
76 	{ .compatible = "rockchip,rk3366", },
77 	{ .compatible = "rockchip,rk3368", },
78 	{ .compatible = "rockchip,rk3399",
79 	  .data = &(struct cpufreq_dt_platform_data)
80 		{ .have_governor_per_policy = true, },
81 	},
82 
83 	{ .compatible = "st-ericsson,u8500", },
84 	{ .compatible = "st-ericsson,u8540", },
85 	{ .compatible = "st-ericsson,u9500", },
86 	{ .compatible = "st-ericsson,u9540", },
87 
88 	{ .compatible = "ti,omap2", },
89 	{ .compatible = "ti,omap4", },
90 	{ .compatible = "ti,omap5", },
91 
92 	{ .compatible = "xlnx,zynq-7000", },
93 	{ .compatible = "xlnx,zynqmp", },
94 
95 	{ }
96 };
97 
98 /*
99  * Machines for which the cpufreq device is *not* created, mostly used for
100  * platforms using "operating-points-v2" property.
101  */
102 static const struct of_device_id blacklist[] __initconst = {
103 	{ .compatible = "allwinner,sun50i-h6", },
104 
105 	{ .compatible = "calxeda,highbank", },
106 	{ .compatible = "calxeda,ecx-2000", },
107 
108 	{ .compatible = "fsl,imx7d", },
109 	{ .compatible = "fsl,imx8mq", },
110 	{ .compatible = "fsl,imx8mm", },
111 	{ .compatible = "fsl,imx8mn", },
112 
113 	{ .compatible = "marvell,armadaxp", },
114 
115 	{ .compatible = "mediatek,mt2701", },
116 	{ .compatible = "mediatek,mt2712", },
117 	{ .compatible = "mediatek,mt7622", },
118 	{ .compatible = "mediatek,mt7623", },
119 	{ .compatible = "mediatek,mt817x", },
120 	{ .compatible = "mediatek,mt8173", },
121 	{ .compatible = "mediatek,mt8176", },
122 	{ .compatible = "mediatek,mt8183", },
123 
124 	{ .compatible = "nvidia,tegra20", },
125 	{ .compatible = "nvidia,tegra30", },
126 	{ .compatible = "nvidia,tegra124", },
127 	{ .compatible = "nvidia,tegra210", },
128 
129 	{ .compatible = "qcom,apq8096", },
130 	{ .compatible = "qcom,msm8996", },
131 	{ .compatible = "qcom,qcs404", },
132 
133 	{ .compatible = "st,stih407", },
134 	{ .compatible = "st,stih410", },
135 
136 	{ .compatible = "sigma,tango4", },
137 
138 	{ .compatible = "ti,am33xx", },
139 	{ .compatible = "ti,am43", },
140 	{ .compatible = "ti,dra7", },
141 	{ .compatible = "ti,omap3", },
142 
143 	{ }
144 };
145 
146 static bool __init cpu0_node_has_opp_v2_prop(void)
147 {
148 	struct device_node *np = of_cpu_device_node_get(0);
149 	bool ret = false;
150 
151 	if (of_get_property(np, "operating-points-v2", NULL))
152 		ret = true;
153 
154 	of_node_put(np);
155 	return ret;
156 }
157 
158 static int __init cpufreq_dt_platdev_init(void)
159 {
160 	struct device_node *np = of_find_node_by_path("/");
161 	const struct of_device_id *match;
162 	const void *data = NULL;
163 
164 	if (!np)
165 		return -ENODEV;
166 
167 	match = of_match_node(whitelist, np);
168 	if (match) {
169 		data = match->data;
170 		goto create_pdev;
171 	}
172 
173 	if (cpu0_node_has_opp_v2_prop() && !of_match_node(blacklist, np))
174 		goto create_pdev;
175 
176 	of_node_put(np);
177 	return -ENODEV;
178 
179 create_pdev:
180 	of_node_put(np);
181 	return PTR_ERR_OR_ZERO(platform_device_register_data(NULL, "cpufreq-dt",
182 			       -1, data,
183 			       sizeof(struct cpufreq_dt_platform_data)));
184 }
185 core_initcall(cpufreq_dt_platdev_init);
186