1 // SPDX-License-Identifier: GPL-2.0 2 /* 3 * Zynq UltraScale+ MPSoC Divider support 4 * 5 * Copyright (C) 2016-2019 Xilinx 6 * 7 * Adjustable divider clock implementation 8 */ 9 10 #include <linux/clk.h> 11 #include <linux/clk-provider.h> 12 #include <linux/slab.h> 13 #include "clk-zynqmp.h" 14 15 /* 16 * DOC: basic adjustable divider clock that cannot gate 17 * 18 * Traits of this clock: 19 * prepare - clk_prepare only ensures that parents are prepared 20 * enable - clk_enable only ensures that parents are enabled 21 * rate - rate is adjustable. clk->rate = ceiling(parent->rate / divisor) 22 * parent - fixed parent. No clk_set_parent support 23 */ 24 25 #define to_zynqmp_clk_divider(_hw) \ 26 container_of(_hw, struct zynqmp_clk_divider, hw) 27 28 #define CLK_FRAC BIT(13) /* has a fractional parent */ 29 30 /** 31 * struct zynqmp_clk_divider - adjustable divider clock 32 * @hw: handle between common and hardware-specific interfaces 33 * @flags: Hardware specific flags 34 * @is_frac: The divider is a fractional divider 35 * @clk_id: Id of clock 36 * @div_type: divisor type (TYPE_DIV1 or TYPE_DIV2) 37 */ 38 struct zynqmp_clk_divider { 39 struct clk_hw hw; 40 u8 flags; 41 bool is_frac; 42 u32 clk_id; 43 u32 div_type; 44 u16 max_div; 45 }; 46 47 static inline int zynqmp_divider_get_val(unsigned long parent_rate, 48 unsigned long rate, u16 flags) 49 { 50 int up, down; 51 unsigned long up_rate, down_rate; 52 53 if (flags & CLK_DIVIDER_POWER_OF_TWO) { 54 up = DIV_ROUND_UP_ULL((u64)parent_rate, rate); 55 down = DIV_ROUND_DOWN_ULL((u64)parent_rate, rate); 56 57 up = __roundup_pow_of_two(up); 58 down = __rounddown_pow_of_two(down); 59 60 up_rate = DIV_ROUND_UP_ULL((u64)parent_rate, up); 61 down_rate = DIV_ROUND_UP_ULL((u64)parent_rate, down); 62 63 return (rate - up_rate) <= (down_rate - rate) ? up : down; 64 65 } else { 66 return DIV_ROUND_CLOSEST(parent_rate, rate); 67 } 68 } 69 70 /** 71 * zynqmp_clk_divider_recalc_rate() - Recalc rate of divider clock 72 * @hw: handle between common and hardware-specific interfaces 73 * @parent_rate: rate of parent clock 74 * 75 * Return: 0 on success else error+reason 76 */ 77 static unsigned long zynqmp_clk_divider_recalc_rate(struct clk_hw *hw, 78 unsigned long parent_rate) 79 { 80 struct zynqmp_clk_divider *divider = to_zynqmp_clk_divider(hw); 81 const char *clk_name = clk_hw_get_name(hw); 82 u32 clk_id = divider->clk_id; 83 u32 div_type = divider->div_type; 84 u32 div, value; 85 int ret; 86 const struct zynqmp_eemi_ops *eemi_ops = zynqmp_pm_get_eemi_ops(); 87 88 ret = eemi_ops->clock_getdivider(clk_id, &div); 89 90 if (ret) 91 pr_warn_once("%s() get divider failed for %s, ret = %d\n", 92 __func__, clk_name, ret); 93 94 if (div_type == TYPE_DIV1) 95 value = div & 0xFFFF; 96 else 97 value = div >> 16; 98 99 if (divider->flags & CLK_DIVIDER_POWER_OF_TWO) 100 value = 1 << value; 101 102 if (!value) { 103 WARN(!(divider->flags & CLK_DIVIDER_ALLOW_ZERO), 104 "%s: Zero divisor and CLK_DIVIDER_ALLOW_ZERO not set\n", 105 clk_name); 106 return parent_rate; 107 } 108 109 return DIV_ROUND_UP_ULL(parent_rate, value); 110 } 111 112 static void zynqmp_get_divider2_val(struct clk_hw *hw, 113 unsigned long rate, 114 unsigned long parent_rate, 115 struct zynqmp_clk_divider *divider, 116 int *bestdiv) 117 { 118 int div1; 119 int div2; 120 long error = LONG_MAX; 121 struct clk_hw *parent_hw = clk_hw_get_parent(hw); 122 struct zynqmp_clk_divider *pdivider = to_zynqmp_clk_divider(parent_hw); 123 124 if (!pdivider) 125 return; 126 127 *bestdiv = 1; 128 for (div1 = 1; div1 <= pdivider->max_div;) { 129 for (div2 = 1; div2 <= divider->max_div;) { 130 long new_error = ((parent_rate / div1) / div2) - rate; 131 132 if (abs(new_error) < abs(error)) { 133 *bestdiv = div2; 134 error = new_error; 135 } 136 if (divider->flags & CLK_DIVIDER_POWER_OF_TWO) 137 div2 = div2 << 1; 138 else 139 div2++; 140 } 141 if (pdivider->flags & CLK_DIVIDER_POWER_OF_TWO) 142 div1 = div1 << 1; 143 else 144 div1++; 145 } 146 } 147 148 /** 149 * zynqmp_clk_divider_round_rate() - Round rate of divider clock 150 * @hw: handle between common and hardware-specific interfaces 151 * @rate: rate of clock to be set 152 * @prate: rate of parent clock 153 * 154 * Return: 0 on success else error+reason 155 */ 156 static long zynqmp_clk_divider_round_rate(struct clk_hw *hw, 157 unsigned long rate, 158 unsigned long *prate) 159 { 160 struct zynqmp_clk_divider *divider = to_zynqmp_clk_divider(hw); 161 const char *clk_name = clk_hw_get_name(hw); 162 u32 clk_id = divider->clk_id; 163 u32 div_type = divider->div_type; 164 u32 bestdiv; 165 int ret; 166 const struct zynqmp_eemi_ops *eemi_ops = zynqmp_pm_get_eemi_ops(); 167 168 /* if read only, just return current value */ 169 if (divider->flags & CLK_DIVIDER_READ_ONLY) { 170 ret = eemi_ops->clock_getdivider(clk_id, &bestdiv); 171 172 if (ret) 173 pr_warn_once("%s() get divider failed for %s, ret = %d\n", 174 __func__, clk_name, ret); 175 if (div_type == TYPE_DIV1) 176 bestdiv = bestdiv & 0xFFFF; 177 else 178 bestdiv = bestdiv >> 16; 179 180 if (divider->flags & CLK_DIVIDER_POWER_OF_TWO) 181 bestdiv = 1 << bestdiv; 182 183 return DIV_ROUND_UP_ULL((u64)*prate, bestdiv); 184 } 185 186 bestdiv = zynqmp_divider_get_val(*prate, rate, divider->flags); 187 188 /* 189 * In case of two divisors, compute best divider values and return 190 * divider2 value based on compute value. div1 will be automatically 191 * set to optimum based on required total divider value. 192 */ 193 if (div_type == TYPE_DIV2 && 194 (clk_hw_get_flags(hw) & CLK_SET_RATE_PARENT)) { 195 zynqmp_get_divider2_val(hw, rate, *prate, divider, &bestdiv); 196 } 197 198 if ((clk_hw_get_flags(hw) & CLK_SET_RATE_PARENT) && divider->is_frac) 199 bestdiv = rate % *prate ? 1 : bestdiv; 200 *prate = rate * bestdiv; 201 202 return rate; 203 } 204 205 /** 206 * zynqmp_clk_divider_set_rate() - Set rate of divider clock 207 * @hw: handle between common and hardware-specific interfaces 208 * @rate: rate of clock to be set 209 * @parent_rate: rate of parent clock 210 * 211 * Return: 0 on success else error+reason 212 */ 213 static int zynqmp_clk_divider_set_rate(struct clk_hw *hw, unsigned long rate, 214 unsigned long parent_rate) 215 { 216 struct zynqmp_clk_divider *divider = to_zynqmp_clk_divider(hw); 217 const char *clk_name = clk_hw_get_name(hw); 218 u32 clk_id = divider->clk_id; 219 u32 div_type = divider->div_type; 220 u32 value, div; 221 int ret; 222 223 value = zynqmp_divider_get_val(parent_rate, rate, divider->flags); 224 if (div_type == TYPE_DIV1) { 225 div = value & 0xFFFF; 226 div |= 0xffff << 16; 227 } else { 228 div = 0xffff; 229 div |= value << 16; 230 } 231 232 if (divider->flags & CLK_DIVIDER_POWER_OF_TWO) 233 div = __ffs(div); 234 235 ret = zynqmp_pm_clock_setdivider(clk_id, div); 236 237 if (ret) 238 pr_warn_once("%s() set divider failed for %s, ret = %d\n", 239 __func__, clk_name, ret); 240 241 return ret; 242 } 243 244 static const struct clk_ops zynqmp_clk_divider_ops = { 245 .recalc_rate = zynqmp_clk_divider_recalc_rate, 246 .round_rate = zynqmp_clk_divider_round_rate, 247 .set_rate = zynqmp_clk_divider_set_rate, 248 }; 249 250 /** 251 * zynqmp_clk_get_max_divisor() - Get maximum supported divisor from firmware. 252 * @clk_id: Id of clock 253 * @type: Divider type 254 * 255 * Return: Maximum divisor of a clock if query data is successful 256 * U16_MAX in case of query data is not success 257 */ 258 u32 zynqmp_clk_get_max_divisor(u32 clk_id, u32 type) 259 { 260 struct zynqmp_pm_query_data qdata = {0}; 261 u32 ret_payload[PAYLOAD_ARG_CNT]; 262 int ret; 263 264 qdata.qid = PM_QID_CLOCK_GET_MAX_DIVISOR; 265 qdata.arg1 = clk_id; 266 qdata.arg2 = type; 267 ret = zynqmp_pm_query_data(qdata, ret_payload); 268 /* 269 * To maintain backward compatibility return maximum possible value 270 * (0xFFFF) if query for max divisor is not successful. 271 */ 272 if (ret) 273 return U16_MAX; 274 275 return ret_payload[1]; 276 } 277 278 /** 279 * zynqmp_clk_register_divider() - Register a divider clock 280 * @name: Name of this clock 281 * @clk_id: Id of clock 282 * @parents: Name of this clock's parents 283 * @num_parents: Number of parents 284 * @nodes: Clock topology node 285 * 286 * Return: clock hardware to registered clock divider 287 */ 288 struct clk_hw *zynqmp_clk_register_divider(const char *name, 289 u32 clk_id, 290 const char * const *parents, 291 u8 num_parents, 292 const struct clock_topology *nodes) 293 { 294 struct zynqmp_clk_divider *div; 295 struct clk_hw *hw; 296 struct clk_init_data init; 297 int ret; 298 299 /* allocate the divider */ 300 div = kzalloc(sizeof(*div), GFP_KERNEL); 301 if (!div) 302 return ERR_PTR(-ENOMEM); 303 304 init.name = name; 305 init.ops = &zynqmp_clk_divider_ops; 306 /* CLK_FRAC is not defined in the common clk framework */ 307 init.flags = nodes->flag & ~CLK_FRAC; 308 init.parent_names = parents; 309 init.num_parents = 1; 310 311 /* struct clk_divider assignments */ 312 div->is_frac = !!(nodes->flag & CLK_FRAC); 313 div->flags = nodes->type_flag; 314 div->hw.init = &init; 315 div->clk_id = clk_id; 316 div->div_type = nodes->type; 317 318 /* 319 * To achieve best possible rate, maximum limit of divider is required 320 * while computation. 321 */ 322 div->max_div = zynqmp_clk_get_max_divisor(clk_id, nodes->type); 323 324 hw = &div->hw; 325 ret = clk_hw_register(NULL, hw); 326 if (ret) { 327 kfree(div); 328 hw = ERR_PTR(ret); 329 } 330 331 return hw; 332 } 333