xref: /openbmc/linux/drivers/clk/ti/clk-7xx.c (revision c752424b)
1d2912cb1SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
2251a449dSTero Kristo /*
3251a449dSTero Kristo  * DRA7 Clock init
4251a449dSTero Kristo  *
5251a449dSTero Kristo  * Copyright (C) 2013 Texas Instruments, Inc.
6251a449dSTero Kristo  *
7251a449dSTero Kristo  * Tero Kristo (t-kristo@ti.com)
8251a449dSTero Kristo  */
9251a449dSTero Kristo 
10251a449dSTero Kristo #include <linux/kernel.h>
11251a449dSTero Kristo #include <linux/list.h>
12e387088aSStephen Boyd #include <linux/clk.h>
13251a449dSTero Kristo #include <linux/clkdev.h>
14251a449dSTero Kristo #include <linux/clk/ti.h>
1524d504a3STero Kristo #include <dt-bindings/clock/dra7.h>
16251a449dSTero Kristo 
17a3314e9cSTero Kristo #include "clock.h"
18a3314e9cSTero Kristo 
19251a449dSTero Kristo #define DRA7_DPLL_GMAC_DEFFREQ				1000000000
2094e72ae5SRoger Quadros #define DRA7_DPLL_USB_DEFFREQ				960000000
21251a449dSTero Kristo 
22dffa9051STero Kristo static const struct omap_clkctrl_reg_data dra7_mpu_clkctrl_regs[] __initconst = {
23dffa9051STero Kristo 	{ DRA7_MPU_MPU_CLKCTRL, NULL, 0, "dpll_mpu_m2_ck" },
24dffa9051STero Kristo 	{ 0 },
25dffa9051STero Kristo };
26dffa9051STero Kristo 
27dffa9051STero Kristo static const struct omap_clkctrl_reg_data dra7_dsp1_clkctrl_regs[] __initconst = {
289063ea46STero Kristo 	{ DRA7_DSP1_MMU0_DSP1_CLKCTRL, NULL, CLKF_HW_SUP | CLKF_NO_IDLEST, "dpll_dsp_m2_ck" },
29dffa9051STero Kristo 	{ 0 },
30dffa9051STero Kristo };
31dffa9051STero Kristo 
32dffa9051STero Kristo static const char * const dra7_ipu1_gfclk_mux_parents[] __initconst = {
33dffa9051STero Kristo 	"dpll_abe_m2x2_ck",
34dffa9051STero Kristo 	"dpll_core_h22x2_ck",
35dffa9051STero Kristo 	NULL,
36dffa9051STero Kristo };
37dffa9051STero Kristo 
38dffa9051STero Kristo static const struct omap_clkctrl_bit_data dra7_mmu_ipu1_bit_data[] __initconst = {
39dffa9051STero Kristo 	{ 24, TI_CLK_MUX, dra7_ipu1_gfclk_mux_parents, NULL },
40dffa9051STero Kristo 	{ 0 },
41dffa9051STero Kristo };
42dffa9051STero Kristo 
43dffa9051STero Kristo static const struct omap_clkctrl_reg_data dra7_ipu1_clkctrl_regs[] __initconst = {
449063ea46STero Kristo 	{ DRA7_IPU1_MMU_IPU1_CLKCTRL, dra7_mmu_ipu1_bit_data, CLKF_HW_SUP | CLKF_NO_IDLEST, "ipu1-clkctrl:0000:24" },
45dffa9051STero Kristo 	{ 0 },
46dffa9051STero Kristo };
47dffa9051STero Kristo 
48dffa9051STero Kristo static const char * const dra7_mcasp1_aux_gfclk_mux_parents[] __initconst = {
49dffa9051STero Kristo 	"per_abe_x1_gfclk2_div",
50dffa9051STero Kristo 	"video1_clk2_div",
51dffa9051STero Kristo 	"video2_clk2_div",
52dffa9051STero Kristo 	"hdmi_clk2_div",
53dffa9051STero Kristo 	NULL,
54dffa9051STero Kristo };
55dffa9051STero Kristo 
56dffa9051STero Kristo static const char * const dra7_mcasp1_ahclkx_mux_parents[] __initconst = {
57dffa9051STero Kristo 	"abe_24m_fclk",
58dffa9051STero Kristo 	"abe_sys_clk_div",
59dffa9051STero Kristo 	"func_24m_clk",
60dffa9051STero Kristo 	"atl_clkin3_ck",
61dffa9051STero Kristo 	"atl_clkin2_ck",
62dffa9051STero Kristo 	"atl_clkin1_ck",
63dffa9051STero Kristo 	"atl_clkin0_ck",
64dffa9051STero Kristo 	"sys_clkin2",
65dffa9051STero Kristo 	"ref_clkin0_ck",
66dffa9051STero Kristo 	"ref_clkin1_ck",
67dffa9051STero Kristo 	"ref_clkin2_ck",
68dffa9051STero Kristo 	"ref_clkin3_ck",
69dffa9051STero Kristo 	"mlb_clk",
70dffa9051STero Kristo 	"mlbp_clk",
71dffa9051STero Kristo 	NULL,
72dffa9051STero Kristo };
73dffa9051STero Kristo 
74dffa9051STero Kristo static const struct omap_clkctrl_bit_data dra7_mcasp1_bit_data[] __initconst = {
75dffa9051STero Kristo 	{ 22, TI_CLK_MUX, dra7_mcasp1_aux_gfclk_mux_parents, NULL },
76dffa9051STero Kristo 	{ 24, TI_CLK_MUX, dra7_mcasp1_ahclkx_mux_parents, NULL },
77dffa9051STero Kristo 	{ 28, TI_CLK_MUX, dra7_mcasp1_ahclkx_mux_parents, NULL },
78dffa9051STero Kristo 	{ 0 },
79dffa9051STero Kristo };
80dffa9051STero Kristo 
81dffa9051STero Kristo static const char * const dra7_timer5_gfclk_mux_parents[] __initconst = {
82dffa9051STero Kristo 	"timer_sys_clk_div",
83dffa9051STero Kristo 	"sys_32k_ck",
84dffa9051STero Kristo 	"sys_clkin2",
85dffa9051STero Kristo 	"ref_clkin0_ck",
86dffa9051STero Kristo 	"ref_clkin1_ck",
87dffa9051STero Kristo 	"ref_clkin2_ck",
88dffa9051STero Kristo 	"ref_clkin3_ck",
89dffa9051STero Kristo 	"abe_giclk_div",
90dffa9051STero Kristo 	"video1_div_clk",
91dffa9051STero Kristo 	"video2_div_clk",
92dffa9051STero Kristo 	"hdmi_div_clk",
93dffa9051STero Kristo 	"clkoutmux0_clk_mux",
94dffa9051STero Kristo 	NULL,
95dffa9051STero Kristo };
96dffa9051STero Kristo 
97dffa9051STero Kristo static const struct omap_clkctrl_bit_data dra7_timer5_bit_data[] __initconst = {
98dffa9051STero Kristo 	{ 24, TI_CLK_MUX, dra7_timer5_gfclk_mux_parents, NULL },
99dffa9051STero Kristo 	{ 0 },
100dffa9051STero Kristo };
101dffa9051STero Kristo 
102dffa9051STero Kristo static const struct omap_clkctrl_bit_data dra7_timer6_bit_data[] __initconst = {
103dffa9051STero Kristo 	{ 24, TI_CLK_MUX, dra7_timer5_gfclk_mux_parents, NULL },
104dffa9051STero Kristo 	{ 0 },
105dffa9051STero Kristo };
106dffa9051STero Kristo 
107dffa9051STero Kristo static const struct omap_clkctrl_bit_data dra7_timer7_bit_data[] __initconst = {
108dffa9051STero Kristo 	{ 24, TI_CLK_MUX, dra7_timer5_gfclk_mux_parents, NULL },
109dffa9051STero Kristo 	{ 0 },
110dffa9051STero Kristo };
111dffa9051STero Kristo 
112dffa9051STero Kristo static const struct omap_clkctrl_bit_data dra7_timer8_bit_data[] __initconst = {
113dffa9051STero Kristo 	{ 24, TI_CLK_MUX, dra7_timer5_gfclk_mux_parents, NULL },
114dffa9051STero Kristo 	{ 0 },
115dffa9051STero Kristo };
116dffa9051STero Kristo 
117dffa9051STero Kristo static const char * const dra7_uart6_gfclk_mux_parents[] __initconst = {
118dffa9051STero Kristo 	"func_48m_fclk",
119dffa9051STero Kristo 	"dpll_per_m2x2_ck",
120dffa9051STero Kristo 	NULL,
121dffa9051STero Kristo };
122dffa9051STero Kristo 
123dffa9051STero Kristo static const struct omap_clkctrl_bit_data dra7_uart6_bit_data[] __initconst = {
124dffa9051STero Kristo 	{ 24, TI_CLK_MUX, dra7_uart6_gfclk_mux_parents, NULL },
125dffa9051STero Kristo 	{ 0 },
126dffa9051STero Kristo };
127dffa9051STero Kristo 
128dffa9051STero Kristo static const struct omap_clkctrl_reg_data dra7_ipu_clkctrl_regs[] __initconst = {
129dffa9051STero Kristo 	{ DRA7_IPU_MCASP1_CLKCTRL, dra7_mcasp1_bit_data, CLKF_SW_SUP, "ipu-clkctrl:0000:22" },
130dffa9051STero Kristo 	{ DRA7_IPU_TIMER5_CLKCTRL, dra7_timer5_bit_data, CLKF_SW_SUP, "ipu-clkctrl:0008:24" },
131dffa9051STero Kristo 	{ DRA7_IPU_TIMER6_CLKCTRL, dra7_timer6_bit_data, CLKF_SW_SUP, "ipu-clkctrl:0010:24" },
132dffa9051STero Kristo 	{ DRA7_IPU_TIMER7_CLKCTRL, dra7_timer7_bit_data, CLKF_SW_SUP, "ipu-clkctrl:0018:24" },
133dffa9051STero Kristo 	{ DRA7_IPU_TIMER8_CLKCTRL, dra7_timer8_bit_data, CLKF_SW_SUP, "ipu-clkctrl:0020:24" },
134dffa9051STero Kristo 	{ DRA7_IPU_I2C5_CLKCTRL, NULL, CLKF_SW_SUP, "func_96m_fclk" },
135dffa9051STero Kristo 	{ DRA7_IPU_UART6_CLKCTRL, dra7_uart6_bit_data, CLKF_SW_SUP, "ipu-clkctrl:0030:24" },
136dffa9051STero Kristo 	{ 0 },
137dffa9051STero Kristo };
138dffa9051STero Kristo 
139dffa9051STero Kristo static const struct omap_clkctrl_reg_data dra7_dsp2_clkctrl_regs[] __initconst = {
1409063ea46STero Kristo 	{ DRA7_DSP2_MMU0_DSP2_CLKCTRL, NULL, CLKF_HW_SUP | CLKF_NO_IDLEST, "dpll_dsp_m2_ck" },
141dffa9051STero Kristo 	{ 0 },
142dffa9051STero Kristo };
143dffa9051STero Kristo 
144dffa9051STero Kristo static const struct omap_clkctrl_reg_data dra7_rtc_clkctrl_regs[] __initconst = {
145dffa9051STero Kristo 	{ DRA7_RTC_RTCSS_CLKCTRL, NULL, CLKF_SW_SUP, "sys_32k_ck" },
146dffa9051STero Kristo 	{ 0 },
147dffa9051STero Kristo };
148dffa9051STero Kristo 
1497054c14fSBenoit Parrot static const char * const dra7_cam_gfclk_mux_parents[] __initconst = {
1507054c14fSBenoit Parrot 	"l3_iclk_div",
1517054c14fSBenoit Parrot 	"core_iss_main_clk",
1527054c14fSBenoit Parrot 	NULL,
1537054c14fSBenoit Parrot };
1547054c14fSBenoit Parrot 
1557054c14fSBenoit Parrot static const struct omap_clkctrl_bit_data dra7_cam_bit_data[] __initconst = {
1567054c14fSBenoit Parrot 	{ 24, TI_CLK_MUX, dra7_cam_gfclk_mux_parents, NULL },
1577054c14fSBenoit Parrot 	{ 0 },
1587054c14fSBenoit Parrot };
1597054c14fSBenoit Parrot 
1607054c14fSBenoit Parrot static const struct omap_clkctrl_reg_data dra7_cam_clkctrl_regs[] __initconst = {
1617054c14fSBenoit Parrot 	{ DRA7_CAM_VIP1_CLKCTRL, dra7_cam_bit_data, CLKF_HW_SUP, "l3_iclk_div" },
1627054c14fSBenoit Parrot 	{ DRA7_CAM_VIP2_CLKCTRL, dra7_cam_bit_data, CLKF_HW_SUP, "l3_iclk_div" },
1637054c14fSBenoit Parrot 	{ DRA7_CAM_VIP3_CLKCTRL, dra7_cam_bit_data, CLKF_HW_SUP, "l3_iclk_div" },
1647054c14fSBenoit Parrot 	{ 0 },
1657054c14fSBenoit Parrot };
1667054c14fSBenoit Parrot 
1677dfd5e61SBenoit Parrot static const struct omap_clkctrl_reg_data dra7_vpe_clkctrl_regs[] __initconst = {
1687dfd5e61SBenoit Parrot 	{ DRA7_VPE_VPE_CLKCTRL, NULL, CLKF_HW_SUP, "dpll_core_h23x2_ck" },
1697dfd5e61SBenoit Parrot 	{ 0 },
1707dfd5e61SBenoit Parrot };
1717dfd5e61SBenoit Parrot 
172dffa9051STero Kristo static const struct omap_clkctrl_reg_data dra7_coreaon_clkctrl_regs[] __initconst = {
173dffa9051STero Kristo 	{ DRA7_COREAON_SMARTREFLEX_MPU_CLKCTRL, NULL, CLKF_SW_SUP, "wkupaon_iclk_mux" },
174dffa9051STero Kristo 	{ DRA7_COREAON_SMARTREFLEX_CORE_CLKCTRL, NULL, CLKF_SW_SUP, "wkupaon_iclk_mux" },
175dffa9051STero Kristo 	{ 0 },
176dffa9051STero Kristo };
177dffa9051STero Kristo 
178dffa9051STero Kristo static const struct omap_clkctrl_reg_data dra7_l3main1_clkctrl_regs[] __initconst = {
179dffa9051STero Kristo 	{ DRA7_L3MAIN1_L3_MAIN_1_CLKCTRL, NULL, 0, "l3_iclk_div" },
180dffa9051STero Kristo 	{ DRA7_L3MAIN1_GPMC_CLKCTRL, NULL, CLKF_HW_SUP, "l3_iclk_div" },
181dffa9051STero Kristo 	{ DRA7_L3MAIN1_TPCC_CLKCTRL, NULL, 0, "l3_iclk_div" },
182dffa9051STero Kristo 	{ DRA7_L3MAIN1_TPTC0_CLKCTRL, NULL, CLKF_HW_SUP, "l3_iclk_div" },
183dffa9051STero Kristo 	{ DRA7_L3MAIN1_TPTC1_CLKCTRL, NULL, CLKF_HW_SUP, "l3_iclk_div" },
184dffa9051STero Kristo 	{ DRA7_L3MAIN1_VCP1_CLKCTRL, NULL, 0, "l3_iclk_div" },
185dffa9051STero Kristo 	{ DRA7_L3MAIN1_VCP2_CLKCTRL, NULL, 0, "l3_iclk_div" },
186dffa9051STero Kristo 	{ 0 },
187dffa9051STero Kristo };
188dffa9051STero Kristo 
189dffa9051STero Kristo static const struct omap_clkctrl_reg_data dra7_ipu2_clkctrl_regs[] __initconst = {
1909063ea46STero Kristo 	{ DRA7_IPU2_MMU_IPU2_CLKCTRL, NULL, CLKF_HW_SUP | CLKF_NO_IDLEST, "dpll_core_h22x2_ck" },
191dffa9051STero Kristo 	{ 0 },
192dffa9051STero Kristo };
193dffa9051STero Kristo 
194dffa9051STero Kristo static const struct omap_clkctrl_reg_data dra7_dma_clkctrl_regs[] __initconst = {
195dffa9051STero Kristo 	{ DRA7_DMA_DMA_SYSTEM_CLKCTRL, NULL, 0, "l3_iclk_div" },
196dffa9051STero Kristo 	{ 0 },
197dffa9051STero Kristo };
198dffa9051STero Kristo 
199dffa9051STero Kristo static const struct omap_clkctrl_reg_data dra7_emif_clkctrl_regs[] __initconst = {
200dffa9051STero Kristo 	{ DRA7_EMIF_DMM_CLKCTRL, NULL, 0, "l3_iclk_div" },
201dffa9051STero Kristo 	{ 0 },
202dffa9051STero Kristo };
203dffa9051STero Kristo 
204dffa9051STero Kristo static const char * const dra7_atl_dpll_clk_mux_parents[] __initconst = {
205dffa9051STero Kristo 	"sys_32k_ck",
206dffa9051STero Kristo 	"video1_clkin_ck",
207dffa9051STero Kristo 	"video2_clkin_ck",
208dffa9051STero Kristo 	"hdmi_clkin_ck",
209dffa9051STero Kristo 	NULL,
210dffa9051STero Kristo };
211dffa9051STero Kristo 
212dffa9051STero Kristo static const char * const dra7_atl_gfclk_mux_parents[] __initconst = {
213dffa9051STero Kristo 	"l3_iclk_div",
214dffa9051STero Kristo 	"dpll_abe_m2_ck",
215dffa9051STero Kristo 	"atl-clkctrl:0000:24",
216dffa9051STero Kristo 	NULL,
217dffa9051STero Kristo };
218dffa9051STero Kristo 
219dffa9051STero Kristo static const struct omap_clkctrl_bit_data dra7_atl_bit_data[] __initconst = {
220dffa9051STero Kristo 	{ 24, TI_CLK_MUX, dra7_atl_dpll_clk_mux_parents, NULL },
221dffa9051STero Kristo 	{ 26, TI_CLK_MUX, dra7_atl_gfclk_mux_parents, NULL },
222dffa9051STero Kristo 	{ 0 },
223dffa9051STero Kristo };
224dffa9051STero Kristo 
225dffa9051STero Kristo static const struct omap_clkctrl_reg_data dra7_atl_clkctrl_regs[] __initconst = {
226dffa9051STero Kristo 	{ DRA7_ATL_ATL_CLKCTRL, dra7_atl_bit_data, CLKF_SW_SUP, "atl-clkctrl:0000:26" },
227dffa9051STero Kristo 	{ 0 },
228dffa9051STero Kristo };
229dffa9051STero Kristo 
230dffa9051STero Kristo static const struct omap_clkctrl_reg_data dra7_l4cfg_clkctrl_regs[] __initconst = {
231dffa9051STero Kristo 	{ DRA7_L4CFG_L4_CFG_CLKCTRL, NULL, 0, "l3_iclk_div" },
232dffa9051STero Kristo 	{ DRA7_L4CFG_SPINLOCK_CLKCTRL, NULL, 0, "l3_iclk_div" },
233dffa9051STero Kristo 	{ DRA7_L4CFG_MAILBOX1_CLKCTRL, NULL, 0, "l3_iclk_div" },
234dffa9051STero Kristo 	{ DRA7_L4CFG_MAILBOX2_CLKCTRL, NULL, 0, "l3_iclk_div" },
235dffa9051STero Kristo 	{ DRA7_L4CFG_MAILBOX3_CLKCTRL, NULL, 0, "l3_iclk_div" },
236dffa9051STero Kristo 	{ DRA7_L4CFG_MAILBOX4_CLKCTRL, NULL, 0, "l3_iclk_div" },
237dffa9051STero Kristo 	{ DRA7_L4CFG_MAILBOX5_CLKCTRL, NULL, 0, "l3_iclk_div" },
238dffa9051STero Kristo 	{ DRA7_L4CFG_MAILBOX6_CLKCTRL, NULL, 0, "l3_iclk_div" },
239dffa9051STero Kristo 	{ DRA7_L4CFG_MAILBOX7_CLKCTRL, NULL, 0, "l3_iclk_div" },
240dffa9051STero Kristo 	{ DRA7_L4CFG_MAILBOX8_CLKCTRL, NULL, 0, "l3_iclk_div" },
241dffa9051STero Kristo 	{ DRA7_L4CFG_MAILBOX9_CLKCTRL, NULL, 0, "l3_iclk_div" },
242dffa9051STero Kristo 	{ DRA7_L4CFG_MAILBOX10_CLKCTRL, NULL, 0, "l3_iclk_div" },
243dffa9051STero Kristo 	{ DRA7_L4CFG_MAILBOX11_CLKCTRL, NULL, 0, "l3_iclk_div" },
244dffa9051STero Kristo 	{ DRA7_L4CFG_MAILBOX12_CLKCTRL, NULL, 0, "l3_iclk_div" },
245dffa9051STero Kristo 	{ DRA7_L4CFG_MAILBOX13_CLKCTRL, NULL, 0, "l3_iclk_div" },
246dffa9051STero Kristo 	{ 0 },
247dffa9051STero Kristo };
248dffa9051STero Kristo 
249dffa9051STero Kristo static const struct omap_clkctrl_reg_data dra7_l3instr_clkctrl_regs[] __initconst = {
250dffa9051STero Kristo 	{ DRA7_L3INSTR_L3_MAIN_2_CLKCTRL, NULL, CLKF_HW_SUP, "l3_iclk_div" },
251dffa9051STero Kristo 	{ DRA7_L3INSTR_L3_INSTR_CLKCTRL, NULL, CLKF_HW_SUP, "l3_iclk_div" },
252dffa9051STero Kristo 	{ 0 },
253dffa9051STero Kristo };
254dffa9051STero Kristo 
255dffa9051STero Kristo static const char * const dra7_dss_dss_clk_parents[] __initconst = {
256dffa9051STero Kristo 	"dpll_per_h12x2_ck",
257dffa9051STero Kristo 	NULL,
258dffa9051STero Kristo };
259dffa9051STero Kristo 
260dffa9051STero Kristo static const char * const dra7_dss_48mhz_clk_parents[] __initconst = {
261dffa9051STero Kristo 	"func_48m_fclk",
262dffa9051STero Kristo 	NULL,
263dffa9051STero Kristo };
264dffa9051STero Kristo 
265dffa9051STero Kristo static const char * const dra7_dss_hdmi_clk_parents[] __initconst = {
266dffa9051STero Kristo 	"hdmi_dpll_clk_mux",
267dffa9051STero Kristo 	NULL,
268dffa9051STero Kristo };
269dffa9051STero Kristo 
270dffa9051STero Kristo static const char * const dra7_dss_32khz_clk_parents[] __initconst = {
271dffa9051STero Kristo 	"sys_32k_ck",
272dffa9051STero Kristo 	NULL,
273dffa9051STero Kristo };
274dffa9051STero Kristo 
275dffa9051STero Kristo static const char * const dra7_dss_video1_clk_parents[] __initconst = {
276dffa9051STero Kristo 	"video1_dpll_clk_mux",
277dffa9051STero Kristo 	NULL,
278dffa9051STero Kristo };
279dffa9051STero Kristo 
280dffa9051STero Kristo static const char * const dra7_dss_video2_clk_parents[] __initconst = {
281dffa9051STero Kristo 	"video2_dpll_clk_mux",
282dffa9051STero Kristo 	NULL,
283dffa9051STero Kristo };
284dffa9051STero Kristo 
285dffa9051STero Kristo static const struct omap_clkctrl_bit_data dra7_dss_core_bit_data[] __initconst = {
286dffa9051STero Kristo 	{ 8, TI_CLK_GATE, dra7_dss_dss_clk_parents, NULL },
287dffa9051STero Kristo 	{ 9, TI_CLK_GATE, dra7_dss_48mhz_clk_parents, NULL },
288dffa9051STero Kristo 	{ 10, TI_CLK_GATE, dra7_dss_hdmi_clk_parents, NULL },
289dffa9051STero Kristo 	{ 11, TI_CLK_GATE, dra7_dss_32khz_clk_parents, NULL },
290dffa9051STero Kristo 	{ 12, TI_CLK_GATE, dra7_dss_video1_clk_parents, NULL },
291dffa9051STero Kristo 	{ 13, TI_CLK_GATE, dra7_dss_video2_clk_parents, NULL },
292dffa9051STero Kristo 	{ 0 },
293dffa9051STero Kristo };
294dffa9051STero Kristo 
295dffa9051STero Kristo static const struct omap_clkctrl_reg_data dra7_dss_clkctrl_regs[] __initconst = {
296dffa9051STero Kristo 	{ DRA7_DSS_DSS_CORE_CLKCTRL, dra7_dss_core_bit_data, CLKF_SW_SUP, "dss-clkctrl:0000:8" },
297dffa9051STero Kristo 	{ DRA7_DSS_BB2D_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_core_h24x2_ck" },
298dffa9051STero Kristo 	{ 0 },
299dffa9051STero Kristo };
300dffa9051STero Kristo 
301957ad44fSTony Lindgren static const char * const dra7_gpu_core_mux_parents[] __initconst = {
302957ad44fSTony Lindgren 	"dpll_core_h14x2_ck",
303957ad44fSTony Lindgren 	"dpll_per_h14x2_ck",
304957ad44fSTony Lindgren 	"dpll_gpu_m2_ck",
305957ad44fSTony Lindgren 	NULL,
306957ad44fSTony Lindgren };
307957ad44fSTony Lindgren 
308957ad44fSTony Lindgren static const char * const dra7_gpu_hyd_mux_parents[] __initconst = {
309957ad44fSTony Lindgren 	"dpll_core_h14x2_ck",
310957ad44fSTony Lindgren 	"dpll_per_h14x2_ck",
311957ad44fSTony Lindgren 	"dpll_gpu_m2_ck",
312957ad44fSTony Lindgren 	NULL,
313957ad44fSTony Lindgren };
314957ad44fSTony Lindgren 
315957ad44fSTony Lindgren static const char * const dra7_gpu_sys_clk_parents[] __initconst = {
316957ad44fSTony Lindgren 	"sys_clkin",
317957ad44fSTony Lindgren 	NULL,
318957ad44fSTony Lindgren };
319957ad44fSTony Lindgren 
320957ad44fSTony Lindgren static const struct omap_clkctrl_div_data dra7_gpu_sys_clk_data __initconst = {
321957ad44fSTony Lindgren 	.max_div = 2,
322957ad44fSTony Lindgren };
323957ad44fSTony Lindgren 
324957ad44fSTony Lindgren static const struct omap_clkctrl_bit_data dra7_gpu_core_bit_data[] __initconst = {
325957ad44fSTony Lindgren 	{ 24, TI_CLK_MUX, dra7_gpu_core_mux_parents, NULL, },
326957ad44fSTony Lindgren 	{ 26, TI_CLK_MUX, dra7_gpu_hyd_mux_parents, NULL, },
327957ad44fSTony Lindgren 	{ 0 },
328957ad44fSTony Lindgren };
329957ad44fSTony Lindgren 
330957ad44fSTony Lindgren static const struct omap_clkctrl_reg_data dra7_gpu_clkctrl_regs[] __initconst = {
331f45c8a50STero Kristo 	{ DRA7_GPU_CLKCTRL, dra7_gpu_core_bit_data, CLKF_SW_SUP, "gpu-clkctrl:0000:24", },
332957ad44fSTony Lindgren 	{ 0 },
333957ad44fSTony Lindgren };
334957ad44fSTony Lindgren 
335dffa9051STero Kristo static const char * const dra7_mmc1_fclk_mux_parents[] __initconst = {
336dffa9051STero Kristo 	"func_128m_clk",
337dffa9051STero Kristo 	"dpll_per_m2x2_ck",
338dffa9051STero Kristo 	NULL,
339dffa9051STero Kristo };
340dffa9051STero Kristo 
341dffa9051STero Kristo static const char * const dra7_mmc1_fclk_div_parents[] __initconst = {
342dffa9051STero Kristo 	"l3init-clkctrl:0008:24",
343dffa9051STero Kristo 	NULL,
344dffa9051STero Kristo };
345dffa9051STero Kristo 
346dffa9051STero Kristo static const struct omap_clkctrl_div_data dra7_mmc1_fclk_div_data __initconst = {
347dffa9051STero Kristo 	.max_div = 4,
348dffa9051STero Kristo 	.flags = CLK_DIVIDER_POWER_OF_TWO,
349dffa9051STero Kristo };
350dffa9051STero Kristo 
351dffa9051STero Kristo static const struct omap_clkctrl_bit_data dra7_mmc1_bit_data[] __initconst = {
352dffa9051STero Kristo 	{ 8, TI_CLK_GATE, dra7_dss_32khz_clk_parents, NULL },
353dffa9051STero Kristo 	{ 24, TI_CLK_MUX, dra7_mmc1_fclk_mux_parents, NULL },
354dffa9051STero Kristo 	{ 25, TI_CLK_DIVIDER, dra7_mmc1_fclk_div_parents, &dra7_mmc1_fclk_div_data },
355dffa9051STero Kristo 	{ 0 },
356dffa9051STero Kristo };
357dffa9051STero Kristo 
358dffa9051STero Kristo static const char * const dra7_mmc2_fclk_div_parents[] __initconst = {
359dffa9051STero Kristo 	"l3init-clkctrl:0010:24",
360dffa9051STero Kristo 	NULL,
361dffa9051STero Kristo };
362dffa9051STero Kristo 
363dffa9051STero Kristo static const struct omap_clkctrl_div_data dra7_mmc2_fclk_div_data __initconst = {
364dffa9051STero Kristo 	.max_div = 4,
365dffa9051STero Kristo 	.flags = CLK_DIVIDER_POWER_OF_TWO,
366dffa9051STero Kristo };
367dffa9051STero Kristo 
368dffa9051STero Kristo static const struct omap_clkctrl_bit_data dra7_mmc2_bit_data[] __initconst = {
369dffa9051STero Kristo 	{ 8, TI_CLK_GATE, dra7_dss_32khz_clk_parents, NULL },
370dffa9051STero Kristo 	{ 24, TI_CLK_MUX, dra7_mmc1_fclk_mux_parents, NULL },
371dffa9051STero Kristo 	{ 25, TI_CLK_DIVIDER, dra7_mmc2_fclk_div_parents, &dra7_mmc2_fclk_div_data },
372dffa9051STero Kristo 	{ 0 },
373dffa9051STero Kristo };
374dffa9051STero Kristo 
375dffa9051STero Kristo static const char * const dra7_usb_otg_ss2_refclk960m_parents[] __initconst = {
376dffa9051STero Kristo 	"l3init_960m_gfclk",
377dffa9051STero Kristo 	NULL,
378dffa9051STero Kristo };
379dffa9051STero Kristo 
380dffa9051STero Kristo static const struct omap_clkctrl_bit_data dra7_usb_otg_ss2_bit_data[] __initconst = {
381dffa9051STero Kristo 	{ 8, TI_CLK_GATE, dra7_usb_otg_ss2_refclk960m_parents, NULL },
382dffa9051STero Kristo 	{ 0 },
383dffa9051STero Kristo };
384dffa9051STero Kristo 
385dffa9051STero Kristo static const char * const dra7_sata_ref_clk_parents[] __initconst = {
386dffa9051STero Kristo 	"sys_clkin1",
387dffa9051STero Kristo 	NULL,
388dffa9051STero Kristo };
389dffa9051STero Kristo 
390dffa9051STero Kristo static const struct omap_clkctrl_bit_data dra7_sata_bit_data[] __initconst = {
391dffa9051STero Kristo 	{ 8, TI_CLK_GATE, dra7_sata_ref_clk_parents, NULL },
392dffa9051STero Kristo 	{ 0 },
393dffa9051STero Kristo };
394dffa9051STero Kristo 
395dffa9051STero Kristo static const struct omap_clkctrl_bit_data dra7_usb_otg_ss1_bit_data[] __initconst = {
396dffa9051STero Kristo 	{ 8, TI_CLK_GATE, dra7_usb_otg_ss2_refclk960m_parents, NULL },
397dffa9051STero Kristo 	{ 0 },
398dffa9051STero Kristo };
399dffa9051STero Kristo 
400dffa9051STero Kristo static const struct omap_clkctrl_reg_data dra7_l3init_clkctrl_regs[] __initconst = {
401dffa9051STero Kristo 	{ DRA7_L3INIT_MMC1_CLKCTRL, dra7_mmc1_bit_data, CLKF_SW_SUP, "l3init-clkctrl:0008:25" },
402dffa9051STero Kristo 	{ DRA7_L3INIT_MMC2_CLKCTRL, dra7_mmc2_bit_data, CLKF_SW_SUP, "l3init-clkctrl:0010:25" },
403dffa9051STero Kristo 	{ DRA7_L3INIT_USB_OTG_SS2_CLKCTRL, dra7_usb_otg_ss2_bit_data, CLKF_HW_SUP, "dpll_core_h13x2_ck" },
404dffa9051STero Kristo 	{ DRA7_L3INIT_USB_OTG_SS3_CLKCTRL, NULL, CLKF_HW_SUP, "dpll_core_h13x2_ck" },
4052b1202d7STero Kristo 	{ DRA7_L3INIT_USB_OTG_SS4_CLKCTRL, NULL, CLKF_HW_SUP | CLKF_SOC_DRA74 | CLKF_SOC_DRA76, "dpll_core_h13x2_ck" },
406dffa9051STero Kristo 	{ DRA7_L3INIT_SATA_CLKCTRL, dra7_sata_bit_data, CLKF_SW_SUP, "func_48m_fclk" },
407dffa9051STero Kristo 	{ DRA7_L3INIT_OCP2SCP1_CLKCTRL, NULL, CLKF_HW_SUP, "l4_root_clk_div" },
408dffa9051STero Kristo 	{ DRA7_L3INIT_OCP2SCP3_CLKCTRL, NULL, CLKF_HW_SUP, "l4_root_clk_div" },
409dffa9051STero Kristo 	{ DRA7_L3INIT_USB_OTG_SS1_CLKCTRL, dra7_usb_otg_ss1_bit_data, CLKF_HW_SUP, "dpll_core_h13x2_ck" },
410dffa9051STero Kristo 	{ 0 },
411dffa9051STero Kristo };
412dffa9051STero Kristo 
413dffa9051STero Kristo static const char * const dra7_optfclk_pciephy1_clk_parents[] __initconst = {
414dffa9051STero Kristo 	"apll_pcie_ck",
415dffa9051STero Kristo 	NULL,
416dffa9051STero Kristo };
417dffa9051STero Kristo 
418dffa9051STero Kristo static const char * const dra7_optfclk_pciephy1_div_clk_parents[] __initconst = {
419dffa9051STero Kristo 	"optfclk_pciephy_div",
420dffa9051STero Kristo 	NULL,
421dffa9051STero Kristo };
422dffa9051STero Kristo 
423dffa9051STero Kristo static const struct omap_clkctrl_bit_data dra7_pcie1_bit_data[] __initconst = {
424dffa9051STero Kristo 	{ 8, TI_CLK_GATE, dra7_dss_32khz_clk_parents, NULL },
425dffa9051STero Kristo 	{ 9, TI_CLK_GATE, dra7_optfclk_pciephy1_clk_parents, NULL },
426dffa9051STero Kristo 	{ 10, TI_CLK_GATE, dra7_optfclk_pciephy1_div_clk_parents, NULL },
427dffa9051STero Kristo 	{ 0 },
428dffa9051STero Kristo };
429dffa9051STero Kristo 
430dffa9051STero Kristo static const struct omap_clkctrl_bit_data dra7_pcie2_bit_data[] __initconst = {
431dffa9051STero Kristo 	{ 8, TI_CLK_GATE, dra7_dss_32khz_clk_parents, NULL },
432dffa9051STero Kristo 	{ 9, TI_CLK_GATE, dra7_optfclk_pciephy1_clk_parents, NULL },
433dffa9051STero Kristo 	{ 10, TI_CLK_GATE, dra7_optfclk_pciephy1_div_clk_parents, NULL },
434dffa9051STero Kristo 	{ 0 },
435dffa9051STero Kristo };
436dffa9051STero Kristo 
437dffa9051STero Kristo static const struct omap_clkctrl_reg_data dra7_pcie_clkctrl_regs[] __initconst = {
438dffa9051STero Kristo 	{ DRA7_PCIE_PCIE1_CLKCTRL, dra7_pcie1_bit_data, CLKF_SW_SUP, "l4_root_clk_div" },
439dffa9051STero Kristo 	{ DRA7_PCIE_PCIE2_CLKCTRL, dra7_pcie2_bit_data, CLKF_SW_SUP, "l4_root_clk_div" },
440dffa9051STero Kristo 	{ 0 },
441dffa9051STero Kristo };
442dffa9051STero Kristo 
443dffa9051STero Kristo static const char * const dra7_rmii_50mhz_clk_mux_parents[] __initconst = {
444dffa9051STero Kristo 	"dpll_gmac_h11x2_ck",
445dffa9051STero Kristo 	"rmii_clk_ck",
446dffa9051STero Kristo 	NULL,
447dffa9051STero Kristo };
448dffa9051STero Kristo 
449dffa9051STero Kristo static const char * const dra7_gmac_rft_clk_mux_parents[] __initconst = {
450dffa9051STero Kristo 	"video1_clkin_ck",
451dffa9051STero Kristo 	"video2_clkin_ck",
452dffa9051STero Kristo 	"dpll_abe_m2_ck",
453dffa9051STero Kristo 	"hdmi_clkin_ck",
454dffa9051STero Kristo 	"l3_iclk_div",
455dffa9051STero Kristo 	NULL,
456dffa9051STero Kristo };
457dffa9051STero Kristo 
458dffa9051STero Kristo static const struct omap_clkctrl_bit_data dra7_gmac_bit_data[] __initconst = {
459dffa9051STero Kristo 	{ 24, TI_CLK_MUX, dra7_rmii_50mhz_clk_mux_parents, NULL },
460dffa9051STero Kristo 	{ 25, TI_CLK_MUX, dra7_gmac_rft_clk_mux_parents, NULL },
461dffa9051STero Kristo 	{ 0 },
462dffa9051STero Kristo };
463dffa9051STero Kristo 
464dffa9051STero Kristo static const struct omap_clkctrl_reg_data dra7_gmac_clkctrl_regs[] __initconst = {
46569e30028SGrygorii Strashko 	{ DRA7_GMAC_GMAC_CLKCTRL, dra7_gmac_bit_data, CLKF_SW_SUP, "gmac_main_clk" },
466dffa9051STero Kristo 	{ 0 },
467dffa9051STero Kristo };
468dffa9051STero Kristo 
469dffa9051STero Kristo static const char * const dra7_timer10_gfclk_mux_parents[] __initconst = {
470dffa9051STero Kristo 	"timer_sys_clk_div",
471dffa9051STero Kristo 	"sys_32k_ck",
472dffa9051STero Kristo 	"sys_clkin2",
473dffa9051STero Kristo 	"ref_clkin0_ck",
474dffa9051STero Kristo 	"ref_clkin1_ck",
475dffa9051STero Kristo 	"ref_clkin2_ck",
476dffa9051STero Kristo 	"ref_clkin3_ck",
477dffa9051STero Kristo 	"abe_giclk_div",
478dffa9051STero Kristo 	"video1_div_clk",
479dffa9051STero Kristo 	"video2_div_clk",
480dffa9051STero Kristo 	"hdmi_div_clk",
481dffa9051STero Kristo 	NULL,
482dffa9051STero Kristo };
483dffa9051STero Kristo 
484dffa9051STero Kristo static const struct omap_clkctrl_bit_data dra7_timer10_bit_data[] __initconst = {
485dffa9051STero Kristo 	{ 24, TI_CLK_MUX, dra7_timer10_gfclk_mux_parents, NULL },
486dffa9051STero Kristo 	{ 0 },
487dffa9051STero Kristo };
488dffa9051STero Kristo 
489dffa9051STero Kristo static const struct omap_clkctrl_bit_data dra7_timer11_bit_data[] __initconst = {
490dffa9051STero Kristo 	{ 24, TI_CLK_MUX, dra7_timer10_gfclk_mux_parents, NULL },
491dffa9051STero Kristo 	{ 0 },
492dffa9051STero Kristo };
493dffa9051STero Kristo 
494dffa9051STero Kristo static const struct omap_clkctrl_bit_data dra7_timer2_bit_data[] __initconst = {
495dffa9051STero Kristo 	{ 24, TI_CLK_MUX, dra7_timer10_gfclk_mux_parents, NULL },
496dffa9051STero Kristo 	{ 0 },
497dffa9051STero Kristo };
498dffa9051STero Kristo 
499dffa9051STero Kristo static const struct omap_clkctrl_bit_data dra7_timer3_bit_data[] __initconst = {
500dffa9051STero Kristo 	{ 24, TI_CLK_MUX, dra7_timer10_gfclk_mux_parents, NULL },
501dffa9051STero Kristo 	{ 0 },
502dffa9051STero Kristo };
503dffa9051STero Kristo 
504dffa9051STero Kristo static const struct omap_clkctrl_bit_data dra7_timer4_bit_data[] __initconst = {
505dffa9051STero Kristo 	{ 24, TI_CLK_MUX, dra7_timer10_gfclk_mux_parents, NULL },
506dffa9051STero Kristo 	{ 0 },
507dffa9051STero Kristo };
508dffa9051STero Kristo 
509dffa9051STero Kristo static const struct omap_clkctrl_bit_data dra7_timer9_bit_data[] __initconst = {
510dffa9051STero Kristo 	{ 24, TI_CLK_MUX, dra7_timer10_gfclk_mux_parents, NULL },
511dffa9051STero Kristo 	{ 0 },
512dffa9051STero Kristo };
513dffa9051STero Kristo 
514dffa9051STero Kristo static const struct omap_clkctrl_bit_data dra7_gpio2_bit_data[] __initconst = {
515dffa9051STero Kristo 	{ 8, TI_CLK_GATE, dra7_dss_32khz_clk_parents, NULL },
516dffa9051STero Kristo 	{ 0 },
517dffa9051STero Kristo };
518dffa9051STero Kristo 
519dffa9051STero Kristo static const struct omap_clkctrl_bit_data dra7_gpio3_bit_data[] __initconst = {
520dffa9051STero Kristo 	{ 8, TI_CLK_GATE, dra7_dss_32khz_clk_parents, NULL },
521dffa9051STero Kristo 	{ 0 },
522dffa9051STero Kristo };
523dffa9051STero Kristo 
524dffa9051STero Kristo static const struct omap_clkctrl_bit_data dra7_gpio4_bit_data[] __initconst = {
525dffa9051STero Kristo 	{ 8, TI_CLK_GATE, dra7_dss_32khz_clk_parents, NULL },
526dffa9051STero Kristo 	{ 0 },
527dffa9051STero Kristo };
528dffa9051STero Kristo 
529dffa9051STero Kristo static const struct omap_clkctrl_bit_data dra7_gpio5_bit_data[] __initconst = {
530dffa9051STero Kristo 	{ 8, TI_CLK_GATE, dra7_dss_32khz_clk_parents, NULL },
531dffa9051STero Kristo 	{ 0 },
532dffa9051STero Kristo };
533dffa9051STero Kristo 
534dffa9051STero Kristo static const struct omap_clkctrl_bit_data dra7_gpio6_bit_data[] __initconst = {
535dffa9051STero Kristo 	{ 8, TI_CLK_GATE, dra7_dss_32khz_clk_parents, NULL },
536dffa9051STero Kristo 	{ 0 },
537dffa9051STero Kristo };
538dffa9051STero Kristo 
539dffa9051STero Kristo static const struct omap_clkctrl_bit_data dra7_gpio7_bit_data[] __initconst = {
540dffa9051STero Kristo 	{ 8, TI_CLK_GATE, dra7_dss_32khz_clk_parents, NULL },
541dffa9051STero Kristo 	{ 0 },
542dffa9051STero Kristo };
543dffa9051STero Kristo 
544dffa9051STero Kristo static const struct omap_clkctrl_bit_data dra7_gpio8_bit_data[] __initconst = {
545dffa9051STero Kristo 	{ 8, TI_CLK_GATE, dra7_dss_32khz_clk_parents, NULL },
546dffa9051STero Kristo 	{ 0 },
547dffa9051STero Kristo };
548dffa9051STero Kristo 
549dffa9051STero Kristo static const char * const dra7_mmc3_gfclk_div_parents[] __initconst = {
550dffa9051STero Kristo 	"l4per-clkctrl:00f8:24",
551dffa9051STero Kristo 	NULL,
552dffa9051STero Kristo };
553dffa9051STero Kristo 
554dffa9051STero Kristo static const struct omap_clkctrl_div_data dra7_mmc3_gfclk_div_data __initconst = {
555dffa9051STero Kristo 	.max_div = 4,
556dffa9051STero Kristo 	.flags = CLK_DIVIDER_POWER_OF_TWO,
557dffa9051STero Kristo };
558dffa9051STero Kristo 
559dffa9051STero Kristo static const struct omap_clkctrl_bit_data dra7_mmc3_bit_data[] __initconst = {
560dffa9051STero Kristo 	{ 8, TI_CLK_GATE, dra7_dss_32khz_clk_parents, NULL },
561dffa9051STero Kristo 	{ 24, TI_CLK_MUX, dra7_uart6_gfclk_mux_parents, NULL },
562dffa9051STero Kristo 	{ 25, TI_CLK_DIVIDER, dra7_mmc3_gfclk_div_parents, &dra7_mmc3_gfclk_div_data },
563dffa9051STero Kristo 	{ 0 },
564dffa9051STero Kristo };
565dffa9051STero Kristo 
566dffa9051STero Kristo static const char * const dra7_mmc4_gfclk_div_parents[] __initconst = {
567dffa9051STero Kristo 	"l4per-clkctrl:0100:24",
568dffa9051STero Kristo 	NULL,
569dffa9051STero Kristo };
570dffa9051STero Kristo 
571dffa9051STero Kristo static const struct omap_clkctrl_div_data dra7_mmc4_gfclk_div_data __initconst = {
572dffa9051STero Kristo 	.max_div = 4,
573dffa9051STero Kristo 	.flags = CLK_DIVIDER_POWER_OF_TWO,
574dffa9051STero Kristo };
575dffa9051STero Kristo 
576dffa9051STero Kristo static const struct omap_clkctrl_bit_data dra7_mmc4_bit_data[] __initconst = {
577dffa9051STero Kristo 	{ 8, TI_CLK_GATE, dra7_dss_32khz_clk_parents, NULL },
578dffa9051STero Kristo 	{ 24, TI_CLK_MUX, dra7_uart6_gfclk_mux_parents, NULL },
579dffa9051STero Kristo 	{ 25, TI_CLK_DIVIDER, dra7_mmc4_gfclk_div_parents, &dra7_mmc4_gfclk_div_data },
580dffa9051STero Kristo 	{ 0 },
581dffa9051STero Kristo };
582dffa9051STero Kristo 
583dffa9051STero Kristo static const struct omap_clkctrl_bit_data dra7_uart1_bit_data[] __initconst = {
584dffa9051STero Kristo 	{ 24, TI_CLK_MUX, dra7_uart6_gfclk_mux_parents, NULL },
585dffa9051STero Kristo 	{ 0 },
586dffa9051STero Kristo };
587dffa9051STero Kristo 
588dffa9051STero Kristo static const struct omap_clkctrl_bit_data dra7_uart2_bit_data[] __initconst = {
589dffa9051STero Kristo 	{ 24, TI_CLK_MUX, dra7_uart6_gfclk_mux_parents, NULL },
590dffa9051STero Kristo 	{ 0 },
591dffa9051STero Kristo };
592dffa9051STero Kristo 
593dffa9051STero Kristo static const struct omap_clkctrl_bit_data dra7_uart3_bit_data[] __initconst = {
594dffa9051STero Kristo 	{ 24, TI_CLK_MUX, dra7_uart6_gfclk_mux_parents, NULL },
595dffa9051STero Kristo 	{ 0 },
596dffa9051STero Kristo };
597dffa9051STero Kristo 
598dffa9051STero Kristo static const struct omap_clkctrl_bit_data dra7_uart4_bit_data[] __initconst = {
599dffa9051STero Kristo 	{ 24, TI_CLK_MUX, dra7_uart6_gfclk_mux_parents, NULL },
600dffa9051STero Kristo 	{ 0 },
601dffa9051STero Kristo };
602dffa9051STero Kristo 
603dffa9051STero Kristo static const struct omap_clkctrl_bit_data dra7_uart5_bit_data[] __initconst = {
604dffa9051STero Kristo 	{ 24, TI_CLK_MUX, dra7_uart6_gfclk_mux_parents, NULL },
605dffa9051STero Kristo 	{ 0 },
606dffa9051STero Kristo };
607dffa9051STero Kristo 
608dffa9051STero Kristo static const struct omap_clkctrl_reg_data dra7_l4per_clkctrl_regs[] __initconst = {
609dffa9051STero Kristo 	{ DRA7_L4PER_TIMER10_CLKCTRL, dra7_timer10_bit_data, CLKF_SW_SUP, "l4per-clkctrl:0000:24" },
610dffa9051STero Kristo 	{ DRA7_L4PER_TIMER11_CLKCTRL, dra7_timer11_bit_data, CLKF_SW_SUP, "l4per-clkctrl:0008:24" },
611dffa9051STero Kristo 	{ DRA7_L4PER_TIMER2_CLKCTRL, dra7_timer2_bit_data, CLKF_SW_SUP, "l4per-clkctrl:0010:24" },
612dffa9051STero Kristo 	{ DRA7_L4PER_TIMER3_CLKCTRL, dra7_timer3_bit_data, CLKF_SW_SUP, "l4per-clkctrl:0018:24" },
613dffa9051STero Kristo 	{ DRA7_L4PER_TIMER4_CLKCTRL, dra7_timer4_bit_data, CLKF_SW_SUP, "l4per-clkctrl:0020:24" },
614dffa9051STero Kristo 	{ DRA7_L4PER_TIMER9_CLKCTRL, dra7_timer9_bit_data, CLKF_SW_SUP, "l4per-clkctrl:0028:24" },
615dffa9051STero Kristo 	{ DRA7_L4PER_ELM_CLKCTRL, NULL, 0, "l3_iclk_div" },
616dffa9051STero Kristo 	{ DRA7_L4PER_GPIO2_CLKCTRL, dra7_gpio2_bit_data, CLKF_HW_SUP, "l3_iclk_div" },
617dffa9051STero Kristo 	{ DRA7_L4PER_GPIO3_CLKCTRL, dra7_gpio3_bit_data, CLKF_HW_SUP, "l3_iclk_div" },
618dffa9051STero Kristo 	{ DRA7_L4PER_GPIO4_CLKCTRL, dra7_gpio4_bit_data, CLKF_HW_SUP, "l3_iclk_div" },
619dffa9051STero Kristo 	{ DRA7_L4PER_GPIO5_CLKCTRL, dra7_gpio5_bit_data, CLKF_HW_SUP, "l3_iclk_div" },
620dffa9051STero Kristo 	{ DRA7_L4PER_GPIO6_CLKCTRL, dra7_gpio6_bit_data, CLKF_HW_SUP, "l3_iclk_div" },
621dffa9051STero Kristo 	{ DRA7_L4PER_HDQ1W_CLKCTRL, NULL, CLKF_SW_SUP, "func_12m_fclk" },
622dffa9051STero Kristo 	{ DRA7_L4PER_I2C1_CLKCTRL, NULL, CLKF_SW_SUP, "func_96m_fclk" },
623dffa9051STero Kristo 	{ DRA7_L4PER_I2C2_CLKCTRL, NULL, CLKF_SW_SUP, "func_96m_fclk" },
624dffa9051STero Kristo 	{ DRA7_L4PER_I2C3_CLKCTRL, NULL, CLKF_SW_SUP, "func_96m_fclk" },
625dffa9051STero Kristo 	{ DRA7_L4PER_I2C4_CLKCTRL, NULL, CLKF_SW_SUP, "func_96m_fclk" },
626dffa9051STero Kristo 	{ DRA7_L4PER_L4_PER1_CLKCTRL, NULL, 0, "l3_iclk_div" },
627dffa9051STero Kristo 	{ DRA7_L4PER_MCSPI1_CLKCTRL, NULL, CLKF_SW_SUP, "func_48m_fclk" },
628dffa9051STero Kristo 	{ DRA7_L4PER_MCSPI2_CLKCTRL, NULL, CLKF_SW_SUP, "func_48m_fclk" },
629dffa9051STero Kristo 	{ DRA7_L4PER_MCSPI3_CLKCTRL, NULL, CLKF_SW_SUP, "func_48m_fclk" },
630dffa9051STero Kristo 	{ DRA7_L4PER_MCSPI4_CLKCTRL, NULL, CLKF_SW_SUP, "func_48m_fclk" },
631dffa9051STero Kristo 	{ DRA7_L4PER_GPIO7_CLKCTRL, dra7_gpio7_bit_data, CLKF_HW_SUP, "l3_iclk_div" },
632dffa9051STero Kristo 	{ DRA7_L4PER_GPIO8_CLKCTRL, dra7_gpio8_bit_data, CLKF_HW_SUP, "l3_iclk_div" },
633dffa9051STero Kristo 	{ DRA7_L4PER_MMC3_CLKCTRL, dra7_mmc3_bit_data, CLKF_SW_SUP, "l4per-clkctrl:00f8:25" },
634dffa9051STero Kristo 	{ DRA7_L4PER_MMC4_CLKCTRL, dra7_mmc4_bit_data, CLKF_SW_SUP, "l4per-clkctrl:0100:25" },
635dffa9051STero Kristo 	{ DRA7_L4PER_UART1_CLKCTRL, dra7_uart1_bit_data, CLKF_SW_SUP, "l4per-clkctrl:0118:24" },
636dffa9051STero Kristo 	{ DRA7_L4PER_UART2_CLKCTRL, dra7_uart2_bit_data, CLKF_SW_SUP, "l4per-clkctrl:0120:24" },
637dffa9051STero Kristo 	{ DRA7_L4PER_UART3_CLKCTRL, dra7_uart3_bit_data, CLKF_SW_SUP, "l4per-clkctrl:0128:24" },
638dffa9051STero Kristo 	{ DRA7_L4PER_UART4_CLKCTRL, dra7_uart4_bit_data, CLKF_SW_SUP, "l4per-clkctrl:0130:24" },
639dffa9051STero Kristo 	{ DRA7_L4PER_UART5_CLKCTRL, dra7_uart5_bit_data, CLKF_SW_SUP, "l4per-clkctrl:0148:24" },
640dffa9051STero Kristo 	{ 0 },
641dffa9051STero Kristo };
642dffa9051STero Kristo 
643dffa9051STero Kristo static const struct omap_clkctrl_reg_data dra7_l4sec_clkctrl_regs[] __initconst = {
644dffa9051STero Kristo 	{ DRA7_L4SEC_AES1_CLKCTRL, NULL, CLKF_HW_SUP, "l3_iclk_div" },
645dffa9051STero Kristo 	{ DRA7_L4SEC_AES2_CLKCTRL, NULL, CLKF_HW_SUP, "l3_iclk_div" },
646dffa9051STero Kristo 	{ DRA7_L4SEC_DES_CLKCTRL, NULL, CLKF_HW_SUP, "l3_iclk_div" },
647869decd1STero Kristo 	{ DRA7_L4SEC_RNG_CLKCTRL, NULL, CLKF_HW_SUP | CLKF_SOC_NONSEC, "" },
648dffa9051STero Kristo 	{ DRA7_L4SEC_SHAM_CLKCTRL, NULL, CLKF_HW_SUP, "l3_iclk_div" },
649dffa9051STero Kristo 	{ 0 },
650dffa9051STero Kristo };
651dffa9051STero Kristo 
652dffa9051STero Kristo static const char * const dra7_qspi_gfclk_mux_parents[] __initconst = {
653dffa9051STero Kristo 	"func_128m_clk",
654dffa9051STero Kristo 	"dpll_per_h13x2_ck",
655dffa9051STero Kristo 	NULL,
656dffa9051STero Kristo };
657dffa9051STero Kristo 
658dffa9051STero Kristo static const char * const dra7_qspi_gfclk_div_parents[] __initconst = {
659dffa9051STero Kristo 	"l4per2-clkctrl:012c:24",
660dffa9051STero Kristo 	NULL,
661dffa9051STero Kristo };
662dffa9051STero Kristo 
663dffa9051STero Kristo static const struct omap_clkctrl_div_data dra7_qspi_gfclk_div_data __initconst = {
664dffa9051STero Kristo 	.max_div = 4,
665dffa9051STero Kristo 	.flags = CLK_DIVIDER_POWER_OF_TWO,
666dffa9051STero Kristo };
667dffa9051STero Kristo 
668dffa9051STero Kristo static const struct omap_clkctrl_bit_data dra7_qspi_bit_data[] __initconst = {
669dffa9051STero Kristo 	{ 24, TI_CLK_MUX, dra7_qspi_gfclk_mux_parents, NULL },
670dffa9051STero Kristo 	{ 25, TI_CLK_DIVIDER, dra7_qspi_gfclk_div_parents, &dra7_qspi_gfclk_div_data },
671dffa9051STero Kristo 	{ 0 },
672dffa9051STero Kristo };
673dffa9051STero Kristo 
674dffa9051STero Kristo static const struct omap_clkctrl_bit_data dra7_mcasp2_bit_data[] __initconst = {
675dffa9051STero Kristo 	{ 22, TI_CLK_MUX, dra7_mcasp1_aux_gfclk_mux_parents, NULL },
676dffa9051STero Kristo 	{ 24, TI_CLK_MUX, dra7_mcasp1_ahclkx_mux_parents, NULL },
677dffa9051STero Kristo 	{ 28, TI_CLK_MUX, dra7_mcasp1_ahclkx_mux_parents, NULL },
678dffa9051STero Kristo 	{ 0 },
679dffa9051STero Kristo };
680dffa9051STero Kristo 
681dffa9051STero Kristo static const struct omap_clkctrl_bit_data dra7_mcasp3_bit_data[] __initconst = {
682dffa9051STero Kristo 	{ 22, TI_CLK_MUX, dra7_mcasp1_aux_gfclk_mux_parents, NULL },
683dffa9051STero Kristo 	{ 24, TI_CLK_MUX, dra7_mcasp1_ahclkx_mux_parents, NULL },
684dffa9051STero Kristo 	{ 0 },
685dffa9051STero Kristo };
686dffa9051STero Kristo 
687dffa9051STero Kristo static const struct omap_clkctrl_bit_data dra7_mcasp5_bit_data[] __initconst = {
688dffa9051STero Kristo 	{ 22, TI_CLK_MUX, dra7_mcasp1_aux_gfclk_mux_parents, NULL },
689dffa9051STero Kristo 	{ 24, TI_CLK_MUX, dra7_mcasp1_ahclkx_mux_parents, NULL },
690dffa9051STero Kristo 	{ 0 },
691dffa9051STero Kristo };
692dffa9051STero Kristo 
693dffa9051STero Kristo static const struct omap_clkctrl_bit_data dra7_mcasp8_bit_data[] __initconst = {
694dffa9051STero Kristo 	{ 22, TI_CLK_MUX, dra7_mcasp1_aux_gfclk_mux_parents, NULL },
695dffa9051STero Kristo 	{ 24, TI_CLK_MUX, dra7_mcasp1_ahclkx_mux_parents, NULL },
696dffa9051STero Kristo 	{ 0 },
697dffa9051STero Kristo };
698dffa9051STero Kristo 
699dffa9051STero Kristo static const struct omap_clkctrl_bit_data dra7_mcasp4_bit_data[] __initconst = {
700dffa9051STero Kristo 	{ 22, TI_CLK_MUX, dra7_mcasp1_aux_gfclk_mux_parents, NULL },
701dffa9051STero Kristo 	{ 24, TI_CLK_MUX, dra7_mcasp1_ahclkx_mux_parents, NULL },
702dffa9051STero Kristo 	{ 0 },
703dffa9051STero Kristo };
704dffa9051STero Kristo 
705dffa9051STero Kristo static const struct omap_clkctrl_bit_data dra7_uart7_bit_data[] __initconst = {
706dffa9051STero Kristo 	{ 24, TI_CLK_MUX, dra7_uart6_gfclk_mux_parents, NULL },
707dffa9051STero Kristo 	{ 0 },
708dffa9051STero Kristo };
709dffa9051STero Kristo 
710dffa9051STero Kristo static const struct omap_clkctrl_bit_data dra7_uart8_bit_data[] __initconst = {
711dffa9051STero Kristo 	{ 24, TI_CLK_MUX, dra7_uart6_gfclk_mux_parents, NULL },
712dffa9051STero Kristo 	{ 0 },
713dffa9051STero Kristo };
714dffa9051STero Kristo 
715dffa9051STero Kristo static const struct omap_clkctrl_bit_data dra7_uart9_bit_data[] __initconst = {
716dffa9051STero Kristo 	{ 24, TI_CLK_MUX, dra7_uart6_gfclk_mux_parents, NULL },
717dffa9051STero Kristo 	{ 0 },
718dffa9051STero Kristo };
719dffa9051STero Kristo 
720dffa9051STero Kristo static const struct omap_clkctrl_bit_data dra7_mcasp6_bit_data[] __initconst = {
721dffa9051STero Kristo 	{ 22, TI_CLK_MUX, dra7_mcasp1_aux_gfclk_mux_parents, NULL },
722dffa9051STero Kristo 	{ 24, TI_CLK_MUX, dra7_mcasp1_ahclkx_mux_parents, NULL },
723dffa9051STero Kristo 	{ 0 },
724dffa9051STero Kristo };
725dffa9051STero Kristo 
726dffa9051STero Kristo static const struct omap_clkctrl_bit_data dra7_mcasp7_bit_data[] __initconst = {
727dffa9051STero Kristo 	{ 22, TI_CLK_MUX, dra7_mcasp1_aux_gfclk_mux_parents, NULL },
728dffa9051STero Kristo 	{ 24, TI_CLK_MUX, dra7_mcasp1_ahclkx_mux_parents, NULL },
729dffa9051STero Kristo 	{ 0 },
730dffa9051STero Kristo };
731dffa9051STero Kristo 
732dffa9051STero Kristo static const struct omap_clkctrl_reg_data dra7_l4per2_clkctrl_regs[] __initconst = {
733dffa9051STero Kristo 	{ DRA7_L4PER2_L4_PER2_CLKCTRL, NULL, 0, "l3_iclk_div" },
734dffa9051STero Kristo 	{ DRA7_L4PER2_PRUSS1_CLKCTRL, NULL, CLKF_SW_SUP, "" },
735dffa9051STero Kristo 	{ DRA7_L4PER2_PRUSS2_CLKCTRL, NULL, CLKF_SW_SUP, "" },
736dffa9051STero Kristo 	{ DRA7_L4PER2_EPWMSS1_CLKCTRL, NULL, CLKF_SW_SUP, "l4_root_clk_div" },
737dffa9051STero Kristo 	{ DRA7_L4PER2_EPWMSS2_CLKCTRL, NULL, CLKF_SW_SUP, "l4_root_clk_div" },
738dffa9051STero Kristo 	{ DRA7_L4PER2_EPWMSS0_CLKCTRL, NULL, CLKF_SW_SUP, "l4_root_clk_div" },
739dffa9051STero Kristo 	{ DRA7_L4PER2_QSPI_CLKCTRL, dra7_qspi_bit_data, CLKF_SW_SUP, "l4per2-clkctrl:012c:25" },
740dffa9051STero Kristo 	{ DRA7_L4PER2_MCASP2_CLKCTRL, dra7_mcasp2_bit_data, CLKF_SW_SUP, "l4per2-clkctrl:0154:22" },
741dffa9051STero Kristo 	{ DRA7_L4PER2_MCASP3_CLKCTRL, dra7_mcasp3_bit_data, CLKF_SW_SUP, "l4per2-clkctrl:015c:22" },
742dffa9051STero Kristo 	{ DRA7_L4PER2_MCASP5_CLKCTRL, dra7_mcasp5_bit_data, CLKF_SW_SUP, "l4per2-clkctrl:016c:22" },
743dd8882a2STony Lindgren 	{ DRA7_L4PER2_MCASP8_CLKCTRL, dra7_mcasp8_bit_data, CLKF_SW_SUP, "l4per2-clkctrl:0184:22" },
744dffa9051STero Kristo 	{ DRA7_L4PER2_MCASP4_CLKCTRL, dra7_mcasp4_bit_data, CLKF_SW_SUP, "l4per2-clkctrl:018c:22" },
745dffa9051STero Kristo 	{ DRA7_L4PER2_UART7_CLKCTRL, dra7_uart7_bit_data, CLKF_SW_SUP, "l4per2-clkctrl:01c4:24" },
746dffa9051STero Kristo 	{ DRA7_L4PER2_UART8_CLKCTRL, dra7_uart8_bit_data, CLKF_SW_SUP, "l4per2-clkctrl:01d4:24" },
747dffa9051STero Kristo 	{ DRA7_L4PER2_UART9_CLKCTRL, dra7_uart9_bit_data, CLKF_SW_SUP, "l4per2-clkctrl:01dc:24" },
748dffa9051STero Kristo 	{ DRA7_L4PER2_DCAN2_CLKCTRL, NULL, CLKF_SW_SUP, "sys_clkin1" },
749dffa9051STero Kristo 	{ DRA7_L4PER2_MCASP6_CLKCTRL, dra7_mcasp6_bit_data, CLKF_SW_SUP, "l4per2-clkctrl:01f8:22" },
750dffa9051STero Kristo 	{ DRA7_L4PER2_MCASP7_CLKCTRL, dra7_mcasp7_bit_data, CLKF_SW_SUP, "l4per2-clkctrl:01fc:22" },
751dffa9051STero Kristo 	{ 0 },
752dffa9051STero Kristo };
753dffa9051STero Kristo 
754dffa9051STero Kristo static const struct omap_clkctrl_bit_data dra7_timer13_bit_data[] __initconst = {
755dffa9051STero Kristo 	{ 24, TI_CLK_MUX, dra7_timer10_gfclk_mux_parents, NULL },
756dffa9051STero Kristo 	{ 0 },
757dffa9051STero Kristo };
758dffa9051STero Kristo 
759dffa9051STero Kristo static const struct omap_clkctrl_bit_data dra7_timer14_bit_data[] __initconst = {
760dffa9051STero Kristo 	{ 24, TI_CLK_MUX, dra7_timer10_gfclk_mux_parents, NULL },
761dffa9051STero Kristo 	{ 0 },
762dffa9051STero Kristo };
763dffa9051STero Kristo 
764dffa9051STero Kristo static const struct omap_clkctrl_bit_data dra7_timer15_bit_data[] __initconst = {
765dffa9051STero Kristo 	{ 24, TI_CLK_MUX, dra7_timer10_gfclk_mux_parents, NULL },
766dffa9051STero Kristo 	{ 0 },
767dffa9051STero Kristo };
768dffa9051STero Kristo 
769dffa9051STero Kristo static const struct omap_clkctrl_bit_data dra7_timer16_bit_data[] __initconst = {
770dffa9051STero Kristo 	{ 24, TI_CLK_MUX, dra7_timer10_gfclk_mux_parents, NULL },
771dffa9051STero Kristo 	{ 0 },
772dffa9051STero Kristo };
773dffa9051STero Kristo 
774dffa9051STero Kristo static const struct omap_clkctrl_reg_data dra7_l4per3_clkctrl_regs[] __initconst = {
775dffa9051STero Kristo 	{ DRA7_L4PER3_L4_PER3_CLKCTRL, NULL, 0, "l3_iclk_div" },
776dffa9051STero Kristo 	{ DRA7_L4PER3_TIMER13_CLKCTRL, dra7_timer13_bit_data, CLKF_SW_SUP, "l4per3-clkctrl:00b4:24" },
777dffa9051STero Kristo 	{ DRA7_L4PER3_TIMER14_CLKCTRL, dra7_timer14_bit_data, CLKF_SW_SUP, "l4per3-clkctrl:00bc:24" },
778dffa9051STero Kristo 	{ DRA7_L4PER3_TIMER15_CLKCTRL, dra7_timer15_bit_data, CLKF_SW_SUP, "l4per3-clkctrl:00c4:24" },
779dffa9051STero Kristo 	{ DRA7_L4PER3_TIMER16_CLKCTRL, dra7_timer16_bit_data, CLKF_SW_SUP, "l4per3-clkctrl:011c:24" },
780dffa9051STero Kristo 	{ 0 },
781dffa9051STero Kristo };
782dffa9051STero Kristo 
783dffa9051STero Kristo static const struct omap_clkctrl_bit_data dra7_gpio1_bit_data[] __initconst = {
784dffa9051STero Kristo 	{ 8, TI_CLK_GATE, dra7_dss_32khz_clk_parents, NULL },
785dffa9051STero Kristo 	{ 0 },
786dffa9051STero Kristo };
787dffa9051STero Kristo 
788dffa9051STero Kristo static const struct omap_clkctrl_bit_data dra7_timer1_bit_data[] __initconst = {
789dffa9051STero Kristo 	{ 24, TI_CLK_MUX, dra7_timer10_gfclk_mux_parents, NULL },
790dffa9051STero Kristo 	{ 0 },
791dffa9051STero Kristo };
792dffa9051STero Kristo 
793dffa9051STero Kristo static const struct omap_clkctrl_bit_data dra7_uart10_bit_data[] __initconst = {
794dffa9051STero Kristo 	{ 24, TI_CLK_MUX, dra7_uart6_gfclk_mux_parents, NULL },
795dffa9051STero Kristo 	{ 0 },
796dffa9051STero Kristo };
797dffa9051STero Kristo 
798dffa9051STero Kristo static const char * const dra7_dcan1_sys_clk_mux_parents[] __initconst = {
799dffa9051STero Kristo 	"sys_clkin1",
800dffa9051STero Kristo 	"sys_clkin2",
801dffa9051STero Kristo 	NULL,
802dffa9051STero Kristo };
803dffa9051STero Kristo 
804dffa9051STero Kristo static const struct omap_clkctrl_bit_data dra7_dcan1_bit_data[] __initconst = {
805dffa9051STero Kristo 	{ 24, TI_CLK_MUX, dra7_dcan1_sys_clk_mux_parents, NULL },
806dffa9051STero Kristo 	{ 0 },
807dffa9051STero Kristo };
808dffa9051STero Kristo 
809dffa9051STero Kristo static const struct omap_clkctrl_reg_data dra7_wkupaon_clkctrl_regs[] __initconst = {
810dffa9051STero Kristo 	{ DRA7_WKUPAON_L4_WKUP_CLKCTRL, NULL, 0, "wkupaon_iclk_mux" },
811dffa9051STero Kristo 	{ DRA7_WKUPAON_WD_TIMER2_CLKCTRL, NULL, CLKF_SW_SUP, "sys_32k_ck" },
812dffa9051STero Kristo 	{ DRA7_WKUPAON_GPIO1_CLKCTRL, dra7_gpio1_bit_data, CLKF_HW_SUP, "wkupaon_iclk_mux" },
813dffa9051STero Kristo 	{ DRA7_WKUPAON_TIMER1_CLKCTRL, dra7_timer1_bit_data, CLKF_SW_SUP, "wkupaon-clkctrl:0020:24" },
814869decd1STero Kristo 	{ DRA7_WKUPAON_TIMER12_CLKCTRL, NULL, CLKF_SOC_NONSEC, "secure_32k_clk_src_ck" },
815dffa9051STero Kristo 	{ DRA7_WKUPAON_COUNTER_32K_CLKCTRL, NULL, 0, "wkupaon_iclk_mux" },
816dffa9051STero Kristo 	{ DRA7_WKUPAON_UART10_CLKCTRL, dra7_uart10_bit_data, CLKF_SW_SUP, "wkupaon-clkctrl:0060:24" },
817dffa9051STero Kristo 	{ DRA7_WKUPAON_DCAN1_CLKCTRL, dra7_dcan1_bit_data, CLKF_SW_SUP, "wkupaon-clkctrl:0068:24" },
818c752424bSTero Kristo 	{ DRA7_WKUPAON_ADC_CLKCTRL, NULL, CLKF_SW_SUP | CLKF_SOC_DRA76, "mcan_clk" },
819dffa9051STero Kristo 	{ 0 },
820dffa9051STero Kristo };
821dffa9051STero Kristo 
822dffa9051STero Kristo const struct omap_clkctrl_data dra7_clkctrl_data[] __initconst = {
823dffa9051STero Kristo 	{ 0x4a005320, dra7_mpu_clkctrl_regs },
824dffa9051STero Kristo 	{ 0x4a005420, dra7_dsp1_clkctrl_regs },
825dffa9051STero Kristo 	{ 0x4a005520, dra7_ipu1_clkctrl_regs },
826dffa9051STero Kristo 	{ 0x4a005550, dra7_ipu_clkctrl_regs },
827dffa9051STero Kristo 	{ 0x4a005620, dra7_dsp2_clkctrl_regs },
828dffa9051STero Kristo 	{ 0x4a005720, dra7_rtc_clkctrl_regs },
8297dfd5e61SBenoit Parrot 	{ 0x4a005760, dra7_vpe_clkctrl_regs },
830dffa9051STero Kristo 	{ 0x4a008620, dra7_coreaon_clkctrl_regs },
831dffa9051STero Kristo 	{ 0x4a008720, dra7_l3main1_clkctrl_regs },
832dffa9051STero Kristo 	{ 0x4a008920, dra7_ipu2_clkctrl_regs },
833dffa9051STero Kristo 	{ 0x4a008a20, dra7_dma_clkctrl_regs },
834dffa9051STero Kristo 	{ 0x4a008b20, dra7_emif_clkctrl_regs },
835dffa9051STero Kristo 	{ 0x4a008c00, dra7_atl_clkctrl_regs },
836dffa9051STero Kristo 	{ 0x4a008d20, dra7_l4cfg_clkctrl_regs },
837dffa9051STero Kristo 	{ 0x4a008e20, dra7_l3instr_clkctrl_regs },
8387054c14fSBenoit Parrot 	{ 0x4a009020, dra7_cam_clkctrl_regs },
839dffa9051STero Kristo 	{ 0x4a009120, dra7_dss_clkctrl_regs },
840957ad44fSTony Lindgren 	{ 0x4a009220, dra7_gpu_clkctrl_regs },
841dffa9051STero Kristo 	{ 0x4a009320, dra7_l3init_clkctrl_regs },
842dffa9051STero Kristo 	{ 0x4a0093b0, dra7_pcie_clkctrl_regs },
843dffa9051STero Kristo 	{ 0x4a0093d0, dra7_gmac_clkctrl_regs },
844dffa9051STero Kristo 	{ 0x4a009728, dra7_l4per_clkctrl_regs },
845dffa9051STero Kristo 	{ 0x4a0098a0, dra7_l4sec_clkctrl_regs },
846dffa9051STero Kristo 	{ 0x4a00970c, dra7_l4per2_clkctrl_regs },
847dffa9051STero Kristo 	{ 0x4a009714, dra7_l4per3_clkctrl_regs },
848dffa9051STero Kristo 	{ 0x4ae07820, dra7_wkupaon_clkctrl_regs },
849dffa9051STero Kristo 	{ 0 },
850dffa9051STero Kristo };
851dffa9051STero Kristo 
852dffa9051STero Kristo static struct ti_dt_clk dra7xx_clks[] = {
853dffa9051STero Kristo 	DT_CLK(NULL, "timer_32k_ck", "sys_32k_ck"),
854dffa9051STero Kristo 	DT_CLK(NULL, "sys_clkin_ck", "timer_sys_clk_div"),
855dffa9051STero Kristo 	DT_CLK(NULL, "sys_clkin", "sys_clkin1"),
856dffa9051STero Kristo 	DT_CLK(NULL, "atl_dpll_clk_mux", "atl-clkctrl:0000:24"),
857dffa9051STero Kristo 	DT_CLK(NULL, "atl_gfclk_mux", "atl-clkctrl:0000:26"),
858dffa9051STero Kristo 	DT_CLK(NULL, "dcan1_sys_clk_mux", "wkupaon-clkctrl:0068:24"),
859dffa9051STero Kristo 	DT_CLK(NULL, "dss_32khz_clk", "dss-clkctrl:0000:11"),
860dffa9051STero Kristo 	DT_CLK(NULL, "dss_48mhz_clk", "dss-clkctrl:0000:9"),
861dffa9051STero Kristo 	DT_CLK(NULL, "dss_dss_clk", "dss-clkctrl:0000:8"),
862dffa9051STero Kristo 	DT_CLK(NULL, "dss_hdmi_clk", "dss-clkctrl:0000:10"),
863dffa9051STero Kristo 	DT_CLK(NULL, "dss_video1_clk", "dss-clkctrl:0000:12"),
864dffa9051STero Kristo 	DT_CLK(NULL, "dss_video2_clk", "dss-clkctrl:0000:13"),
865dffa9051STero Kristo 	DT_CLK(NULL, "gmac_rft_clk_mux", "gmac-clkctrl:0000:25"),
866dffa9051STero Kristo 	DT_CLK(NULL, "gpio1_dbclk", "wkupaon-clkctrl:0018:8"),
867dffa9051STero Kristo 	DT_CLK(NULL, "gpio2_dbclk", "l4per-clkctrl:0038:8"),
868dffa9051STero Kristo 	DT_CLK(NULL, "gpio3_dbclk", "l4per-clkctrl:0040:8"),
869dffa9051STero Kristo 	DT_CLK(NULL, "gpio4_dbclk", "l4per-clkctrl:0048:8"),
870dffa9051STero Kristo 	DT_CLK(NULL, "gpio5_dbclk", "l4per-clkctrl:0050:8"),
871dffa9051STero Kristo 	DT_CLK(NULL, "gpio6_dbclk", "l4per-clkctrl:0058:8"),
872dffa9051STero Kristo 	DT_CLK(NULL, "gpio7_dbclk", "l4per-clkctrl:00e8:8"),
873dffa9051STero Kristo 	DT_CLK(NULL, "gpio8_dbclk", "l4per-clkctrl:00f0:8"),
874dffa9051STero Kristo 	DT_CLK(NULL, "ipu1_gfclk_mux", "ipu1-clkctrl:0000:24"),
875dffa9051STero Kristo 	DT_CLK(NULL, "mcasp1_ahclkr_mux", "ipu-clkctrl:0000:28"),
876dffa9051STero Kristo 	DT_CLK(NULL, "mcasp1_ahclkx_mux", "ipu-clkctrl:0000:24"),
877dffa9051STero Kristo 	DT_CLK(NULL, "mcasp1_aux_gfclk_mux", "ipu-clkctrl:0000:22"),
878dffa9051STero Kristo 	DT_CLK(NULL, "mcasp2_ahclkr_mux", "l4per2-clkctrl:0154:28"),
879dffa9051STero Kristo 	DT_CLK(NULL, "mcasp2_ahclkx_mux", "l4per2-clkctrl:0154:24"),
880dffa9051STero Kristo 	DT_CLK(NULL, "mcasp2_aux_gfclk_mux", "l4per2-clkctrl:0154:22"),
881dffa9051STero Kristo 	DT_CLK(NULL, "mcasp3_ahclkx_mux", "l4per2-clkctrl:015c:24"),
882dffa9051STero Kristo 	DT_CLK(NULL, "mcasp3_aux_gfclk_mux", "l4per2-clkctrl:015c:22"),
883dffa9051STero Kristo 	DT_CLK(NULL, "mcasp4_ahclkx_mux", "l4per2-clkctrl:018c:24"),
884dffa9051STero Kristo 	DT_CLK(NULL, "mcasp4_aux_gfclk_mux", "l4per2-clkctrl:018c:22"),
885dffa9051STero Kristo 	DT_CLK(NULL, "mcasp5_ahclkx_mux", "l4per2-clkctrl:016c:24"),
886dffa9051STero Kristo 	DT_CLK(NULL, "mcasp5_aux_gfclk_mux", "l4per2-clkctrl:016c:22"),
887dffa9051STero Kristo 	DT_CLK(NULL, "mcasp6_ahclkx_mux", "l4per2-clkctrl:01f8:24"),
888dffa9051STero Kristo 	DT_CLK(NULL, "mcasp6_aux_gfclk_mux", "l4per2-clkctrl:01f8:22"),
889dffa9051STero Kristo 	DT_CLK(NULL, "mcasp7_ahclkx_mux", "l4per2-clkctrl:01fc:24"),
890dffa9051STero Kristo 	DT_CLK(NULL, "mcasp7_aux_gfclk_mux", "l4per2-clkctrl:01fc:22"),
891dd8882a2STony Lindgren 	DT_CLK(NULL, "mcasp8_ahclkx_mux", "l4per2-clkctrl:0184:24"),
892dd8882a2STony Lindgren 	DT_CLK(NULL, "mcasp8_aux_gfclk_mux", "l4per2-clkctrl:0184:22"),
893dffa9051STero Kristo 	DT_CLK(NULL, "mmc1_clk32k", "l3init-clkctrl:0008:8"),
894dffa9051STero Kristo 	DT_CLK(NULL, "mmc1_fclk_div", "l3init-clkctrl:0008:25"),
895dffa9051STero Kristo 	DT_CLK(NULL, "mmc1_fclk_mux", "l3init-clkctrl:0008:24"),
896dffa9051STero Kristo 	DT_CLK(NULL, "mmc2_clk32k", "l3init-clkctrl:0010:8"),
897dffa9051STero Kristo 	DT_CLK(NULL, "mmc2_fclk_div", "l3init-clkctrl:0010:25"),
898dffa9051STero Kristo 	DT_CLK(NULL, "mmc2_fclk_mux", "l3init-clkctrl:0010:24"),
899dffa9051STero Kristo 	DT_CLK(NULL, "mmc3_clk32k", "l4per-clkctrl:00f8:8"),
900dffa9051STero Kristo 	DT_CLK(NULL, "mmc3_gfclk_div", "l4per-clkctrl:00f8:25"),
901dffa9051STero Kristo 	DT_CLK(NULL, "mmc3_gfclk_mux", "l4per-clkctrl:00f8:24"),
902dffa9051STero Kristo 	DT_CLK(NULL, "mmc4_clk32k", "l4per-clkctrl:0100:8"),
903dffa9051STero Kristo 	DT_CLK(NULL, "mmc4_gfclk_div", "l4per-clkctrl:0100:25"),
904dffa9051STero Kristo 	DT_CLK(NULL, "mmc4_gfclk_mux", "l4per-clkctrl:0100:24"),
905dffa9051STero Kristo 	DT_CLK(NULL, "optfclk_pciephy1_32khz", "pcie-clkctrl:0000:8"),
906dffa9051STero Kristo 	DT_CLK(NULL, "optfclk_pciephy1_clk", "pcie-clkctrl:0000:9"),
907dffa9051STero Kristo 	DT_CLK(NULL, "optfclk_pciephy1_div_clk", "pcie-clkctrl:0000:10"),
908dffa9051STero Kristo 	DT_CLK(NULL, "optfclk_pciephy2_32khz", "pcie-clkctrl:0008:8"),
909dffa9051STero Kristo 	DT_CLK(NULL, "optfclk_pciephy2_clk", "pcie-clkctrl:0008:9"),
910dffa9051STero Kristo 	DT_CLK(NULL, "optfclk_pciephy2_div_clk", "pcie-clkctrl:0008:10"),
911dffa9051STero Kristo 	DT_CLK(NULL, "qspi_gfclk_div", "l4per2-clkctrl:012c:25"),
912dffa9051STero Kristo 	DT_CLK(NULL, "qspi_gfclk_mux", "l4per2-clkctrl:012c:24"),
913dffa9051STero Kristo 	DT_CLK(NULL, "rmii_50mhz_clk_mux", "gmac-clkctrl:0000:24"),
914dffa9051STero Kristo 	DT_CLK(NULL, "sata_ref_clk", "l3init-clkctrl:0068:8"),
915dffa9051STero Kristo 	DT_CLK(NULL, "timer10_gfclk_mux", "l4per-clkctrl:0000:24"),
916dffa9051STero Kristo 	DT_CLK(NULL, "timer11_gfclk_mux", "l4per-clkctrl:0008:24"),
917dffa9051STero Kristo 	DT_CLK(NULL, "timer13_gfclk_mux", "l4per3-clkctrl:00b4:24"),
918dffa9051STero Kristo 	DT_CLK(NULL, "timer14_gfclk_mux", "l4per3-clkctrl:00bc:24"),
919dffa9051STero Kristo 	DT_CLK(NULL, "timer15_gfclk_mux", "l4per3-clkctrl:00c4:24"),
920dffa9051STero Kristo 	DT_CLK(NULL, "timer16_gfclk_mux", "l4per3-clkctrl:011c:24"),
921dffa9051STero Kristo 	DT_CLK(NULL, "timer1_gfclk_mux", "wkupaon-clkctrl:0020:24"),
922dffa9051STero Kristo 	DT_CLK(NULL, "timer2_gfclk_mux", "l4per-clkctrl:0010:24"),
923dffa9051STero Kristo 	DT_CLK(NULL, "timer3_gfclk_mux", "l4per-clkctrl:0018:24"),
924dffa9051STero Kristo 	DT_CLK(NULL, "timer4_gfclk_mux", "l4per-clkctrl:0020:24"),
925dffa9051STero Kristo 	DT_CLK(NULL, "timer5_gfclk_mux", "ipu-clkctrl:0008:24"),
926dffa9051STero Kristo 	DT_CLK(NULL, "timer6_gfclk_mux", "ipu-clkctrl:0010:24"),
927dffa9051STero Kristo 	DT_CLK(NULL, "timer7_gfclk_mux", "ipu-clkctrl:0018:24"),
928dffa9051STero Kristo 	DT_CLK(NULL, "timer8_gfclk_mux", "ipu-clkctrl:0020:24"),
929dffa9051STero Kristo 	DT_CLK(NULL, "timer9_gfclk_mux", "l4per-clkctrl:0028:24"),
930dffa9051STero Kristo 	DT_CLK(NULL, "uart10_gfclk_mux", "wkupaon-clkctrl:0060:24"),
931dffa9051STero Kristo 	DT_CLK(NULL, "uart1_gfclk_mux", "l4per-clkctrl:0118:24"),
932dffa9051STero Kristo 	DT_CLK(NULL, "uart2_gfclk_mux", "l4per-clkctrl:0120:24"),
933dffa9051STero Kristo 	DT_CLK(NULL, "uart3_gfclk_mux", "l4per-clkctrl:0128:24"),
934dffa9051STero Kristo 	DT_CLK(NULL, "uart4_gfclk_mux", "l4per-clkctrl:0130:24"),
935dffa9051STero Kristo 	DT_CLK(NULL, "uart5_gfclk_mux", "l4per-clkctrl:0148:24"),
936dffa9051STero Kristo 	DT_CLK(NULL, "uart6_gfclk_mux", "ipu-clkctrl:0030:24"),
937dffa9051STero Kristo 	DT_CLK(NULL, "uart7_gfclk_mux", "l4per2-clkctrl:01c4:24"),
938dffa9051STero Kristo 	DT_CLK(NULL, "uart8_gfclk_mux", "l4per2-clkctrl:01d4:24"),
939dffa9051STero Kristo 	DT_CLK(NULL, "uart9_gfclk_mux", "l4per2-clkctrl:01dc:24"),
940dffa9051STero Kristo 	DT_CLK(NULL, "usb_otg_ss1_refclk960m", "l3init-clkctrl:00d0:8"),
941dffa9051STero Kristo 	DT_CLK(NULL, "usb_otg_ss2_refclk960m", "l3init-clkctrl:0020:8"),
942dffa9051STero Kristo 	{ .node_name = NULL },
943dffa9051STero Kristo };
944dffa9051STero Kristo 
945251a449dSTero Kristo int __init dra7xx_dt_clk_init(void)
946251a449dSTero Kristo {
947251a449dSTero Kristo 	int rc;
9484b3061b3SPeter Ujfalusi 	struct clk *dpll_ck, *hdcp_ck;
949251a449dSTero Kristo 
950dffa9051STero Kristo 	if (ti_clk_get_features()->flags & TI_CLK_CLKCTRL_COMPAT)
95143c56e04STero Kristo 		ti_dt_clocks_register(dra7xx_compat_clks);
952dffa9051STero Kristo 	else
953dffa9051STero Kristo 		ti_dt_clocks_register(dra7xx_clks);
954251a449dSTero Kristo 
955251a449dSTero Kristo 	omap2_clk_disable_autoidle_all();
956251a449dSTero Kristo 
957a8202cd5STero Kristo 	ti_clk_add_aliases();
958a8202cd5STero Kristo 
959251a449dSTero Kristo 	dpll_ck = clk_get_sys(NULL, "dpll_gmac_ck");
960251a449dSTero Kristo 	rc = clk_set_rate(dpll_ck, DRA7_DPLL_GMAC_DEFFREQ);
961251a449dSTero Kristo 	if (rc)
962251a449dSTero Kristo 		pr_err("%s: failed to configure GMAC DPLL!\n", __func__);
963251a449dSTero Kristo 
96494e72ae5SRoger Quadros 	dpll_ck = clk_get_sys(NULL, "dpll_usb_ck");
96594e72ae5SRoger Quadros 	rc = clk_set_rate(dpll_ck, DRA7_DPLL_USB_DEFFREQ);
96694e72ae5SRoger Quadros 	if (rc)
96794e72ae5SRoger Quadros 		pr_err("%s: failed to configure USB DPLL!\n", __func__);
96894e72ae5SRoger Quadros 
96994e72ae5SRoger Quadros 	dpll_ck = clk_get_sys(NULL, "dpll_usb_m2_ck");
97094e72ae5SRoger Quadros 	rc = clk_set_rate(dpll_ck, DRA7_DPLL_USB_DEFFREQ/2);
97194e72ae5SRoger Quadros 	if (rc)
97294e72ae5SRoger Quadros 		pr_err("%s: failed to set USB_DPLL M2 OUT\n", __func__);
97394e72ae5SRoger Quadros 
974f892b203STomi Valkeinen 	hdcp_ck = clk_get_sys(NULL, "dss_deshdcp_clk");
975f892b203STomi Valkeinen 	rc = clk_prepare_enable(hdcp_ck);
976f892b203STomi Valkeinen 	if (rc)
977f892b203STomi Valkeinen 		pr_err("%s: failed to set dss_deshdcp_clk\n", __func__);
978f892b203STomi Valkeinen 
979251a449dSTero Kristo 	return rc;
980251a449dSTero Kristo }
981