xref: /openbmc/linux/drivers/clk/ti/clk-33xx.c (revision 52e6676e)
1*52e6676eSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
245622e21STero Kristo /*
345622e21STero Kristo  * AM33XX Clock init
445622e21STero Kristo  *
545622e21STero Kristo  * Copyright (C) 2013 Texas Instruments, Inc
645622e21STero Kristo  *     Tero Kristo (t-kristo@ti.com)
745622e21STero Kristo  */
845622e21STero Kristo 
945622e21STero Kristo #include <linux/kernel.h>
1045622e21STero Kristo #include <linux/list.h>
111b29e601SStephen Boyd #include <linux/clk.h>
1245622e21STero Kristo #include <linux/clk-provider.h>
1345622e21STero Kristo #include <linux/clk/ti.h>
14df54bfc5STero Kristo #include <dt-bindings/clock/am3.h>
1545622e21STero Kristo 
16a5aa8a60STero Kristo #include "clock.h"
17a5aa8a60STero Kristo 
18296e583eSTero Kristo static const char * const am3_gpio1_dbclk_parents[] __initconst = {
19296e583eSTero Kristo 	"clk-24mhz-clkctrl:0000:0",
20296e583eSTero Kristo 	NULL,
21296e583eSTero Kristo };
22296e583eSTero Kristo 
23296e583eSTero Kristo static const struct omap_clkctrl_bit_data am3_gpio2_bit_data[] __initconst = {
24296e583eSTero Kristo 	{ 18, TI_CLK_GATE, am3_gpio1_dbclk_parents, NULL },
25296e583eSTero Kristo 	{ 0 },
26296e583eSTero Kristo };
27296e583eSTero Kristo 
28296e583eSTero Kristo static const struct omap_clkctrl_bit_data am3_gpio3_bit_data[] __initconst = {
29296e583eSTero Kristo 	{ 18, TI_CLK_GATE, am3_gpio1_dbclk_parents, NULL },
30296e583eSTero Kristo 	{ 0 },
31296e583eSTero Kristo };
32296e583eSTero Kristo 
33296e583eSTero Kristo static const struct omap_clkctrl_bit_data am3_gpio4_bit_data[] __initconst = {
34296e583eSTero Kristo 	{ 18, TI_CLK_GATE, am3_gpio1_dbclk_parents, NULL },
35296e583eSTero Kristo 	{ 0 },
36296e583eSTero Kristo };
37296e583eSTero Kristo 
38296e583eSTero Kristo static const struct omap_clkctrl_reg_data am3_l4ls_clkctrl_regs[] __initconst = {
39296e583eSTero Kristo 	{ AM3_L4LS_UART6_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_per_m2_div4_ck" },
40296e583eSTero Kristo 	{ AM3_L4LS_MMC1_CLKCTRL, NULL, CLKF_SW_SUP, "mmc_clk" },
41296e583eSTero Kristo 	{ AM3_L4LS_ELM_CLKCTRL, NULL, CLKF_SW_SUP, "l4ls_gclk" },
42296e583eSTero Kristo 	{ AM3_L4LS_I2C3_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_per_m2_div4_ck" },
43296e583eSTero Kristo 	{ AM3_L4LS_I2C2_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_per_m2_div4_ck" },
44296e583eSTero Kristo 	{ AM3_L4LS_SPI0_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_per_m2_div4_ck" },
45296e583eSTero Kristo 	{ AM3_L4LS_SPI1_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_per_m2_div4_ck" },
46296e583eSTero Kristo 	{ AM3_L4LS_L4_LS_CLKCTRL, NULL, CLKF_SW_SUP, "l4ls_gclk" },
47296e583eSTero Kristo 	{ AM3_L4LS_UART2_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_per_m2_div4_ck" },
48296e583eSTero Kristo 	{ AM3_L4LS_UART3_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_per_m2_div4_ck" },
49296e583eSTero Kristo 	{ AM3_L4LS_UART4_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_per_m2_div4_ck" },
50296e583eSTero Kristo 	{ AM3_L4LS_UART5_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_per_m2_div4_ck" },
51296e583eSTero Kristo 	{ AM3_L4LS_TIMER7_CLKCTRL, NULL, CLKF_SW_SUP, "timer7_fck" },
52296e583eSTero Kristo 	{ AM3_L4LS_TIMER2_CLKCTRL, NULL, CLKF_SW_SUP, "timer2_fck" },
53296e583eSTero Kristo 	{ AM3_L4LS_TIMER3_CLKCTRL, NULL, CLKF_SW_SUP, "timer3_fck" },
54296e583eSTero Kristo 	{ AM3_L4LS_TIMER4_CLKCTRL, NULL, CLKF_SW_SUP, "timer4_fck" },
55296e583eSTero Kristo 	{ AM3_L4LS_RNG_CLKCTRL, NULL, CLKF_SW_SUP, "rng_fck" },
56296e583eSTero Kristo 	{ AM3_L4LS_GPIO2_CLKCTRL, am3_gpio2_bit_data, CLKF_SW_SUP, "l4ls_gclk" },
57296e583eSTero Kristo 	{ AM3_L4LS_GPIO3_CLKCTRL, am3_gpio3_bit_data, CLKF_SW_SUP, "l4ls_gclk" },
58296e583eSTero Kristo 	{ AM3_L4LS_GPIO4_CLKCTRL, am3_gpio4_bit_data, CLKF_SW_SUP, "l4ls_gclk" },
59296e583eSTero Kristo 	{ AM3_L4LS_D_CAN0_CLKCTRL, NULL, CLKF_SW_SUP, "dcan0_fck" },
60296e583eSTero Kristo 	{ AM3_L4LS_D_CAN1_CLKCTRL, NULL, CLKF_SW_SUP, "dcan1_fck" },
61296e583eSTero Kristo 	{ AM3_L4LS_EPWMSS1_CLKCTRL, NULL, CLKF_SW_SUP, "l4ls_gclk" },
62296e583eSTero Kristo 	{ AM3_L4LS_EPWMSS0_CLKCTRL, NULL, CLKF_SW_SUP, "l4ls_gclk" },
63296e583eSTero Kristo 	{ AM3_L4LS_EPWMSS2_CLKCTRL, NULL, CLKF_SW_SUP, "l4ls_gclk" },
64296e583eSTero Kristo 	{ AM3_L4LS_TIMER5_CLKCTRL, NULL, CLKF_SW_SUP, "timer5_fck" },
65296e583eSTero Kristo 	{ AM3_L4LS_TIMER6_CLKCTRL, NULL, CLKF_SW_SUP, "timer6_fck" },
66296e583eSTero Kristo 	{ AM3_L4LS_MMC2_CLKCTRL, NULL, CLKF_SW_SUP, "mmc_clk" },
67296e583eSTero Kristo 	{ AM3_L4LS_SPINLOCK_CLKCTRL, NULL, CLKF_SW_SUP, "l4ls_gclk" },
68296e583eSTero Kristo 	{ AM3_L4LS_MAILBOX_CLKCTRL, NULL, CLKF_SW_SUP, "l4ls_gclk" },
69296e583eSTero Kristo 	{ AM3_L4LS_OCPWP_CLKCTRL, NULL, CLKF_SW_SUP, "l4ls_gclk" },
70296e583eSTero Kristo 	{ 0 },
71296e583eSTero Kristo };
72296e583eSTero Kristo 
73296e583eSTero Kristo static const struct omap_clkctrl_reg_data am3_l3s_clkctrl_regs[] __initconst = {
74296e583eSTero Kristo 	{ AM3_L3S_USB_OTG_HS_CLKCTRL, NULL, CLKF_SW_SUP, "usbotg_fck" },
75296e583eSTero Kristo 	{ AM3_L3S_GPMC_CLKCTRL, NULL, CLKF_SW_SUP, "l3s_gclk" },
76296e583eSTero Kristo 	{ AM3_L3S_MCASP0_CLKCTRL, NULL, CLKF_SW_SUP, "mcasp0_fck" },
77296e583eSTero Kristo 	{ AM3_L3S_MCASP1_CLKCTRL, NULL, CLKF_SW_SUP, "mcasp1_fck" },
78296e583eSTero Kristo 	{ AM3_L3S_MMC3_CLKCTRL, NULL, CLKF_SW_SUP, "mmc_clk" },
79296e583eSTero Kristo 	{ 0 },
80296e583eSTero Kristo };
81296e583eSTero Kristo 
82296e583eSTero Kristo static const struct omap_clkctrl_reg_data am3_l3_clkctrl_regs[] __initconst = {
83296e583eSTero Kristo 	{ AM3_L3_TPTC0_CLKCTRL, NULL, CLKF_SW_SUP, "l3_gclk" },
84296e583eSTero Kristo 	{ AM3_L3_EMIF_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_ddr_m2_div2_ck" },
85296e583eSTero Kristo 	{ AM3_L3_OCMCRAM_CLKCTRL, NULL, CLKF_SW_SUP, "l3_gclk" },
86296e583eSTero Kristo 	{ AM3_L3_AES_CLKCTRL, NULL, CLKF_SW_SUP, "aes0_fck" },
87296e583eSTero Kristo 	{ AM3_L3_SHAM_CLKCTRL, NULL, CLKF_SW_SUP, "l3_gclk" },
88296e583eSTero Kristo 	{ AM3_L3_TPCC_CLKCTRL, NULL, CLKF_SW_SUP, "l3_gclk" },
89296e583eSTero Kristo 	{ AM3_L3_L3_INSTR_CLKCTRL, NULL, CLKF_SW_SUP, "l3_gclk" },
90296e583eSTero Kristo 	{ AM3_L3_L3_MAIN_CLKCTRL, NULL, CLKF_SW_SUP, "l3_gclk" },
91296e583eSTero Kristo 	{ AM3_L3_TPTC1_CLKCTRL, NULL, CLKF_SW_SUP, "l3_gclk" },
92296e583eSTero Kristo 	{ AM3_L3_TPTC2_CLKCTRL, NULL, CLKF_SW_SUP, "l3_gclk" },
93296e583eSTero Kristo 	{ 0 },
94296e583eSTero Kristo };
95296e583eSTero Kristo 
96296e583eSTero Kristo static const struct omap_clkctrl_reg_data am3_l4hs_clkctrl_regs[] __initconst = {
97296e583eSTero Kristo 	{ AM3_L4HS_L4_HS_CLKCTRL, NULL, CLKF_SW_SUP, "l4hs_gclk" },
98296e583eSTero Kristo 	{ 0 },
99296e583eSTero Kristo };
100296e583eSTero Kristo 
101296e583eSTero Kristo static const struct omap_clkctrl_reg_data am3_pruss_ocp_clkctrl_regs[] __initconst = {
1024d0030bdSTero Kristo 	{ AM3_PRUSS_OCP_PRUSS_CLKCTRL, NULL, CLKF_SW_SUP | CLKF_NO_IDLEST, "pruss_ocp_gclk" },
103296e583eSTero Kristo 	{ 0 },
104296e583eSTero Kristo };
105296e583eSTero Kristo 
106296e583eSTero Kristo static const struct omap_clkctrl_reg_data am3_cpsw_125mhz_clkctrl_regs[] __initconst = {
107296e583eSTero Kristo 	{ AM3_CPSW_125MHZ_CPGMAC0_CLKCTRL, NULL, CLKF_SW_SUP, "cpsw_125mhz_gclk" },
108296e583eSTero Kristo 	{ 0 },
109296e583eSTero Kristo };
110296e583eSTero Kristo 
111296e583eSTero Kristo static const struct omap_clkctrl_reg_data am3_lcdc_clkctrl_regs[] __initconst = {
112296e583eSTero Kristo 	{ AM3_LCDC_LCDC_CLKCTRL, NULL, CLKF_SW_SUP | CLKF_SET_RATE_PARENT, "lcd_gclk" },
113296e583eSTero Kristo 	{ 0 },
114296e583eSTero Kristo };
115296e583eSTero Kristo 
116296e583eSTero Kristo static const struct omap_clkctrl_reg_data am3_clk_24mhz_clkctrl_regs[] __initconst = {
117296e583eSTero Kristo 	{ AM3_CLK_24MHZ_CLKDIV32K_CLKCTRL, NULL, CLKF_SW_SUP, "clkdiv32k_ck" },
118296e583eSTero Kristo 	{ 0 },
119296e583eSTero Kristo };
120296e583eSTero Kristo 
121296e583eSTero Kristo static const char * const am3_gpio0_dbclk_parents[] __initconst = {
122296e583eSTero Kristo 	"gpio0_dbclk_mux_ck",
123296e583eSTero Kristo 	NULL,
124296e583eSTero Kristo };
125296e583eSTero Kristo 
126296e583eSTero Kristo static const struct omap_clkctrl_bit_data am3_gpio1_bit_data[] __initconst = {
127296e583eSTero Kristo 	{ 18, TI_CLK_GATE, am3_gpio0_dbclk_parents, NULL },
128296e583eSTero Kristo 	{ 0 },
129296e583eSTero Kristo };
130296e583eSTero Kristo 
131296e583eSTero Kristo static const struct omap_clkctrl_reg_data am3_l4_wkup_clkctrl_regs[] __initconst = {
132296e583eSTero Kristo 	{ AM3_L4_WKUP_CONTROL_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_core_m4_div2_ck" },
133296e583eSTero Kristo 	{ AM3_L4_WKUP_GPIO1_CLKCTRL, am3_gpio1_bit_data, CLKF_SW_SUP, "dpll_core_m4_div2_ck" },
134296e583eSTero Kristo 	{ AM3_L4_WKUP_L4_WKUP_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_core_m4_div2_ck" },
135296e583eSTero Kristo 	{ AM3_L4_WKUP_UART1_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_per_m2_div4_wkupdm_ck" },
136296e583eSTero Kristo 	{ AM3_L4_WKUP_I2C1_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_per_m2_div4_wkupdm_ck" },
137296e583eSTero Kristo 	{ AM3_L4_WKUP_ADC_TSC_CLKCTRL, NULL, CLKF_SW_SUP, "adc_tsc_fck" },
138296e583eSTero Kristo 	{ AM3_L4_WKUP_SMARTREFLEX0_CLKCTRL, NULL, CLKF_SW_SUP, "smartreflex0_fck" },
139296e583eSTero Kristo 	{ AM3_L4_WKUP_TIMER1_CLKCTRL, NULL, CLKF_SW_SUP, "timer1_fck" },
140296e583eSTero Kristo 	{ AM3_L4_WKUP_SMARTREFLEX1_CLKCTRL, NULL, CLKF_SW_SUP, "smartreflex1_fck" },
141296e583eSTero Kristo 	{ AM3_L4_WKUP_WD_TIMER2_CLKCTRL, NULL, CLKF_SW_SUP, "wdt1_fck" },
142296e583eSTero Kristo 	{ 0 },
143296e583eSTero Kristo };
144296e583eSTero Kristo 
145296e583eSTero Kristo static const char * const am3_dbg_sysclk_ck_parents[] __initconst = {
146296e583eSTero Kristo 	"sys_clkin_ck",
147296e583eSTero Kristo 	NULL,
148296e583eSTero Kristo };
149296e583eSTero Kristo 
150296e583eSTero Kristo static const char * const am3_trace_pmd_clk_mux_ck_parents[] __initconst = {
151296e583eSTero Kristo 	"l3-aon-clkctrl:0000:19",
152296e583eSTero Kristo 	"l3-aon-clkctrl:0000:30",
153296e583eSTero Kristo 	NULL,
154296e583eSTero Kristo };
155296e583eSTero Kristo 
156296e583eSTero Kristo static const char * const am3_trace_clk_div_ck_parents[] __initconst = {
157296e583eSTero Kristo 	"l3-aon-clkctrl:0000:20",
158296e583eSTero Kristo 	NULL,
159296e583eSTero Kristo };
160296e583eSTero Kristo 
161296e583eSTero Kristo static const struct omap_clkctrl_div_data am3_trace_clk_div_ck_data __initconst = {
162296e583eSTero Kristo 	.max_div = 64,
163296e583eSTero Kristo 	.flags = CLK_DIVIDER_POWER_OF_TWO,
164296e583eSTero Kristo };
165296e583eSTero Kristo 
166296e583eSTero Kristo static const char * const am3_stm_clk_div_ck_parents[] __initconst = {
167296e583eSTero Kristo 	"l3-aon-clkctrl:0000:22",
168296e583eSTero Kristo 	NULL,
169296e583eSTero Kristo };
170296e583eSTero Kristo 
171296e583eSTero Kristo static const struct omap_clkctrl_div_data am3_stm_clk_div_ck_data __initconst = {
172296e583eSTero Kristo 	.max_div = 64,
173296e583eSTero Kristo 	.flags = CLK_DIVIDER_POWER_OF_TWO,
174296e583eSTero Kristo };
175296e583eSTero Kristo 
176296e583eSTero Kristo static const char * const am3_dbg_clka_ck_parents[] __initconst = {
177296e583eSTero Kristo 	"dpll_core_m4_ck",
178296e583eSTero Kristo 	NULL,
179296e583eSTero Kristo };
180296e583eSTero Kristo 
181296e583eSTero Kristo static const struct omap_clkctrl_bit_data am3_debugss_bit_data[] __initconst = {
182296e583eSTero Kristo 	{ 19, TI_CLK_GATE, am3_dbg_sysclk_ck_parents, NULL },
183296e583eSTero Kristo 	{ 20, TI_CLK_MUX, am3_trace_pmd_clk_mux_ck_parents, NULL },
184296e583eSTero Kristo 	{ 22, TI_CLK_MUX, am3_trace_pmd_clk_mux_ck_parents, NULL },
185296e583eSTero Kristo 	{ 24, TI_CLK_DIVIDER, am3_trace_clk_div_ck_parents, &am3_trace_clk_div_ck_data },
186296e583eSTero Kristo 	{ 27, TI_CLK_DIVIDER, am3_stm_clk_div_ck_parents, &am3_stm_clk_div_ck_data },
187296e583eSTero Kristo 	{ 30, TI_CLK_GATE, am3_dbg_clka_ck_parents, NULL },
188296e583eSTero Kristo 	{ 0 },
189296e583eSTero Kristo };
190296e583eSTero Kristo 
191296e583eSTero Kristo static const struct omap_clkctrl_reg_data am3_l3_aon_clkctrl_regs[] __initconst = {
192296e583eSTero Kristo 	{ AM3_L3_AON_DEBUGSS_CLKCTRL, am3_debugss_bit_data, CLKF_SW_SUP, "l3-aon-clkctrl:0000:24" },
193296e583eSTero Kristo 	{ 0 },
194296e583eSTero Kristo };
195296e583eSTero Kristo 
196296e583eSTero Kristo static const struct omap_clkctrl_reg_data am3_l4_wkup_aon_clkctrl_regs[] __initconst = {
197296e583eSTero Kristo 	{ AM3_L4_WKUP_AON_WKUP_M3_CLKCTRL, NULL, CLKF_NO_IDLEST, "dpll_core_m4_div2_ck" },
198296e583eSTero Kristo 	{ 0 },
199296e583eSTero Kristo };
200296e583eSTero Kristo 
201296e583eSTero Kristo static const struct omap_clkctrl_reg_data am3_mpu_clkctrl_regs[] __initconst = {
202296e583eSTero Kristo 	{ AM3_MPU_MPU_CLKCTRL, NULL, CLKF_SW_SUP, "dpll_mpu_m2_ck" },
203296e583eSTero Kristo 	{ 0 },
204296e583eSTero Kristo };
205296e583eSTero Kristo 
206296e583eSTero Kristo static const struct omap_clkctrl_reg_data am3_l4_rtc_clkctrl_regs[] __initconst = {
207dc6dbd51STero Kristo 	{ AM3_L4_RTC_RTC_CLKCTRL, NULL, CLKF_SW_SUP, "clk-24mhz-clkctrl:0000:0" },
208296e583eSTero Kristo 	{ 0 },
209296e583eSTero Kristo };
210296e583eSTero Kristo 
211296e583eSTero Kristo static const struct omap_clkctrl_reg_data am3_gfx_l3_clkctrl_regs[] __initconst = {
21219407181STero Kristo 	{ AM3_GFX_L3_GFX_CLKCTRL, NULL, CLKF_SW_SUP | CLKF_NO_IDLEST, "gfx_fck_div_ck" },
213296e583eSTero Kristo 	{ 0 },
214296e583eSTero Kristo };
215296e583eSTero Kristo 
216296e583eSTero Kristo static const struct omap_clkctrl_reg_data am3_l4_cefuse_clkctrl_regs[] __initconst = {
217296e583eSTero Kristo 	{ AM3_L4_CEFUSE_CEFUSE_CLKCTRL, NULL, CLKF_SW_SUP, "sys_clkin_ck" },
218296e583eSTero Kristo 	{ 0 },
219296e583eSTero Kristo };
220296e583eSTero Kristo 
221296e583eSTero Kristo const struct omap_clkctrl_data am3_clkctrl_data[] __initconst = {
222296e583eSTero Kristo 	{ 0x44e00038, am3_l4ls_clkctrl_regs },
223296e583eSTero Kristo 	{ 0x44e0001c, am3_l3s_clkctrl_regs },
224296e583eSTero Kristo 	{ 0x44e00024, am3_l3_clkctrl_regs },
225296e583eSTero Kristo 	{ 0x44e00120, am3_l4hs_clkctrl_regs },
226296e583eSTero Kristo 	{ 0x44e000e8, am3_pruss_ocp_clkctrl_regs },
227296e583eSTero Kristo 	{ 0x44e00000, am3_cpsw_125mhz_clkctrl_regs },
228296e583eSTero Kristo 	{ 0x44e00018, am3_lcdc_clkctrl_regs },
229296e583eSTero Kristo 	{ 0x44e0014c, am3_clk_24mhz_clkctrl_regs },
230296e583eSTero Kristo 	{ 0x44e00400, am3_l4_wkup_clkctrl_regs },
231296e583eSTero Kristo 	{ 0x44e00414, am3_l3_aon_clkctrl_regs },
232296e583eSTero Kristo 	{ 0x44e004b0, am3_l4_wkup_aon_clkctrl_regs },
233296e583eSTero Kristo 	{ 0x44e00600, am3_mpu_clkctrl_regs },
234296e583eSTero Kristo 	{ 0x44e00800, am3_l4_rtc_clkctrl_regs },
235296e583eSTero Kristo 	{ 0x44e00900, am3_gfx_l3_clkctrl_regs },
236296e583eSTero Kristo 	{ 0x44e00a00, am3_l4_cefuse_clkctrl_regs },
237296e583eSTero Kristo 	{ 0 },
238296e583eSTero Kristo };
239296e583eSTero Kristo 
240296e583eSTero Kristo static struct ti_dt_clk am33xx_clks[] = {
241296e583eSTero Kristo 	DT_CLK(NULL, "timer_32k_ck", "clk-24mhz-clkctrl:0000:0"),
242296e583eSTero Kristo 	DT_CLK(NULL, "timer_sys_ck", "sys_clkin_ck"),
243296e583eSTero Kristo 	DT_CLK(NULL, "clkdiv32k_ick", "clk-24mhz-clkctrl:0000:0"),
244296e583eSTero Kristo 	DT_CLK(NULL, "dbg_clka_ck", "l3-aon-clkctrl:0000:30"),
245296e583eSTero Kristo 	DT_CLK(NULL, "dbg_sysclk_ck", "l3-aon-clkctrl:0000:19"),
246296e583eSTero Kristo 	DT_CLK(NULL, "gpio0_dbclk", "l4-wkup-clkctrl:0008:18"),
247296e583eSTero Kristo 	DT_CLK(NULL, "gpio1_dbclk", "l4ls-clkctrl:0074:18"),
248296e583eSTero Kristo 	DT_CLK(NULL, "gpio2_dbclk", "l4ls-clkctrl:0078:18"),
249296e583eSTero Kristo 	DT_CLK(NULL, "gpio3_dbclk", "l4ls-clkctrl:007c:18"),
250296e583eSTero Kristo 	DT_CLK(NULL, "stm_clk_div_ck", "l3-aon-clkctrl:0000:27"),
251296e583eSTero Kristo 	DT_CLK(NULL, "stm_pmd_clock_mux_ck", "l3-aon-clkctrl:0000:22"),
252296e583eSTero Kristo 	DT_CLK(NULL, "trace_clk_div_ck", "l3-aon-clkctrl:0000:24"),
253296e583eSTero Kristo 	DT_CLK(NULL, "trace_pmd_clk_mux_ck", "l3-aon-clkctrl:0000:20"),
254296e583eSTero Kristo 	{ .node_name = NULL },
255296e583eSTero Kristo };
256296e583eSTero Kristo 
25745622e21STero Kristo static const char *enable_init_clks[] = {
25845622e21STero Kristo 	"dpll_ddr_m2_ck",
25945622e21STero Kristo 	"dpll_mpu_m2_ck",
26045622e21STero Kristo 	"l3_gclk",
2619fac0899STony Lindgren 	/* AM3_L3_L3_MAIN_CLKCTRL, needed during suspend */
2629fac0899STony Lindgren 	"l3-clkctrl:00bc:0",
26345622e21STero Kristo 	"l4hs_gclk",
26445622e21STero Kristo 	"l4fw_gclk",
26545622e21STero Kristo 	"l4ls_gclk",
26645622e21STero Kristo 	/* Required for external peripherals like, Audio codecs */
26745622e21STero Kristo 	"clkout2_ck",
26845622e21STero Kristo };
26945622e21STero Kristo 
am33xx_dt_clk_init(void)27045622e21STero Kristo int __init am33xx_dt_clk_init(void)
27145622e21STero Kristo {
27245622e21STero Kristo 	struct clk *clk1, *clk2;
27345622e21STero Kristo 
274296e583eSTero Kristo 	ti_dt_clocks_register(am33xx_clks);
27545622e21STero Kristo 
27645622e21STero Kristo 	omap2_clk_disable_autoidle_all();
27745622e21STero Kristo 
2787368b18dSTero Kristo 	ti_clk_add_aliases();
2797368b18dSTero Kristo 
28045622e21STero Kristo 	omap2_clk_enable_init_clocks(enable_init_clks,
28145622e21STero Kristo 				     ARRAY_SIZE(enable_init_clks));
28245622e21STero Kristo 
28345622e21STero Kristo 	/* TRM ERRATA: Timer 3 & 6 default parent (TCLKIN) may not be always
28445622e21STero Kristo 	 *    physically present, in such a case HWMOD enabling of
28545622e21STero Kristo 	 *    clock would be failure with default parent. And timer
28645622e21STero Kristo 	 *    probe thinks clock is already enabled, this leads to
28745622e21STero Kristo 	 *    crash upon accessing timer 3 & 6 registers in probe.
28845622e21STero Kristo 	 *    Fix by setting parent of both these timers to master
28945622e21STero Kristo 	 *    oscillator clock.
29045622e21STero Kristo 	 */
29145622e21STero Kristo 
29245622e21STero Kristo 	clk1 = clk_get_sys(NULL, "sys_clkin_ck");
29345622e21STero Kristo 	clk2 = clk_get_sys(NULL, "timer3_fck");
29445622e21STero Kristo 	clk_set_parent(clk2, clk1);
29545622e21STero Kristo 
29645622e21STero Kristo 	clk2 = clk_get_sys(NULL, "timer6_fck");
29745622e21STero Kristo 	clk_set_parent(clk2, clk1);
29845622e21STero Kristo 	/*
29945622e21STero Kristo 	 * The On-Chip 32K RC Osc clock is not an accurate clock-source as per
30045622e21STero Kristo 	 * the design/spec, so as a result, for example, timer which supposed
30145622e21STero Kristo 	 * to get expired @60Sec, but will expire somewhere ~@40Sec, which is
30245622e21STero Kristo 	 * not expected by any use-case, so change WDT1 clock source to PRCM
30345622e21STero Kristo 	 * 32KHz clock.
30445622e21STero Kristo 	 */
30545622e21STero Kristo 	clk1 = clk_get_sys(NULL, "wdt1_fck");
30645622e21STero Kristo 	clk2 = clk_get_sys(NULL, "clkdiv32k_ick");
30745622e21STero Kristo 	clk_set_parent(clk1, clk2);
30845622e21STero Kristo 
30945622e21STero Kristo 	return 0;
31045622e21STero Kristo }
311