xref: /openbmc/linux/drivers/clk/tegra/clk-pll.c (revision 0ef9db6c)
1 /*
2  * Copyright (c) 2012, 2013, NVIDIA CORPORATION.  All rights reserved.
3  *
4  * This program is free software; you can redistribute it and/or modify it
5  * under the terms and conditions of the GNU General Public License,
6  * version 2, as published by the Free Software Foundation.
7  *
8  * This program is distributed in the hope it will be useful, but WITHOUT
9  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
11  * more details.
12  *
13  * You should have received a copy of the GNU General Public License
14  * along with this program.  If not, see <http://www.gnu.org/licenses/>.
15  */
16 
17 #include <linux/slab.h>
18 #include <linux/io.h>
19 #include <linux/delay.h>
20 #include <linux/err.h>
21 #include <linux/clk.h>
22 #include <linux/clk-provider.h>
23 
24 #include "clk.h"
25 
26 #define PLL_BASE_BYPASS BIT(31)
27 #define PLL_BASE_ENABLE BIT(30)
28 #define PLL_BASE_REF_ENABLE BIT(29)
29 #define PLL_BASE_OVERRIDE BIT(28)
30 
31 #define PLL_BASE_DIVP_SHIFT 20
32 #define PLL_BASE_DIVP_WIDTH 3
33 #define PLL_BASE_DIVN_SHIFT 8
34 #define PLL_BASE_DIVN_WIDTH 10
35 #define PLL_BASE_DIVM_SHIFT 0
36 #define PLL_BASE_DIVM_WIDTH 5
37 #define PLLU_POST_DIVP_MASK 0x1
38 
39 #define PLL_MISC_DCCON_SHIFT 20
40 #define PLL_MISC_CPCON_SHIFT 8
41 #define PLL_MISC_CPCON_WIDTH 4
42 #define PLL_MISC_CPCON_MASK ((1 << PLL_MISC_CPCON_WIDTH) - 1)
43 #define PLL_MISC_LFCON_SHIFT 4
44 #define PLL_MISC_LFCON_WIDTH 4
45 #define PLL_MISC_LFCON_MASK ((1 << PLL_MISC_LFCON_WIDTH) - 1)
46 #define PLL_MISC_VCOCON_SHIFT 0
47 #define PLL_MISC_VCOCON_WIDTH 4
48 #define PLL_MISC_VCOCON_MASK ((1 << PLL_MISC_VCOCON_WIDTH) - 1)
49 
50 #define OUT_OF_TABLE_CPCON 8
51 
52 #define PMC_PLLP_WB0_OVERRIDE 0xf8
53 #define PMC_PLLP_WB0_OVERRIDE_PLLM_ENABLE BIT(12)
54 #define PMC_PLLP_WB0_OVERRIDE_PLLM_OVERRIDE BIT(11)
55 
56 #define PLL_POST_LOCK_DELAY 50
57 
58 #define PLLDU_LFCON_SET_DIVN 600
59 
60 #define PLLE_BASE_DIVCML_SHIFT 24
61 #define PLLE_BASE_DIVCML_MASK 0xf
62 #define PLLE_BASE_DIVP_SHIFT 16
63 #define PLLE_BASE_DIVP_WIDTH 6
64 #define PLLE_BASE_DIVN_SHIFT 8
65 #define PLLE_BASE_DIVN_WIDTH 8
66 #define PLLE_BASE_DIVM_SHIFT 0
67 #define PLLE_BASE_DIVM_WIDTH 8
68 #define PLLE_BASE_ENABLE BIT(31)
69 
70 #define PLLE_MISC_SETUP_BASE_SHIFT 16
71 #define PLLE_MISC_SETUP_BASE_MASK (0xffff << PLLE_MISC_SETUP_BASE_SHIFT)
72 #define PLLE_MISC_LOCK_ENABLE BIT(9)
73 #define PLLE_MISC_READY BIT(15)
74 #define PLLE_MISC_SETUP_EX_SHIFT 2
75 #define PLLE_MISC_SETUP_EX_MASK (3 << PLLE_MISC_SETUP_EX_SHIFT)
76 #define PLLE_MISC_SETUP_MASK (PLLE_MISC_SETUP_BASE_MASK |	\
77 			      PLLE_MISC_SETUP_EX_MASK)
78 #define PLLE_MISC_SETUP_VALUE (7 << PLLE_MISC_SETUP_BASE_SHIFT)
79 
80 #define PLLE_SS_CTRL 0x68
81 #define PLLE_SS_CNTL_BYPASS_SS BIT(10)
82 #define PLLE_SS_CNTL_INTERP_RESET BIT(11)
83 #define PLLE_SS_CNTL_SSC_BYP BIT(12)
84 #define PLLE_SS_CNTL_CENTER BIT(14)
85 #define PLLE_SS_CNTL_INVERT BIT(15)
86 #define PLLE_SS_DISABLE (PLLE_SS_CNTL_BYPASS_SS | PLLE_SS_CNTL_INTERP_RESET |\
87 				PLLE_SS_CNTL_SSC_BYP)
88 #define PLLE_SS_MAX_MASK 0x1ff
89 #define PLLE_SS_MAX_VAL 0x25
90 #define PLLE_SS_INC_MASK (0xff << 16)
91 #define PLLE_SS_INC_VAL (0x1 << 16)
92 #define PLLE_SS_INCINTRV_MASK (0x3f << 24)
93 #define PLLE_SS_INCINTRV_VAL (0x20 << 24)
94 #define PLLE_SS_COEFFICIENTS_MASK \
95 	(PLLE_SS_MAX_MASK | PLLE_SS_INC_MASK | PLLE_SS_INCINTRV_MASK)
96 #define PLLE_SS_COEFFICIENTS_VAL \
97 	(PLLE_SS_MAX_VAL | PLLE_SS_INC_VAL | PLLE_SS_INCINTRV_VAL)
98 
99 #define PLLE_AUX_PLLP_SEL	BIT(2)
100 #define PLLE_AUX_USE_LOCKDET	BIT(3)
101 #define PLLE_AUX_ENABLE_SWCTL	BIT(4)
102 #define PLLE_AUX_SS_SWCTL	BIT(6)
103 #define PLLE_AUX_SEQ_ENABLE	BIT(24)
104 #define PLLE_AUX_SEQ_START_STATE BIT(25)
105 #define PLLE_AUX_PLLRE_SEL	BIT(28)
106 #define PLLE_AUX_SS_SEQ_INCLUDE	BIT(31)
107 
108 #define XUSBIO_PLL_CFG0		0x51c
109 #define XUSBIO_PLL_CFG0_PADPLL_RESET_SWCTL	BIT(0)
110 #define XUSBIO_PLL_CFG0_CLK_ENABLE_SWCTL	BIT(2)
111 #define XUSBIO_PLL_CFG0_PADPLL_USE_LOCKDET	BIT(6)
112 #define XUSBIO_PLL_CFG0_SEQ_ENABLE		BIT(24)
113 #define XUSBIO_PLL_CFG0_SEQ_START_STATE		BIT(25)
114 
115 #define SATA_PLL_CFG0		0x490
116 #define SATA_PLL_CFG0_PADPLL_RESET_SWCTL	BIT(0)
117 #define SATA_PLL_CFG0_PADPLL_USE_LOCKDET	BIT(2)
118 #define SATA_PLL_CFG0_SEQ_ENABLE		BIT(24)
119 #define SATA_PLL_CFG0_SEQ_START_STATE		BIT(25)
120 
121 #define PLLE_MISC_PLLE_PTS	BIT(8)
122 #define PLLE_MISC_IDDQ_SW_VALUE	BIT(13)
123 #define PLLE_MISC_IDDQ_SW_CTRL	BIT(14)
124 #define PLLE_MISC_VREG_BG_CTRL_SHIFT	4
125 #define PLLE_MISC_VREG_BG_CTRL_MASK	(3 << PLLE_MISC_VREG_BG_CTRL_SHIFT)
126 #define PLLE_MISC_VREG_CTRL_SHIFT	2
127 #define PLLE_MISC_VREG_CTRL_MASK	(2 << PLLE_MISC_VREG_CTRL_SHIFT)
128 
129 #define PLLCX_MISC_STROBE	BIT(31)
130 #define PLLCX_MISC_RESET	BIT(30)
131 #define PLLCX_MISC_SDM_DIV_SHIFT 28
132 #define PLLCX_MISC_SDM_DIV_MASK (0x3 << PLLCX_MISC_SDM_DIV_SHIFT)
133 #define PLLCX_MISC_FILT_DIV_SHIFT 26
134 #define PLLCX_MISC_FILT_DIV_MASK (0x3 << PLLCX_MISC_FILT_DIV_SHIFT)
135 #define PLLCX_MISC_ALPHA_SHIFT 18
136 #define PLLCX_MISC_DIV_LOW_RANGE \
137 		((0x1 << PLLCX_MISC_SDM_DIV_SHIFT) | \
138 		(0x1 << PLLCX_MISC_FILT_DIV_SHIFT))
139 #define PLLCX_MISC_DIV_HIGH_RANGE \
140 		((0x2 << PLLCX_MISC_SDM_DIV_SHIFT) | \
141 		(0x2 << PLLCX_MISC_FILT_DIV_SHIFT))
142 #define PLLCX_MISC_COEF_LOW_RANGE \
143 		((0x14 << PLLCX_MISC_KA_SHIFT) | (0x38 << PLLCX_MISC_KB_SHIFT))
144 #define PLLCX_MISC_KA_SHIFT 2
145 #define PLLCX_MISC_KB_SHIFT 9
146 #define PLLCX_MISC_DEFAULT (PLLCX_MISC_COEF_LOW_RANGE | \
147 			    (0x19 << PLLCX_MISC_ALPHA_SHIFT) | \
148 			    PLLCX_MISC_DIV_LOW_RANGE | \
149 			    PLLCX_MISC_RESET)
150 #define PLLCX_MISC1_DEFAULT 0x000d2308
151 #define PLLCX_MISC2_DEFAULT 0x30211200
152 #define PLLCX_MISC3_DEFAULT 0x200
153 
154 #define PMC_SATA_PWRGT 0x1ac
155 #define PMC_SATA_PWRGT_PLLE_IDDQ_VALUE BIT(5)
156 #define PMC_SATA_PWRGT_PLLE_IDDQ_SWCTL BIT(4)
157 
158 #define PLLSS_MISC_KCP		0
159 #define PLLSS_MISC_KVCO		0
160 #define PLLSS_MISC_SETUP	0
161 #define PLLSS_EN_SDM		0
162 #define PLLSS_EN_SSC		0
163 #define PLLSS_EN_DITHER2	0
164 #define PLLSS_EN_DITHER		1
165 #define PLLSS_SDM_RESET		0
166 #define PLLSS_CLAMP		0
167 #define PLLSS_SDM_SSC_MAX	0
168 #define PLLSS_SDM_SSC_MIN	0
169 #define PLLSS_SDM_SSC_STEP	0
170 #define PLLSS_SDM_DIN		0
171 #define PLLSS_MISC_DEFAULT ((PLLSS_MISC_KCP << 25) | \
172 			    (PLLSS_MISC_KVCO << 24) | \
173 			    PLLSS_MISC_SETUP)
174 #define PLLSS_CFG_DEFAULT ((PLLSS_EN_SDM << 31) | \
175 			   (PLLSS_EN_SSC << 30) | \
176 			   (PLLSS_EN_DITHER2 << 29) | \
177 			   (PLLSS_EN_DITHER << 28) | \
178 			   (PLLSS_SDM_RESET) << 27 | \
179 			   (PLLSS_CLAMP << 22))
180 #define PLLSS_CTRL1_DEFAULT \
181 			((PLLSS_SDM_SSC_MAX << 16) | PLLSS_SDM_SSC_MIN)
182 #define PLLSS_CTRL2_DEFAULT \
183 			((PLLSS_SDM_SSC_STEP << 16) | PLLSS_SDM_DIN)
184 #define PLLSS_LOCK_OVERRIDE	BIT(24)
185 #define PLLSS_REF_SRC_SEL_SHIFT	25
186 #define PLLSS_REF_SRC_SEL_MASK	(3 << PLLSS_REF_SRC_SEL_SHIFT)
187 
188 #define pll_readl(offset, p) readl_relaxed(p->clk_base + offset)
189 #define pll_readl_base(p) pll_readl(p->params->base_reg, p)
190 #define pll_readl_misc(p) pll_readl(p->params->misc_reg, p)
191 #define pll_override_readl(offset, p) readl_relaxed(p->pmc + offset)
192 #define pll_readl_sdm_din(p) pll_readl(p->params->sdm_din_reg, p)
193 #define pll_readl_sdm_ctrl(p) pll_readl(p->params->sdm_ctrl_reg, p)
194 
195 #define pll_writel(val, offset, p) writel_relaxed(val, p->clk_base + offset)
196 #define pll_writel_base(val, p) pll_writel(val, p->params->base_reg, p)
197 #define pll_writel_misc(val, p) pll_writel(val, p->params->misc_reg, p)
198 #define pll_override_writel(val, offset, p) writel(val, p->pmc + offset)
199 #define pll_writel_sdm_din(val, p) pll_writel(val, p->params->sdm_din_reg, p)
200 #define pll_writel_sdm_ctrl(val, p) pll_writel(val, p->params->sdm_ctrl_reg, p)
201 
202 #define mask(w) ((1 << (w)) - 1)
203 #define divm_mask(p) mask(p->params->div_nmp->divm_width)
204 #define divn_mask(p) mask(p->params->div_nmp->divn_width)
205 #define divp_mask(p) (p->params->flags & TEGRA_PLLU ? PLLU_POST_DIVP_MASK :\
206 		      mask(p->params->div_nmp->divp_width))
207 #define sdm_din_mask(p) p->params->sdm_din_mask
208 #define sdm_en_mask(p) p->params->sdm_ctrl_en_mask
209 
210 #define divm_shift(p) (p)->params->div_nmp->divm_shift
211 #define divn_shift(p) (p)->params->div_nmp->divn_shift
212 #define divp_shift(p) (p)->params->div_nmp->divp_shift
213 
214 #define divm_mask_shifted(p) (divm_mask(p) << divm_shift(p))
215 #define divn_mask_shifted(p) (divn_mask(p) << divn_shift(p))
216 #define divp_mask_shifted(p) (divp_mask(p) << divp_shift(p))
217 
218 #define divm_max(p) (divm_mask(p))
219 #define divn_max(p) (divn_mask(p))
220 #define divp_max(p) (1 << (divp_mask(p)))
221 
222 #define sdin_din_to_data(din)	((u16)((din) ? : 0xFFFFU))
223 #define sdin_data_to_din(dat)	(((dat) == 0xFFFFU) ? 0 : (s16)dat)
224 
225 static struct div_nmp default_nmp = {
226 	.divn_shift = PLL_BASE_DIVN_SHIFT,
227 	.divn_width = PLL_BASE_DIVN_WIDTH,
228 	.divm_shift = PLL_BASE_DIVM_SHIFT,
229 	.divm_width = PLL_BASE_DIVM_WIDTH,
230 	.divp_shift = PLL_BASE_DIVP_SHIFT,
231 	.divp_width = PLL_BASE_DIVP_WIDTH,
232 };
233 
234 static void clk_pll_enable_lock(struct tegra_clk_pll *pll)
235 {
236 	u32 val;
237 
238 	if (!(pll->params->flags & TEGRA_PLL_USE_LOCK))
239 		return;
240 
241 	if (!(pll->params->flags & TEGRA_PLL_HAS_LOCK_ENABLE))
242 		return;
243 
244 	val = pll_readl_misc(pll);
245 	val |= BIT(pll->params->lock_enable_bit_idx);
246 	pll_writel_misc(val, pll);
247 }
248 
249 static int clk_pll_wait_for_lock(struct tegra_clk_pll *pll)
250 {
251 	int i;
252 	u32 val, lock_mask;
253 	void __iomem *lock_addr;
254 
255 	if (!(pll->params->flags & TEGRA_PLL_USE_LOCK)) {
256 		udelay(pll->params->lock_delay);
257 		return 0;
258 	}
259 
260 	lock_addr = pll->clk_base;
261 	if (pll->params->flags & TEGRA_PLL_LOCK_MISC)
262 		lock_addr += pll->params->misc_reg;
263 	else
264 		lock_addr += pll->params->base_reg;
265 
266 	lock_mask = pll->params->lock_mask;
267 
268 	for (i = 0; i < pll->params->lock_delay; i++) {
269 		val = readl_relaxed(lock_addr);
270 		if ((val & lock_mask) == lock_mask) {
271 			udelay(PLL_POST_LOCK_DELAY);
272 			return 0;
273 		}
274 		udelay(2); /* timeout = 2 * lock time */
275 	}
276 
277 	pr_err("%s: Timed out waiting for pll %s lock\n", __func__,
278 	       clk_hw_get_name(&pll->hw));
279 
280 	return -1;
281 }
282 
283 int tegra_pll_wait_for_lock(struct tegra_clk_pll *pll)
284 {
285 	return clk_pll_wait_for_lock(pll);
286 }
287 
288 static int clk_pll_is_enabled(struct clk_hw *hw)
289 {
290 	struct tegra_clk_pll *pll = to_clk_pll(hw);
291 	u32 val;
292 
293 	if (pll->params->flags & TEGRA_PLLM) {
294 		val = readl_relaxed(pll->pmc + PMC_PLLP_WB0_OVERRIDE);
295 		if (val & PMC_PLLP_WB0_OVERRIDE_PLLM_OVERRIDE)
296 			return val & PMC_PLLP_WB0_OVERRIDE_PLLM_ENABLE ? 1 : 0;
297 	}
298 
299 	val = pll_readl_base(pll);
300 
301 	return val & PLL_BASE_ENABLE ? 1 : 0;
302 }
303 
304 static void _clk_pll_enable(struct clk_hw *hw)
305 {
306 	struct tegra_clk_pll *pll = to_clk_pll(hw);
307 	u32 val;
308 
309 	if (pll->params->iddq_reg) {
310 		val = pll_readl(pll->params->iddq_reg, pll);
311 		val &= ~BIT(pll->params->iddq_bit_idx);
312 		pll_writel(val, pll->params->iddq_reg, pll);
313 		udelay(2);
314 	}
315 
316 	if (pll->params->reset_reg) {
317 		val = pll_readl(pll->params->reset_reg, pll);
318 		val &= ~BIT(pll->params->reset_bit_idx);
319 		pll_writel(val, pll->params->reset_reg, pll);
320 	}
321 
322 	clk_pll_enable_lock(pll);
323 
324 	val = pll_readl_base(pll);
325 	if (pll->params->flags & TEGRA_PLL_BYPASS)
326 		val &= ~PLL_BASE_BYPASS;
327 	val |= PLL_BASE_ENABLE;
328 	pll_writel_base(val, pll);
329 
330 	if (pll->params->flags & TEGRA_PLLM) {
331 		val = readl_relaxed(pll->pmc + PMC_PLLP_WB0_OVERRIDE);
332 		val |= PMC_PLLP_WB0_OVERRIDE_PLLM_ENABLE;
333 		writel_relaxed(val, pll->pmc + PMC_PLLP_WB0_OVERRIDE);
334 	}
335 }
336 
337 static void _clk_pll_disable(struct clk_hw *hw)
338 {
339 	struct tegra_clk_pll *pll = to_clk_pll(hw);
340 	u32 val;
341 
342 	val = pll_readl_base(pll);
343 	if (pll->params->flags & TEGRA_PLL_BYPASS)
344 		val &= ~PLL_BASE_BYPASS;
345 	val &= ~PLL_BASE_ENABLE;
346 	pll_writel_base(val, pll);
347 
348 	if (pll->params->flags & TEGRA_PLLM) {
349 		val = readl_relaxed(pll->pmc + PMC_PLLP_WB0_OVERRIDE);
350 		val &= ~PMC_PLLP_WB0_OVERRIDE_PLLM_ENABLE;
351 		writel_relaxed(val, pll->pmc + PMC_PLLP_WB0_OVERRIDE);
352 	}
353 
354 	if (pll->params->reset_reg) {
355 		val = pll_readl(pll->params->reset_reg, pll);
356 		val |= BIT(pll->params->reset_bit_idx);
357 		pll_writel(val, pll->params->reset_reg, pll);
358 	}
359 
360 	if (pll->params->iddq_reg) {
361 		val = pll_readl(pll->params->iddq_reg, pll);
362 		val |= BIT(pll->params->iddq_bit_idx);
363 		pll_writel(val, pll->params->iddq_reg, pll);
364 		udelay(2);
365 	}
366 }
367 
368 static int clk_pll_enable(struct clk_hw *hw)
369 {
370 	struct tegra_clk_pll *pll = to_clk_pll(hw);
371 	unsigned long flags = 0;
372 	int ret;
373 
374 	if (pll->lock)
375 		spin_lock_irqsave(pll->lock, flags);
376 
377 	_clk_pll_enable(hw);
378 
379 	ret = clk_pll_wait_for_lock(pll);
380 
381 	if (pll->lock)
382 		spin_unlock_irqrestore(pll->lock, flags);
383 
384 	return ret;
385 }
386 
387 static void clk_pll_disable(struct clk_hw *hw)
388 {
389 	struct tegra_clk_pll *pll = to_clk_pll(hw);
390 	unsigned long flags = 0;
391 
392 	if (pll->lock)
393 		spin_lock_irqsave(pll->lock, flags);
394 
395 	_clk_pll_disable(hw);
396 
397 	if (pll->lock)
398 		spin_unlock_irqrestore(pll->lock, flags);
399 }
400 
401 static int _p_div_to_hw(struct clk_hw *hw, u8 p_div)
402 {
403 	struct tegra_clk_pll *pll = to_clk_pll(hw);
404 	const struct pdiv_map *p_tohw = pll->params->pdiv_tohw;
405 
406 	if (p_tohw) {
407 		while (p_tohw->pdiv) {
408 			if (p_div <= p_tohw->pdiv)
409 				return p_tohw->hw_val;
410 			p_tohw++;
411 		}
412 		return -EINVAL;
413 	}
414 	return -EINVAL;
415 }
416 
417 static int _hw_to_p_div(struct clk_hw *hw, u8 p_div_hw)
418 {
419 	struct tegra_clk_pll *pll = to_clk_pll(hw);
420 	const struct pdiv_map *p_tohw = pll->params->pdiv_tohw;
421 
422 	if (p_tohw) {
423 		while (p_tohw->pdiv) {
424 			if (p_div_hw == p_tohw->hw_val)
425 				return p_tohw->pdiv;
426 			p_tohw++;
427 		}
428 		return -EINVAL;
429 	}
430 
431 	return 1 << p_div_hw;
432 }
433 
434 static int _get_table_rate(struct clk_hw *hw,
435 			   struct tegra_clk_pll_freq_table *cfg,
436 			   unsigned long rate, unsigned long parent_rate)
437 {
438 	struct tegra_clk_pll *pll = to_clk_pll(hw);
439 	struct tegra_clk_pll_freq_table *sel;
440 	int p;
441 
442 	for (sel = pll->params->freq_table; sel->input_rate != 0; sel++)
443 		if (sel->input_rate == parent_rate &&
444 		    sel->output_rate == rate)
445 			break;
446 
447 	if (sel->input_rate == 0)
448 		return -EINVAL;
449 
450 	if (pll->params->pdiv_tohw) {
451 		p = _p_div_to_hw(hw, sel->p);
452 		if (p < 0)
453 			return p;
454 	} else {
455 		p = ilog2(sel->p);
456 	}
457 
458 	cfg->input_rate = sel->input_rate;
459 	cfg->output_rate = sel->output_rate;
460 	cfg->m = sel->m;
461 	cfg->n = sel->n;
462 	cfg->p = p;
463 	cfg->cpcon = sel->cpcon;
464 	cfg->sdm_data = sel->sdm_data;
465 
466 	return 0;
467 }
468 
469 static int _calc_rate(struct clk_hw *hw, struct tegra_clk_pll_freq_table *cfg,
470 		      unsigned long rate, unsigned long parent_rate)
471 {
472 	struct tegra_clk_pll *pll = to_clk_pll(hw);
473 	unsigned long cfreq;
474 	u32 p_div = 0;
475 	int ret;
476 
477 	switch (parent_rate) {
478 	case 12000000:
479 	case 26000000:
480 		cfreq = (rate <= 1000000 * 1000) ? 1000000 : 2000000;
481 		break;
482 	case 13000000:
483 		cfreq = (rate <= 1000000 * 1000) ? 1000000 : 2600000;
484 		break;
485 	case 16800000:
486 	case 19200000:
487 		cfreq = (rate <= 1200000 * 1000) ? 1200000 : 2400000;
488 		break;
489 	case 9600000:
490 	case 28800000:
491 		/*
492 		 * PLL_P_OUT1 rate is not listed in PLLA table
493 		 */
494 		cfreq = parent_rate / (parent_rate / 1000000);
495 		break;
496 	default:
497 		pr_err("%s Unexpected reference rate %lu\n",
498 		       __func__, parent_rate);
499 		BUG();
500 	}
501 
502 	/* Raise VCO to guarantee 0.5% accuracy */
503 	for (cfg->output_rate = rate; cfg->output_rate < 200 * cfreq;
504 	     cfg->output_rate <<= 1)
505 		p_div++;
506 
507 	cfg->m = parent_rate / cfreq;
508 	cfg->n = cfg->output_rate / cfreq;
509 	cfg->cpcon = OUT_OF_TABLE_CPCON;
510 
511 	if (cfg->m > divm_max(pll) || cfg->n > divn_max(pll) ||
512 	    (1 << p_div) > divp_max(pll)
513 	    || cfg->output_rate > pll->params->vco_max) {
514 		return -EINVAL;
515 	}
516 
517 	cfg->output_rate >>= p_div;
518 
519 	if (pll->params->pdiv_tohw) {
520 		ret = _p_div_to_hw(hw, 1 << p_div);
521 		if (ret < 0)
522 			return ret;
523 		else
524 			cfg->p = ret;
525 	} else
526 		cfg->p = p_div;
527 
528 	return 0;
529 }
530 
531 /*
532  * SDM (Sigma Delta Modulator) divisor is 16-bit 2's complement signed number
533  * within (-2^12 ... 2^12-1) range. Represented in PLL data structure as
534  * unsigned 16-bit value, with "0" divisor mapped to 0xFFFF. Data "0" is used
535  * to indicate that SDM is disabled.
536  *
537  * Effective ndiv value when SDM is enabled: ndiv + 1/2 + sdm_din/2^13
538  */
539 static void clk_pll_set_sdm_data(struct clk_hw *hw,
540 				 struct tegra_clk_pll_freq_table *cfg)
541 {
542 	struct tegra_clk_pll *pll = to_clk_pll(hw);
543 	u32 val;
544 	bool enabled;
545 
546 	if (!pll->params->sdm_din_reg)
547 		return;
548 
549 	if (cfg->sdm_data) {
550 		val = pll_readl_sdm_din(pll) & (~sdm_din_mask(pll));
551 		val |= sdin_data_to_din(cfg->sdm_data) & sdm_din_mask(pll);
552 		pll_writel_sdm_din(val, pll);
553 	}
554 
555 	val = pll_readl_sdm_ctrl(pll);
556 	enabled = (val & sdm_en_mask(pll));
557 
558 	if (cfg->sdm_data == 0 && enabled)
559 		val &= ~pll->params->sdm_ctrl_en_mask;
560 
561 	if (cfg->sdm_data != 0 && !enabled)
562 		val |= pll->params->sdm_ctrl_en_mask;
563 
564 	pll_writel_sdm_ctrl(val, pll);
565 }
566 
567 static void _update_pll_mnp(struct tegra_clk_pll *pll,
568 			    struct tegra_clk_pll_freq_table *cfg)
569 {
570 	u32 val;
571 	struct tegra_clk_pll_params *params = pll->params;
572 	struct div_nmp *div_nmp = params->div_nmp;
573 
574 	if ((params->flags & (TEGRA_PLLM | TEGRA_PLLMB)) &&
575 		(pll_override_readl(PMC_PLLP_WB0_OVERRIDE, pll) &
576 			PMC_PLLP_WB0_OVERRIDE_PLLM_OVERRIDE)) {
577 		val = pll_override_readl(params->pmc_divp_reg, pll);
578 		val &= ~(divp_mask(pll) << div_nmp->override_divp_shift);
579 		val |= cfg->p << div_nmp->override_divp_shift;
580 		pll_override_writel(val, params->pmc_divp_reg, pll);
581 
582 		val = pll_override_readl(params->pmc_divnm_reg, pll);
583 		val &= ~(divm_mask(pll) << div_nmp->override_divm_shift) |
584 			~(divn_mask(pll) << div_nmp->override_divn_shift);
585 		val |= (cfg->m << div_nmp->override_divm_shift) |
586 			(cfg->n << div_nmp->override_divn_shift);
587 		pll_override_writel(val, params->pmc_divnm_reg, pll);
588 	} else {
589 		val = pll_readl_base(pll);
590 
591 		val &= ~(divm_mask_shifted(pll) | divn_mask_shifted(pll) |
592 			 divp_mask_shifted(pll));
593 
594 		val |= (cfg->m << divm_shift(pll)) |
595 		       (cfg->n << divn_shift(pll)) |
596 		       (cfg->p << divp_shift(pll));
597 
598 		pll_writel_base(val, pll);
599 
600 		clk_pll_set_sdm_data(&pll->hw, cfg);
601 	}
602 }
603 
604 static void _get_pll_mnp(struct tegra_clk_pll *pll,
605 			 struct tegra_clk_pll_freq_table *cfg)
606 {
607 	u32 val;
608 	struct tegra_clk_pll_params *params = pll->params;
609 	struct div_nmp *div_nmp = params->div_nmp;
610 
611 	if ((params->flags & (TEGRA_PLLM | TEGRA_PLLMB)) &&
612 		(pll_override_readl(PMC_PLLP_WB0_OVERRIDE, pll) &
613 			PMC_PLLP_WB0_OVERRIDE_PLLM_OVERRIDE)) {
614 		val = pll_override_readl(params->pmc_divp_reg, pll);
615 		cfg->p = (val >> div_nmp->override_divp_shift) & divp_mask(pll);
616 
617 		val = pll_override_readl(params->pmc_divnm_reg, pll);
618 		cfg->m = (val >> div_nmp->override_divm_shift) & divm_mask(pll);
619 		cfg->n = (val >> div_nmp->override_divn_shift) & divn_mask(pll);
620 	}  else {
621 		val = pll_readl_base(pll);
622 
623 		cfg->m = (val >> div_nmp->divm_shift) & divm_mask(pll);
624 		cfg->n = (val >> div_nmp->divn_shift) & divn_mask(pll);
625 		cfg->p = (val >> div_nmp->divp_shift) & divp_mask(pll);
626 
627 		if (pll->params->sdm_din_reg) {
628 			if (sdm_en_mask(pll) & pll_readl_sdm_ctrl(pll)) {
629 				val = pll_readl_sdm_din(pll);
630 				val &= sdm_din_mask(pll);
631 				cfg->sdm_data = sdin_din_to_data(val);
632 			}
633 		}
634 	}
635 }
636 
637 static void _update_pll_cpcon(struct tegra_clk_pll *pll,
638 			      struct tegra_clk_pll_freq_table *cfg,
639 			      unsigned long rate)
640 {
641 	u32 val;
642 
643 	val = pll_readl_misc(pll);
644 
645 	val &= ~(PLL_MISC_CPCON_MASK << PLL_MISC_CPCON_SHIFT);
646 	val |= cfg->cpcon << PLL_MISC_CPCON_SHIFT;
647 
648 	if (pll->params->flags & TEGRA_PLL_SET_LFCON) {
649 		val &= ~(PLL_MISC_LFCON_MASK << PLL_MISC_LFCON_SHIFT);
650 		if (cfg->n >= PLLDU_LFCON_SET_DIVN)
651 			val |= 1 << PLL_MISC_LFCON_SHIFT;
652 	} else if (pll->params->flags & TEGRA_PLL_SET_DCCON) {
653 		val &= ~(1 << PLL_MISC_DCCON_SHIFT);
654 		if (rate >= (pll->params->vco_max >> 1))
655 			val |= 1 << PLL_MISC_DCCON_SHIFT;
656 	}
657 
658 	pll_writel_misc(val, pll);
659 }
660 
661 static void pll_clk_start_ss(struct tegra_clk_pll *pll)
662 {
663 	if (pll->params->defaults_set && pll->params->ssc_ctrl_reg) {
664 		u32 val = pll_readl(pll->params->ssc_ctrl_reg, pll);
665 
666 		val |= pll->params->ssc_ctrl_en_mask;
667 		pll_writel(val, pll->params->ssc_ctrl_reg, pll);
668 	}
669 }
670 
671 static void pll_clk_stop_ss(struct tegra_clk_pll *pll)
672 {
673 	if (pll->params->defaults_set && pll->params->ssc_ctrl_reg) {
674 		u32 val = pll_readl(pll->params->ssc_ctrl_reg, pll);
675 
676 		val &= ~pll->params->ssc_ctrl_en_mask;
677 		pll_writel(val, pll->params->ssc_ctrl_reg, pll);
678 	}
679 }
680 
681 static int _program_pll(struct clk_hw *hw, struct tegra_clk_pll_freq_table *cfg,
682 			unsigned long rate)
683 {
684 	struct tegra_clk_pll *pll = to_clk_pll(hw);
685 	struct tegra_clk_pll_freq_table old_cfg;
686 	int state, ret = 0;
687 
688 	state = clk_pll_is_enabled(hw);
689 
690 	_get_pll_mnp(pll, &old_cfg);
691 
692 	if (state && pll->params->defaults_set && pll->params->dyn_ramp &&
693 			(cfg->m == old_cfg.m) && (cfg->p == old_cfg.p)) {
694 		ret = pll->params->dyn_ramp(pll, cfg);
695 		if (!ret)
696 			return 0;
697 	}
698 
699 	if (state) {
700 		pll_clk_stop_ss(pll);
701 		_clk_pll_disable(hw);
702 	}
703 
704 	if (!pll->params->defaults_set && pll->params->set_defaults)
705 		pll->params->set_defaults(pll);
706 
707 	_update_pll_mnp(pll, cfg);
708 
709 	if (pll->params->flags & TEGRA_PLL_HAS_CPCON)
710 		_update_pll_cpcon(pll, cfg, rate);
711 
712 	if (state) {
713 		_clk_pll_enable(hw);
714 		ret = clk_pll_wait_for_lock(pll);
715 		pll_clk_start_ss(pll);
716 	}
717 
718 	return ret;
719 }
720 
721 static int clk_pll_set_rate(struct clk_hw *hw, unsigned long rate,
722 			unsigned long parent_rate)
723 {
724 	struct tegra_clk_pll *pll = to_clk_pll(hw);
725 	struct tegra_clk_pll_freq_table cfg, old_cfg;
726 	unsigned long flags = 0;
727 	int ret = 0;
728 
729 	if (pll->params->flags & TEGRA_PLL_FIXED) {
730 		if (rate != pll->params->fixed_rate) {
731 			pr_err("%s: Can not change %s fixed rate %lu to %lu\n",
732 				__func__, clk_hw_get_name(hw),
733 				pll->params->fixed_rate, rate);
734 			return -EINVAL;
735 		}
736 		return 0;
737 	}
738 
739 	if (_get_table_rate(hw, &cfg, rate, parent_rate) &&
740 	    pll->params->calc_rate(hw, &cfg, rate, parent_rate)) {
741 		pr_err("%s: Failed to set %s rate %lu\n", __func__,
742 		       clk_hw_get_name(hw), rate);
743 		WARN_ON(1);
744 		return -EINVAL;
745 	}
746 	if (pll->lock)
747 		spin_lock_irqsave(pll->lock, flags);
748 
749 	_get_pll_mnp(pll, &old_cfg);
750 
751 	if (old_cfg.m != cfg.m || old_cfg.n != cfg.n || old_cfg.p != cfg.p ||
752 		old_cfg.sdm_data != cfg.sdm_data)
753 		ret = _program_pll(hw, &cfg, rate);
754 
755 	if (pll->lock)
756 		spin_unlock_irqrestore(pll->lock, flags);
757 
758 	return ret;
759 }
760 
761 static long clk_pll_round_rate(struct clk_hw *hw, unsigned long rate,
762 			unsigned long *prate)
763 {
764 	struct tegra_clk_pll *pll = to_clk_pll(hw);
765 	struct tegra_clk_pll_freq_table cfg;
766 
767 	if (pll->params->flags & TEGRA_PLL_FIXED) {
768 		/* PLLM/MB are used for memory; we do not change rate */
769 		if (pll->params->flags & (TEGRA_PLLM | TEGRA_PLLMB))
770 			return clk_hw_get_rate(hw);
771 		return pll->params->fixed_rate;
772 	}
773 
774 	if (_get_table_rate(hw, &cfg, rate, *prate) &&
775 	    pll->params->calc_rate(hw, &cfg, rate, *prate))
776 		return -EINVAL;
777 
778 	return cfg.output_rate;
779 }
780 
781 static unsigned long clk_pll_recalc_rate(struct clk_hw *hw,
782 					 unsigned long parent_rate)
783 {
784 	struct tegra_clk_pll *pll = to_clk_pll(hw);
785 	struct tegra_clk_pll_freq_table cfg;
786 	u32 val;
787 	u64 rate = parent_rate;
788 	int pdiv;
789 
790 	val = pll_readl_base(pll);
791 
792 	if ((pll->params->flags & TEGRA_PLL_BYPASS) && (val & PLL_BASE_BYPASS))
793 		return parent_rate;
794 
795 	if ((pll->params->flags & TEGRA_PLL_FIXED) &&
796 	    !(pll->params->flags & (TEGRA_PLLM | TEGRA_PLLMB)) &&
797 			!(val & PLL_BASE_OVERRIDE)) {
798 		struct tegra_clk_pll_freq_table sel;
799 		if (_get_table_rate(hw, &sel, pll->params->fixed_rate,
800 					parent_rate)) {
801 			pr_err("Clock %s has unknown fixed frequency\n",
802 			       clk_hw_get_name(hw));
803 			BUG();
804 		}
805 		return pll->params->fixed_rate;
806 	}
807 
808 	_get_pll_mnp(pll, &cfg);
809 
810 	pdiv = _hw_to_p_div(hw, cfg.p);
811 	if (pdiv < 0) {
812 		WARN(1, "Clock %s has invalid pdiv value : 0x%x\n",
813 			__clk_get_name(hw->clk), cfg.p);
814 		pdiv = 1;
815 	}
816 
817 	if (pll->params->set_gain)
818 		pll->params->set_gain(&cfg);
819 
820 	cfg.m *= pdiv;
821 
822 	rate *= cfg.n;
823 	do_div(rate, cfg.m);
824 
825 	return rate;
826 }
827 
828 static int clk_plle_training(struct tegra_clk_pll *pll)
829 {
830 	u32 val;
831 	unsigned long timeout;
832 
833 	if (!pll->pmc)
834 		return -ENOSYS;
835 
836 	/*
837 	 * PLLE is already disabled, and setup cleared;
838 	 * create falling edge on PLLE IDDQ input.
839 	 */
840 	val = readl(pll->pmc + PMC_SATA_PWRGT);
841 	val |= PMC_SATA_PWRGT_PLLE_IDDQ_VALUE;
842 	writel(val, pll->pmc + PMC_SATA_PWRGT);
843 
844 	val = readl(pll->pmc + PMC_SATA_PWRGT);
845 	val |= PMC_SATA_PWRGT_PLLE_IDDQ_SWCTL;
846 	writel(val, pll->pmc + PMC_SATA_PWRGT);
847 
848 	val = readl(pll->pmc + PMC_SATA_PWRGT);
849 	val &= ~PMC_SATA_PWRGT_PLLE_IDDQ_VALUE;
850 	writel(val, pll->pmc + PMC_SATA_PWRGT);
851 
852 	val = pll_readl_misc(pll);
853 
854 	timeout = jiffies + msecs_to_jiffies(100);
855 	while (1) {
856 		val = pll_readl_misc(pll);
857 		if (val & PLLE_MISC_READY)
858 			break;
859 		if (time_after(jiffies, timeout)) {
860 			pr_err("%s: timeout waiting for PLLE\n", __func__);
861 			return -EBUSY;
862 		}
863 		udelay(300);
864 	}
865 
866 	return 0;
867 }
868 
869 static int clk_plle_enable(struct clk_hw *hw)
870 {
871 	struct tegra_clk_pll *pll = to_clk_pll(hw);
872 	unsigned long input_rate = clk_get_rate(clk_get_parent(hw->clk));
873 	struct tegra_clk_pll_freq_table sel;
874 	u32 val;
875 	int err;
876 
877 	if (_get_table_rate(hw, &sel, pll->params->fixed_rate, input_rate))
878 		return -EINVAL;
879 
880 	clk_pll_disable(hw);
881 
882 	val = pll_readl_misc(pll);
883 	val &= ~(PLLE_MISC_LOCK_ENABLE | PLLE_MISC_SETUP_MASK);
884 	pll_writel_misc(val, pll);
885 
886 	val = pll_readl_misc(pll);
887 	if (!(val & PLLE_MISC_READY)) {
888 		err = clk_plle_training(pll);
889 		if (err)
890 			return err;
891 	}
892 
893 	if (pll->params->flags & TEGRA_PLLE_CONFIGURE) {
894 		/* configure dividers */
895 		val = pll_readl_base(pll);
896 		val &= ~(divp_mask_shifted(pll) | divn_mask_shifted(pll) |
897 			 divm_mask_shifted(pll));
898 		val &= ~(PLLE_BASE_DIVCML_MASK << PLLE_BASE_DIVCML_SHIFT);
899 		val |= sel.m << divm_shift(pll);
900 		val |= sel.n << divn_shift(pll);
901 		val |= sel.p << divp_shift(pll);
902 		val |= sel.cpcon << PLLE_BASE_DIVCML_SHIFT;
903 		pll_writel_base(val, pll);
904 	}
905 
906 	val = pll_readl_misc(pll);
907 	val |= PLLE_MISC_SETUP_VALUE;
908 	val |= PLLE_MISC_LOCK_ENABLE;
909 	pll_writel_misc(val, pll);
910 
911 	val = readl(pll->clk_base + PLLE_SS_CTRL);
912 	val &= ~PLLE_SS_COEFFICIENTS_MASK;
913 	val |= PLLE_SS_DISABLE;
914 	writel(val, pll->clk_base + PLLE_SS_CTRL);
915 
916 	val = pll_readl_base(pll);
917 	val |= (PLL_BASE_BYPASS | PLL_BASE_ENABLE);
918 	pll_writel_base(val, pll);
919 
920 	clk_pll_wait_for_lock(pll);
921 
922 	return 0;
923 }
924 
925 static unsigned long clk_plle_recalc_rate(struct clk_hw *hw,
926 					 unsigned long parent_rate)
927 {
928 	struct tegra_clk_pll *pll = to_clk_pll(hw);
929 	u32 val = pll_readl_base(pll);
930 	u32 divn = 0, divm = 0, divp = 0;
931 	u64 rate = parent_rate;
932 
933 	divp = (val >> pll->params->div_nmp->divp_shift) & (divp_mask(pll));
934 	divn = (val >> pll->params->div_nmp->divn_shift) & (divn_mask(pll));
935 	divm = (val >> pll->params->div_nmp->divm_shift) & (divm_mask(pll));
936 	divm *= divp;
937 
938 	rate *= divn;
939 	do_div(rate, divm);
940 	return rate;
941 }
942 
943 const struct clk_ops tegra_clk_pll_ops = {
944 	.is_enabled = clk_pll_is_enabled,
945 	.enable = clk_pll_enable,
946 	.disable = clk_pll_disable,
947 	.recalc_rate = clk_pll_recalc_rate,
948 	.round_rate = clk_pll_round_rate,
949 	.set_rate = clk_pll_set_rate,
950 };
951 
952 const struct clk_ops tegra_clk_plle_ops = {
953 	.recalc_rate = clk_plle_recalc_rate,
954 	.is_enabled = clk_pll_is_enabled,
955 	.disable = clk_pll_disable,
956 	.enable = clk_plle_enable,
957 };
958 
959 static int _pll_fixed_mdiv(struct tegra_clk_pll_params *pll_params,
960 			   unsigned long parent_rate)
961 {
962 	u16 mdiv = parent_rate / pll_params->cf_min;
963 
964 	if (pll_params->flags & TEGRA_MDIV_NEW)
965 		return (!pll_params->mdiv_default ? mdiv :
966 			min(mdiv, pll_params->mdiv_default));
967 
968 	if (pll_params->mdiv_default)
969 		return pll_params->mdiv_default;
970 
971 	if (parent_rate > pll_params->cf_max)
972 		return 2;
973 	else
974 		return 1;
975 }
976 
977 static int _calc_dynamic_ramp_rate(struct clk_hw *hw,
978 				struct tegra_clk_pll_freq_table *cfg,
979 				unsigned long rate, unsigned long parent_rate)
980 {
981 	struct tegra_clk_pll *pll = to_clk_pll(hw);
982 	unsigned int p;
983 	int p_div;
984 
985 	if (!rate)
986 		return -EINVAL;
987 
988 	p = DIV_ROUND_UP(pll->params->vco_min, rate);
989 	cfg->m = _pll_fixed_mdiv(pll->params, parent_rate);
990 	cfg->output_rate = rate * p;
991 	cfg->n = cfg->output_rate * cfg->m / parent_rate;
992 	cfg->input_rate = parent_rate;
993 
994 	p_div = _p_div_to_hw(hw, p);
995 	if (p_div < 0)
996 		return p_div;
997 
998 	cfg->p = p_div;
999 
1000 	if (cfg->n > divn_max(pll) || cfg->output_rate > pll->params->vco_max)
1001 		return -EINVAL;
1002 
1003 	return 0;
1004 }
1005 
1006 #if defined(CONFIG_ARCH_TEGRA_114_SOC) || \
1007 	defined(CONFIG_ARCH_TEGRA_124_SOC) || \
1008 	defined(CONFIG_ARCH_TEGRA_132_SOC) || \
1009 	defined(CONFIG_ARCH_TEGRA_210_SOC)
1010 
1011 u16 tegra_pll_get_fixed_mdiv(struct clk_hw *hw, unsigned long input_rate)
1012 {
1013 	struct tegra_clk_pll *pll = to_clk_pll(hw);
1014 
1015 	return (u16)_pll_fixed_mdiv(pll->params, input_rate);
1016 }
1017 
1018 static unsigned long _clip_vco_min(unsigned long vco_min,
1019 				   unsigned long parent_rate)
1020 {
1021 	return DIV_ROUND_UP(vco_min, parent_rate) * parent_rate;
1022 }
1023 
1024 static int _setup_dynamic_ramp(struct tegra_clk_pll_params *pll_params,
1025 			       void __iomem *clk_base,
1026 			       unsigned long parent_rate)
1027 {
1028 	u32 val;
1029 	u32 step_a, step_b;
1030 
1031 	switch (parent_rate) {
1032 	case 12000000:
1033 	case 13000000:
1034 	case 26000000:
1035 		step_a = 0x2B;
1036 		step_b = 0x0B;
1037 		break;
1038 	case 16800000:
1039 		step_a = 0x1A;
1040 		step_b = 0x09;
1041 		break;
1042 	case 19200000:
1043 		step_a = 0x12;
1044 		step_b = 0x08;
1045 		break;
1046 	default:
1047 		pr_err("%s: Unexpected reference rate %lu\n",
1048 			__func__, parent_rate);
1049 		WARN_ON(1);
1050 		return -EINVAL;
1051 	}
1052 
1053 	val = step_a << pll_params->stepa_shift;
1054 	val |= step_b << pll_params->stepb_shift;
1055 	writel_relaxed(val, clk_base + pll_params->dyn_ramp_reg);
1056 
1057 	return 0;
1058 }
1059 
1060 static int _pll_ramp_calc_pll(struct clk_hw *hw,
1061 			      struct tegra_clk_pll_freq_table *cfg,
1062 			      unsigned long rate, unsigned long parent_rate)
1063 {
1064 	struct tegra_clk_pll *pll = to_clk_pll(hw);
1065 	int err = 0;
1066 
1067 	err = _get_table_rate(hw, cfg, rate, parent_rate);
1068 	if (err < 0)
1069 		err = _calc_dynamic_ramp_rate(hw, cfg, rate, parent_rate);
1070 	else {
1071 		if (cfg->m != _pll_fixed_mdiv(pll->params, parent_rate)) {
1072 			WARN_ON(1);
1073 			err = -EINVAL;
1074 			goto out;
1075 		}
1076 	}
1077 
1078 	if (cfg->p >  pll->params->max_p)
1079 		err = -EINVAL;
1080 
1081 out:
1082 	return err;
1083 }
1084 
1085 static int clk_pllxc_set_rate(struct clk_hw *hw, unsigned long rate,
1086 				unsigned long parent_rate)
1087 {
1088 	struct tegra_clk_pll *pll = to_clk_pll(hw);
1089 	struct tegra_clk_pll_freq_table cfg, old_cfg;
1090 	unsigned long flags = 0;
1091 	int ret;
1092 
1093 	ret = _pll_ramp_calc_pll(hw, &cfg, rate, parent_rate);
1094 	if (ret < 0)
1095 		return ret;
1096 
1097 	if (pll->lock)
1098 		spin_lock_irqsave(pll->lock, flags);
1099 
1100 	_get_pll_mnp(pll, &old_cfg);
1101 
1102 	if (old_cfg.m != cfg.m || old_cfg.n != cfg.n || old_cfg.p != cfg.p)
1103 		ret = _program_pll(hw, &cfg, rate);
1104 
1105 	if (pll->lock)
1106 		spin_unlock_irqrestore(pll->lock, flags);
1107 
1108 	return ret;
1109 }
1110 
1111 static long clk_pll_ramp_round_rate(struct clk_hw *hw, unsigned long rate,
1112 				unsigned long *prate)
1113 {
1114 	struct tegra_clk_pll *pll = to_clk_pll(hw);
1115 	struct tegra_clk_pll_freq_table cfg;
1116 	int ret, p_div;
1117 	u64 output_rate = *prate;
1118 
1119 	ret = _pll_ramp_calc_pll(hw, &cfg, rate, *prate);
1120 	if (ret < 0)
1121 		return ret;
1122 
1123 	p_div = _hw_to_p_div(hw, cfg.p);
1124 	if (p_div < 0)
1125 		return p_div;
1126 
1127 	if (pll->params->set_gain)
1128 		pll->params->set_gain(&cfg);
1129 
1130 	output_rate *= cfg.n;
1131 	do_div(output_rate, cfg.m * p_div);
1132 
1133 	return output_rate;
1134 }
1135 
1136 static void _pllcx_strobe(struct tegra_clk_pll *pll)
1137 {
1138 	u32 val;
1139 
1140 	val = pll_readl_misc(pll);
1141 	val |= PLLCX_MISC_STROBE;
1142 	pll_writel_misc(val, pll);
1143 	udelay(2);
1144 
1145 	val &= ~PLLCX_MISC_STROBE;
1146 	pll_writel_misc(val, pll);
1147 }
1148 
1149 static int clk_pllc_enable(struct clk_hw *hw)
1150 {
1151 	struct tegra_clk_pll *pll = to_clk_pll(hw);
1152 	u32 val;
1153 	int ret;
1154 	unsigned long flags = 0;
1155 
1156 	if (pll->lock)
1157 		spin_lock_irqsave(pll->lock, flags);
1158 
1159 	_clk_pll_enable(hw);
1160 	udelay(2);
1161 
1162 	val = pll_readl_misc(pll);
1163 	val &= ~PLLCX_MISC_RESET;
1164 	pll_writel_misc(val, pll);
1165 	udelay(2);
1166 
1167 	_pllcx_strobe(pll);
1168 
1169 	ret = clk_pll_wait_for_lock(pll);
1170 
1171 	if (pll->lock)
1172 		spin_unlock_irqrestore(pll->lock, flags);
1173 
1174 	return ret;
1175 }
1176 
1177 static void _clk_pllc_disable(struct clk_hw *hw)
1178 {
1179 	struct tegra_clk_pll *pll = to_clk_pll(hw);
1180 	u32 val;
1181 
1182 	_clk_pll_disable(hw);
1183 
1184 	val = pll_readl_misc(pll);
1185 	val |= PLLCX_MISC_RESET;
1186 	pll_writel_misc(val, pll);
1187 	udelay(2);
1188 }
1189 
1190 static void clk_pllc_disable(struct clk_hw *hw)
1191 {
1192 	struct tegra_clk_pll *pll = to_clk_pll(hw);
1193 	unsigned long flags = 0;
1194 
1195 	if (pll->lock)
1196 		spin_lock_irqsave(pll->lock, flags);
1197 
1198 	_clk_pllc_disable(hw);
1199 
1200 	if (pll->lock)
1201 		spin_unlock_irqrestore(pll->lock, flags);
1202 }
1203 
1204 static int _pllcx_update_dynamic_coef(struct tegra_clk_pll *pll,
1205 					unsigned long input_rate, u32 n)
1206 {
1207 	u32 val, n_threshold;
1208 
1209 	switch (input_rate) {
1210 	case 12000000:
1211 		n_threshold = 70;
1212 		break;
1213 	case 13000000:
1214 	case 26000000:
1215 		n_threshold = 71;
1216 		break;
1217 	case 16800000:
1218 		n_threshold = 55;
1219 		break;
1220 	case 19200000:
1221 		n_threshold = 48;
1222 		break;
1223 	default:
1224 		pr_err("%s: Unexpected reference rate %lu\n",
1225 			__func__, input_rate);
1226 		return -EINVAL;
1227 	}
1228 
1229 	val = pll_readl_misc(pll);
1230 	val &= ~(PLLCX_MISC_SDM_DIV_MASK | PLLCX_MISC_FILT_DIV_MASK);
1231 	val |= n <= n_threshold ?
1232 		PLLCX_MISC_DIV_LOW_RANGE : PLLCX_MISC_DIV_HIGH_RANGE;
1233 	pll_writel_misc(val, pll);
1234 
1235 	return 0;
1236 }
1237 
1238 static int clk_pllc_set_rate(struct clk_hw *hw, unsigned long rate,
1239 				unsigned long parent_rate)
1240 {
1241 	struct tegra_clk_pll_freq_table cfg, old_cfg;
1242 	struct tegra_clk_pll *pll = to_clk_pll(hw);
1243 	unsigned long flags = 0;
1244 	int state, ret = 0;
1245 
1246 	if (pll->lock)
1247 		spin_lock_irqsave(pll->lock, flags);
1248 
1249 	ret = _pll_ramp_calc_pll(hw, &cfg, rate, parent_rate);
1250 	if (ret < 0)
1251 		goto out;
1252 
1253 	_get_pll_mnp(pll, &old_cfg);
1254 
1255 	if (cfg.m != old_cfg.m) {
1256 		WARN_ON(1);
1257 		goto out;
1258 	}
1259 
1260 	if (old_cfg.n == cfg.n && old_cfg.p == cfg.p)
1261 		goto out;
1262 
1263 	state = clk_pll_is_enabled(hw);
1264 	if (state)
1265 		_clk_pllc_disable(hw);
1266 
1267 	ret = _pllcx_update_dynamic_coef(pll, parent_rate, cfg.n);
1268 	if (ret < 0)
1269 		goto out;
1270 
1271 	_update_pll_mnp(pll, &cfg);
1272 
1273 	if (state)
1274 		ret = clk_pllc_enable(hw);
1275 
1276 out:
1277 	if (pll->lock)
1278 		spin_unlock_irqrestore(pll->lock, flags);
1279 
1280 	return ret;
1281 }
1282 
1283 static long _pllre_calc_rate(struct tegra_clk_pll *pll,
1284 			     struct tegra_clk_pll_freq_table *cfg,
1285 			     unsigned long rate, unsigned long parent_rate)
1286 {
1287 	u16 m, n;
1288 	u64 output_rate = parent_rate;
1289 
1290 	m = _pll_fixed_mdiv(pll->params, parent_rate);
1291 	n = rate * m / parent_rate;
1292 
1293 	output_rate *= n;
1294 	do_div(output_rate, m);
1295 
1296 	if (cfg) {
1297 		cfg->m = m;
1298 		cfg->n = n;
1299 	}
1300 
1301 	return output_rate;
1302 }
1303 
1304 static int clk_pllre_set_rate(struct clk_hw *hw, unsigned long rate,
1305 				unsigned long parent_rate)
1306 {
1307 	struct tegra_clk_pll_freq_table cfg, old_cfg;
1308 	struct tegra_clk_pll *pll = to_clk_pll(hw);
1309 	unsigned long flags = 0;
1310 	int state, ret = 0;
1311 
1312 	if (pll->lock)
1313 		spin_lock_irqsave(pll->lock, flags);
1314 
1315 	_pllre_calc_rate(pll, &cfg, rate, parent_rate);
1316 	_get_pll_mnp(pll, &old_cfg);
1317 	cfg.p = old_cfg.p;
1318 
1319 	if (cfg.m != old_cfg.m || cfg.n != old_cfg.n) {
1320 		state = clk_pll_is_enabled(hw);
1321 		if (state)
1322 			_clk_pll_disable(hw);
1323 
1324 		_update_pll_mnp(pll, &cfg);
1325 
1326 		if (state) {
1327 			_clk_pll_enable(hw);
1328 			ret = clk_pll_wait_for_lock(pll);
1329 		}
1330 	}
1331 
1332 	if (pll->lock)
1333 		spin_unlock_irqrestore(pll->lock, flags);
1334 
1335 	return ret;
1336 }
1337 
1338 static unsigned long clk_pllre_recalc_rate(struct clk_hw *hw,
1339 					 unsigned long parent_rate)
1340 {
1341 	struct tegra_clk_pll_freq_table cfg;
1342 	struct tegra_clk_pll *pll = to_clk_pll(hw);
1343 	u64 rate = parent_rate;
1344 
1345 	_get_pll_mnp(pll, &cfg);
1346 
1347 	rate *= cfg.n;
1348 	do_div(rate, cfg.m);
1349 
1350 	return rate;
1351 }
1352 
1353 static long clk_pllre_round_rate(struct clk_hw *hw, unsigned long rate,
1354 				 unsigned long *prate)
1355 {
1356 	struct tegra_clk_pll *pll = to_clk_pll(hw);
1357 
1358 	return _pllre_calc_rate(pll, NULL, rate, *prate);
1359 }
1360 
1361 static int clk_plle_tegra114_enable(struct clk_hw *hw)
1362 {
1363 	struct tegra_clk_pll *pll = to_clk_pll(hw);
1364 	struct tegra_clk_pll_freq_table sel;
1365 	u32 val;
1366 	int ret;
1367 	unsigned long flags = 0;
1368 	unsigned long input_rate = clk_get_rate(clk_get_parent(hw->clk));
1369 
1370 	if (_get_table_rate(hw, &sel, pll->params->fixed_rate, input_rate))
1371 		return -EINVAL;
1372 
1373 	if (pll->lock)
1374 		spin_lock_irqsave(pll->lock, flags);
1375 
1376 	val = pll_readl_base(pll);
1377 	val &= ~BIT(29); /* Disable lock override */
1378 	pll_writel_base(val, pll);
1379 
1380 	val = pll_readl(pll->params->aux_reg, pll);
1381 	val |= PLLE_AUX_ENABLE_SWCTL;
1382 	val &= ~PLLE_AUX_SEQ_ENABLE;
1383 	pll_writel(val, pll->params->aux_reg, pll);
1384 	udelay(1);
1385 
1386 	val = pll_readl_misc(pll);
1387 	val |= PLLE_MISC_LOCK_ENABLE;
1388 	val |= PLLE_MISC_IDDQ_SW_CTRL;
1389 	val &= ~PLLE_MISC_IDDQ_SW_VALUE;
1390 	val |= PLLE_MISC_PLLE_PTS;
1391 	val |= PLLE_MISC_VREG_BG_CTRL_MASK | PLLE_MISC_VREG_CTRL_MASK;
1392 	pll_writel_misc(val, pll);
1393 	udelay(5);
1394 
1395 	val = pll_readl(PLLE_SS_CTRL, pll);
1396 	val |= PLLE_SS_DISABLE;
1397 	pll_writel(val, PLLE_SS_CTRL, pll);
1398 
1399 	val = pll_readl_base(pll);
1400 	val &= ~(divp_mask_shifted(pll) | divn_mask_shifted(pll) |
1401 		 divm_mask_shifted(pll));
1402 	val &= ~(PLLE_BASE_DIVCML_MASK << PLLE_BASE_DIVCML_SHIFT);
1403 	val |= sel.m << divm_shift(pll);
1404 	val |= sel.n << divn_shift(pll);
1405 	val |= sel.cpcon << PLLE_BASE_DIVCML_SHIFT;
1406 	pll_writel_base(val, pll);
1407 	udelay(1);
1408 
1409 	_clk_pll_enable(hw);
1410 	ret = clk_pll_wait_for_lock(pll);
1411 
1412 	if (ret < 0)
1413 		goto out;
1414 
1415 	val = pll_readl(PLLE_SS_CTRL, pll);
1416 	val &= ~(PLLE_SS_CNTL_CENTER | PLLE_SS_CNTL_INVERT);
1417 	val &= ~PLLE_SS_COEFFICIENTS_MASK;
1418 	val |= PLLE_SS_COEFFICIENTS_VAL;
1419 	pll_writel(val, PLLE_SS_CTRL, pll);
1420 	val &= ~(PLLE_SS_CNTL_SSC_BYP | PLLE_SS_CNTL_BYPASS_SS);
1421 	pll_writel(val, PLLE_SS_CTRL, pll);
1422 	udelay(1);
1423 	val &= ~PLLE_SS_CNTL_INTERP_RESET;
1424 	pll_writel(val, PLLE_SS_CTRL, pll);
1425 	udelay(1);
1426 
1427 	/* Enable hw control of xusb brick pll */
1428 	val = pll_readl_misc(pll);
1429 	val &= ~PLLE_MISC_IDDQ_SW_CTRL;
1430 	pll_writel_misc(val, pll);
1431 
1432 	val = pll_readl(pll->params->aux_reg, pll);
1433 	val |= (PLLE_AUX_USE_LOCKDET | PLLE_AUX_SEQ_START_STATE);
1434 	val &= ~(PLLE_AUX_ENABLE_SWCTL | PLLE_AUX_SS_SWCTL);
1435 	pll_writel(val, pll->params->aux_reg, pll);
1436 	udelay(1);
1437 	val |= PLLE_AUX_SEQ_ENABLE;
1438 	pll_writel(val, pll->params->aux_reg, pll);
1439 
1440 	val = pll_readl(XUSBIO_PLL_CFG0, pll);
1441 	val |= (XUSBIO_PLL_CFG0_PADPLL_USE_LOCKDET |
1442 		XUSBIO_PLL_CFG0_SEQ_START_STATE);
1443 	val &= ~(XUSBIO_PLL_CFG0_CLK_ENABLE_SWCTL |
1444 		 XUSBIO_PLL_CFG0_PADPLL_RESET_SWCTL);
1445 	pll_writel(val, XUSBIO_PLL_CFG0, pll);
1446 	udelay(1);
1447 	val |= XUSBIO_PLL_CFG0_SEQ_ENABLE;
1448 	pll_writel(val, XUSBIO_PLL_CFG0, pll);
1449 
1450 	/* Enable hw control of SATA pll */
1451 	val = pll_readl(SATA_PLL_CFG0, pll);
1452 	val &= ~SATA_PLL_CFG0_PADPLL_RESET_SWCTL;
1453 	val |= SATA_PLL_CFG0_PADPLL_USE_LOCKDET;
1454 	val |= SATA_PLL_CFG0_SEQ_START_STATE;
1455 	pll_writel(val, SATA_PLL_CFG0, pll);
1456 
1457 	udelay(1);
1458 
1459 	val = pll_readl(SATA_PLL_CFG0, pll);
1460 	val |= SATA_PLL_CFG0_SEQ_ENABLE;
1461 	pll_writel(val, SATA_PLL_CFG0, pll);
1462 
1463 out:
1464 	if (pll->lock)
1465 		spin_unlock_irqrestore(pll->lock, flags);
1466 
1467 	return ret;
1468 }
1469 
1470 static void clk_plle_tegra114_disable(struct clk_hw *hw)
1471 {
1472 	struct tegra_clk_pll *pll = to_clk_pll(hw);
1473 	unsigned long flags = 0;
1474 	u32 val;
1475 
1476 	if (pll->lock)
1477 		spin_lock_irqsave(pll->lock, flags);
1478 
1479 	_clk_pll_disable(hw);
1480 
1481 	val = pll_readl_misc(pll);
1482 	val |= PLLE_MISC_IDDQ_SW_CTRL | PLLE_MISC_IDDQ_SW_VALUE;
1483 	pll_writel_misc(val, pll);
1484 	udelay(1);
1485 
1486 	if (pll->lock)
1487 		spin_unlock_irqrestore(pll->lock, flags);
1488 }
1489 #endif
1490 
1491 static struct tegra_clk_pll *_tegra_init_pll(void __iomem *clk_base,
1492 		void __iomem *pmc, struct tegra_clk_pll_params *pll_params,
1493 		spinlock_t *lock)
1494 {
1495 	struct tegra_clk_pll *pll;
1496 
1497 	pll = kzalloc(sizeof(*pll), GFP_KERNEL);
1498 	if (!pll)
1499 		return ERR_PTR(-ENOMEM);
1500 
1501 	pll->clk_base = clk_base;
1502 	pll->pmc = pmc;
1503 
1504 	pll->params = pll_params;
1505 	pll->lock = lock;
1506 
1507 	if (!pll_params->div_nmp)
1508 		pll_params->div_nmp = &default_nmp;
1509 
1510 	return pll;
1511 }
1512 
1513 static struct clk *_tegra_clk_register_pll(struct tegra_clk_pll *pll,
1514 		const char *name, const char *parent_name, unsigned long flags,
1515 		const struct clk_ops *ops)
1516 {
1517 	struct clk_init_data init;
1518 
1519 	init.name = name;
1520 	init.ops = ops;
1521 	init.flags = flags;
1522 	init.parent_names = (parent_name ? &parent_name : NULL);
1523 	init.num_parents = (parent_name ? 1 : 0);
1524 
1525 	/* Default to _calc_rate if unspecified */
1526 	if (!pll->params->calc_rate) {
1527 		if (pll->params->flags & TEGRA_PLLM)
1528 			pll->params->calc_rate = _calc_dynamic_ramp_rate;
1529 		else
1530 			pll->params->calc_rate = _calc_rate;
1531 	}
1532 
1533 	if (pll->params->set_defaults)
1534 		pll->params->set_defaults(pll);
1535 
1536 	/* Data in .init is copied by clk_register(), so stack variable OK */
1537 	pll->hw.init = &init;
1538 
1539 	return clk_register(NULL, &pll->hw);
1540 }
1541 
1542 struct clk *tegra_clk_register_pll(const char *name, const char *parent_name,
1543 		void __iomem *clk_base, void __iomem *pmc,
1544 		unsigned long flags, struct tegra_clk_pll_params *pll_params,
1545 		spinlock_t *lock)
1546 {
1547 	struct tegra_clk_pll *pll;
1548 	struct clk *clk;
1549 
1550 	pll_params->flags |= TEGRA_PLL_BYPASS;
1551 
1552 	pll = _tegra_init_pll(clk_base, pmc, pll_params, lock);
1553 	if (IS_ERR(pll))
1554 		return ERR_CAST(pll);
1555 
1556 	clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
1557 				      &tegra_clk_pll_ops);
1558 	if (IS_ERR(clk))
1559 		kfree(pll);
1560 
1561 	return clk;
1562 }
1563 
1564 static struct div_nmp pll_e_nmp = {
1565 	.divn_shift = PLLE_BASE_DIVN_SHIFT,
1566 	.divn_width = PLLE_BASE_DIVN_WIDTH,
1567 	.divm_shift = PLLE_BASE_DIVM_SHIFT,
1568 	.divm_width = PLLE_BASE_DIVM_WIDTH,
1569 	.divp_shift = PLLE_BASE_DIVP_SHIFT,
1570 	.divp_width = PLLE_BASE_DIVP_WIDTH,
1571 };
1572 
1573 struct clk *tegra_clk_register_plle(const char *name, const char *parent_name,
1574 		void __iomem *clk_base, void __iomem *pmc,
1575 		unsigned long flags, struct tegra_clk_pll_params *pll_params,
1576 		spinlock_t *lock)
1577 {
1578 	struct tegra_clk_pll *pll;
1579 	struct clk *clk;
1580 
1581 	pll_params->flags |= TEGRA_PLL_BYPASS;
1582 
1583 	if (!pll_params->div_nmp)
1584 		pll_params->div_nmp = &pll_e_nmp;
1585 
1586 	pll = _tegra_init_pll(clk_base, pmc, pll_params, lock);
1587 	if (IS_ERR(pll))
1588 		return ERR_CAST(pll);
1589 
1590 	clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
1591 				      &tegra_clk_plle_ops);
1592 	if (IS_ERR(clk))
1593 		kfree(pll);
1594 
1595 	return clk;
1596 }
1597 
1598 #if defined(CONFIG_ARCH_TEGRA_114_SOC) || \
1599 	defined(CONFIG_ARCH_TEGRA_124_SOC) || \
1600 	defined(CONFIG_ARCH_TEGRA_132_SOC) || \
1601 	defined(CONFIG_ARCH_TEGRA_210_SOC)
1602 static const struct clk_ops tegra_clk_pllxc_ops = {
1603 	.is_enabled = clk_pll_is_enabled,
1604 	.enable = clk_pll_enable,
1605 	.disable = clk_pll_disable,
1606 	.recalc_rate = clk_pll_recalc_rate,
1607 	.round_rate = clk_pll_ramp_round_rate,
1608 	.set_rate = clk_pllxc_set_rate,
1609 };
1610 
1611 static const struct clk_ops tegra_clk_pllc_ops = {
1612 	.is_enabled = clk_pll_is_enabled,
1613 	.enable = clk_pllc_enable,
1614 	.disable = clk_pllc_disable,
1615 	.recalc_rate = clk_pll_recalc_rate,
1616 	.round_rate = clk_pll_ramp_round_rate,
1617 	.set_rate = clk_pllc_set_rate,
1618 };
1619 
1620 static const struct clk_ops tegra_clk_pllre_ops = {
1621 	.is_enabled = clk_pll_is_enabled,
1622 	.enable = clk_pll_enable,
1623 	.disable = clk_pll_disable,
1624 	.recalc_rate = clk_pllre_recalc_rate,
1625 	.round_rate = clk_pllre_round_rate,
1626 	.set_rate = clk_pllre_set_rate,
1627 };
1628 
1629 static const struct clk_ops tegra_clk_plle_tegra114_ops = {
1630 	.is_enabled =  clk_pll_is_enabled,
1631 	.enable = clk_plle_tegra114_enable,
1632 	.disable = clk_plle_tegra114_disable,
1633 	.recalc_rate = clk_pll_recalc_rate,
1634 };
1635 
1636 
1637 struct clk *tegra_clk_register_pllxc(const char *name, const char *parent_name,
1638 			  void __iomem *clk_base, void __iomem *pmc,
1639 			  unsigned long flags,
1640 			  struct tegra_clk_pll_params *pll_params,
1641 			  spinlock_t *lock)
1642 {
1643 	struct tegra_clk_pll *pll;
1644 	struct clk *clk, *parent;
1645 	unsigned long parent_rate;
1646 	u32 val, val_iddq;
1647 
1648 	parent = __clk_lookup(parent_name);
1649 	if (!parent) {
1650 		WARN(1, "parent clk %s of %s must be registered first\n",
1651 			parent_name, name);
1652 		return ERR_PTR(-EINVAL);
1653 	}
1654 
1655 	if (!pll_params->pdiv_tohw)
1656 		return ERR_PTR(-EINVAL);
1657 
1658 	parent_rate = clk_get_rate(parent);
1659 
1660 	pll_params->vco_min = _clip_vco_min(pll_params->vco_min, parent_rate);
1661 
1662 	if (pll_params->adjust_vco)
1663 		pll_params->vco_min = pll_params->adjust_vco(pll_params,
1664 							     parent_rate);
1665 
1666 	/*
1667 	 * If the pll has a set_defaults callback, it will take care of
1668 	 * configuring dynamic ramping and setting IDDQ in that path.
1669 	 */
1670 	if (!pll_params->set_defaults) {
1671 		int err;
1672 
1673 		err = _setup_dynamic_ramp(pll_params, clk_base, parent_rate);
1674 		if (err)
1675 			return ERR_PTR(err);
1676 
1677 		val = readl_relaxed(clk_base + pll_params->base_reg);
1678 		val_iddq = readl_relaxed(clk_base + pll_params->iddq_reg);
1679 
1680 		if (val & PLL_BASE_ENABLE)
1681 			WARN_ON(val_iddq & BIT(pll_params->iddq_bit_idx));
1682 		else {
1683 			val_iddq |= BIT(pll_params->iddq_bit_idx);
1684 			writel_relaxed(val_iddq,
1685 				       clk_base + pll_params->iddq_reg);
1686 		}
1687 	}
1688 
1689 	pll = _tegra_init_pll(clk_base, pmc, pll_params, lock);
1690 	if (IS_ERR(pll))
1691 		return ERR_CAST(pll);
1692 
1693 	clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
1694 				      &tegra_clk_pllxc_ops);
1695 	if (IS_ERR(clk))
1696 		kfree(pll);
1697 
1698 	return clk;
1699 }
1700 
1701 struct clk *tegra_clk_register_pllre(const char *name, const char *parent_name,
1702 			  void __iomem *clk_base, void __iomem *pmc,
1703 			  unsigned long flags,
1704 			  struct tegra_clk_pll_params *pll_params,
1705 			  spinlock_t *lock, unsigned long parent_rate)
1706 {
1707 	u32 val;
1708 	struct tegra_clk_pll *pll;
1709 	struct clk *clk;
1710 
1711 	pll_params->vco_min = _clip_vco_min(pll_params->vco_min, parent_rate);
1712 
1713 	if (pll_params->adjust_vco)
1714 		pll_params->vco_min = pll_params->adjust_vco(pll_params,
1715 							     parent_rate);
1716 
1717 	pll = _tegra_init_pll(clk_base, pmc, pll_params, lock);
1718 	if (IS_ERR(pll))
1719 		return ERR_CAST(pll);
1720 
1721 	/* program minimum rate by default */
1722 
1723 	val = pll_readl_base(pll);
1724 	if (val & PLL_BASE_ENABLE)
1725 		WARN_ON(val & pll_params->iddq_bit_idx);
1726 	else {
1727 		int m;
1728 
1729 		m = _pll_fixed_mdiv(pll_params, parent_rate);
1730 		val = m << divm_shift(pll);
1731 		val |= (pll_params->vco_min / parent_rate) << divn_shift(pll);
1732 		pll_writel_base(val, pll);
1733 	}
1734 
1735 	/* disable lock override */
1736 
1737 	val = pll_readl_misc(pll);
1738 	val &= ~BIT(29);
1739 	pll_writel_misc(val, pll);
1740 
1741 	clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
1742 				      &tegra_clk_pllre_ops);
1743 	if (IS_ERR(clk))
1744 		kfree(pll);
1745 
1746 	return clk;
1747 }
1748 
1749 struct clk *tegra_clk_register_pllm(const char *name, const char *parent_name,
1750 			  void __iomem *clk_base, void __iomem *pmc,
1751 			  unsigned long flags,
1752 			  struct tegra_clk_pll_params *pll_params,
1753 			  spinlock_t *lock)
1754 {
1755 	struct tegra_clk_pll *pll;
1756 	struct clk *clk, *parent;
1757 	unsigned long parent_rate;
1758 
1759 	if (!pll_params->pdiv_tohw)
1760 		return ERR_PTR(-EINVAL);
1761 
1762 	parent = __clk_lookup(parent_name);
1763 	if (!parent) {
1764 		WARN(1, "parent clk %s of %s must be registered first\n",
1765 			parent_name, name);
1766 		return ERR_PTR(-EINVAL);
1767 	}
1768 
1769 	parent_rate = clk_get_rate(parent);
1770 
1771 	pll_params->vco_min = _clip_vco_min(pll_params->vco_min, parent_rate);
1772 
1773 	if (pll_params->adjust_vco)
1774 		pll_params->vco_min = pll_params->adjust_vco(pll_params,
1775 							     parent_rate);
1776 
1777 	pll_params->flags |= TEGRA_PLL_BYPASS;
1778 	pll_params->flags |= TEGRA_PLLM;
1779 	pll = _tegra_init_pll(clk_base, pmc, pll_params, lock);
1780 	if (IS_ERR(pll))
1781 		return ERR_CAST(pll);
1782 
1783 	clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
1784 				      &tegra_clk_pll_ops);
1785 	if (IS_ERR(clk))
1786 		kfree(pll);
1787 
1788 	return clk;
1789 }
1790 
1791 struct clk *tegra_clk_register_pllc(const char *name, const char *parent_name,
1792 			  void __iomem *clk_base, void __iomem *pmc,
1793 			  unsigned long flags,
1794 			  struct tegra_clk_pll_params *pll_params,
1795 			  spinlock_t *lock)
1796 {
1797 	struct clk *parent, *clk;
1798 	const struct pdiv_map *p_tohw = pll_params->pdiv_tohw;
1799 	struct tegra_clk_pll *pll;
1800 	struct tegra_clk_pll_freq_table cfg;
1801 	unsigned long parent_rate;
1802 
1803 	if (!p_tohw)
1804 		return ERR_PTR(-EINVAL);
1805 
1806 	parent = __clk_lookup(parent_name);
1807 	if (!parent) {
1808 		WARN(1, "parent clk %s of %s must be registered first\n",
1809 			parent_name, name);
1810 		return ERR_PTR(-EINVAL);
1811 	}
1812 
1813 	parent_rate = clk_get_rate(parent);
1814 
1815 	pll_params->vco_min = _clip_vco_min(pll_params->vco_min, parent_rate);
1816 
1817 	pll_params->flags |= TEGRA_PLL_BYPASS;
1818 	pll = _tegra_init_pll(clk_base, pmc, pll_params, lock);
1819 	if (IS_ERR(pll))
1820 		return ERR_CAST(pll);
1821 
1822 	/*
1823 	 * Most of PLLC register fields are shadowed, and can not be read
1824 	 * directly from PLL h/w. Hence, actual PLLC boot state is unknown.
1825 	 * Initialize PLL to default state: disabled, reset; shadow registers
1826 	 * loaded with default parameters; dividers are preset for half of
1827 	 * minimum VCO rate (the latter assured that shadowed divider settings
1828 	 * are within supported range).
1829 	 */
1830 
1831 	cfg.m = _pll_fixed_mdiv(pll_params, parent_rate);
1832 	cfg.n = cfg.m * pll_params->vco_min / parent_rate;
1833 
1834 	while (p_tohw->pdiv) {
1835 		if (p_tohw->pdiv == 2) {
1836 			cfg.p = p_tohw->hw_val;
1837 			break;
1838 		}
1839 		p_tohw++;
1840 	}
1841 
1842 	if (!p_tohw->pdiv) {
1843 		WARN_ON(1);
1844 		return ERR_PTR(-EINVAL);
1845 	}
1846 
1847 	pll_writel_base(0, pll);
1848 	_update_pll_mnp(pll, &cfg);
1849 
1850 	pll_writel_misc(PLLCX_MISC_DEFAULT, pll);
1851 	pll_writel(PLLCX_MISC1_DEFAULT, pll_params->ext_misc_reg[0], pll);
1852 	pll_writel(PLLCX_MISC2_DEFAULT, pll_params->ext_misc_reg[1], pll);
1853 	pll_writel(PLLCX_MISC3_DEFAULT, pll_params->ext_misc_reg[2], pll);
1854 
1855 	_pllcx_update_dynamic_coef(pll, parent_rate, cfg.n);
1856 
1857 	clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
1858 				      &tegra_clk_pllc_ops);
1859 	if (IS_ERR(clk))
1860 		kfree(pll);
1861 
1862 	return clk;
1863 }
1864 
1865 struct clk *tegra_clk_register_plle_tegra114(const char *name,
1866 				const char *parent_name,
1867 				void __iomem *clk_base, unsigned long flags,
1868 				struct tegra_clk_pll_params *pll_params,
1869 				spinlock_t *lock)
1870 {
1871 	struct tegra_clk_pll *pll;
1872 	struct clk *clk;
1873 	u32 val, val_aux;
1874 
1875 	pll = _tegra_init_pll(clk_base, NULL, pll_params, lock);
1876 	if (IS_ERR(pll))
1877 		return ERR_CAST(pll);
1878 
1879 	/* ensure parent is set to pll_re_vco */
1880 
1881 	val = pll_readl_base(pll);
1882 	val_aux = pll_readl(pll_params->aux_reg, pll);
1883 
1884 	if (val & PLL_BASE_ENABLE) {
1885 		if ((val_aux & PLLE_AUX_PLLRE_SEL) ||
1886 			(val_aux & PLLE_AUX_PLLP_SEL))
1887 			WARN(1, "pll_e enabled with unsupported parent %s\n",
1888 			  (val_aux & PLLE_AUX_PLLP_SEL) ? "pllp_out0" :
1889 					"pll_re_vco");
1890 	} else {
1891 		val_aux &= ~(PLLE_AUX_PLLRE_SEL | PLLE_AUX_PLLP_SEL);
1892 		pll_writel(val_aux, pll_params->aux_reg, pll);
1893 	}
1894 
1895 	clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
1896 				      &tegra_clk_plle_tegra114_ops);
1897 	if (IS_ERR(clk))
1898 		kfree(pll);
1899 
1900 	return clk;
1901 }
1902 #endif
1903 
1904 #if defined(CONFIG_ARCH_TEGRA_124_SOC) || defined(CONFIG_ARCH_TEGRA_132_SOC)
1905 static const struct clk_ops tegra_clk_pllss_ops = {
1906 	.is_enabled = clk_pll_is_enabled,
1907 	.enable = clk_pll_enable,
1908 	.disable = clk_pll_disable,
1909 	.recalc_rate = clk_pll_recalc_rate,
1910 	.round_rate = clk_pll_ramp_round_rate,
1911 	.set_rate = clk_pllxc_set_rate,
1912 };
1913 
1914 struct clk *tegra_clk_register_pllss(const char *name, const char *parent_name,
1915 				void __iomem *clk_base, unsigned long flags,
1916 				struct tegra_clk_pll_params *pll_params,
1917 				spinlock_t *lock)
1918 {
1919 	struct tegra_clk_pll *pll;
1920 	struct clk *clk, *parent;
1921 	struct tegra_clk_pll_freq_table cfg;
1922 	unsigned long parent_rate;
1923 	u32 val;
1924 	int i;
1925 
1926 	if (!pll_params->div_nmp)
1927 		return ERR_PTR(-EINVAL);
1928 
1929 	parent = __clk_lookup(parent_name);
1930 	if (!parent) {
1931 		WARN(1, "parent clk %s of %s must be registered first\n",
1932 			parent_name, name);
1933 		return ERR_PTR(-EINVAL);
1934 	}
1935 
1936 	pll = _tegra_init_pll(clk_base, NULL, pll_params, lock);
1937 	if (IS_ERR(pll))
1938 		return ERR_CAST(pll);
1939 
1940 	val = pll_readl_base(pll);
1941 	val &= ~PLLSS_REF_SRC_SEL_MASK;
1942 	pll_writel_base(val, pll);
1943 
1944 	parent_rate = clk_get_rate(parent);
1945 
1946 	pll_params->vco_min = _clip_vco_min(pll_params->vco_min, parent_rate);
1947 
1948 	/* initialize PLL to minimum rate */
1949 
1950 	cfg.m = _pll_fixed_mdiv(pll_params, parent_rate);
1951 	cfg.n = cfg.m * pll_params->vco_min / parent_rate;
1952 
1953 	for (i = 0; pll_params->pdiv_tohw[i].pdiv; i++)
1954 		;
1955 	if (!i) {
1956 		kfree(pll);
1957 		return ERR_PTR(-EINVAL);
1958 	}
1959 
1960 	cfg.p = pll_params->pdiv_tohw[i-1].hw_val;
1961 
1962 	_update_pll_mnp(pll, &cfg);
1963 
1964 	pll_writel_misc(PLLSS_MISC_DEFAULT, pll);
1965 	pll_writel(PLLSS_CFG_DEFAULT, pll_params->ext_misc_reg[0], pll);
1966 	pll_writel(PLLSS_CTRL1_DEFAULT, pll_params->ext_misc_reg[1], pll);
1967 	pll_writel(PLLSS_CTRL1_DEFAULT, pll_params->ext_misc_reg[2], pll);
1968 
1969 	val = pll_readl_base(pll);
1970 	if (val & PLL_BASE_ENABLE) {
1971 		if (val & BIT(pll_params->iddq_bit_idx)) {
1972 			WARN(1, "%s is on but IDDQ set\n", name);
1973 			kfree(pll);
1974 			return ERR_PTR(-EINVAL);
1975 		}
1976 	} else
1977 		val |= BIT(pll_params->iddq_bit_idx);
1978 
1979 	val &= ~PLLSS_LOCK_OVERRIDE;
1980 	pll_writel_base(val, pll);
1981 
1982 	clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
1983 					&tegra_clk_pllss_ops);
1984 
1985 	if (IS_ERR(clk))
1986 		kfree(pll);
1987 
1988 	return clk;
1989 }
1990 #endif
1991 
1992 #if defined(CONFIG_ARCH_TEGRA_210_SOC)
1993 static int clk_plle_tegra210_enable(struct clk_hw *hw)
1994 {
1995 	struct tegra_clk_pll *pll = to_clk_pll(hw);
1996 	struct tegra_clk_pll_freq_table sel;
1997 	u32 val;
1998 	int ret;
1999 	unsigned long flags = 0;
2000 	unsigned long input_rate = clk_get_rate(clk_get_parent(hw->clk));
2001 
2002 	if (_get_table_rate(hw, &sel, pll->params->fixed_rate, input_rate))
2003 		return -EINVAL;
2004 
2005 	if (pll->lock)
2006 		spin_lock_irqsave(pll->lock, flags);
2007 
2008 	val = pll_readl_base(pll);
2009 	val &= ~BIT(30); /* Disable lock override */
2010 	pll_writel_base(val, pll);
2011 
2012 	val = pll_readl(pll->params->aux_reg, pll);
2013 	val |= PLLE_AUX_ENABLE_SWCTL;
2014 	val &= ~PLLE_AUX_SEQ_ENABLE;
2015 	pll_writel(val, pll->params->aux_reg, pll);
2016 	udelay(1);
2017 
2018 	val = pll_readl_misc(pll);
2019 	val |= PLLE_MISC_LOCK_ENABLE;
2020 	val |= PLLE_MISC_IDDQ_SW_CTRL;
2021 	val &= ~PLLE_MISC_IDDQ_SW_VALUE;
2022 	val |= PLLE_MISC_PLLE_PTS;
2023 	val |= PLLE_MISC_VREG_BG_CTRL_MASK | PLLE_MISC_VREG_CTRL_MASK;
2024 	pll_writel_misc(val, pll);
2025 	udelay(5);
2026 
2027 	val = pll_readl(PLLE_SS_CTRL, pll);
2028 	val |= PLLE_SS_DISABLE;
2029 	pll_writel(val, PLLE_SS_CTRL, pll);
2030 
2031 	val = pll_readl_base(pll);
2032 	val &= ~(divp_mask_shifted(pll) | divn_mask_shifted(pll) |
2033 		 divm_mask_shifted(pll));
2034 	val &= ~(PLLE_BASE_DIVCML_MASK << PLLE_BASE_DIVCML_SHIFT);
2035 	val |= sel.m << divm_shift(pll);
2036 	val |= sel.n << divn_shift(pll);
2037 	val |= sel.cpcon << PLLE_BASE_DIVCML_SHIFT;
2038 	pll_writel_base(val, pll);
2039 	udelay(1);
2040 
2041 	val = pll_readl_base(pll);
2042 	val |= PLLE_BASE_ENABLE;
2043 	pll_writel_base(val, pll);
2044 
2045 	ret = clk_pll_wait_for_lock(pll);
2046 
2047 	if (ret < 0)
2048 		goto out;
2049 
2050 	val = pll_readl(PLLE_SS_CTRL, pll);
2051 	val &= ~(PLLE_SS_CNTL_CENTER | PLLE_SS_CNTL_INVERT);
2052 	val &= ~PLLE_SS_COEFFICIENTS_MASK;
2053 	val |= PLLE_SS_COEFFICIENTS_VAL;
2054 	pll_writel(val, PLLE_SS_CTRL, pll);
2055 	val &= ~(PLLE_SS_CNTL_SSC_BYP | PLLE_SS_CNTL_BYPASS_SS);
2056 	pll_writel(val, PLLE_SS_CTRL, pll);
2057 	udelay(1);
2058 	val &= ~PLLE_SS_CNTL_INTERP_RESET;
2059 	pll_writel(val, PLLE_SS_CTRL, pll);
2060 	udelay(1);
2061 
2062 	val = pll_readl_misc(pll);
2063 	val &= ~PLLE_MISC_IDDQ_SW_CTRL;
2064 	pll_writel_misc(val, pll);
2065 
2066 	val = pll_readl(pll->params->aux_reg, pll);
2067 	val |= (PLLE_AUX_USE_LOCKDET | PLLE_AUX_SS_SEQ_INCLUDE);
2068 	val &= ~(PLLE_AUX_ENABLE_SWCTL | PLLE_AUX_SS_SWCTL);
2069 	pll_writel(val, pll->params->aux_reg, pll);
2070 	udelay(1);
2071 	val |= PLLE_AUX_SEQ_ENABLE;
2072 	pll_writel(val, pll->params->aux_reg, pll);
2073 
2074 out:
2075 	if (pll->lock)
2076 		spin_unlock_irqrestore(pll->lock, flags);
2077 
2078 	return ret;
2079 }
2080 
2081 static void clk_plle_tegra210_disable(struct clk_hw *hw)
2082 {
2083 	struct tegra_clk_pll *pll = to_clk_pll(hw);
2084 	unsigned long flags = 0;
2085 	u32 val;
2086 
2087 	if (pll->lock)
2088 		spin_lock_irqsave(pll->lock, flags);
2089 
2090 	val = pll_readl_base(pll);
2091 	val &= ~PLLE_BASE_ENABLE;
2092 	pll_writel_base(val, pll);
2093 
2094 	val = pll_readl_misc(pll);
2095 	val |= PLLE_MISC_IDDQ_SW_CTRL | PLLE_MISC_IDDQ_SW_VALUE;
2096 	pll_writel_misc(val, pll);
2097 	udelay(1);
2098 
2099 	if (pll->lock)
2100 		spin_unlock_irqrestore(pll->lock, flags);
2101 }
2102 
2103 static int clk_plle_tegra210_is_enabled(struct clk_hw *hw)
2104 {
2105 	struct tegra_clk_pll *pll = to_clk_pll(hw);
2106 	u32 val;
2107 
2108 	val = pll_readl_base(pll);
2109 
2110 	return val & PLLE_BASE_ENABLE ? 1 : 0;
2111 }
2112 
2113 static const struct clk_ops tegra_clk_plle_tegra210_ops = {
2114 	.is_enabled =  clk_plle_tegra210_is_enabled,
2115 	.enable = clk_plle_tegra210_enable,
2116 	.disable = clk_plle_tegra210_disable,
2117 	.recalc_rate = clk_pll_recalc_rate,
2118 };
2119 
2120 struct clk *tegra_clk_register_plle_tegra210(const char *name,
2121 				const char *parent_name,
2122 				void __iomem *clk_base, unsigned long flags,
2123 				struct tegra_clk_pll_params *pll_params,
2124 				spinlock_t *lock)
2125 {
2126 	struct tegra_clk_pll *pll;
2127 	struct clk *clk;
2128 	u32 val, val_aux;
2129 
2130 	pll = _tegra_init_pll(clk_base, NULL, pll_params, lock);
2131 	if (IS_ERR(pll))
2132 		return ERR_CAST(pll);
2133 
2134 	/* ensure parent is set to pll_re_vco */
2135 
2136 	val = pll_readl_base(pll);
2137 	val_aux = pll_readl(pll_params->aux_reg, pll);
2138 
2139 	if (val & PLLE_BASE_ENABLE) {
2140 		if ((val_aux & PLLE_AUX_PLLRE_SEL) ||
2141 			(val_aux & PLLE_AUX_PLLP_SEL))
2142 			WARN(1, "pll_e enabled with unsupported parent %s\n",
2143 			  (val_aux & PLLE_AUX_PLLP_SEL) ? "pllp_out0" :
2144 					"pll_re_vco");
2145 	} else {
2146 		val_aux &= ~(PLLE_AUX_PLLRE_SEL | PLLE_AUX_PLLP_SEL);
2147 		pll_writel(val_aux, pll_params->aux_reg, pll);
2148 	}
2149 
2150 	clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
2151 				      &tegra_clk_plle_tegra210_ops);
2152 	if (IS_ERR(clk))
2153 		kfree(pll);
2154 
2155 	return clk;
2156 }
2157 
2158 struct clk *tegra_clk_register_pllc_tegra210(const char *name,
2159 			const char *parent_name, void __iomem *clk_base,
2160 			void __iomem *pmc, unsigned long flags,
2161 			struct tegra_clk_pll_params *pll_params,
2162 			spinlock_t *lock)
2163 {
2164 	struct clk *parent, *clk;
2165 	const struct pdiv_map *p_tohw = pll_params->pdiv_tohw;
2166 	struct tegra_clk_pll *pll;
2167 	unsigned long parent_rate;
2168 
2169 	if (!p_tohw)
2170 		return ERR_PTR(-EINVAL);
2171 
2172 	parent = __clk_lookup(parent_name);
2173 	if (!parent) {
2174 		WARN(1, "parent clk %s of %s must be registered first\n",
2175 			name, parent_name);
2176 		return ERR_PTR(-EINVAL);
2177 	}
2178 
2179 	parent_rate = clk_get_rate(parent);
2180 
2181 	pll_params->vco_min = _clip_vco_min(pll_params->vco_min, parent_rate);
2182 
2183 	if (pll_params->adjust_vco)
2184 		pll_params->vco_min = pll_params->adjust_vco(pll_params,
2185 							     parent_rate);
2186 
2187 	pll_params->flags |= TEGRA_PLL_BYPASS;
2188 	pll = _tegra_init_pll(clk_base, pmc, pll_params, lock);
2189 	if (IS_ERR(pll))
2190 		return ERR_CAST(pll);
2191 
2192 	clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
2193 				      &tegra_clk_pll_ops);
2194 	if (IS_ERR(clk))
2195 		kfree(pll);
2196 
2197 	return clk;
2198 }
2199 
2200 struct clk *tegra_clk_register_pllxc_tegra210(const char *name,
2201 			const char *parent_name, void __iomem *clk_base,
2202 			void __iomem *pmc, unsigned long flags,
2203 			struct tegra_clk_pll_params *pll_params,
2204 			spinlock_t *lock)
2205 {
2206 	struct tegra_clk_pll *pll;
2207 	struct clk *clk, *parent;
2208 	unsigned long parent_rate;
2209 
2210 	parent = __clk_lookup(parent_name);
2211 	if (!parent) {
2212 		WARN(1, "parent clk %s of %s must be registered first\n",
2213 			name, parent_name);
2214 		return ERR_PTR(-EINVAL);
2215 	}
2216 
2217 	if (!pll_params->pdiv_tohw)
2218 		return ERR_PTR(-EINVAL);
2219 
2220 	parent_rate = clk_get_rate(parent);
2221 
2222 	pll_params->vco_min = _clip_vco_min(pll_params->vco_min, parent_rate);
2223 
2224 	if (pll_params->adjust_vco)
2225 		pll_params->vco_min = pll_params->adjust_vco(pll_params,
2226 							     parent_rate);
2227 
2228 	pll = _tegra_init_pll(clk_base, pmc, pll_params, lock);
2229 	if (IS_ERR(pll))
2230 		return ERR_CAST(pll);
2231 
2232 	clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
2233 				      &tegra_clk_pll_ops);
2234 	if (IS_ERR(clk))
2235 		kfree(pll);
2236 
2237 	return clk;
2238 }
2239 
2240 struct clk *tegra_clk_register_pllss_tegra210(const char *name,
2241 				const char *parent_name, void __iomem *clk_base,
2242 				unsigned long flags,
2243 				struct tegra_clk_pll_params *pll_params,
2244 				spinlock_t *lock)
2245 {
2246 	struct tegra_clk_pll *pll;
2247 	struct clk *clk, *parent;
2248 	struct tegra_clk_pll_freq_table cfg;
2249 	unsigned long parent_rate;
2250 	u32 val;
2251 	int i;
2252 
2253 	if (!pll_params->div_nmp)
2254 		return ERR_PTR(-EINVAL);
2255 
2256 	parent = __clk_lookup(parent_name);
2257 	if (!parent) {
2258 		WARN(1, "parent clk %s of %s must be registered first\n",
2259 			name, parent_name);
2260 		return ERR_PTR(-EINVAL);
2261 	}
2262 
2263 	pll = _tegra_init_pll(clk_base, NULL, pll_params, lock);
2264 	if (IS_ERR(pll))
2265 		return ERR_CAST(pll);
2266 
2267 	val = pll_readl_base(pll);
2268 	val &= ~PLLSS_REF_SRC_SEL_MASK;
2269 	pll_writel_base(val, pll);
2270 
2271 	parent_rate = clk_get_rate(parent);
2272 
2273 	pll_params->vco_min = _clip_vco_min(pll_params->vco_min, parent_rate);
2274 
2275 	if (pll_params->adjust_vco)
2276 		pll_params->vco_min = pll_params->adjust_vco(pll_params,
2277 							     parent_rate);
2278 
2279 	/* initialize PLL to minimum rate */
2280 
2281 	cfg.m = _pll_fixed_mdiv(pll_params, parent_rate);
2282 	cfg.n = cfg.m * pll_params->vco_min / parent_rate;
2283 
2284 	for (i = 0; pll_params->pdiv_tohw[i].pdiv; i++)
2285 		;
2286 	if (!i) {
2287 		kfree(pll);
2288 		return ERR_PTR(-EINVAL);
2289 	}
2290 
2291 	cfg.p = pll_params->pdiv_tohw[i-1].hw_val;
2292 
2293 	_update_pll_mnp(pll, &cfg);
2294 
2295 	pll_writel_misc(PLLSS_MISC_DEFAULT, pll);
2296 
2297 	val = pll_readl_base(pll);
2298 	if (val & PLL_BASE_ENABLE) {
2299 		if (val & BIT(pll_params->iddq_bit_idx)) {
2300 			WARN(1, "%s is on but IDDQ set\n", name);
2301 			kfree(pll);
2302 			return ERR_PTR(-EINVAL);
2303 		}
2304 	} else
2305 		val |= BIT(pll_params->iddq_bit_idx);
2306 
2307 	val &= ~PLLSS_LOCK_OVERRIDE;
2308 	pll_writel_base(val, pll);
2309 
2310 	clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
2311 					&tegra_clk_pll_ops);
2312 
2313 	if (IS_ERR(clk))
2314 		kfree(pll);
2315 
2316 	return clk;
2317 }
2318 
2319 struct clk *tegra_clk_register_pllmb(const char *name, const char *parent_name,
2320 			  void __iomem *clk_base, void __iomem *pmc,
2321 			  unsigned long flags,
2322 			  struct tegra_clk_pll_params *pll_params,
2323 			  spinlock_t *lock)
2324 {
2325 	struct tegra_clk_pll *pll;
2326 	struct clk *clk, *parent;
2327 	unsigned long parent_rate;
2328 
2329 	if (!pll_params->pdiv_tohw)
2330 		return ERR_PTR(-EINVAL);
2331 
2332 	parent = __clk_lookup(parent_name);
2333 	if (!parent) {
2334 		WARN(1, "parent clk %s of %s must be registered first\n",
2335 			parent_name, name);
2336 		return ERR_PTR(-EINVAL);
2337 	}
2338 
2339 	parent_rate = clk_get_rate(parent);
2340 
2341 	pll_params->vco_min = _clip_vco_min(pll_params->vco_min, parent_rate);
2342 
2343 	if (pll_params->adjust_vco)
2344 		pll_params->vco_min = pll_params->adjust_vco(pll_params,
2345 							     parent_rate);
2346 
2347 	pll_params->flags |= TEGRA_PLL_BYPASS;
2348 	pll_params->flags |= TEGRA_PLLMB;
2349 	pll = _tegra_init_pll(clk_base, pmc, pll_params, lock);
2350 	if (IS_ERR(pll))
2351 		return ERR_CAST(pll);
2352 
2353 	clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
2354 				      &tegra_clk_pll_ops);
2355 	if (IS_ERR(clk))
2356 		kfree(pll);
2357 
2358 	return clk;
2359 }
2360 #endif
2361