1 // SPDX-License-Identifier: GPL-2.0-only
2 /*
3  * Copyright (c) 2013 Samsung Electronics Co., Ltd.
4  * Authors: Thomas Abraham <thomas.ab@samsung.com>
5  *	    Chander Kashyap <k.chander@samsung.com>
6  *
7  * Common Clock Framework support for Exynos5420 SoC.
8 */
9 
10 #include <dt-bindings/clock/exynos5420.h>
11 #include <linux/slab.h>
12 #include <linux/clk-provider.h>
13 #include <linux/of.h>
14 #include <linux/of_address.h>
15 #include <linux/clk.h>
16 
17 #include "clk.h"
18 #include "clk-cpu.h"
19 #include "clk-exynos5-subcmu.h"
20 
21 #define APLL_LOCK		0x0
22 #define APLL_CON0		0x100
23 #define SRC_CPU			0x200
24 #define DIV_CPU0		0x500
25 #define DIV_CPU1		0x504
26 #define GATE_BUS_CPU		0x700
27 #define GATE_SCLK_CPU		0x800
28 #define CLKOUT_CMU_CPU		0xa00
29 #define SRC_MASK_CPERI		0x4300
30 #define GATE_IP_G2D		0x8800
31 #define CPLL_LOCK		0x10020
32 #define DPLL_LOCK		0x10030
33 #define EPLL_LOCK		0x10040
34 #define RPLL_LOCK		0x10050
35 #define IPLL_LOCK		0x10060
36 #define SPLL_LOCK		0x10070
37 #define VPLL_LOCK		0x10080
38 #define MPLL_LOCK		0x10090
39 #define CPLL_CON0		0x10120
40 #define DPLL_CON0		0x10128
41 #define EPLL_CON0		0x10130
42 #define EPLL_CON1		0x10134
43 #define EPLL_CON2		0x10138
44 #define RPLL_CON0		0x10140
45 #define RPLL_CON1		0x10144
46 #define RPLL_CON2		0x10148
47 #define IPLL_CON0		0x10150
48 #define SPLL_CON0		0x10160
49 #define VPLL_CON0		0x10170
50 #define MPLL_CON0		0x10180
51 #define SRC_TOP0		0x10200
52 #define SRC_TOP1		0x10204
53 #define SRC_TOP2		0x10208
54 #define SRC_TOP3		0x1020c
55 #define SRC_TOP4		0x10210
56 #define SRC_TOP5		0x10214
57 #define SRC_TOP6		0x10218
58 #define SRC_TOP7		0x1021c
59 #define SRC_TOP8		0x10220 /* 5800 specific */
60 #define SRC_TOP9		0x10224 /* 5800 specific */
61 #define SRC_DISP10		0x1022c
62 #define SRC_MAU			0x10240
63 #define SRC_FSYS		0x10244
64 #define SRC_PERIC0		0x10250
65 #define SRC_PERIC1		0x10254
66 #define SRC_ISP			0x10270
67 #define SRC_CAM			0x10274 /* 5800 specific */
68 #define SRC_TOP10		0x10280
69 #define SRC_TOP11		0x10284
70 #define SRC_TOP12		0x10288
71 #define SRC_TOP13		0x1028c /* 5800 specific */
72 #define SRC_MASK_TOP0		0x10300
73 #define SRC_MASK_TOP1		0x10304
74 #define SRC_MASK_TOP2		0x10308
75 #define SRC_MASK_TOP7		0x1031c
76 #define SRC_MASK_DISP10		0x1032c
77 #define SRC_MASK_MAU		0x10334
78 #define SRC_MASK_FSYS		0x10340
79 #define SRC_MASK_PERIC0		0x10350
80 #define SRC_MASK_PERIC1		0x10354
81 #define SRC_MASK_ISP		0x10370
82 #define DIV_TOP0		0x10500
83 #define DIV_TOP1		0x10504
84 #define DIV_TOP2		0x10508
85 #define DIV_TOP8		0x10520 /* 5800 specific */
86 #define DIV_TOP9		0x10524 /* 5800 specific */
87 #define DIV_DISP10		0x1052c
88 #define DIV_MAU			0x10544
89 #define DIV_FSYS0		0x10548
90 #define DIV_FSYS1		0x1054c
91 #define DIV_FSYS2		0x10550
92 #define DIV_PERIC0		0x10558
93 #define DIV_PERIC1		0x1055c
94 #define DIV_PERIC2		0x10560
95 #define DIV_PERIC3		0x10564
96 #define DIV_PERIC4		0x10568
97 #define DIV_CAM			0x10574 /* 5800 specific */
98 #define SCLK_DIV_ISP0		0x10580
99 #define SCLK_DIV_ISP1		0x10584
100 #define DIV2_RATIO0		0x10590
101 #define DIV4_RATIO		0x105a0
102 #define GATE_BUS_TOP		0x10700
103 #define GATE_BUS_DISP1		0x10728
104 #define GATE_BUS_GEN		0x1073c
105 #define GATE_BUS_FSYS0		0x10740
106 #define GATE_BUS_FSYS2		0x10748
107 #define GATE_BUS_PERIC		0x10750
108 #define GATE_BUS_PERIC1		0x10754
109 #define GATE_BUS_PERIS0		0x10760
110 #define GATE_BUS_PERIS1		0x10764
111 #define GATE_BUS_NOC		0x10770
112 #define GATE_TOP_SCLK_ISP	0x10870
113 #define GATE_IP_GSCL0		0x10910
114 #define GATE_IP_GSCL1		0x10920
115 #define GATE_IP_CAM		0x10924 /* 5800 specific */
116 #define GATE_IP_MFC		0x1092c
117 #define GATE_IP_DISP1		0x10928
118 #define GATE_IP_G3D		0x10930
119 #define GATE_IP_GEN		0x10934
120 #define GATE_IP_FSYS		0x10944
121 #define GATE_IP_PERIC		0x10950
122 #define GATE_IP_PERIS		0x10960
123 #define GATE_IP_MSCL		0x10970
124 #define GATE_TOP_SCLK_GSCL	0x10820
125 #define GATE_TOP_SCLK_DISP1	0x10828
126 #define GATE_TOP_SCLK_MAU	0x1083c
127 #define GATE_TOP_SCLK_FSYS	0x10840
128 #define GATE_TOP_SCLK_PERIC	0x10850
129 #define TOP_SPARE2		0x10b08
130 #define BPLL_LOCK		0x20010
131 #define BPLL_CON0		0x20110
132 #define SRC_CDREX		0x20200
133 #define DIV_CDREX0		0x20500
134 #define DIV_CDREX1		0x20504
135 #define GATE_BUS_CDREX0		0x20700
136 #define GATE_BUS_CDREX1		0x20704
137 #define KPLL_LOCK		0x28000
138 #define KPLL_CON0		0x28100
139 #define SRC_KFC			0x28200
140 #define DIV_KFC0		0x28500
141 
142 /* Exynos5x SoC type */
143 enum exynos5x_soc {
144 	EXYNOS5420,
145 	EXYNOS5800,
146 };
147 
148 /* list of PLLs */
149 enum exynos5x_plls {
150 	apll, cpll, dpll, epll, rpll, ipll, spll, vpll, mpll,
151 	bpll, kpll,
152 	nr_plls			/* number of PLLs */
153 };
154 
155 static void __iomem *reg_base;
156 static enum exynos5x_soc exynos5x_soc;
157 
158 /*
159  * list of controller registers to be saved and restored during a
160  * suspend/resume cycle.
161  */
162 static const unsigned long exynos5x_clk_regs[] __initconst = {
163 	SRC_CPU,
164 	DIV_CPU0,
165 	DIV_CPU1,
166 	GATE_BUS_CPU,
167 	GATE_SCLK_CPU,
168 	CLKOUT_CMU_CPU,
169 	APLL_CON0,
170 	KPLL_CON0,
171 	CPLL_CON0,
172 	DPLL_CON0,
173 	EPLL_CON0,
174 	EPLL_CON1,
175 	EPLL_CON2,
176 	RPLL_CON0,
177 	RPLL_CON1,
178 	RPLL_CON2,
179 	IPLL_CON0,
180 	SPLL_CON0,
181 	VPLL_CON0,
182 	MPLL_CON0,
183 	SRC_TOP0,
184 	SRC_TOP1,
185 	SRC_TOP2,
186 	SRC_TOP3,
187 	SRC_TOP4,
188 	SRC_TOP5,
189 	SRC_TOP6,
190 	SRC_TOP7,
191 	SRC_DISP10,
192 	SRC_MAU,
193 	SRC_FSYS,
194 	SRC_PERIC0,
195 	SRC_PERIC1,
196 	SRC_TOP10,
197 	SRC_TOP11,
198 	SRC_TOP12,
199 	SRC_MASK_TOP2,
200 	SRC_MASK_TOP7,
201 	SRC_MASK_DISP10,
202 	SRC_MASK_FSYS,
203 	SRC_MASK_PERIC0,
204 	SRC_MASK_PERIC1,
205 	SRC_MASK_TOP0,
206 	SRC_MASK_TOP1,
207 	SRC_MASK_MAU,
208 	SRC_MASK_ISP,
209 	SRC_ISP,
210 	DIV_TOP0,
211 	DIV_TOP1,
212 	DIV_TOP2,
213 	DIV_DISP10,
214 	DIV_MAU,
215 	DIV_FSYS0,
216 	DIV_FSYS1,
217 	DIV_FSYS2,
218 	DIV_PERIC0,
219 	DIV_PERIC1,
220 	DIV_PERIC2,
221 	DIV_PERIC3,
222 	DIV_PERIC4,
223 	SCLK_DIV_ISP0,
224 	SCLK_DIV_ISP1,
225 	DIV2_RATIO0,
226 	DIV4_RATIO,
227 	GATE_BUS_DISP1,
228 	GATE_BUS_TOP,
229 	GATE_BUS_GEN,
230 	GATE_BUS_FSYS0,
231 	GATE_BUS_FSYS2,
232 	GATE_BUS_PERIC,
233 	GATE_BUS_PERIC1,
234 	GATE_BUS_PERIS0,
235 	GATE_BUS_PERIS1,
236 	GATE_BUS_NOC,
237 	GATE_TOP_SCLK_ISP,
238 	GATE_IP_GSCL0,
239 	GATE_IP_GSCL1,
240 	GATE_IP_MFC,
241 	GATE_IP_DISP1,
242 	GATE_IP_G3D,
243 	GATE_IP_GEN,
244 	GATE_IP_FSYS,
245 	GATE_IP_PERIC,
246 	GATE_IP_PERIS,
247 	GATE_IP_MSCL,
248 	GATE_TOP_SCLK_GSCL,
249 	GATE_TOP_SCLK_DISP1,
250 	GATE_TOP_SCLK_MAU,
251 	GATE_TOP_SCLK_FSYS,
252 	GATE_TOP_SCLK_PERIC,
253 	TOP_SPARE2,
254 	SRC_CDREX,
255 	DIV_CDREX0,
256 	DIV_CDREX1,
257 	SRC_KFC,
258 	DIV_KFC0,
259 	GATE_BUS_CDREX0,
260 	GATE_BUS_CDREX1,
261 };
262 
263 static const unsigned long exynos5800_clk_regs[] __initconst = {
264 	SRC_TOP8,
265 	SRC_TOP9,
266 	SRC_CAM,
267 	SRC_TOP1,
268 	DIV_TOP8,
269 	DIV_TOP9,
270 	DIV_CAM,
271 	GATE_IP_CAM,
272 };
273 
274 static const struct samsung_clk_reg_dump exynos5420_set_clksrc[] = {
275 	{ .offset = SRC_MASK_CPERI,		.value = 0xffffffff, },
276 	{ .offset = SRC_MASK_TOP0,		.value = 0x11111111, },
277 	{ .offset = SRC_MASK_TOP1,		.value = 0x11101111, },
278 	{ .offset = SRC_MASK_TOP2,		.value = 0x11111110, },
279 	{ .offset = SRC_MASK_TOP7,		.value = 0x00111100, },
280 	{ .offset = SRC_MASK_DISP10,		.value = 0x11111110, },
281 	{ .offset = SRC_MASK_MAU,		.value = 0x10000000, },
282 	{ .offset = SRC_MASK_FSYS,		.value = 0x11111110, },
283 	{ .offset = SRC_MASK_PERIC0,		.value = 0x11111110, },
284 	{ .offset = SRC_MASK_PERIC1,		.value = 0x11111100, },
285 	{ .offset = SRC_MASK_ISP,		.value = 0x11111000, },
286 	{ .offset = GATE_BUS_TOP,		.value = 0xffffffff, },
287 	{ .offset = GATE_BUS_DISP1,		.value = 0xffffffff, },
288 	{ .offset = GATE_IP_PERIC,		.value = 0xffffffff, },
289 	{ .offset = GATE_IP_PERIS,		.value = 0xffffffff, },
290 };
291 
292 /* list of all parent clocks */
293 PNAME(mout_mspll_cpu_p) = {"mout_sclk_cpll", "mout_sclk_dpll",
294 				"mout_sclk_mpll", "mout_sclk_spll"};
295 PNAME(mout_cpu_p) = {"mout_apll" , "mout_mspll_cpu"};
296 PNAME(mout_kfc_p) = {"mout_kpll" , "mout_mspll_kfc"};
297 PNAME(mout_apll_p) = {"fin_pll", "fout_apll"};
298 PNAME(mout_bpll_p) = {"fin_pll", "fout_bpll"};
299 PNAME(mout_cpll_p) = {"fin_pll", "fout_cpll"};
300 PNAME(mout_dpll_p) = {"fin_pll", "fout_dpll"};
301 PNAME(mout_epll_p) = {"fin_pll", "fout_epll"};
302 PNAME(mout_ipll_p) = {"fin_pll", "fout_ipll"};
303 PNAME(mout_kpll_p) = {"fin_pll", "fout_kpll"};
304 PNAME(mout_mpll_p) = {"fin_pll", "fout_mpll"};
305 PNAME(mout_rpll_p) = {"fin_pll", "fout_rpll"};
306 PNAME(mout_spll_p) = {"fin_pll", "fout_spll"};
307 PNAME(mout_vpll_p) = {"fin_pll", "fout_vpll"};
308 
309 PNAME(mout_group1_p) = {"mout_sclk_cpll", "mout_sclk_dpll",
310 					"mout_sclk_mpll"};
311 PNAME(mout_group2_p) = {"fin_pll", "mout_sclk_cpll",
312 			"mout_sclk_dpll", "mout_sclk_mpll", "mout_sclk_spll",
313 			"mout_sclk_ipll", "mout_sclk_epll", "mout_sclk_rpll"};
314 PNAME(mout_group3_p) = {"mout_sclk_rpll", "mout_sclk_spll"};
315 PNAME(mout_group4_p) = {"mout_sclk_ipll", "mout_sclk_dpll", "mout_sclk_mpll"};
316 PNAME(mout_group5_p) = {"mout_sclk_vpll", "mout_sclk_dpll"};
317 
318 PNAME(mout_fimd1_final_p) = {"mout_fimd1", "mout_fimd1_opt"};
319 PNAME(mout_sw_aclk66_p)	= {"dout_aclk66", "mout_sclk_spll"};
320 PNAME(mout_user_aclk66_peric_p)	= { "fin_pll", "mout_sw_aclk66"};
321 PNAME(mout_user_pclk66_gpio_p) = {"mout_sw_aclk66", "ff_sw_aclk66"};
322 
323 PNAME(mout_sw_aclk200_fsys_p) = {"dout_aclk200_fsys", "mout_sclk_spll"};
324 PNAME(mout_sw_pclk200_fsys_p) = {"dout_pclk200_fsys", "mout_sclk_spll"};
325 PNAME(mout_user_pclk200_fsys_p)	= {"fin_pll", "mout_sw_pclk200_fsys"};
326 PNAME(mout_user_aclk200_fsys_p)	= {"fin_pll", "mout_sw_aclk200_fsys"};
327 
328 PNAME(mout_sw_aclk200_fsys2_p) = {"dout_aclk200_fsys2", "mout_sclk_spll"};
329 PNAME(mout_user_aclk200_fsys2_p) = {"fin_pll", "mout_sw_aclk200_fsys2"};
330 PNAME(mout_sw_aclk100_noc_p) = {"dout_aclk100_noc", "mout_sclk_spll"};
331 PNAME(mout_user_aclk100_noc_p) = {"fin_pll", "mout_sw_aclk100_noc"};
332 
333 PNAME(mout_sw_aclk400_wcore_p) = {"dout_aclk400_wcore", "mout_sclk_spll"};
334 PNAME(mout_aclk400_wcore_bpll_p) = {"mout_aclk400_wcore", "sclk_bpll"};
335 PNAME(mout_user_aclk400_wcore_p) = {"fin_pll", "mout_sw_aclk400_wcore"};
336 
337 PNAME(mout_sw_aclk400_isp_p) = {"dout_aclk400_isp", "mout_sclk_spll"};
338 PNAME(mout_user_aclk400_isp_p) = {"fin_pll", "mout_sw_aclk400_isp"};
339 
340 PNAME(mout_sw_aclk333_432_isp0_p) = {"dout_aclk333_432_isp0",
341 					"mout_sclk_spll"};
342 PNAME(mout_user_aclk333_432_isp0_p) = {"fin_pll", "mout_sw_aclk333_432_isp0"};
343 
344 PNAME(mout_sw_aclk333_432_isp_p) = {"dout_aclk333_432_isp", "mout_sclk_spll"};
345 PNAME(mout_user_aclk333_432_isp_p) = {"fin_pll", "mout_sw_aclk333_432_isp"};
346 
347 PNAME(mout_sw_aclk200_p) = {"dout_aclk200", "mout_sclk_spll"};
348 PNAME(mout_user_aclk200_disp1_p) = {"fin_pll", "mout_sw_aclk200"};
349 
350 PNAME(mout_sw_aclk400_mscl_p) = {"dout_aclk400_mscl", "mout_sclk_spll"};
351 PNAME(mout_user_aclk400_mscl_p)	= {"fin_pll", "mout_sw_aclk400_mscl"};
352 
353 PNAME(mout_sw_aclk333_p) = {"dout_aclk333", "mout_sclk_spll"};
354 PNAME(mout_user_aclk333_p) = {"fin_pll", "mout_sw_aclk333"};
355 
356 PNAME(mout_sw_aclk166_p) = {"dout_aclk166", "mout_sclk_spll"};
357 PNAME(mout_user_aclk166_p) = {"fin_pll", "mout_sw_aclk166"};
358 
359 PNAME(mout_sw_aclk266_p) = {"dout_aclk266", "mout_sclk_spll"};
360 PNAME(mout_user_aclk266_p) = {"fin_pll", "mout_sw_aclk266"};
361 PNAME(mout_user_aclk266_isp_p) = {"fin_pll", "mout_sw_aclk266"};
362 
363 PNAME(mout_sw_aclk333_432_gscl_p) = {"dout_aclk333_432_gscl", "mout_sclk_spll"};
364 PNAME(mout_user_aclk333_432_gscl_p) = {"fin_pll", "mout_sw_aclk333_432_gscl"};
365 
366 PNAME(mout_sw_aclk300_gscl_p) = {"dout_aclk300_gscl", "mout_sclk_spll"};
367 PNAME(mout_user_aclk300_gscl_p)	= {"fin_pll", "mout_sw_aclk300_gscl"};
368 
369 PNAME(mout_sw_aclk300_disp1_p) = {"dout_aclk300_disp1", "mout_sclk_spll"};
370 PNAME(mout_sw_aclk400_disp1_p) = {"dout_aclk400_disp1", "mout_sclk_spll"};
371 PNAME(mout_user_aclk300_disp1_p) = {"fin_pll", "mout_sw_aclk300_disp1"};
372 PNAME(mout_user_aclk400_disp1_p) = {"fin_pll", "mout_sw_aclk400_disp1"};
373 
374 PNAME(mout_sw_aclk300_jpeg_p) = {"dout_aclk300_jpeg", "mout_sclk_spll"};
375 PNAME(mout_user_aclk300_jpeg_p) = {"fin_pll", "mout_sw_aclk300_jpeg"};
376 
377 PNAME(mout_sw_aclk_g3d_p) = {"dout_aclk_g3d", "mout_sclk_spll"};
378 PNAME(mout_user_aclk_g3d_p) = {"fin_pll", "mout_sw_aclk_g3d"};
379 
380 PNAME(mout_sw_aclk266_g2d_p) = {"dout_aclk266_g2d", "mout_sclk_spll"};
381 PNAME(mout_user_aclk266_g2d_p) = {"fin_pll", "mout_sw_aclk266_g2d"};
382 
383 PNAME(mout_sw_aclk333_g2d_p) = {"dout_aclk333_g2d", "mout_sclk_spll"};
384 PNAME(mout_user_aclk333_g2d_p) = {"fin_pll", "mout_sw_aclk333_g2d"};
385 
386 PNAME(mout_audio0_p) = {"fin_pll", "cdclk0", "mout_sclk_dpll",
387 			"mout_sclk_mpll", "mout_sclk_spll", "mout_sclk_ipll",
388 			"mout_sclk_epll", "mout_sclk_rpll"};
389 PNAME(mout_audio1_p) = {"fin_pll", "cdclk1", "mout_sclk_dpll",
390 			"mout_sclk_mpll", "mout_sclk_spll", "mout_sclk_ipll",
391 			"mout_sclk_epll", "mout_sclk_rpll"};
392 PNAME(mout_audio2_p) = {"fin_pll", "cdclk2", "mout_sclk_dpll",
393 			"mout_sclk_mpll", "mout_sclk_spll", "mout_sclk_ipll",
394 			"mout_sclk_epll", "mout_sclk_rpll"};
395 PNAME(mout_spdif_p) = {"fin_pll", "dout_audio0", "dout_audio1",
396 			"dout_audio2", "spdif_extclk", "mout_sclk_ipll",
397 			"mout_sclk_epll", "mout_sclk_rpll"};
398 PNAME(mout_hdmi_p) = {"dout_hdmi_pixel", "sclk_hdmiphy"};
399 PNAME(mout_maudio0_p) = {"fin_pll", "maudio_clk", "mout_sclk_dpll",
400 			 "mout_sclk_mpll", "mout_sclk_spll", "mout_sclk_ipll",
401 			 "mout_sclk_epll", "mout_sclk_rpll"};
402 PNAME(mout_mau_epll_clk_p) = {"mout_sclk_epll", "mout_sclk_dpll",
403 				"mout_sclk_mpll", "mout_sclk_spll"};
404 PNAME(mout_mclk_cdrex_p) = {"mout_bpll", "mout_mx_mspll_ccore"};
405 
406 /* List of parents specific to exynos5800 */
407 PNAME(mout_epll2_5800_p)	= { "mout_sclk_epll", "ff_dout_epll2" };
408 PNAME(mout_group1_5800_p)	= { "mout_sclk_cpll", "mout_sclk_dpll",
409 				"mout_sclk_mpll", "ff_dout_spll2" };
410 PNAME(mout_group2_5800_p)	= { "mout_sclk_cpll", "mout_sclk_dpll",
411 					"mout_sclk_mpll", "ff_dout_spll2",
412 					"mout_epll2", "mout_sclk_ipll" };
413 PNAME(mout_group3_5800_p)	= { "mout_sclk_cpll", "mout_sclk_dpll",
414 					"mout_sclk_mpll", "ff_dout_spll2",
415 					"mout_epll2" };
416 PNAME(mout_group5_5800_p)	= { "mout_sclk_cpll", "mout_sclk_dpll",
417 					"mout_sclk_mpll", "mout_sclk_spll" };
418 PNAME(mout_group6_5800_p)	= { "mout_sclk_ipll", "mout_sclk_dpll",
419 				"mout_sclk_mpll", "ff_dout_spll2" };
420 PNAME(mout_group7_5800_p)	= { "mout_sclk_cpll", "mout_sclk_dpll",
421 					"mout_sclk_mpll", "mout_sclk_spll",
422 					"mout_epll2", "mout_sclk_ipll" };
423 PNAME(mout_mx_mspll_ccore_p)	= {"sclk_bpll", "mout_sclk_dpll",
424 					"mout_sclk_mpll", "ff_dout_spll2",
425 					"mout_sclk_spll", "mout_sclk_epll"};
426 PNAME(mout_mau_epll_clk_5800_p)	= { "mout_sclk_epll", "mout_sclk_dpll",
427 					"mout_sclk_mpll",
428 					"ff_dout_spll2" };
429 PNAME(mout_group8_5800_p)	= { "dout_aclk432_scaler", "dout_sclk_sw" };
430 PNAME(mout_group9_5800_p)	= { "dout_osc_div", "mout_sw_aclk432_scaler" };
431 PNAME(mout_group10_5800_p)	= { "dout_aclk432_cam", "dout_sclk_sw" };
432 PNAME(mout_group11_5800_p)	= { "dout_osc_div", "mout_sw_aclk432_cam" };
433 PNAME(mout_group12_5800_p)	= { "dout_aclkfl1_550_cam", "dout_sclk_sw" };
434 PNAME(mout_group13_5800_p)	= { "dout_osc_div", "mout_sw_aclkfl1_550_cam" };
435 PNAME(mout_group14_5800_p)	= { "dout_aclk550_cam", "dout_sclk_sw" };
436 PNAME(mout_group15_5800_p)	= { "dout_osc_div", "mout_sw_aclk550_cam" };
437 PNAME(mout_group16_5800_p)	= { "dout_osc_div", "mout_mau_epll_clk" };
438 PNAME(mout_mx_mspll_ccore_phy_p) = { "sclk_bpll", "mout_sclk_dpll",
439 					"mout_sclk_mpll", "ff_dout_spll2",
440 					"mout_sclk_spll", "mout_sclk_epll"};
441 
442 /* fixed rate clocks generated outside the soc */
443 static struct samsung_fixed_rate_clock
444 		exynos5x_fixed_rate_ext_clks[] __initdata = {
445 	FRATE(CLK_FIN_PLL, "fin_pll", NULL, 0, 0),
446 };
447 
448 /* fixed rate clocks generated inside the soc */
449 static const struct samsung_fixed_rate_clock exynos5x_fixed_rate_clks[] __initconst = {
450 	FRATE(CLK_SCLK_HDMIPHY, "sclk_hdmiphy", NULL, 0, 24000000),
451 	FRATE(0, "sclk_pwi", NULL, 0, 24000000),
452 	FRATE(0, "sclk_usbh20", NULL, 0, 48000000),
453 	FRATE(0, "mphy_refclk_ixtal24", NULL, 0, 48000000),
454 	FRATE(0, "sclk_usbh20_scan_clk", NULL, 0, 480000000),
455 };
456 
457 static const struct samsung_fixed_factor_clock
458 		exynos5x_fixed_factor_clks[] __initconst = {
459 	FFACTOR(0, "ff_hsic_12m", "fin_pll", 1, 2, 0),
460 	FFACTOR(0, "ff_sw_aclk66", "mout_sw_aclk66", 1, 2, 0),
461 };
462 
463 static const struct samsung_fixed_factor_clock
464 		exynos5800_fixed_factor_clks[] __initconst = {
465 	FFACTOR(0, "ff_dout_epll2", "mout_sclk_epll", 1, 2, 0),
466 	FFACTOR(CLK_FF_DOUT_SPLL2, "ff_dout_spll2", "mout_sclk_spll", 1, 2, 0),
467 };
468 
469 static const struct samsung_mux_clock exynos5800_mux_clks[] __initconst = {
470 	MUX(0, "mout_aclk400_isp", mout_group3_5800_p, SRC_TOP0, 0, 3),
471 	MUX(0, "mout_aclk400_mscl", mout_group3_5800_p, SRC_TOP0, 4, 3),
472 	MUX(0, "mout_aclk400_wcore", mout_group2_5800_p, SRC_TOP0, 16, 3),
473 	MUX(0, "mout_aclk100_noc", mout_group1_5800_p, SRC_TOP0, 20, 2),
474 
475 	MUX(0, "mout_aclk333_432_gscl", mout_group6_5800_p, SRC_TOP1, 0, 2),
476 	MUX(0, "mout_aclk333_432_isp", mout_group6_5800_p, SRC_TOP1, 4, 2),
477 	MUX(0, "mout_aclk333_432_isp0", mout_group6_5800_p, SRC_TOP1, 12, 2),
478 	MUX(0, "mout_aclk266", mout_group5_5800_p, SRC_TOP1, 20, 2),
479 	MUX(0, "mout_aclk333", mout_group1_5800_p, SRC_TOP1, 28, 2),
480 
481 	MUX(0, "mout_aclk400_disp1", mout_group7_5800_p, SRC_TOP2, 4, 3),
482 	MUX(0, "mout_aclk333_g2d", mout_group5_5800_p, SRC_TOP2, 8, 2),
483 	MUX(0, "mout_aclk266_g2d", mout_group5_5800_p, SRC_TOP2, 12, 2),
484 	MUX(0, "mout_aclk300_jpeg", mout_group5_5800_p, SRC_TOP2, 20, 2),
485 	MUX(0, "mout_aclk300_disp1", mout_group5_5800_p, SRC_TOP2, 24, 2),
486 	MUX(0, "mout_aclk300_gscl", mout_group5_5800_p, SRC_TOP2, 28, 2),
487 
488 	MUX(CLK_MOUT_MX_MSPLL_CCORE_PHY, "mout_mx_mspll_ccore_phy",
489 		mout_mx_mspll_ccore_phy_p, SRC_TOP7, 0, 3),
490 
491 	MUX(CLK_MOUT_MX_MSPLL_CCORE, "mout_mx_mspll_ccore",
492 			mout_mx_mspll_ccore_p, SRC_TOP7, 16, 3),
493 	MUX_F(CLK_MOUT_MAU_EPLL, "mout_mau_epll_clk", mout_mau_epll_clk_5800_p,
494 			SRC_TOP7, 20, 2, CLK_SET_RATE_PARENT, 0),
495 	MUX(CLK_SCLK_BPLL, "sclk_bpll", mout_bpll_p, SRC_TOP7, 24, 1),
496 	MUX(0, "mout_epll2", mout_epll2_5800_p, SRC_TOP7, 28, 1),
497 
498 	MUX(0, "mout_aclk550_cam", mout_group3_5800_p, SRC_TOP8, 16, 3),
499 	MUX(0, "mout_aclkfl1_550_cam", mout_group3_5800_p, SRC_TOP8, 20, 3),
500 	MUX(0, "mout_aclk432_cam", mout_group6_5800_p, SRC_TOP8, 24, 2),
501 	MUX(0, "mout_aclk432_scaler", mout_group6_5800_p, SRC_TOP8, 28, 2),
502 
503 	MUX_F(CLK_MOUT_USER_MAU_EPLL, "mout_user_mau_epll", mout_group16_5800_p,
504 			SRC_TOP9, 8, 1, CLK_SET_RATE_PARENT, 0),
505 	MUX(0, "mout_user_aclk550_cam", mout_group15_5800_p,
506 							SRC_TOP9, 16, 1),
507 	MUX(0, "mout_user_aclkfl1_550_cam", mout_group13_5800_p,
508 							SRC_TOP9, 20, 1),
509 	MUX(0, "mout_user_aclk432_cam", mout_group11_5800_p,
510 							SRC_TOP9, 24, 1),
511 	MUX(0, "mout_user_aclk432_scaler", mout_group9_5800_p,
512 							SRC_TOP9, 28, 1),
513 
514 	MUX(0, "mout_sw_aclk550_cam", mout_group14_5800_p, SRC_TOP13, 16, 1),
515 	MUX(0, "mout_sw_aclkfl1_550_cam", mout_group12_5800_p,
516 							SRC_TOP13, 20, 1),
517 	MUX(0, "mout_sw_aclk432_cam", mout_group10_5800_p,
518 							SRC_TOP13, 24, 1),
519 	MUX(0, "mout_sw_aclk432_scaler", mout_group8_5800_p,
520 							SRC_TOP13, 28, 1),
521 
522 	MUX(0, "mout_fimd1", mout_group2_p, SRC_DISP10, 4, 3),
523 };
524 
525 static const struct samsung_div_clock exynos5800_div_clks[] __initconst = {
526 	DIV(CLK_DOUT_ACLK400_WCORE, "dout_aclk400_wcore",
527 			"mout_aclk400_wcore", DIV_TOP0, 16, 3),
528 	DIV(0, "dout_aclk550_cam", "mout_aclk550_cam",
529 				DIV_TOP8, 16, 3),
530 	DIV(0, "dout_aclkfl1_550_cam", "mout_aclkfl1_550_cam",
531 				DIV_TOP8, 20, 3),
532 	DIV(0, "dout_aclk432_cam", "mout_aclk432_cam",
533 				DIV_TOP8, 24, 3),
534 	DIV(0, "dout_aclk432_scaler", "mout_aclk432_scaler",
535 				DIV_TOP8, 28, 3),
536 
537 	DIV(0, "dout_osc_div", "fin_pll", DIV_TOP9, 20, 3),
538 	DIV(0, "dout_sclk_sw", "sclk_spll", DIV_TOP9, 24, 6),
539 };
540 
541 static const struct samsung_gate_clock exynos5800_gate_clks[] __initconst = {
542 	GATE(CLK_ACLK550_CAM, "aclk550_cam", "mout_user_aclk550_cam",
543 				GATE_BUS_TOP, 24, 0, 0),
544 	GATE(CLK_ACLK432_SCALER, "aclk432_scaler", "mout_user_aclk432_scaler",
545 				GATE_BUS_TOP, 27, CLK_IS_CRITICAL, 0),
546 };
547 
548 static const struct samsung_mux_clock exynos5420_mux_clks[] __initconst = {
549 	MUX(0, "sclk_bpll", mout_bpll_p, TOP_SPARE2, 0, 1),
550 	MUX(0, "mout_aclk400_wcore_bpll", mout_aclk400_wcore_bpll_p,
551 				TOP_SPARE2, 4, 1),
552 
553 	MUX(0, "mout_aclk400_isp", mout_group1_p, SRC_TOP0, 0, 2),
554 	MUX(0, "mout_aclk400_mscl", mout_group1_p, SRC_TOP0, 4, 2),
555 	MUX(0, "mout_aclk400_wcore", mout_group1_p, SRC_TOP0, 16, 2),
556 	MUX(0, "mout_aclk100_noc", mout_group1_p, SRC_TOP0, 20, 2),
557 
558 	MUX(0, "mout_aclk333_432_gscl", mout_group4_p, SRC_TOP1, 0, 2),
559 	MUX(0, "mout_aclk333_432_isp", mout_group4_p,
560 				SRC_TOP1, 4, 2),
561 	MUX(0, "mout_aclk333_432_isp0", mout_group4_p, SRC_TOP1, 12, 2),
562 	MUX(0, "mout_aclk266", mout_group1_p, SRC_TOP1, 20, 2),
563 	MUX(0, "mout_aclk333", mout_group1_p, SRC_TOP1, 28, 2),
564 
565 	MUX(0, "mout_aclk400_disp1", mout_group1_p, SRC_TOP2, 4, 2),
566 	MUX(0, "mout_aclk333_g2d", mout_group1_p, SRC_TOP2, 8, 2),
567 	MUX(0, "mout_aclk266_g2d", mout_group1_p, SRC_TOP2, 12, 2),
568 	MUX(0, "mout_aclk300_jpeg", mout_group1_p, SRC_TOP2, 20, 2),
569 	MUX(0, "mout_aclk300_disp1", mout_group1_p, SRC_TOP2, 24, 2),
570 	MUX(0, "mout_aclk300_gscl", mout_group1_p, SRC_TOP2, 28, 2),
571 
572 	MUX(CLK_MOUT_MX_MSPLL_CCORE, "mout_mx_mspll_ccore",
573 			mout_group5_5800_p, SRC_TOP7, 16, 2),
574 	MUX_F(0, "mout_mau_epll_clk", mout_mau_epll_clk_p, SRC_TOP7, 20, 2,
575 	      CLK_SET_RATE_PARENT, 0),
576 
577 	MUX(0, "mout_fimd1", mout_group3_p, SRC_DISP10, 4, 1),
578 };
579 
580 static const struct samsung_div_clock exynos5420_div_clks[] __initconst = {
581 	DIV(CLK_DOUT_ACLK400_WCORE, "dout_aclk400_wcore",
582 			"mout_aclk400_wcore_bpll", DIV_TOP0, 16, 3),
583 };
584 
585 static const struct samsung_gate_clock exynos5420_gate_clks[] __initconst = {
586 	GATE(CLK_SECKEY, "seckey", "aclk66_psgen", GATE_BUS_PERIS1, 1, 0, 0),
587 	/* Maudio Block */
588 	GATE(CLK_MAU_EPLL, "mau_epll", "mout_mau_epll_clk",
589 			SRC_MASK_TOP7, 20, CLK_SET_RATE_PARENT, 0),
590 	GATE(CLK_SCLK_MAUDIO0, "sclk_maudio0", "dout_maudio0",
591 		GATE_TOP_SCLK_MAU, 0, CLK_SET_RATE_PARENT, 0),
592 	GATE(CLK_SCLK_MAUPCM0, "sclk_maupcm0", "dout_maupcm0",
593 		GATE_TOP_SCLK_MAU, 1, CLK_SET_RATE_PARENT, 0),
594 };
595 
596 static const struct samsung_mux_clock exynos5x_mux_clks[] __initconst = {
597 	MUX(0, "mout_user_pclk66_gpio", mout_user_pclk66_gpio_p,
598 			SRC_TOP7, 4, 1),
599 	MUX(0, "mout_mspll_kfc", mout_mspll_cpu_p, SRC_TOP7, 8, 2),
600 	MUX(0, "mout_mspll_cpu", mout_mspll_cpu_p, SRC_TOP7, 12, 2),
601 
602 	MUX_F(0, "mout_apll", mout_apll_p, SRC_CPU, 0, 1,
603 	      CLK_SET_RATE_PARENT | CLK_RECALC_NEW_RATES, 0),
604 	MUX(0, "mout_cpu", mout_cpu_p, SRC_CPU, 16, 1),
605 	MUX_F(0, "mout_kpll", mout_kpll_p, SRC_KFC, 0, 1,
606 	      CLK_SET_RATE_PARENT | CLK_RECALC_NEW_RATES, 0),
607 	MUX(0, "mout_kfc", mout_kfc_p, SRC_KFC, 16, 1),
608 
609 	MUX(0, "mout_aclk200", mout_group1_p, SRC_TOP0, 8, 2),
610 	MUX(0, "mout_aclk200_fsys2", mout_group1_p, SRC_TOP0, 12, 2),
611 	MUX(0, "mout_pclk200_fsys", mout_group1_p, SRC_TOP0, 24, 2),
612 	MUX(0, "mout_aclk200_fsys", mout_group1_p, SRC_TOP0, 28, 2),
613 
614 	MUX(0, "mout_aclk66", mout_group1_p, SRC_TOP1, 8, 2),
615 	MUX(0, "mout_aclk166", mout_group1_p, SRC_TOP1, 24, 2),
616 
617 	MUX_F(0, "mout_aclk_g3d", mout_group5_p, SRC_TOP2, 16, 1,
618 	      CLK_SET_RATE_PARENT, 0),
619 
620 	MUX(0, "mout_user_aclk400_isp", mout_user_aclk400_isp_p,
621 			SRC_TOP3, 0, 1),
622 	MUX(0, "mout_user_aclk400_mscl", mout_user_aclk400_mscl_p,
623 			SRC_TOP3, 4, 1),
624 	MUX(CLK_MOUT_USER_ACLK200_DISP1, "mout_user_aclk200_disp1",
625 			mout_user_aclk200_disp1_p, SRC_TOP3, 8, 1),
626 	MUX(0, "mout_user_aclk200_fsys2", mout_user_aclk200_fsys2_p,
627 			SRC_TOP3, 12, 1),
628 	MUX(0, "mout_user_aclk400_wcore", mout_user_aclk400_wcore_p,
629 			SRC_TOP3, 16, 1),
630 	MUX(0, "mout_user_aclk100_noc", mout_user_aclk100_noc_p,
631 			SRC_TOP3, 20, 1),
632 	MUX(0, "mout_user_pclk200_fsys", mout_user_pclk200_fsys_p,
633 			SRC_TOP3, 24, 1),
634 	MUX(0, "mout_user_aclk200_fsys", mout_user_aclk200_fsys_p,
635 			SRC_TOP3, 28, 1),
636 
637 	MUX(0, "mout_user_aclk333_432_gscl", mout_user_aclk333_432_gscl_p,
638 			SRC_TOP4, 0, 1),
639 	MUX(0, "mout_user_aclk333_432_isp", mout_user_aclk333_432_isp_p,
640 			SRC_TOP4, 4, 1),
641 	MUX(0, "mout_user_aclk66_peric", mout_user_aclk66_peric_p,
642 			SRC_TOP4, 8, 1),
643 	MUX(0, "mout_user_aclk333_432_isp0", mout_user_aclk333_432_isp0_p,
644 			SRC_TOP4, 12, 1),
645 	MUX(0, "mout_user_aclk266_isp", mout_user_aclk266_isp_p,
646 			SRC_TOP4, 16, 1),
647 	MUX(0, "mout_user_aclk266", mout_user_aclk266_p, SRC_TOP4, 20, 1),
648 	MUX(0, "mout_user_aclk166", mout_user_aclk166_p, SRC_TOP4, 24, 1),
649 	MUX(CLK_MOUT_USER_ACLK333, "mout_user_aclk333", mout_user_aclk333_p,
650 			SRC_TOP4, 28, 1),
651 
652 	MUX(CLK_MOUT_USER_ACLK400_DISP1, "mout_user_aclk400_disp1",
653 			mout_user_aclk400_disp1_p, SRC_TOP5, 0, 1),
654 	MUX(0, "mout_user_aclk66_psgen", mout_user_aclk66_peric_p,
655 			SRC_TOP5, 4, 1),
656 	MUX(0, "mout_user_aclk333_g2d", mout_user_aclk333_g2d_p,
657 			SRC_TOP5, 8, 1),
658 	MUX(0, "mout_user_aclk266_g2d", mout_user_aclk266_g2d_p,
659 			SRC_TOP5, 12, 1),
660 	MUX_F(CLK_MOUT_G3D, "mout_user_aclk_g3d", mout_user_aclk_g3d_p,
661 			SRC_TOP5, 16, 1, CLK_SET_RATE_PARENT, 0),
662 	MUX(0, "mout_user_aclk300_jpeg", mout_user_aclk300_jpeg_p,
663 			SRC_TOP5, 20, 1),
664 	MUX(CLK_MOUT_USER_ACLK300_DISP1, "mout_user_aclk300_disp1",
665 			mout_user_aclk300_disp1_p, SRC_TOP5, 24, 1),
666 	MUX(CLK_MOUT_USER_ACLK300_GSCL, "mout_user_aclk300_gscl",
667 			mout_user_aclk300_gscl_p, SRC_TOP5, 28, 1),
668 
669 	MUX(0, "mout_sclk_mpll", mout_mpll_p, SRC_TOP6, 0, 1),
670 	MUX_F(CLK_MOUT_VPLL, "mout_sclk_vpll", mout_vpll_p, SRC_TOP6, 4, 1,
671 	      CLK_SET_RATE_PARENT, 0),
672 	MUX(CLK_MOUT_SCLK_SPLL, "mout_sclk_spll", mout_spll_p, SRC_TOP6, 8, 1),
673 	MUX(0, "mout_sclk_ipll", mout_ipll_p, SRC_TOP6, 12, 1),
674 	MUX(0, "mout_sclk_rpll", mout_rpll_p, SRC_TOP6, 16, 1),
675 	MUX_F(CLK_MOUT_EPLL, "mout_sclk_epll", mout_epll_p, SRC_TOP6, 20, 1,
676 			CLK_SET_RATE_PARENT, 0),
677 	MUX(0, "mout_sclk_dpll", mout_dpll_p, SRC_TOP6, 24, 1),
678 	MUX(0, "mout_sclk_cpll", mout_cpll_p, SRC_TOP6, 28, 1),
679 
680 	MUX(0, "mout_sw_aclk400_isp", mout_sw_aclk400_isp_p,
681 			SRC_TOP10, 0, 1),
682 	MUX(0, "mout_sw_aclk400_mscl", mout_sw_aclk400_mscl_p,
683 			SRC_TOP10, 4, 1),
684 	MUX(CLK_MOUT_SW_ACLK200, "mout_sw_aclk200", mout_sw_aclk200_p,
685 			SRC_TOP10, 8, 1),
686 	MUX(0, "mout_sw_aclk200_fsys2", mout_sw_aclk200_fsys2_p,
687 			SRC_TOP10, 12, 1),
688 	MUX(0, "mout_sw_aclk400_wcore", mout_sw_aclk400_wcore_p,
689 			SRC_TOP10, 16, 1),
690 	MUX(0, "mout_sw_aclk100_noc", mout_sw_aclk100_noc_p,
691 			SRC_TOP10, 20, 1),
692 	MUX(0, "mout_sw_pclk200_fsys", mout_sw_pclk200_fsys_p,
693 			SRC_TOP10, 24, 1),
694 	MUX(0, "mout_sw_aclk200_fsys", mout_sw_aclk200_fsys_p,
695 			SRC_TOP10, 28, 1),
696 
697 	MUX(0, "mout_sw_aclk333_432_gscl", mout_sw_aclk333_432_gscl_p,
698 			SRC_TOP11, 0, 1),
699 	MUX(0, "mout_sw_aclk333_432_isp", mout_sw_aclk333_432_isp_p,
700 			SRC_TOP11, 4, 1),
701 	MUX(0, "mout_sw_aclk66", mout_sw_aclk66_p, SRC_TOP11, 8, 1),
702 	MUX(0, "mout_sw_aclk333_432_isp0", mout_sw_aclk333_432_isp0_p,
703 			SRC_TOP11, 12, 1),
704 	MUX(0, "mout_sw_aclk266", mout_sw_aclk266_p, SRC_TOP11, 20, 1),
705 	MUX(0, "mout_sw_aclk166", mout_sw_aclk166_p, SRC_TOP11, 24, 1),
706 	MUX(CLK_MOUT_SW_ACLK333, "mout_sw_aclk333", mout_sw_aclk333_p,
707 			SRC_TOP11, 28, 1),
708 
709 	MUX(CLK_MOUT_SW_ACLK400, "mout_sw_aclk400_disp1",
710 			mout_sw_aclk400_disp1_p, SRC_TOP12, 4, 1),
711 	MUX(0, "mout_sw_aclk333_g2d", mout_sw_aclk333_g2d_p,
712 			SRC_TOP12, 8, 1),
713 	MUX(0, "mout_sw_aclk266_g2d", mout_sw_aclk266_g2d_p,
714 			SRC_TOP12, 12, 1),
715 	MUX_F(0, "mout_sw_aclk_g3d", mout_sw_aclk_g3d_p, SRC_TOP12, 16, 1,
716 	      CLK_SET_RATE_PARENT, 0),
717 	MUX(0, "mout_sw_aclk300_jpeg", mout_sw_aclk300_jpeg_p,
718 			SRC_TOP12, 20, 1),
719 	MUX(CLK_MOUT_SW_ACLK300, "mout_sw_aclk300_disp1",
720 			mout_sw_aclk300_disp1_p, SRC_TOP12, 24, 1),
721 	MUX(CLK_MOUT_SW_ACLK300_GSCL, "mout_sw_aclk300_gscl",
722 			mout_sw_aclk300_gscl_p, SRC_TOP12, 28, 1),
723 
724 	/* DISP1 Block */
725 	MUX(0, "mout_mipi1", mout_group2_p, SRC_DISP10, 16, 3),
726 	MUX(0, "mout_dp1", mout_group2_p, SRC_DISP10, 20, 3),
727 	MUX(0, "mout_pixel", mout_group2_p, SRC_DISP10, 24, 3),
728 	MUX(CLK_MOUT_HDMI, "mout_hdmi", mout_hdmi_p, SRC_DISP10, 28, 1),
729 	MUX(0, "mout_fimd1_opt", mout_group2_p, SRC_DISP10, 8, 3),
730 
731 	MUX(0, "mout_fimd1_final", mout_fimd1_final_p, TOP_SPARE2, 8, 1),
732 
733 	/* CDREX block */
734 	MUX_F(CLK_MOUT_MCLK_CDREX, "mout_mclk_cdrex", mout_mclk_cdrex_p,
735 			SRC_CDREX, 4, 1, CLK_SET_RATE_PARENT, 0),
736 	MUX_F(CLK_MOUT_BPLL, "mout_bpll", mout_bpll_p, SRC_CDREX, 0, 1,
737 			CLK_SET_RATE_PARENT, 0),
738 
739 	/* MAU Block */
740 	MUX(CLK_MOUT_MAUDIO0, "mout_maudio0", mout_maudio0_p, SRC_MAU, 28, 3),
741 
742 	/* FSYS Block */
743 	MUX(0, "mout_usbd301", mout_group2_p, SRC_FSYS, 4, 3),
744 	MUX(0, "mout_mmc0", mout_group2_p, SRC_FSYS, 8, 3),
745 	MUX(0, "mout_mmc1", mout_group2_p, SRC_FSYS, 12, 3),
746 	MUX(0, "mout_mmc2", mout_group2_p, SRC_FSYS, 16, 3),
747 	MUX(0, "mout_usbd300", mout_group2_p, SRC_FSYS, 20, 3),
748 	MUX(0, "mout_unipro", mout_group2_p, SRC_FSYS, 24, 3),
749 	MUX(0, "mout_mphy_refclk", mout_group2_p, SRC_FSYS, 28, 3),
750 
751 	/* PERIC Block */
752 	MUX(0, "mout_uart0", mout_group2_p, SRC_PERIC0, 4, 3),
753 	MUX(0, "mout_uart1", mout_group2_p, SRC_PERIC0, 8, 3),
754 	MUX(0, "mout_uart2", mout_group2_p, SRC_PERIC0, 12, 3),
755 	MUX(0, "mout_uart3", mout_group2_p, SRC_PERIC0, 16, 3),
756 	MUX(0, "mout_pwm", mout_group2_p, SRC_PERIC0, 24, 3),
757 	MUX(0, "mout_spdif", mout_spdif_p, SRC_PERIC0, 28, 3),
758 	MUX(0, "mout_audio0", mout_audio0_p, SRC_PERIC1, 8, 3),
759 	MUX(0, "mout_audio1", mout_audio1_p, SRC_PERIC1, 12, 3),
760 	MUX(0, "mout_audio2", mout_audio2_p, SRC_PERIC1, 16, 3),
761 	MUX(0, "mout_spi0", mout_group2_p, SRC_PERIC1, 20, 3),
762 	MUX(0, "mout_spi1", mout_group2_p, SRC_PERIC1, 24, 3),
763 	MUX(0, "mout_spi2", mout_group2_p, SRC_PERIC1, 28, 3),
764 
765 	/* ISP Block */
766 	MUX(0, "mout_pwm_isp", mout_group2_p, SRC_ISP, 24, 3),
767 	MUX(0, "mout_uart_isp", mout_group2_p, SRC_ISP, 20, 3),
768 	MUX(0, "mout_spi0_isp", mout_group2_p, SRC_ISP, 12, 3),
769 	MUX(0, "mout_spi1_isp", mout_group2_p, SRC_ISP, 16, 3),
770 	MUX(0, "mout_isp_sensor", mout_group2_p, SRC_ISP, 28, 3),
771 };
772 
773 static const struct samsung_div_clock exynos5x_div_clks[] __initconst = {
774 	DIV(0, "div_arm", "mout_cpu", DIV_CPU0, 0, 3),
775 	DIV(0, "sclk_apll", "mout_apll", DIV_CPU0, 24, 3),
776 	DIV(0, "armclk2", "div_arm", DIV_CPU0, 28, 3),
777 	DIV(0, "div_kfc", "mout_kfc", DIV_KFC0, 0, 3),
778 	DIV(0, "sclk_kpll", "mout_kpll", DIV_KFC0, 24, 3),
779 
780 	DIV(CLK_DOUT_ACLK400_ISP, "dout_aclk400_isp", "mout_aclk400_isp",
781 			DIV_TOP0, 0, 3),
782 	DIV(CLK_DOUT_ACLK400_MSCL, "dout_aclk400_mscl", "mout_aclk400_mscl",
783 			DIV_TOP0, 4, 3),
784 	DIV(CLK_DOUT_ACLK200, "dout_aclk200", "mout_aclk200",
785 			DIV_TOP0, 8, 3),
786 	DIV(CLK_DOUT_ACLK200_FSYS2, "dout_aclk200_fsys2", "mout_aclk200_fsys2",
787 			DIV_TOP0, 12, 3),
788 	DIV(CLK_DOUT_ACLK100_NOC, "dout_aclk100_noc", "mout_aclk100_noc",
789 			DIV_TOP0, 20, 3),
790 	DIV(CLK_DOUT_PCLK200_FSYS, "dout_pclk200_fsys", "mout_pclk200_fsys",
791 			DIV_TOP0, 24, 3),
792 	DIV(CLK_DOUT_ACLK200_FSYS, "dout_aclk200_fsys", "mout_aclk200_fsys",
793 			DIV_TOP0, 28, 3),
794 	DIV(CLK_DOUT_ACLK333_432_GSCL, "dout_aclk333_432_gscl",
795 			"mout_aclk333_432_gscl", DIV_TOP1, 0, 3),
796 	DIV(CLK_DOUT_ACLK333_432_ISP, "dout_aclk333_432_isp",
797 			"mout_aclk333_432_isp", DIV_TOP1, 4, 3),
798 	DIV(CLK_DOUT_ACLK66, "dout_aclk66", "mout_aclk66",
799 			DIV_TOP1, 8, 6),
800 	DIV(CLK_DOUT_ACLK333_432_ISP0, "dout_aclk333_432_isp0",
801 			"mout_aclk333_432_isp0", DIV_TOP1, 16, 3),
802 	DIV(CLK_DOUT_ACLK266, "dout_aclk266", "mout_aclk266",
803 			DIV_TOP1, 20, 3),
804 	DIV(CLK_DOUT_ACLK166, "dout_aclk166", "mout_aclk166",
805 			DIV_TOP1, 24, 3),
806 	DIV(CLK_DOUT_ACLK333, "dout_aclk333", "mout_aclk333",
807 			DIV_TOP1, 28, 3),
808 
809 	DIV(CLK_DOUT_ACLK333_G2D, "dout_aclk333_g2d", "mout_aclk333_g2d",
810 			DIV_TOP2, 8, 3),
811 	DIV(CLK_DOUT_ACLK266_G2D, "dout_aclk266_g2d", "mout_aclk266_g2d",
812 			DIV_TOP2, 12, 3),
813 	DIV_F(CLK_DOUT_ACLK_G3D, "dout_aclk_g3d", "mout_aclk_g3d", DIV_TOP2,
814 			16, 3, CLK_SET_RATE_PARENT, 0),
815 	DIV(CLK_DOUT_ACLK300_JPEG, "dout_aclk300_jpeg", "mout_aclk300_jpeg",
816 			DIV_TOP2, 20, 3),
817 	DIV(CLK_DOUT_ACLK300_DISP1, "dout_aclk300_disp1",
818 			"mout_aclk300_disp1", DIV_TOP2, 24, 3),
819 	DIV(CLK_DOUT_ACLK300_GSCL, "dout_aclk300_gscl", "mout_aclk300_gscl",
820 			DIV_TOP2, 28, 3),
821 
822 	/* DISP1 Block */
823 	DIV(0, "dout_fimd1", "mout_fimd1_final", DIV_DISP10, 0, 4),
824 	DIV(0, "dout_mipi1", "mout_mipi1", DIV_DISP10, 16, 8),
825 	DIV(0, "dout_dp1", "mout_dp1", DIV_DISP10, 24, 4),
826 	DIV(CLK_DOUT_PIXEL, "dout_hdmi_pixel", "mout_pixel", DIV_DISP10, 28, 4),
827 	DIV(CLK_DOUT_ACLK400_DISP1, "dout_aclk400_disp1",
828 			"mout_aclk400_disp1", DIV_TOP2, 4, 3),
829 
830 	/* CDREX Block */
831 	/*
832 	 * The three clocks below are controlled using the same register and
833 	 * bits. They are put into one because there is a need of
834 	 * synchronization between the BUS and DREXs (two external memory
835 	 * interfaces).
836 	 * They are put here to show this HW assumption and for clock
837 	 * information summary completeness.
838 	 */
839 	DIV_F(CLK_DOUT_PCLK_CDREX, "dout_pclk_cdrex", "dout_aclk_cdrex1",
840 			DIV_CDREX0, 28, 3, CLK_GET_RATE_NOCACHE, 0),
841 	DIV_F(CLK_DOUT_PCLK_DREX0, "dout_pclk_drex0", "dout_cclk_drex0",
842 			DIV_CDREX0, 28, 3, CLK_GET_RATE_NOCACHE, 0),
843 	DIV_F(CLK_DOUT_PCLK_DREX1, "dout_pclk_drex1", "dout_cclk_drex0",
844 			DIV_CDREX0, 28, 3, CLK_GET_RATE_NOCACHE, 0),
845 
846 	DIV_F(CLK_DOUT_SCLK_CDREX, "dout_sclk_cdrex", "mout_mclk_cdrex",
847 			DIV_CDREX0, 24, 3, CLK_SET_RATE_PARENT, 0),
848 	DIV(CLK_DOUT_ACLK_CDREX1, "dout_aclk_cdrex1", "dout_clk2x_phy0",
849 			DIV_CDREX0, 16, 3),
850 	DIV(CLK_DOUT_CCLK_DREX0, "dout_cclk_drex0", "dout_clk2x_phy0",
851 			DIV_CDREX0, 8, 3),
852 	DIV(CLK_DOUT_CLK2X_PHY0, "dout_clk2x_phy0", "dout_sclk_cdrex",
853 			DIV_CDREX0, 3, 5),
854 
855 	DIV(CLK_DOUT_PCLK_CORE_MEM, "dout_pclk_core_mem", "mout_mclk_cdrex",
856 			DIV_CDREX1, 8, 3),
857 
858 	/* Audio Block */
859 	DIV(0, "dout_maudio0", "mout_maudio0", DIV_MAU, 20, 4),
860 	DIV(0, "dout_maupcm0", "dout_maudio0", DIV_MAU, 24, 8),
861 
862 	/* USB3.0 */
863 	DIV(0, "dout_usbphy301", "mout_usbd301", DIV_FSYS0, 12, 4),
864 	DIV(0, "dout_usbphy300", "mout_usbd300", DIV_FSYS0, 16, 4),
865 	DIV(0, "dout_usbd301", "mout_usbd301", DIV_FSYS0, 20, 4),
866 	DIV(0, "dout_usbd300", "mout_usbd300", DIV_FSYS0, 24, 4),
867 
868 	/* MMC */
869 	DIV(0, "dout_mmc0", "mout_mmc0", DIV_FSYS1, 0, 10),
870 	DIV(0, "dout_mmc1", "mout_mmc1", DIV_FSYS1, 10, 10),
871 	DIV(0, "dout_mmc2", "mout_mmc2", DIV_FSYS1, 20, 10),
872 
873 	DIV(0, "dout_unipro", "mout_unipro", DIV_FSYS2, 24, 8),
874 	DIV(0, "dout_mphy_refclk", "mout_mphy_refclk", DIV_FSYS2, 16, 8),
875 
876 	/* UART and PWM */
877 	DIV(0, "dout_uart0", "mout_uart0", DIV_PERIC0, 8, 4),
878 	DIV(0, "dout_uart1", "mout_uart1", DIV_PERIC0, 12, 4),
879 	DIV(0, "dout_uart2", "mout_uart2", DIV_PERIC0, 16, 4),
880 	DIV(0, "dout_uart3", "mout_uart3", DIV_PERIC0, 20, 4),
881 	DIV(0, "dout_pwm", "mout_pwm", DIV_PERIC0, 28, 4),
882 
883 	/* SPI */
884 	DIV(0, "dout_spi0", "mout_spi0", DIV_PERIC1, 20, 4),
885 	DIV(0, "dout_spi1", "mout_spi1", DIV_PERIC1, 24, 4),
886 	DIV(0, "dout_spi2", "mout_spi2", DIV_PERIC1, 28, 4),
887 
888 
889 	/* PCM */
890 	DIV(0, "dout_pcm1", "dout_audio1", DIV_PERIC2, 16, 8),
891 	DIV(0, "dout_pcm2", "dout_audio2", DIV_PERIC2, 24, 8),
892 
893 	/* Audio - I2S */
894 	DIV(0, "dout_i2s1", "dout_audio1", DIV_PERIC3, 6, 6),
895 	DIV(0, "dout_i2s2", "dout_audio2", DIV_PERIC3, 12, 6),
896 	DIV(0, "dout_audio0", "mout_audio0", DIV_PERIC3, 20, 4),
897 	DIV(0, "dout_audio1", "mout_audio1", DIV_PERIC3, 24, 4),
898 	DIV(0, "dout_audio2", "mout_audio2", DIV_PERIC3, 28, 4),
899 
900 	/* SPI Pre-Ratio */
901 	DIV(0, "dout_spi0_pre", "dout_spi0", DIV_PERIC4, 8, 8),
902 	DIV(0, "dout_spi1_pre", "dout_spi1", DIV_PERIC4, 16, 8),
903 	DIV(0, "dout_spi2_pre", "dout_spi2", DIV_PERIC4, 24, 8),
904 
905 	/* GSCL Block */
906 	DIV(0, "dout_gscl_blk_333", "aclk333_432_gscl", DIV2_RATIO0, 6, 2),
907 
908 	/* PSGEN */
909 	DIV(0, "dout_gen_blk", "mout_user_aclk266", DIV2_RATIO0, 8, 1),
910 	DIV(0, "dout_jpg_blk", "aclk166", DIV2_RATIO0, 20, 1),
911 
912 	/* ISP Block */
913 	DIV(0, "dout_isp_sensor0", "mout_isp_sensor", SCLK_DIV_ISP0, 8, 8),
914 	DIV(0, "dout_isp_sensor1", "mout_isp_sensor", SCLK_DIV_ISP0, 16, 8),
915 	DIV(0, "dout_isp_sensor2", "mout_isp_sensor", SCLK_DIV_ISP0, 24, 8),
916 	DIV(0, "dout_pwm_isp", "mout_pwm_isp", SCLK_DIV_ISP1, 28, 4),
917 	DIV(0, "dout_uart_isp", "mout_uart_isp", SCLK_DIV_ISP1, 24, 4),
918 	DIV(0, "dout_spi0_isp", "mout_spi0_isp", SCLK_DIV_ISP1, 16, 4),
919 	DIV(0, "dout_spi1_isp", "mout_spi1_isp", SCLK_DIV_ISP1, 20, 4),
920 	DIV_F(0, "dout_spi0_isp_pre", "dout_spi0_isp", SCLK_DIV_ISP1, 0, 8,
921 			CLK_SET_RATE_PARENT, 0),
922 	DIV_F(0, "dout_spi1_isp_pre", "dout_spi1_isp", SCLK_DIV_ISP1, 8, 8,
923 			CLK_SET_RATE_PARENT, 0),
924 };
925 
926 static const struct samsung_gate_clock exynos5x_gate_clks[] __initconst = {
927 	/* G2D */
928 	GATE(CLK_MDMA0, "mdma0", "aclk266_g2d", GATE_IP_G2D, 1, 0, 0),
929 	GATE(CLK_SSS, "sss", "aclk266_g2d", GATE_IP_G2D, 2, 0, 0),
930 	GATE(CLK_G2D, "g2d", "aclk333_g2d", GATE_IP_G2D, 3, 0, 0),
931 	GATE(CLK_SMMU_MDMA0, "smmu_mdma0", "aclk266_g2d", GATE_IP_G2D, 5, 0, 0),
932 	GATE(CLK_SMMU_G2D, "smmu_g2d", "aclk333_g2d", GATE_IP_G2D, 7, 0, 0),
933 
934 	GATE(0, "aclk200_fsys", "mout_user_aclk200_fsys",
935 			GATE_BUS_FSYS0, 9, CLK_IS_CRITICAL, 0),
936 	GATE(0, "aclk200_fsys2", "mout_user_aclk200_fsys2",
937 			GATE_BUS_FSYS0, 10, CLK_IGNORE_UNUSED, 0),
938 
939 	GATE(0, "aclk333_g2d", "mout_user_aclk333_g2d",
940 			GATE_BUS_TOP, 0, CLK_IGNORE_UNUSED, 0),
941 	GATE(0, "aclk266_g2d", "mout_user_aclk266_g2d",
942 			GATE_BUS_TOP, 1, CLK_IS_CRITICAL, 0),
943 	GATE(0, "aclk300_jpeg", "mout_user_aclk300_jpeg",
944 			GATE_BUS_TOP, 4, CLK_IGNORE_UNUSED, 0),
945 	GATE(0, "aclk333_432_isp0", "mout_user_aclk333_432_isp0",
946 			GATE_BUS_TOP, 5, 0, 0),
947 	GATE(0, "aclk300_gscl", "mout_user_aclk300_gscl",
948 			GATE_BUS_TOP, 6, CLK_IS_CRITICAL, 0),
949 	GATE(0, "aclk333_432_gscl", "mout_user_aclk333_432_gscl",
950 			GATE_BUS_TOP, 7, CLK_IGNORE_UNUSED, 0),
951 	GATE(0, "aclk333_432_isp", "mout_user_aclk333_432_isp",
952 			GATE_BUS_TOP, 8, 0, 0),
953 	GATE(CLK_PCLK66_GPIO, "pclk66_gpio", "mout_user_pclk66_gpio",
954 			GATE_BUS_TOP, 9, CLK_IGNORE_UNUSED, 0),
955 	GATE(0, "aclk66_psgen", "mout_user_aclk66_psgen",
956 			GATE_BUS_TOP, 10, CLK_IGNORE_UNUSED, 0),
957 	GATE(0, "aclk266_isp", "mout_user_aclk266_isp",
958 			GATE_BUS_TOP, 13, 0, 0),
959 	GATE(0, "aclk166", "mout_user_aclk166",
960 			GATE_BUS_TOP, 14, CLK_IGNORE_UNUSED, 0),
961 	GATE(CLK_ACLK333, "aclk333", "mout_user_aclk333",
962 			GATE_BUS_TOP, 15, CLK_IS_CRITICAL, 0),
963 	GATE(0, "aclk400_isp", "mout_user_aclk400_isp",
964 			GATE_BUS_TOP, 16, 0, 0),
965 	GATE(0, "aclk400_mscl", "mout_user_aclk400_mscl",
966 			GATE_BUS_TOP, 17, CLK_IS_CRITICAL, 0),
967 	GATE(0, "aclk200_disp1", "mout_user_aclk200_disp1",
968 			GATE_BUS_TOP, 18, CLK_IS_CRITICAL, 0),
969 	GATE(CLK_SCLK_MPHY_IXTAL24, "sclk_mphy_ixtal24", "mphy_refclk_ixtal24",
970 			GATE_BUS_TOP, 28, 0, 0),
971 	GATE(CLK_SCLK_HSIC_12M, "sclk_hsic_12m", "ff_hsic_12m",
972 			GATE_BUS_TOP, 29, 0, 0),
973 
974 	GATE(0, "aclk300_disp1", "mout_user_aclk300_disp1",
975 			SRC_MASK_TOP2, 24, CLK_IS_CRITICAL, 0),
976 
977 	/* sclk */
978 	GATE(CLK_SCLK_UART0, "sclk_uart0", "dout_uart0",
979 		GATE_TOP_SCLK_PERIC, 0, CLK_SET_RATE_PARENT, 0),
980 	GATE(CLK_SCLK_UART1, "sclk_uart1", "dout_uart1",
981 		GATE_TOP_SCLK_PERIC, 1, CLK_SET_RATE_PARENT, 0),
982 	GATE(CLK_SCLK_UART2, "sclk_uart2", "dout_uart2",
983 		GATE_TOP_SCLK_PERIC, 2, CLK_SET_RATE_PARENT, 0),
984 	GATE(CLK_SCLK_UART3, "sclk_uart3", "dout_uart3",
985 		GATE_TOP_SCLK_PERIC, 3, CLK_SET_RATE_PARENT, 0),
986 	GATE(CLK_SCLK_SPI0, "sclk_spi0", "dout_spi0_pre",
987 		GATE_TOP_SCLK_PERIC, 6, CLK_SET_RATE_PARENT, 0),
988 	GATE(CLK_SCLK_SPI1, "sclk_spi1", "dout_spi1_pre",
989 		GATE_TOP_SCLK_PERIC, 7, CLK_SET_RATE_PARENT, 0),
990 	GATE(CLK_SCLK_SPI2, "sclk_spi2", "dout_spi2_pre",
991 		GATE_TOP_SCLK_PERIC, 8, CLK_SET_RATE_PARENT, 0),
992 	GATE(CLK_SCLK_SPDIF, "sclk_spdif", "mout_spdif",
993 		GATE_TOP_SCLK_PERIC, 9, CLK_SET_RATE_PARENT, 0),
994 	GATE(CLK_SCLK_PWM, "sclk_pwm", "dout_pwm",
995 		GATE_TOP_SCLK_PERIC, 11, CLK_SET_RATE_PARENT, 0),
996 	GATE(CLK_SCLK_PCM1, "sclk_pcm1", "dout_pcm1",
997 		GATE_TOP_SCLK_PERIC, 15, CLK_SET_RATE_PARENT, 0),
998 	GATE(CLK_SCLK_PCM2, "sclk_pcm2", "dout_pcm2",
999 		GATE_TOP_SCLK_PERIC, 16, CLK_SET_RATE_PARENT, 0),
1000 	GATE(CLK_SCLK_I2S1, "sclk_i2s1", "dout_i2s1",
1001 		GATE_TOP_SCLK_PERIC, 17, CLK_SET_RATE_PARENT, 0),
1002 	GATE(CLK_SCLK_I2S2, "sclk_i2s2", "dout_i2s2",
1003 		GATE_TOP_SCLK_PERIC, 18, CLK_SET_RATE_PARENT, 0),
1004 
1005 	GATE(CLK_SCLK_MMC0, "sclk_mmc0", "dout_mmc0",
1006 		GATE_TOP_SCLK_FSYS, 0, CLK_SET_RATE_PARENT, 0),
1007 	GATE(CLK_SCLK_MMC1, "sclk_mmc1", "dout_mmc1",
1008 		GATE_TOP_SCLK_FSYS, 1, CLK_SET_RATE_PARENT, 0),
1009 	GATE(CLK_SCLK_MMC2, "sclk_mmc2", "dout_mmc2",
1010 		GATE_TOP_SCLK_FSYS, 2, CLK_SET_RATE_PARENT, 0),
1011 	GATE(CLK_SCLK_USBPHY301, "sclk_usbphy301", "dout_usbphy301",
1012 		GATE_TOP_SCLK_FSYS, 7, CLK_SET_RATE_PARENT, 0),
1013 	GATE(CLK_SCLK_USBPHY300, "sclk_usbphy300", "dout_usbphy300",
1014 		GATE_TOP_SCLK_FSYS, 8, CLK_SET_RATE_PARENT, 0),
1015 	GATE(CLK_SCLK_USBD300, "sclk_usbd300", "dout_usbd300",
1016 		GATE_TOP_SCLK_FSYS, 9, CLK_SET_RATE_PARENT, 0),
1017 	GATE(CLK_SCLK_USBD301, "sclk_usbd301", "dout_usbd301",
1018 		GATE_TOP_SCLK_FSYS, 10, CLK_SET_RATE_PARENT, 0),
1019 
1020 	/* Display */
1021 	GATE(CLK_SCLK_FIMD1, "sclk_fimd1", "dout_fimd1",
1022 			GATE_TOP_SCLK_DISP1, 0, CLK_SET_RATE_PARENT, 0),
1023 	GATE(CLK_SCLK_MIPI1, "sclk_mipi1", "dout_mipi1",
1024 			GATE_TOP_SCLK_DISP1, 3, CLK_SET_RATE_PARENT, 0),
1025 	GATE(CLK_SCLK_HDMI, "sclk_hdmi", "mout_hdmi",
1026 			GATE_TOP_SCLK_DISP1, 9, 0, 0),
1027 	GATE(CLK_SCLK_PIXEL, "sclk_pixel", "dout_hdmi_pixel",
1028 			GATE_TOP_SCLK_DISP1, 10, CLK_SET_RATE_PARENT, 0),
1029 	GATE(CLK_SCLK_DP1, "sclk_dp1", "dout_dp1",
1030 			GATE_TOP_SCLK_DISP1, 20, CLK_SET_RATE_PARENT, 0),
1031 
1032 	/* FSYS Block */
1033 	GATE(CLK_TSI, "tsi", "aclk200_fsys", GATE_BUS_FSYS0, 0, 0, 0),
1034 	GATE(CLK_PDMA0, "pdma0", "aclk200_fsys", GATE_BUS_FSYS0, 1, 0, 0),
1035 	GATE(CLK_PDMA1, "pdma1", "aclk200_fsys", GATE_BUS_FSYS0, 2, 0, 0),
1036 	GATE(CLK_UFS, "ufs", "aclk200_fsys2", GATE_BUS_FSYS0, 3, 0, 0),
1037 	GATE(CLK_RTIC, "rtic", "aclk200_fsys", GATE_IP_FSYS, 9, 0, 0),
1038 	GATE(CLK_MMC0, "mmc0", "aclk200_fsys2", GATE_IP_FSYS, 12, 0, 0),
1039 	GATE(CLK_MMC1, "mmc1", "aclk200_fsys2", GATE_IP_FSYS, 13, 0, 0),
1040 	GATE(CLK_MMC2, "mmc2", "aclk200_fsys2", GATE_IP_FSYS, 14, 0, 0),
1041 	GATE(CLK_SROMC, "sromc", "aclk200_fsys2",
1042 			GATE_IP_FSYS, 17, CLK_IGNORE_UNUSED, 0),
1043 	GATE(CLK_USBH20, "usbh20", "aclk200_fsys", GATE_IP_FSYS, 18, 0, 0),
1044 	GATE(CLK_USBD300, "usbd300", "aclk200_fsys", GATE_IP_FSYS, 19, 0, 0),
1045 	GATE(CLK_USBD301, "usbd301", "aclk200_fsys", GATE_IP_FSYS, 20, 0, 0),
1046 	GATE(CLK_SCLK_UNIPRO, "sclk_unipro", "dout_unipro",
1047 			SRC_MASK_FSYS, 24, CLK_SET_RATE_PARENT, 0),
1048 
1049 	/* PERIC Block */
1050 	GATE(CLK_UART0, "uart0", "mout_user_aclk66_peric",
1051 			GATE_IP_PERIC, 0, 0, 0),
1052 	GATE(CLK_UART1, "uart1", "mout_user_aclk66_peric",
1053 			GATE_IP_PERIC, 1, 0, 0),
1054 	GATE(CLK_UART2, "uart2", "mout_user_aclk66_peric",
1055 			GATE_IP_PERIC, 2, 0, 0),
1056 	GATE(CLK_UART3, "uart3", "mout_user_aclk66_peric",
1057 			GATE_IP_PERIC, 3, 0, 0),
1058 	GATE(CLK_I2C0, "i2c0", "mout_user_aclk66_peric",
1059 			GATE_IP_PERIC, 6, 0, 0),
1060 	GATE(CLK_I2C1, "i2c1", "mout_user_aclk66_peric",
1061 			GATE_IP_PERIC, 7, 0, 0),
1062 	GATE(CLK_I2C2, "i2c2", "mout_user_aclk66_peric",
1063 			GATE_IP_PERIC, 8, 0, 0),
1064 	GATE(CLK_I2C3, "i2c3", "mout_user_aclk66_peric",
1065 			GATE_IP_PERIC, 9, 0, 0),
1066 	GATE(CLK_USI0, "usi0", "mout_user_aclk66_peric",
1067 			GATE_IP_PERIC, 10, 0, 0),
1068 	GATE(CLK_USI1, "usi1", "mout_user_aclk66_peric",
1069 			GATE_IP_PERIC, 11, 0, 0),
1070 	GATE(CLK_USI2, "usi2", "mout_user_aclk66_peric",
1071 			GATE_IP_PERIC, 12, 0, 0),
1072 	GATE(CLK_USI3, "usi3", "mout_user_aclk66_peric",
1073 			GATE_IP_PERIC, 13, 0, 0),
1074 	GATE(CLK_I2C_HDMI, "i2c_hdmi", "mout_user_aclk66_peric",
1075 			GATE_IP_PERIC, 14, 0, 0),
1076 	GATE(CLK_TSADC, "tsadc", "mout_user_aclk66_peric",
1077 			GATE_IP_PERIC, 15, 0, 0),
1078 	GATE(CLK_SPI0, "spi0", "mout_user_aclk66_peric",
1079 			GATE_IP_PERIC, 16, 0, 0),
1080 	GATE(CLK_SPI1, "spi1", "mout_user_aclk66_peric",
1081 			GATE_IP_PERIC, 17, 0, 0),
1082 	GATE(CLK_SPI2, "spi2", "mout_user_aclk66_peric",
1083 			GATE_IP_PERIC, 18, 0, 0),
1084 	GATE(CLK_I2S1, "i2s1", "mout_user_aclk66_peric",
1085 			GATE_IP_PERIC, 20, 0, 0),
1086 	GATE(CLK_I2S2, "i2s2", "mout_user_aclk66_peric",
1087 			GATE_IP_PERIC, 21, 0, 0),
1088 	GATE(CLK_PCM1, "pcm1", "mout_user_aclk66_peric",
1089 			GATE_IP_PERIC, 22, 0, 0),
1090 	GATE(CLK_PCM2, "pcm2", "mout_user_aclk66_peric",
1091 			GATE_IP_PERIC, 23, 0, 0),
1092 	GATE(CLK_PWM, "pwm", "mout_user_aclk66_peric",
1093 			GATE_IP_PERIC, 24, 0, 0),
1094 	GATE(CLK_SPDIF, "spdif", "mout_user_aclk66_peric",
1095 			GATE_IP_PERIC, 26, 0, 0),
1096 	GATE(CLK_USI4, "usi4", "mout_user_aclk66_peric",
1097 			GATE_IP_PERIC, 28, 0, 0),
1098 	GATE(CLK_USI5, "usi5", "mout_user_aclk66_peric",
1099 			GATE_IP_PERIC, 30, 0, 0),
1100 	GATE(CLK_USI6, "usi6", "mout_user_aclk66_peric",
1101 			GATE_IP_PERIC, 31, 0, 0),
1102 
1103 	GATE(CLK_KEYIF, "keyif", "mout_user_aclk66_peric",
1104 			GATE_BUS_PERIC, 22, 0, 0),
1105 
1106 	/* PERIS Block */
1107 	GATE(CLK_CHIPID, "chipid", "aclk66_psgen",
1108 			GATE_IP_PERIS, 0, CLK_IGNORE_UNUSED, 0),
1109 	GATE(CLK_SYSREG, "sysreg", "aclk66_psgen",
1110 			GATE_IP_PERIS, 1, CLK_IGNORE_UNUSED, 0),
1111 	GATE(CLK_TZPC0, "tzpc0", "aclk66_psgen", GATE_IP_PERIS, 6, 0, 0),
1112 	GATE(CLK_TZPC1, "tzpc1", "aclk66_psgen", GATE_IP_PERIS, 7, 0, 0),
1113 	GATE(CLK_TZPC2, "tzpc2", "aclk66_psgen", GATE_IP_PERIS, 8, 0, 0),
1114 	GATE(CLK_TZPC3, "tzpc3", "aclk66_psgen", GATE_IP_PERIS, 9, 0, 0),
1115 	GATE(CLK_TZPC4, "tzpc4", "aclk66_psgen", GATE_IP_PERIS, 10, 0, 0),
1116 	GATE(CLK_TZPC5, "tzpc5", "aclk66_psgen", GATE_IP_PERIS, 11, 0, 0),
1117 	GATE(CLK_TZPC6, "tzpc6", "aclk66_psgen", GATE_IP_PERIS, 12, 0, 0),
1118 	GATE(CLK_TZPC7, "tzpc7", "aclk66_psgen", GATE_IP_PERIS, 13, 0, 0),
1119 	GATE(CLK_TZPC8, "tzpc8", "aclk66_psgen", GATE_IP_PERIS, 14, 0, 0),
1120 	GATE(CLK_TZPC9, "tzpc9", "aclk66_psgen", GATE_IP_PERIS, 15, 0, 0),
1121 	GATE(CLK_HDMI_CEC, "hdmi_cec", "aclk66_psgen", GATE_IP_PERIS, 16, 0, 0),
1122 	GATE(CLK_MCT, "mct", "aclk66_psgen", GATE_IP_PERIS, 18, 0, 0),
1123 	GATE(CLK_WDT, "wdt", "aclk66_psgen", GATE_IP_PERIS, 19, 0, 0),
1124 	GATE(CLK_RTC, "rtc", "aclk66_psgen", GATE_IP_PERIS, 20, 0, 0),
1125 	GATE(CLK_TMU, "tmu", "aclk66_psgen", GATE_IP_PERIS, 21, 0, 0),
1126 	GATE(CLK_TMU_GPU, "tmu_gpu", "aclk66_psgen", GATE_IP_PERIS, 22, 0, 0),
1127 
1128 	/* GEN Block */
1129 	GATE(CLK_ROTATOR, "rotator", "mout_user_aclk266", GATE_IP_GEN, 1, 0, 0),
1130 	GATE(CLK_JPEG, "jpeg", "aclk300_jpeg", GATE_IP_GEN, 2, 0, 0),
1131 	GATE(CLK_JPEG2, "jpeg2", "aclk300_jpeg", GATE_IP_GEN, 3, 0, 0),
1132 	GATE(CLK_MDMA1, "mdma1", "mout_user_aclk266", GATE_IP_GEN, 4, 0, 0),
1133 	GATE(CLK_TOP_RTC, "top_rtc", "aclk66_psgen", GATE_IP_GEN, 5, 0, 0),
1134 	GATE(CLK_SMMU_ROTATOR, "smmu_rotator", "dout_gen_blk",
1135 			GATE_IP_GEN, 6, 0, 0),
1136 	GATE(CLK_SMMU_JPEG, "smmu_jpeg", "dout_jpg_blk", GATE_IP_GEN, 7, 0, 0),
1137 	GATE(CLK_SMMU_MDMA1, "smmu_mdma1", "dout_gen_blk",
1138 			GATE_IP_GEN, 9, 0, 0),
1139 
1140 	/* GATE_IP_GEN doesn't list gates for smmu_jpeg2 and mc */
1141 	GATE(CLK_SMMU_JPEG2, "smmu_jpeg2", "dout_jpg_blk",
1142 			GATE_BUS_GEN, 28, 0, 0),
1143 	GATE(CLK_MC, "mc", "aclk66_psgen", GATE_BUS_GEN, 12, 0, 0),
1144 
1145 	/* GSCL Block */
1146 	GATE(CLK_SCLK_GSCL_WA, "sclk_gscl_wa", "mout_user_aclk333_432_gscl",
1147 			GATE_TOP_SCLK_GSCL, 6, 0, 0),
1148 	GATE(CLK_SCLK_GSCL_WB, "sclk_gscl_wb", "mout_user_aclk333_432_gscl",
1149 			GATE_TOP_SCLK_GSCL, 7, 0, 0),
1150 
1151 	GATE(CLK_FIMC_3AA, "fimc_3aa", "aclk333_432_gscl",
1152 			GATE_IP_GSCL0, 4, 0, 0),
1153 	GATE(CLK_FIMC_LITE0, "fimc_lite0", "aclk333_432_gscl",
1154 			GATE_IP_GSCL0, 5, 0, 0),
1155 	GATE(CLK_FIMC_LITE1, "fimc_lite1", "aclk333_432_gscl",
1156 			GATE_IP_GSCL0, 6, 0, 0),
1157 
1158 	GATE(CLK_SMMU_3AA, "smmu_3aa", "dout_gscl_blk_333",
1159 			GATE_IP_GSCL1, 2, 0, 0),
1160 	GATE(CLK_SMMU_FIMCL0, "smmu_fimcl0", "dout_gscl_blk_333",
1161 			GATE_IP_GSCL1, 3, 0, 0),
1162 	GATE(CLK_SMMU_FIMCL1, "smmu_fimcl1", "dout_gscl_blk_333",
1163 			GATE_IP_GSCL1, 4, 0, 0),
1164 	GATE(CLK_GSCL_WA, "gscl_wa", "sclk_gscl_wa", GATE_IP_GSCL1, 12, 0, 0),
1165 	GATE(CLK_GSCL_WB, "gscl_wb", "sclk_gscl_wb", GATE_IP_GSCL1, 13, 0, 0),
1166 	GATE(CLK_SMMU_FIMCL3, "smmu_fimcl3,", "dout_gscl_blk_333",
1167 			GATE_IP_GSCL1, 16, 0, 0),
1168 	GATE(CLK_FIMC_LITE3, "fimc_lite3", "aclk333_432_gscl",
1169 			GATE_IP_GSCL1, 17, 0, 0),
1170 
1171 	/* ISP */
1172 	GATE(CLK_SCLK_UART_ISP, "sclk_uart_isp", "dout_uart_isp",
1173 			GATE_TOP_SCLK_ISP, 0, CLK_SET_RATE_PARENT, 0),
1174 	GATE(CLK_SCLK_SPI0_ISP, "sclk_spi0_isp", "dout_spi0_isp_pre",
1175 			GATE_TOP_SCLK_ISP, 1, CLK_SET_RATE_PARENT, 0),
1176 	GATE(CLK_SCLK_SPI1_ISP, "sclk_spi1_isp", "dout_spi1_isp_pre",
1177 			GATE_TOP_SCLK_ISP, 2, CLK_SET_RATE_PARENT, 0),
1178 	GATE(CLK_SCLK_PWM_ISP, "sclk_pwm_isp", "dout_pwm_isp",
1179 			GATE_TOP_SCLK_ISP, 3, CLK_SET_RATE_PARENT, 0),
1180 	GATE(CLK_SCLK_ISP_SENSOR0, "sclk_isp_sensor0", "dout_isp_sensor0",
1181 			GATE_TOP_SCLK_ISP, 4, CLK_SET_RATE_PARENT, 0),
1182 	GATE(CLK_SCLK_ISP_SENSOR1, "sclk_isp_sensor1", "dout_isp_sensor1",
1183 			GATE_TOP_SCLK_ISP, 8, CLK_SET_RATE_PARENT, 0),
1184 	GATE(CLK_SCLK_ISP_SENSOR2, "sclk_isp_sensor2", "dout_isp_sensor2",
1185 			GATE_TOP_SCLK_ISP, 12, CLK_SET_RATE_PARENT, 0),
1186 
1187 	/* CDREX */
1188 	GATE(CLK_CLKM_PHY0, "clkm_phy0", "dout_sclk_cdrex",
1189 			GATE_BUS_CDREX0, 0, 0, 0),
1190 	GATE(CLK_CLKM_PHY1, "clkm_phy1", "dout_sclk_cdrex",
1191 			GATE_BUS_CDREX0, 1, 0, 0),
1192 	GATE(0, "mx_mspll_ccore_phy", "mout_mx_mspll_ccore_phy",
1193 			SRC_MASK_TOP7, 0, CLK_IGNORE_UNUSED, 0),
1194 
1195 	GATE(CLK_ACLK_PPMU_DREX1_1, "aclk_ppmu_drex1_1", "dout_aclk_cdrex1",
1196 			GATE_BUS_CDREX1, 12, CLK_IGNORE_UNUSED, 0),
1197 	GATE(CLK_ACLK_PPMU_DREX1_0, "aclk_ppmu_drex1_0", "dout_aclk_cdrex1",
1198 			GATE_BUS_CDREX1, 13, CLK_IGNORE_UNUSED, 0),
1199 	GATE(CLK_ACLK_PPMU_DREX0_1, "aclk_ppmu_drex0_1", "dout_aclk_cdrex1",
1200 			GATE_BUS_CDREX1, 14, CLK_IGNORE_UNUSED, 0),
1201 	GATE(CLK_ACLK_PPMU_DREX0_0, "aclk_ppmu_drex0_0", "dout_aclk_cdrex1",
1202 			GATE_BUS_CDREX1, 15, CLK_IGNORE_UNUSED, 0),
1203 
1204 	GATE(CLK_PCLK_PPMU_DREX1_1, "pclk_ppmu_drex1_1", "dout_pclk_cdrex",
1205 			GATE_BUS_CDREX1, 26, CLK_IGNORE_UNUSED, 0),
1206 	GATE(CLK_PCLK_PPMU_DREX1_0, "pclk_ppmu_drex1_0", "dout_pclk_cdrex",
1207 			GATE_BUS_CDREX1, 27, CLK_IGNORE_UNUSED, 0),
1208 	GATE(CLK_PCLK_PPMU_DREX0_1, "pclk_ppmu_drex0_1", "dout_pclk_cdrex",
1209 			GATE_BUS_CDREX1, 28, CLK_IGNORE_UNUSED, 0),
1210 	GATE(CLK_PCLK_PPMU_DREX0_0, "pclk_ppmu_drex0_0", "dout_pclk_cdrex",
1211 			GATE_BUS_CDREX1, 29, CLK_IGNORE_UNUSED, 0),
1212 };
1213 
1214 static const struct samsung_div_clock exynos5x_disp_div_clks[] __initconst = {
1215 	DIV(0, "dout_disp1_blk", "aclk200_disp1", DIV2_RATIO0, 16, 2),
1216 };
1217 
1218 static const struct samsung_gate_clock exynos5x_disp_gate_clks[] __initconst = {
1219 	GATE(CLK_FIMD1, "fimd1", "aclk300_disp1", GATE_IP_DISP1, 0, 0, 0),
1220 	GATE(CLK_DSIM1, "dsim1", "aclk200_disp1", GATE_IP_DISP1, 3, 0, 0),
1221 	GATE(CLK_DP1, "dp1", "aclk200_disp1", GATE_IP_DISP1, 4, 0, 0),
1222 	GATE(CLK_MIXER, "mixer", "aclk200_disp1", GATE_IP_DISP1, 5, 0, 0),
1223 	GATE(CLK_HDMI, "hdmi", "aclk200_disp1", GATE_IP_DISP1, 6, 0, 0),
1224 	GATE(CLK_SMMU_FIMD1M0, "smmu_fimd1m0", "dout_disp1_blk",
1225 			GATE_IP_DISP1, 7, 0, 0),
1226 	GATE(CLK_SMMU_FIMD1M1, "smmu_fimd1m1", "dout_disp1_blk",
1227 			GATE_IP_DISP1, 8, 0, 0),
1228 	GATE(CLK_SMMU_MIXER, "smmu_mixer", "aclk200_disp1",
1229 			GATE_IP_DISP1, 9, 0, 0),
1230 };
1231 
1232 static struct exynos5_subcmu_reg_dump exynos5x_disp_suspend_regs[] = {
1233 	{ GATE_IP_DISP1, 0xffffffff, 0xffffffff }, /* DISP1 gates */
1234 	{ SRC_TOP5, 0, BIT(0) },	/* MUX mout_user_aclk400_disp1 */
1235 	{ SRC_TOP5, 0, BIT(24) },	/* MUX mout_user_aclk300_disp1 */
1236 	{ SRC_TOP3, 0, BIT(8) },	/* MUX mout_user_aclk200_disp1 */
1237 	{ DIV2_RATIO0, 0, 0x30000 },		/* DIV dout_disp1_blk */
1238 };
1239 
1240 static const struct samsung_div_clock exynos5x_gsc_div_clks[] __initconst = {
1241 	DIV(0, "dout_gscl_blk_300", "mout_user_aclk300_gscl",
1242 			DIV2_RATIO0, 4, 2),
1243 };
1244 
1245 static const struct samsung_gate_clock exynos5x_gsc_gate_clks[] __initconst = {
1246 	GATE(CLK_GSCL0, "gscl0", "aclk300_gscl", GATE_IP_GSCL0, 0, 0, 0),
1247 	GATE(CLK_GSCL1, "gscl1", "aclk300_gscl", GATE_IP_GSCL0, 1, 0, 0),
1248 	GATE(CLK_SMMU_GSCL0, "smmu_gscl0", "dout_gscl_blk_300",
1249 			GATE_IP_GSCL1, 6, 0, 0),
1250 	GATE(CLK_SMMU_GSCL1, "smmu_gscl1", "dout_gscl_blk_300",
1251 			GATE_IP_GSCL1, 7, 0, 0),
1252 };
1253 
1254 static struct exynos5_subcmu_reg_dump exynos5x_gsc_suspend_regs[] = {
1255 	{ GATE_IP_GSCL0, 0x3, 0x3 },	/* GSC gates */
1256 	{ GATE_IP_GSCL1, 0xc0, 0xc0 },	/* GSC gates */
1257 	{ SRC_TOP5, 0, BIT(28) },	/* MUX mout_user_aclk300_gscl */
1258 	{ DIV2_RATIO0, 0, 0x30 },	/* DIV dout_gscl_blk_300 */
1259 };
1260 
1261 static const struct samsung_gate_clock exynos5x_g3d_gate_clks[] __initconst = {
1262 	GATE(CLK_G3D, "g3d", "mout_user_aclk_g3d", GATE_IP_G3D, 9,
1263 	     CLK_SET_RATE_PARENT, 0),
1264 };
1265 
1266 static struct exynos5_subcmu_reg_dump exynos5x_g3d_suspend_regs[] = {
1267 	{ GATE_IP_G3D, 0x3ff, 0x3ff },	/* G3D gates */
1268 	{ SRC_TOP5, 0, BIT(16) },	/* MUX mout_user_aclk_g3d */
1269 };
1270 
1271 static const struct samsung_div_clock exynos5x_mfc_div_clks[] __initconst = {
1272 	DIV(0, "dout_mfc_blk", "mout_user_aclk333", DIV4_RATIO, 0, 2),
1273 };
1274 
1275 static const struct samsung_gate_clock exynos5x_mfc_gate_clks[] __initconst = {
1276 	GATE(CLK_MFC, "mfc", "aclk333", GATE_IP_MFC, 0, 0, 0),
1277 	GATE(CLK_SMMU_MFCL, "smmu_mfcl", "dout_mfc_blk", GATE_IP_MFC, 1, 0, 0),
1278 	GATE(CLK_SMMU_MFCR, "smmu_mfcr", "dout_mfc_blk", GATE_IP_MFC, 2, 0, 0),
1279 };
1280 
1281 static struct exynos5_subcmu_reg_dump exynos5x_mfc_suspend_regs[] = {
1282 	{ GATE_IP_MFC, 0xffffffff, 0xffffffff }, /* MFC gates */
1283 	{ SRC_TOP4, 0, BIT(28) },		/* MUX mout_user_aclk333 */
1284 	{ DIV4_RATIO, 0, 0x3 },			/* DIV dout_mfc_blk */
1285 };
1286 
1287 static const struct samsung_gate_clock exynos5x_mscl_gate_clks[] __initconst = {
1288 	/* MSCL Block */
1289 	GATE(CLK_MSCL0, "mscl0", "aclk400_mscl", GATE_IP_MSCL, 0, 0, 0),
1290 	GATE(CLK_MSCL1, "mscl1", "aclk400_mscl", GATE_IP_MSCL, 1, 0, 0),
1291 	GATE(CLK_MSCL2, "mscl2", "aclk400_mscl", GATE_IP_MSCL, 2, 0, 0),
1292 	GATE(CLK_SMMU_MSCL0, "smmu_mscl0", "dout_mscl_blk",
1293 			GATE_IP_MSCL, 8, 0, 0),
1294 	GATE(CLK_SMMU_MSCL1, "smmu_mscl1", "dout_mscl_blk",
1295 			GATE_IP_MSCL, 9, 0, 0),
1296 	GATE(CLK_SMMU_MSCL2, "smmu_mscl2", "dout_mscl_blk",
1297 			GATE_IP_MSCL, 10, 0, 0),
1298 };
1299 
1300 static const struct samsung_div_clock exynos5x_mscl_div_clks[] __initconst = {
1301 	DIV(0, "dout_mscl_blk", "aclk400_mscl", DIV2_RATIO0, 28, 2),
1302 };
1303 
1304 static struct exynos5_subcmu_reg_dump exynos5x_mscl_suspend_regs[] = {
1305 	{ GATE_IP_MSCL, 0xffffffff, 0xffffffff }, /* MSCL gates */
1306 	{ SRC_TOP3, 0, BIT(4) },		/* MUX mout_user_aclk400_mscl */
1307 	{ DIV2_RATIO0, 0, 0x30000000 },		/* DIV dout_mscl_blk */
1308 };
1309 
1310 static const struct samsung_gate_clock exynos5800_mau_gate_clks[] __initconst = {
1311 	GATE(CLK_MAU_EPLL, "mau_epll", "mout_user_mau_epll",
1312 			SRC_MASK_TOP7, 20, CLK_SET_RATE_PARENT, 0),
1313 	GATE(CLK_SCLK_MAUDIO0, "sclk_maudio0", "dout_maudio0",
1314 		GATE_TOP_SCLK_MAU, 0, CLK_SET_RATE_PARENT, 0),
1315 	GATE(CLK_SCLK_MAUPCM0, "sclk_maupcm0", "dout_maupcm0",
1316 		GATE_TOP_SCLK_MAU, 1, CLK_SET_RATE_PARENT, 0),
1317 };
1318 
1319 static struct exynos5_subcmu_reg_dump exynos5800_mau_suspend_regs[] = {
1320 	{ SRC_TOP9, 0, BIT(8) },	/* MUX mout_user_mau_epll */
1321 };
1322 
1323 static const struct exynos5_subcmu_info exynos5x_disp_subcmu = {
1324 	.div_clks	= exynos5x_disp_div_clks,
1325 	.nr_div_clks	= ARRAY_SIZE(exynos5x_disp_div_clks),
1326 	.gate_clks	= exynos5x_disp_gate_clks,
1327 	.nr_gate_clks	= ARRAY_SIZE(exynos5x_disp_gate_clks),
1328 	.suspend_regs	= exynos5x_disp_suspend_regs,
1329 	.nr_suspend_regs = ARRAY_SIZE(exynos5x_disp_suspend_regs),
1330 	.pd_name	= "DISP",
1331 };
1332 
1333 static const struct exynos5_subcmu_info exynos5x_gsc_subcmu = {
1334 	.div_clks	= exynos5x_gsc_div_clks,
1335 	.nr_div_clks	= ARRAY_SIZE(exynos5x_gsc_div_clks),
1336 	.gate_clks	= exynos5x_gsc_gate_clks,
1337 	.nr_gate_clks	= ARRAY_SIZE(exynos5x_gsc_gate_clks),
1338 	.suspend_regs	= exynos5x_gsc_suspend_regs,
1339 	.nr_suspend_regs = ARRAY_SIZE(exynos5x_gsc_suspend_regs),
1340 	.pd_name	= "GSC",
1341 };
1342 
1343 static const struct exynos5_subcmu_info exynos5x_g3d_subcmu = {
1344 	.gate_clks	= exynos5x_g3d_gate_clks,
1345 	.nr_gate_clks	= ARRAY_SIZE(exynos5x_g3d_gate_clks),
1346 	.suspend_regs	= exynos5x_g3d_suspend_regs,
1347 	.nr_suspend_regs = ARRAY_SIZE(exynos5x_g3d_suspend_regs),
1348 	.pd_name	= "G3D",
1349 };
1350 
1351 static const struct exynos5_subcmu_info exynos5x_mfc_subcmu = {
1352 	.div_clks	= exynos5x_mfc_div_clks,
1353 	.nr_div_clks	= ARRAY_SIZE(exynos5x_mfc_div_clks),
1354 	.gate_clks	= exynos5x_mfc_gate_clks,
1355 	.nr_gate_clks	= ARRAY_SIZE(exynos5x_mfc_gate_clks),
1356 	.suspend_regs	= exynos5x_mfc_suspend_regs,
1357 	.nr_suspend_regs = ARRAY_SIZE(exynos5x_mfc_suspend_regs),
1358 	.pd_name	= "MFC",
1359 };
1360 
1361 static const struct exynos5_subcmu_info exynos5x_mscl_subcmu = {
1362 	.div_clks	= exynos5x_mscl_div_clks,
1363 	.nr_div_clks	= ARRAY_SIZE(exynos5x_mscl_div_clks),
1364 	.gate_clks	= exynos5x_mscl_gate_clks,
1365 	.nr_gate_clks	= ARRAY_SIZE(exynos5x_mscl_gate_clks),
1366 	.suspend_regs	= exynos5x_mscl_suspend_regs,
1367 	.nr_suspend_regs = ARRAY_SIZE(exynos5x_mscl_suspend_regs),
1368 	.pd_name	= "MSC",
1369 };
1370 
1371 static const struct exynos5_subcmu_info exynos5800_mau_subcmu = {
1372 	.gate_clks	= exynos5800_mau_gate_clks,
1373 	.nr_gate_clks	= ARRAY_SIZE(exynos5800_mau_gate_clks),
1374 	.suspend_regs	= exynos5800_mau_suspend_regs,
1375 	.nr_suspend_regs = ARRAY_SIZE(exynos5800_mau_suspend_regs),
1376 	.pd_name	= "MAU",
1377 };
1378 
1379 static const struct exynos5_subcmu_info *exynos5x_subcmus[] = {
1380 	&exynos5x_disp_subcmu,
1381 	&exynos5x_gsc_subcmu,
1382 	&exynos5x_g3d_subcmu,
1383 	&exynos5x_mfc_subcmu,
1384 	&exynos5x_mscl_subcmu,
1385 };
1386 
1387 static const struct exynos5_subcmu_info *exynos5800_subcmus[] = {
1388 	&exynos5x_disp_subcmu,
1389 	&exynos5x_gsc_subcmu,
1390 	&exynos5x_g3d_subcmu,
1391 	&exynos5x_mfc_subcmu,
1392 	&exynos5x_mscl_subcmu,
1393 	&exynos5800_mau_subcmu,
1394 };
1395 
1396 static const struct samsung_pll_rate_table exynos5420_pll2550x_24mhz_tbl[] __initconst = {
1397 	PLL_35XX_RATE(24 * MHZ, 2000000000, 250, 3, 0),
1398 	PLL_35XX_RATE(24 * MHZ, 1900000000, 475, 6, 0),
1399 	PLL_35XX_RATE(24 * MHZ, 1800000000, 225, 3, 0),
1400 	PLL_35XX_RATE(24 * MHZ, 1700000000, 425, 6, 0),
1401 	PLL_35XX_RATE(24 * MHZ, 1600000000, 200, 3, 0),
1402 	PLL_35XX_RATE(24 * MHZ, 1500000000, 250, 4, 0),
1403 	PLL_35XX_RATE(24 * MHZ, 1400000000, 175, 3, 0),
1404 	PLL_35XX_RATE(24 * MHZ, 1300000000, 325, 6, 0),
1405 	PLL_35XX_RATE(24 * MHZ, 1200000000, 200, 2, 1),
1406 	PLL_35XX_RATE(24 * MHZ, 1100000000, 275, 3, 1),
1407 	PLL_35XX_RATE(24 * MHZ, 1000000000, 250, 3, 1),
1408 	PLL_35XX_RATE(24 * MHZ, 900000000,  150, 2, 1),
1409 	PLL_35XX_RATE(24 * MHZ, 800000000,  200, 3, 1),
1410 	PLL_35XX_RATE(24 * MHZ, 700000000,  175, 3, 1),
1411 	PLL_35XX_RATE(24 * MHZ, 600000000,  200, 2, 2),
1412 	PLL_35XX_RATE(24 * MHZ, 500000000,  250, 3, 2),
1413 	PLL_35XX_RATE(24 * MHZ, 400000000,  200, 3, 2),
1414 	PLL_35XX_RATE(24 * MHZ, 300000000,  200, 2, 3),
1415 	PLL_35XX_RATE(24 * MHZ, 200000000,  200, 3, 3),
1416 };
1417 
1418 static const struct samsung_pll_rate_table exynos5422_bpll_rate_table[] = {
1419 	PLL_35XX_RATE(24 * MHZ, 825000000, 275, 4, 1),
1420 	PLL_35XX_RATE(24 * MHZ, 728000000, 182, 3, 1),
1421 	PLL_35XX_RATE(24 * MHZ, 633000000, 211, 4, 1),
1422 	PLL_35XX_RATE(24 * MHZ, 543000000, 181, 2, 2),
1423 	PLL_35XX_RATE(24 * MHZ, 413000000, 413, 6, 2),
1424 	PLL_35XX_RATE(24 * MHZ, 275000000, 275, 3, 3),
1425 	PLL_35XX_RATE(24 * MHZ, 206000000, 206, 3, 3),
1426 	PLL_35XX_RATE(24 * MHZ, 165000000, 110, 2, 3),
1427 };
1428 
1429 static const struct samsung_pll_rate_table exynos5420_epll_24mhz_tbl[] = {
1430 	PLL_36XX_RATE(24 * MHZ, 600000000U, 100, 2, 1, 0),
1431 	PLL_36XX_RATE(24 * MHZ, 400000000U, 200, 3, 2, 0),
1432 	PLL_36XX_RATE(24 * MHZ, 393216003U, 197, 3, 2, -25690),
1433 	PLL_36XX_RATE(24 * MHZ, 361267218U, 301, 5, 2, 3671),
1434 	PLL_36XX_RATE(24 * MHZ, 200000000U, 200, 3, 3, 0),
1435 	PLL_36XX_RATE(24 * MHZ, 196608001U, 197, 3, 3, -25690),
1436 	PLL_36XX_RATE(24 * MHZ, 180633609U, 301, 5, 3, 3671),
1437 	PLL_36XX_RATE(24 * MHZ, 131072006U, 131, 3, 3, 4719),
1438 	PLL_36XX_RATE(24 * MHZ, 100000000U, 200, 3, 4, 0),
1439 	PLL_36XX_RATE(24 * MHZ,  73728000U, 98, 2, 4, 19923),
1440 	PLL_36XX_RATE(24 * MHZ,  67737602U, 90, 2, 4, 20762),
1441 	PLL_36XX_RATE(24 * MHZ,  65536003U, 131, 3, 4, 4719),
1442 	PLL_36XX_RATE(24 * MHZ,  49152000U, 197, 3, 5, -25690),
1443 	PLL_36XX_RATE(24 * MHZ,  45158401U, 90, 3, 4, 20762),
1444 	PLL_36XX_RATE(24 * MHZ,  32768001U, 131, 3, 5, 4719),
1445 };
1446 
1447 static const struct samsung_pll_rate_table exynos5420_vpll_24mhz_tbl[] = {
1448 	PLL_35XX_RATE(24 * MHZ, 600000000U,  200, 2, 2),
1449 	PLL_35XX_RATE(24 * MHZ, 543000000U,  181, 2, 2),
1450 	PLL_35XX_RATE(24 * MHZ, 480000000U,  160, 2, 2),
1451 	PLL_35XX_RATE(24 * MHZ, 420000000U,  140, 2, 2),
1452 	PLL_35XX_RATE(24 * MHZ, 350000000U,  175, 3, 2),
1453 	PLL_35XX_RATE(24 * MHZ, 266000000U,  266, 3, 3),
1454 	PLL_35XX_RATE(24 * MHZ, 177000000U,  118, 2, 3),
1455 	PLL_35XX_RATE(24 * MHZ, 100000000U,  200, 3, 4),
1456 };
1457 
1458 static struct samsung_pll_clock exynos5x_plls[nr_plls] __initdata = {
1459 	[apll] = PLL(pll_2550, CLK_FOUT_APLL, "fout_apll", "fin_pll", APLL_LOCK,
1460 		APLL_CON0, NULL),
1461 	[cpll] = PLL(pll_2550, CLK_FOUT_CPLL, "fout_cpll", "fin_pll", CPLL_LOCK,
1462 		CPLL_CON0, NULL),
1463 	[dpll] = PLL(pll_2550, CLK_FOUT_DPLL, "fout_dpll", "fin_pll", DPLL_LOCK,
1464 		DPLL_CON0, NULL),
1465 	[epll] = PLL(pll_36xx, CLK_FOUT_EPLL, "fout_epll", "fin_pll", EPLL_LOCK,
1466 		EPLL_CON0, NULL),
1467 	[rpll] = PLL(pll_2650, CLK_FOUT_RPLL, "fout_rpll", "fin_pll", RPLL_LOCK,
1468 		RPLL_CON0, NULL),
1469 	[ipll] = PLL(pll_2550, CLK_FOUT_IPLL, "fout_ipll", "fin_pll", IPLL_LOCK,
1470 		IPLL_CON0, NULL),
1471 	[spll] = PLL(pll_2550, CLK_FOUT_SPLL, "fout_spll", "fin_pll", SPLL_LOCK,
1472 		SPLL_CON0, NULL),
1473 	[vpll] = PLL(pll_2550, CLK_FOUT_VPLL, "fout_vpll", "fin_pll", VPLL_LOCK,
1474 		VPLL_CON0, NULL),
1475 	[mpll] = PLL(pll_2550, CLK_FOUT_MPLL, "fout_mpll", "fin_pll", MPLL_LOCK,
1476 		MPLL_CON0, NULL),
1477 	[bpll] = PLL(pll_2550, CLK_FOUT_BPLL, "fout_bpll", "fin_pll", BPLL_LOCK,
1478 		BPLL_CON0, NULL),
1479 	[kpll] = PLL(pll_2550, CLK_FOUT_KPLL, "fout_kpll", "fin_pll", KPLL_LOCK,
1480 		KPLL_CON0, NULL),
1481 };
1482 
1483 #define E5420_EGL_DIV0(apll, pclk_dbg, atb, cpud)			\
1484 		((((apll) << 24) | ((pclk_dbg) << 20) | ((atb) << 16) |	\
1485 		 ((cpud) << 4)))
1486 
1487 static const struct exynos_cpuclk_cfg_data exynos5420_eglclk_d[] __initconst = {
1488 	{ 1800000, E5420_EGL_DIV0(3, 7, 7, 4), },
1489 	{ 1700000, E5420_EGL_DIV0(3, 7, 7, 3), },
1490 	{ 1600000, E5420_EGL_DIV0(3, 7, 7, 3), },
1491 	{ 1500000, E5420_EGL_DIV0(3, 7, 7, 3), },
1492 	{ 1400000, E5420_EGL_DIV0(3, 7, 7, 3), },
1493 	{ 1300000, E5420_EGL_DIV0(3, 7, 7, 2), },
1494 	{ 1200000, E5420_EGL_DIV0(3, 7, 7, 2), },
1495 	{ 1100000, E5420_EGL_DIV0(3, 7, 7, 2), },
1496 	{ 1000000, E5420_EGL_DIV0(3, 6, 6, 2), },
1497 	{  900000, E5420_EGL_DIV0(3, 6, 6, 2), },
1498 	{  800000, E5420_EGL_DIV0(3, 5, 5, 2), },
1499 	{  700000, E5420_EGL_DIV0(3, 5, 5, 2), },
1500 	{  600000, E5420_EGL_DIV0(3, 4, 4, 2), },
1501 	{  500000, E5420_EGL_DIV0(3, 3, 3, 2), },
1502 	{  400000, E5420_EGL_DIV0(3, 3, 3, 2), },
1503 	{  300000, E5420_EGL_DIV0(3, 3, 3, 2), },
1504 	{  200000, E5420_EGL_DIV0(3, 3, 3, 2), },
1505 	{  0 },
1506 };
1507 
1508 static const struct exynos_cpuclk_cfg_data exynos5800_eglclk_d[] __initconst = {
1509 	{ 2000000, E5420_EGL_DIV0(3, 7, 7, 4), },
1510 	{ 1900000, E5420_EGL_DIV0(3, 7, 7, 4), },
1511 	{ 1800000, E5420_EGL_DIV0(3, 7, 7, 4), },
1512 	{ 1700000, E5420_EGL_DIV0(3, 7, 7, 3), },
1513 	{ 1600000, E5420_EGL_DIV0(3, 7, 7, 3), },
1514 	{ 1500000, E5420_EGL_DIV0(3, 7, 7, 3), },
1515 	{ 1400000, E5420_EGL_DIV0(3, 7, 7, 3), },
1516 	{ 1300000, E5420_EGL_DIV0(3, 7, 7, 2), },
1517 	{ 1200000, E5420_EGL_DIV0(3, 7, 7, 2), },
1518 	{ 1100000, E5420_EGL_DIV0(3, 7, 7, 2), },
1519 	{ 1000000, E5420_EGL_DIV0(3, 7, 6, 2), },
1520 	{  900000, E5420_EGL_DIV0(3, 7, 6, 2), },
1521 	{  800000, E5420_EGL_DIV0(3, 7, 5, 2), },
1522 	{  700000, E5420_EGL_DIV0(3, 7, 5, 2), },
1523 	{  600000, E5420_EGL_DIV0(3, 7, 4, 2), },
1524 	{  500000, E5420_EGL_DIV0(3, 7, 3, 2), },
1525 	{  400000, E5420_EGL_DIV0(3, 7, 3, 2), },
1526 	{  300000, E5420_EGL_DIV0(3, 7, 3, 2), },
1527 	{  200000, E5420_EGL_DIV0(3, 7, 3, 2), },
1528 	{  0 },
1529 };
1530 
1531 #define E5420_KFC_DIV(kpll, pclk, aclk)					\
1532 		((((kpll) << 24) | ((pclk) << 20) | ((aclk) << 4)))
1533 
1534 static const struct exynos_cpuclk_cfg_data exynos5420_kfcclk_d[] __initconst = {
1535 	{ 1400000, E5420_KFC_DIV(3, 5, 3), }, /* for Exynos5800 */
1536 	{ 1300000, E5420_KFC_DIV(3, 5, 2), },
1537 	{ 1200000, E5420_KFC_DIV(3, 5, 2), },
1538 	{ 1100000, E5420_KFC_DIV(3, 5, 2), },
1539 	{ 1000000, E5420_KFC_DIV(3, 5, 2), },
1540 	{  900000, E5420_KFC_DIV(3, 5, 2), },
1541 	{  800000, E5420_KFC_DIV(3, 5, 2), },
1542 	{  700000, E5420_KFC_DIV(3, 4, 2), },
1543 	{  600000, E5420_KFC_DIV(3, 4, 2), },
1544 	{  500000, E5420_KFC_DIV(3, 4, 2), },
1545 	{  400000, E5420_KFC_DIV(3, 3, 2), },
1546 	{  300000, E5420_KFC_DIV(3, 3, 2), },
1547 	{  200000, E5420_KFC_DIV(3, 3, 2), },
1548 	{  0 },
1549 };
1550 
1551 static const struct of_device_id ext_clk_match[] __initconst = {
1552 	{ .compatible = "samsung,exynos5420-oscclk", .data = (void *)0, },
1553 	{ },
1554 };
1555 
1556 /* register exynos5420 clocks */
1557 static void __init exynos5x_clk_init(struct device_node *np,
1558 		enum exynos5x_soc soc)
1559 {
1560 	struct samsung_clk_provider *ctx;
1561 
1562 	if (np) {
1563 		reg_base = of_iomap(np, 0);
1564 		if (!reg_base)
1565 			panic("%s: failed to map registers\n", __func__);
1566 	} else {
1567 		panic("%s: unable to determine soc\n", __func__);
1568 	}
1569 
1570 	exynos5x_soc = soc;
1571 
1572 	ctx = samsung_clk_init(np, reg_base, CLK_NR_CLKS);
1573 
1574 	samsung_clk_of_register_fixed_ext(ctx, exynos5x_fixed_rate_ext_clks,
1575 			ARRAY_SIZE(exynos5x_fixed_rate_ext_clks),
1576 			ext_clk_match);
1577 
1578 	if (_get_rate("fin_pll") == 24 * MHZ) {
1579 		exynos5x_plls[apll].rate_table = exynos5420_pll2550x_24mhz_tbl;
1580 		exynos5x_plls[epll].rate_table = exynos5420_epll_24mhz_tbl;
1581 		exynos5x_plls[kpll].rate_table = exynos5420_pll2550x_24mhz_tbl;
1582 		exynos5x_plls[vpll].rate_table = exynos5420_vpll_24mhz_tbl;
1583 	}
1584 
1585 	if (soc == EXYNOS5420)
1586 		exynos5x_plls[bpll].rate_table = exynos5420_pll2550x_24mhz_tbl;
1587 	else
1588 		exynos5x_plls[bpll].rate_table = exynos5422_bpll_rate_table;
1589 
1590 	samsung_clk_register_pll(ctx, exynos5x_plls, ARRAY_SIZE(exynos5x_plls),
1591 					reg_base);
1592 	samsung_clk_register_fixed_rate(ctx, exynos5x_fixed_rate_clks,
1593 			ARRAY_SIZE(exynos5x_fixed_rate_clks));
1594 	samsung_clk_register_fixed_factor(ctx, exynos5x_fixed_factor_clks,
1595 			ARRAY_SIZE(exynos5x_fixed_factor_clks));
1596 	samsung_clk_register_mux(ctx, exynos5x_mux_clks,
1597 			ARRAY_SIZE(exynos5x_mux_clks));
1598 	samsung_clk_register_div(ctx, exynos5x_div_clks,
1599 			ARRAY_SIZE(exynos5x_div_clks));
1600 	samsung_clk_register_gate(ctx, exynos5x_gate_clks,
1601 			ARRAY_SIZE(exynos5x_gate_clks));
1602 
1603 	if (soc == EXYNOS5420) {
1604 		samsung_clk_register_mux(ctx, exynos5420_mux_clks,
1605 				ARRAY_SIZE(exynos5420_mux_clks));
1606 		samsung_clk_register_div(ctx, exynos5420_div_clks,
1607 				ARRAY_SIZE(exynos5420_div_clks));
1608 		samsung_clk_register_gate(ctx, exynos5420_gate_clks,
1609 				ARRAY_SIZE(exynos5420_gate_clks));
1610 	} else {
1611 		samsung_clk_register_fixed_factor(
1612 				ctx, exynos5800_fixed_factor_clks,
1613 				ARRAY_SIZE(exynos5800_fixed_factor_clks));
1614 		samsung_clk_register_mux(ctx, exynos5800_mux_clks,
1615 				ARRAY_SIZE(exynos5800_mux_clks));
1616 		samsung_clk_register_div(ctx, exynos5800_div_clks,
1617 				ARRAY_SIZE(exynos5800_div_clks));
1618 		samsung_clk_register_gate(ctx, exynos5800_gate_clks,
1619 				ARRAY_SIZE(exynos5800_gate_clks));
1620 	}
1621 
1622 	if (soc == EXYNOS5420) {
1623 		exynos_register_cpu_clock(ctx, CLK_ARM_CLK, "armclk",
1624 			mout_cpu_p[0], mout_cpu_p[1], 0x200,
1625 			exynos5420_eglclk_d, ARRAY_SIZE(exynos5420_eglclk_d), 0);
1626 	} else {
1627 		exynos_register_cpu_clock(ctx, CLK_ARM_CLK, "armclk",
1628 			mout_cpu_p[0], mout_cpu_p[1], 0x200,
1629 			exynos5800_eglclk_d, ARRAY_SIZE(exynos5800_eglclk_d), 0);
1630 	}
1631 	exynos_register_cpu_clock(ctx, CLK_KFC_CLK, "kfcclk",
1632 		mout_kfc_p[0], mout_kfc_p[1], 0x28200,
1633 		exynos5420_kfcclk_d, ARRAY_SIZE(exynos5420_kfcclk_d), 0);
1634 
1635 	samsung_clk_extended_sleep_init(reg_base,
1636 		exynos5x_clk_regs, ARRAY_SIZE(exynos5x_clk_regs),
1637 		exynos5420_set_clksrc, ARRAY_SIZE(exynos5420_set_clksrc));
1638 
1639 	if (soc == EXYNOS5800) {
1640 		samsung_clk_sleep_init(reg_base, exynos5800_clk_regs,
1641 				       ARRAY_SIZE(exynos5800_clk_regs));
1642 
1643 		exynos5_subcmus_init(ctx, ARRAY_SIZE(exynos5800_subcmus),
1644 				     exynos5800_subcmus);
1645 	} else {
1646 		exynos5_subcmus_init(ctx, ARRAY_SIZE(exynos5x_subcmus),
1647 				     exynos5x_subcmus);
1648 	}
1649 
1650 	/*
1651 	 * Keep top part of G3D clock path enabled permanently to ensure
1652 	 * that the internal busses get their clock regardless of the
1653 	 * main G3D clock enablement status.
1654 	 */
1655 	clk_prepare_enable(__clk_lookup("mout_sw_aclk_g3d"));
1656 
1657 	samsung_clk_of_add_provider(np, ctx);
1658 }
1659 
1660 static void __init exynos5420_clk_init(struct device_node *np)
1661 {
1662 	exynos5x_clk_init(np, EXYNOS5420);
1663 }
1664 CLK_OF_DECLARE_DRIVER(exynos5420_clk, "samsung,exynos5420-clock",
1665 		      exynos5420_clk_init);
1666 
1667 static void __init exynos5800_clk_init(struct device_node *np)
1668 {
1669 	exynos5x_clk_init(np, EXYNOS5800);
1670 }
1671 CLK_OF_DECLARE_DRIVER(exynos5800_clk, "samsung,exynos5800-clock",
1672 		      exynos5800_clk_init);
1673