11609027fSChander Kashyap /*
21609027fSChander Kashyap  * Copyright (c) 2013 Samsung Electronics Co., Ltd.
31609027fSChander Kashyap  * Authors: Thomas Abraham <thomas.ab@samsung.com>
41609027fSChander Kashyap  *	    Chander Kashyap <k.chander@samsung.com>
51609027fSChander Kashyap  *
61609027fSChander Kashyap  * This program is free software; you can redistribute it and/or modify
71609027fSChander Kashyap  * it under the terms of the GNU General Public License version 2 as
81609027fSChander Kashyap  * published by the Free Software Foundation.
91609027fSChander Kashyap  *
101609027fSChander Kashyap  * Common Clock Framework support for Exynos5420 SoC.
111609027fSChander Kashyap */
121609027fSChander Kashyap 
13cba9d2faSAndrzej Hajda #include <dt-bindings/clock/exynos5420.h>
146f1ed07aSStephen Boyd #include <linux/slab.h>
151609027fSChander Kashyap #include <linux/clk-provider.h>
161609027fSChander Kashyap #include <linux/of.h>
171609027fSChander Kashyap #include <linux/of_address.h>
181609027fSChander Kashyap 
191609027fSChander Kashyap #include "clk.h"
20bee4f87fSThomas Abraham #include "clk-cpu.h"
21ec4016ffSMarek Szyprowski #include "clk-exynos5-subcmu.h"
221609027fSChander Kashyap 
23c898c6b7SYadwinder Singh Brar #define APLL_LOCK		0x0
24c898c6b7SYadwinder Singh Brar #define APLL_CON0		0x100
251609027fSChander Kashyap #define SRC_CPU			0x200
261609027fSChander Kashyap #define DIV_CPU0		0x500
271609027fSChander Kashyap #define DIV_CPU1		0x504
281609027fSChander Kashyap #define GATE_BUS_CPU		0x700
291609027fSChander Kashyap #define GATE_SCLK_CPU		0x800
3077342432SShaik Ameer Basha #define CLKOUT_CMU_CPU		0xa00
31e9d52956SVikas Sajjan #define SRC_MASK_CPERI		0x4300
325b73721bSNaveen Krishna Chatradhi #define GATE_IP_G2D		0x8800
33c898c6b7SYadwinder Singh Brar #define CPLL_LOCK		0x10020
34c898c6b7SYadwinder Singh Brar #define DPLL_LOCK		0x10030
35c898c6b7SYadwinder Singh Brar #define EPLL_LOCK		0x10040
36c898c6b7SYadwinder Singh Brar #define RPLL_LOCK		0x10050
37c898c6b7SYadwinder Singh Brar #define IPLL_LOCK		0x10060
38c898c6b7SYadwinder Singh Brar #define SPLL_LOCK		0x10070
3953cb6342SSachin Kamat #define VPLL_LOCK		0x10080
40c898c6b7SYadwinder Singh Brar #define MPLL_LOCK		0x10090
41c898c6b7SYadwinder Singh Brar #define CPLL_CON0		0x10120
42c898c6b7SYadwinder Singh Brar #define DPLL_CON0		0x10128
43c898c6b7SYadwinder Singh Brar #define EPLL_CON0		0x10130
4477342432SShaik Ameer Basha #define EPLL_CON1		0x10134
4577342432SShaik Ameer Basha #define EPLL_CON2		0x10138
46c898c6b7SYadwinder Singh Brar #define RPLL_CON0		0x10140
4777342432SShaik Ameer Basha #define RPLL_CON1		0x10144
4877342432SShaik Ameer Basha #define RPLL_CON2		0x10148
49c898c6b7SYadwinder Singh Brar #define IPLL_CON0		0x10150
50c898c6b7SYadwinder Singh Brar #define SPLL_CON0		0x10160
51c898c6b7SYadwinder Singh Brar #define VPLL_CON0		0x10170
52c898c6b7SYadwinder Singh Brar #define MPLL_CON0		0x10180
531609027fSChander Kashyap #define SRC_TOP0		0x10200
541609027fSChander Kashyap #define SRC_TOP1		0x10204
551609027fSChander Kashyap #define SRC_TOP2		0x10208
561609027fSChander Kashyap #define SRC_TOP3		0x1020c
571609027fSChander Kashyap #define SRC_TOP4		0x10210
581609027fSChander Kashyap #define SRC_TOP5		0x10214
591609027fSChander Kashyap #define SRC_TOP6		0x10218
601609027fSChander Kashyap #define SRC_TOP7		0x1021c
616520e968SAlim Akhtar #define SRC_TOP8		0x10220 /* 5800 specific */
626520e968SAlim Akhtar #define SRC_TOP9		0x10224 /* 5800 specific */
631609027fSChander Kashyap #define SRC_DISP10		0x1022c
641609027fSChander Kashyap #define SRC_MAU			0x10240
651609027fSChander Kashyap #define SRC_FSYS		0x10244
661609027fSChander Kashyap #define SRC_PERIC0		0x10250
671609027fSChander Kashyap #define SRC_PERIC1		0x10254
683a767b35SShaik Ameer Basha #define SRC_ISP			0x10270
696520e968SAlim Akhtar #define SRC_CAM			0x10274 /* 5800 specific */
701609027fSChander Kashyap #define SRC_TOP10		0x10280
711609027fSChander Kashyap #define SRC_TOP11		0x10284
721609027fSChander Kashyap #define SRC_TOP12		0x10288
736520e968SAlim Akhtar #define SRC_TOP13		0x1028c /* 5800 specific */
74e9d52956SVikas Sajjan #define SRC_MASK_TOP0		0x10300
75e9d52956SVikas Sajjan #define SRC_MASK_TOP1		0x10304
76424b673aSShaik Ameer Basha #define SRC_MASK_TOP2		0x10308
7731116a64SShaik Ameer Basha #define SRC_MASK_TOP7		0x1031c
781609027fSChander Kashyap #define SRC_MASK_DISP10		0x1032c
7931116a64SShaik Ameer Basha #define SRC_MASK_MAU		0x10334
801609027fSChander Kashyap #define SRC_MASK_FSYS		0x10340
811609027fSChander Kashyap #define SRC_MASK_PERIC0		0x10350
821609027fSChander Kashyap #define SRC_MASK_PERIC1		0x10354
83e9d52956SVikas Sajjan #define SRC_MASK_ISP		0x10370
841609027fSChander Kashyap #define DIV_TOP0		0x10500
851609027fSChander Kashyap #define DIV_TOP1		0x10504
861609027fSChander Kashyap #define DIV_TOP2		0x10508
876520e968SAlim Akhtar #define DIV_TOP8		0x10520 /* 5800 specific */
886520e968SAlim Akhtar #define DIV_TOP9		0x10524 /* 5800 specific */
891609027fSChander Kashyap #define DIV_DISP10		0x1052c
901609027fSChander Kashyap #define DIV_MAU			0x10544
911609027fSChander Kashyap #define DIV_FSYS0		0x10548
921609027fSChander Kashyap #define DIV_FSYS1		0x1054c
931609027fSChander Kashyap #define DIV_FSYS2		0x10550
941609027fSChander Kashyap #define DIV_PERIC0		0x10558
951609027fSChander Kashyap #define DIV_PERIC1		0x1055c
961609027fSChander Kashyap #define DIV_PERIC2		0x10560
971609027fSChander Kashyap #define DIV_PERIC3		0x10564
981609027fSChander Kashyap #define DIV_PERIC4		0x10568
996520e968SAlim Akhtar #define DIV_CAM			0x10574 /* 5800 specific */
1003a767b35SShaik Ameer Basha #define SCLK_DIV_ISP0		0x10580
1013a767b35SShaik Ameer Basha #define SCLK_DIV_ISP1		0x10584
10202932381SShaik Ameer Basha #define DIV2_RATIO0		0x10590
1031d87db4dSShaik Ameer Basha #define DIV4_RATIO		0x105a0
1041609027fSChander Kashyap #define GATE_BUS_TOP		0x10700
105e9d52956SVikas Sajjan #define GATE_BUS_DISP1		0x10728
1060a22c306SShaik Ameer Basha #define GATE_BUS_GEN		0x1073c
1071609027fSChander Kashyap #define GATE_BUS_FSYS0		0x10740
1086b5ae463SShaik Ameer Basha #define GATE_BUS_FSYS2		0x10748
1091609027fSChander Kashyap #define GATE_BUS_PERIC		0x10750
1101609027fSChander Kashyap #define GATE_BUS_PERIC1		0x10754
1111609027fSChander Kashyap #define GATE_BUS_PERIS0		0x10760
1121609027fSChander Kashyap #define GATE_BUS_PERIS1		0x10764
1136575fa76SShaik Ameer Basha #define GATE_BUS_NOC		0x10770
1143a767b35SShaik Ameer Basha #define GATE_TOP_SCLK_ISP	0x10870
1151609027fSChander Kashyap #define GATE_IP_GSCL0		0x10910
1161609027fSChander Kashyap #define GATE_IP_GSCL1		0x10920
1176520e968SAlim Akhtar #define GATE_IP_CAM		0x10924 /* 5800 specific */
1181609027fSChander Kashyap #define GATE_IP_MFC		0x1092c
1191609027fSChander Kashyap #define GATE_IP_DISP1		0x10928
1201609027fSChander Kashyap #define GATE_IP_G3D		0x10930
1211609027fSChander Kashyap #define GATE_IP_GEN		0x10934
1226b5ae463SShaik Ameer Basha #define GATE_IP_FSYS		0x10944
123faec151bSShaik Ameer Basha #define GATE_IP_PERIC		0x10950
1240a22c306SShaik Ameer Basha #define GATE_IP_PERIS		0x10960
1251609027fSChander Kashyap #define GATE_IP_MSCL		0x10970
1261609027fSChander Kashyap #define GATE_TOP_SCLK_GSCL	0x10820
1271609027fSChander Kashyap #define GATE_TOP_SCLK_DISP1	0x10828
1281609027fSChander Kashyap #define GATE_TOP_SCLK_MAU	0x1083c
1291609027fSChander Kashyap #define GATE_TOP_SCLK_FSYS	0x10840
1301609027fSChander Kashyap #define GATE_TOP_SCLK_PERIC	0x10850
131424b673aSShaik Ameer Basha #define TOP_SPARE2		0x10b08
132c898c6b7SYadwinder Singh Brar #define BPLL_LOCK		0x20010
133c898c6b7SYadwinder Singh Brar #define BPLL_CON0		0x20110
134e867e8faSChanwoo Choi #define SRC_CDREX		0x20200
135e867e8faSChanwoo Choi #define DIV_CDREX0		0x20500
136e867e8faSChanwoo Choi #define DIV_CDREX1		0x20504
137c898c6b7SYadwinder Singh Brar #define KPLL_LOCK		0x28000
138c898c6b7SYadwinder Singh Brar #define KPLL_CON0		0x28100
1391609027fSChander Kashyap #define SRC_KFC			0x28200
1401609027fSChander Kashyap #define DIV_KFC0		0x28500
1411609027fSChander Kashyap 
1426520e968SAlim Akhtar /* Exynos5x SoC type */
1436520e968SAlim Akhtar enum exynos5x_soc {
1446520e968SAlim Akhtar 	EXYNOS5420,
1456520e968SAlim Akhtar 	EXYNOS5800,
1466520e968SAlim Akhtar };
1476520e968SAlim Akhtar 
148c898c6b7SYadwinder Singh Brar /* list of PLLs */
1496520e968SAlim Akhtar enum exynos5x_plls {
150c898c6b7SYadwinder Singh Brar 	apll, cpll, dpll, epll, rpll, ipll, spll, vpll, mpll,
151c898c6b7SYadwinder Singh Brar 	bpll, kpll,
152c898c6b7SYadwinder Singh Brar 	nr_plls			/* number of PLLs */
153c898c6b7SYadwinder Singh Brar };
154c898c6b7SYadwinder Singh Brar 
155388c7885STomasz Figa static void __iomem *reg_base;
1566520e968SAlim Akhtar static enum exynos5x_soc exynos5x_soc;
157388c7885STomasz Figa 
1581609027fSChander Kashyap /*
1591609027fSChander Kashyap  * list of controller registers to be saved and restored during a
1601609027fSChander Kashyap  * suspend/resume cycle.
1611609027fSChander Kashyap  */
162ad98c64fSKrzysztof Kozlowski static const unsigned long exynos5x_clk_regs[] __initconst = {
1631609027fSChander Kashyap 	SRC_CPU,
1641609027fSChander Kashyap 	DIV_CPU0,
1651609027fSChander Kashyap 	DIV_CPU1,
1661609027fSChander Kashyap 	GATE_BUS_CPU,
1671609027fSChander Kashyap 	GATE_SCLK_CPU,
16877342432SShaik Ameer Basha 	CLKOUT_CMU_CPU,
16977342432SShaik Ameer Basha 	EPLL_CON0,
17077342432SShaik Ameer Basha 	EPLL_CON1,
17177342432SShaik Ameer Basha 	EPLL_CON2,
17277342432SShaik Ameer Basha 	RPLL_CON0,
17377342432SShaik Ameer Basha 	RPLL_CON1,
17477342432SShaik Ameer Basha 	RPLL_CON2,
1751609027fSChander Kashyap 	SRC_TOP0,
1761609027fSChander Kashyap 	SRC_TOP1,
1771609027fSChander Kashyap 	SRC_TOP2,
1781609027fSChander Kashyap 	SRC_TOP3,
1791609027fSChander Kashyap 	SRC_TOP4,
1801609027fSChander Kashyap 	SRC_TOP5,
1811609027fSChander Kashyap 	SRC_TOP6,
1821609027fSChander Kashyap 	SRC_TOP7,
1831609027fSChander Kashyap 	SRC_DISP10,
1841609027fSChander Kashyap 	SRC_MAU,
1851609027fSChander Kashyap 	SRC_FSYS,
1861609027fSChander Kashyap 	SRC_PERIC0,
1871609027fSChander Kashyap 	SRC_PERIC1,
1881609027fSChander Kashyap 	SRC_TOP10,
1891609027fSChander Kashyap 	SRC_TOP11,
1901609027fSChander Kashyap 	SRC_TOP12,
191424b673aSShaik Ameer Basha 	SRC_MASK_TOP2,
19231116a64SShaik Ameer Basha 	SRC_MASK_TOP7,
1931609027fSChander Kashyap 	SRC_MASK_DISP10,
1941609027fSChander Kashyap 	SRC_MASK_FSYS,
1951609027fSChander Kashyap 	SRC_MASK_PERIC0,
1961609027fSChander Kashyap 	SRC_MASK_PERIC1,
197e9d52956SVikas Sajjan 	SRC_MASK_TOP0,
198e9d52956SVikas Sajjan 	SRC_MASK_TOP1,
199e9d52956SVikas Sajjan 	SRC_MASK_MAU,
200e9d52956SVikas Sajjan 	SRC_MASK_ISP,
2013a767b35SShaik Ameer Basha 	SRC_ISP,
2021609027fSChander Kashyap 	DIV_TOP0,
2031609027fSChander Kashyap 	DIV_TOP1,
2041609027fSChander Kashyap 	DIV_TOP2,
2051609027fSChander Kashyap 	DIV_DISP10,
2061609027fSChander Kashyap 	DIV_MAU,
2071609027fSChander Kashyap 	DIV_FSYS0,
2081609027fSChander Kashyap 	DIV_FSYS1,
2091609027fSChander Kashyap 	DIV_FSYS2,
2101609027fSChander Kashyap 	DIV_PERIC0,
2111609027fSChander Kashyap 	DIV_PERIC1,
2121609027fSChander Kashyap 	DIV_PERIC2,
2131609027fSChander Kashyap 	DIV_PERIC3,
2141609027fSChander Kashyap 	DIV_PERIC4,
2153a767b35SShaik Ameer Basha 	SCLK_DIV_ISP0,
2163a767b35SShaik Ameer Basha 	SCLK_DIV_ISP1,
21702932381SShaik Ameer Basha 	DIV2_RATIO0,
2181d87db4dSShaik Ameer Basha 	DIV4_RATIO,
219e9d52956SVikas Sajjan 	GATE_BUS_DISP1,
2201609027fSChander Kashyap 	GATE_BUS_TOP,
2210a22c306SShaik Ameer Basha 	GATE_BUS_GEN,
2221609027fSChander Kashyap 	GATE_BUS_FSYS0,
2236b5ae463SShaik Ameer Basha 	GATE_BUS_FSYS2,
2241609027fSChander Kashyap 	GATE_BUS_PERIC,
2251609027fSChander Kashyap 	GATE_BUS_PERIC1,
2261609027fSChander Kashyap 	GATE_BUS_PERIS0,
2271609027fSChander Kashyap 	GATE_BUS_PERIS1,
2286575fa76SShaik Ameer Basha 	GATE_BUS_NOC,
2293a767b35SShaik Ameer Basha 	GATE_TOP_SCLK_ISP,
2301609027fSChander Kashyap 	GATE_IP_GSCL0,
2311609027fSChander Kashyap 	GATE_IP_GSCL1,
2321609027fSChander Kashyap 	GATE_IP_MFC,
2331609027fSChander Kashyap 	GATE_IP_DISP1,
2341609027fSChander Kashyap 	GATE_IP_G3D,
2351609027fSChander Kashyap 	GATE_IP_GEN,
2366b5ae463SShaik Ameer Basha 	GATE_IP_FSYS,
237faec151bSShaik Ameer Basha 	GATE_IP_PERIC,
2380a22c306SShaik Ameer Basha 	GATE_IP_PERIS,
2391609027fSChander Kashyap 	GATE_IP_MSCL,
2401609027fSChander Kashyap 	GATE_TOP_SCLK_GSCL,
2411609027fSChander Kashyap 	GATE_TOP_SCLK_DISP1,
2421609027fSChander Kashyap 	GATE_TOP_SCLK_MAU,
2431609027fSChander Kashyap 	GATE_TOP_SCLK_FSYS,
2441609027fSChander Kashyap 	GATE_TOP_SCLK_PERIC,
245424b673aSShaik Ameer Basha 	TOP_SPARE2,
246e867e8faSChanwoo Choi 	SRC_CDREX,
247e867e8faSChanwoo Choi 	DIV_CDREX0,
248e867e8faSChanwoo Choi 	DIV_CDREX1,
2491609027fSChander Kashyap 	SRC_KFC,
2501609027fSChander Kashyap 	DIV_KFC0,
2511609027fSChander Kashyap };
2521609027fSChander Kashyap 
253ad98c64fSKrzysztof Kozlowski static const unsigned long exynos5800_clk_regs[] __initconst = {
2546520e968SAlim Akhtar 	SRC_TOP8,
2556520e968SAlim Akhtar 	SRC_TOP9,
2566520e968SAlim Akhtar 	SRC_CAM,
2576520e968SAlim Akhtar 	SRC_TOP1,
2586520e968SAlim Akhtar 	DIV_TOP8,
2596520e968SAlim Akhtar 	DIV_TOP9,
2606520e968SAlim Akhtar 	DIV_CAM,
2616520e968SAlim Akhtar 	GATE_IP_CAM,
2626520e968SAlim Akhtar };
2636520e968SAlim Akhtar 
264e9d52956SVikas Sajjan static const struct samsung_clk_reg_dump exynos5420_set_clksrc[] = {
265e9d52956SVikas Sajjan 	{ .offset = SRC_MASK_CPERI,		.value = 0xffffffff, },
266e9d52956SVikas Sajjan 	{ .offset = SRC_MASK_TOP0,		.value = 0x11111111, },
267e9d52956SVikas Sajjan 	{ .offset = SRC_MASK_TOP1,		.value = 0x11101111, },
268e9d52956SVikas Sajjan 	{ .offset = SRC_MASK_TOP2,		.value = 0x11111110, },
269e9d52956SVikas Sajjan 	{ .offset = SRC_MASK_TOP7,		.value = 0x00111100, },
270e9d52956SVikas Sajjan 	{ .offset = SRC_MASK_DISP10,		.value = 0x11111110, },
271e9d52956SVikas Sajjan 	{ .offset = SRC_MASK_MAU,		.value = 0x10000000, },
272e9d52956SVikas Sajjan 	{ .offset = SRC_MASK_FSYS,		.value = 0x11111110, },
273e9d52956SVikas Sajjan 	{ .offset = SRC_MASK_PERIC0,		.value = 0x11111110, },
274e9d52956SVikas Sajjan 	{ .offset = SRC_MASK_PERIC1,		.value = 0x11111100, },
275e9d52956SVikas Sajjan 	{ .offset = SRC_MASK_ISP,		.value = 0x11111000, },
27697372e5aSJavier Martinez Canillas 	{ .offset = GATE_BUS_TOP,		.value = 0xffffffff, },
277e9d52956SVikas Sajjan 	{ .offset = GATE_BUS_DISP1,		.value = 0xffffffff, },
278e9d52956SVikas Sajjan 	{ .offset = GATE_IP_PERIC,		.value = 0xffffffff, },
279b3322802SMarek Szyprowski 	{ .offset = GATE_IP_PERIS,		.value = 0xffffffff, },
280e9d52956SVikas Sajjan };
281e9d52956SVikas Sajjan 
2821609027fSChander Kashyap /* list of all parent clocks */
283dbd713bbSShaik Ameer Basha PNAME(mout_mspll_cpu_p) = {"mout_sclk_cpll", "mout_sclk_dpll",
284dbd713bbSShaik Ameer Basha 				"mout_sclk_mpll", "mout_sclk_spll"};
285dbd713bbSShaik Ameer Basha PNAME(mout_cpu_p) = {"mout_apll" , "mout_mspll_cpu"};
286dbd713bbSShaik Ameer Basha PNAME(mout_kfc_p) = {"mout_kpll" , "mout_mspll_kfc"};
287dbd713bbSShaik Ameer Basha PNAME(mout_apll_p) = {"fin_pll", "fout_apll"};
288dbd713bbSShaik Ameer Basha PNAME(mout_bpll_p) = {"fin_pll", "fout_bpll"};
289dbd713bbSShaik Ameer Basha PNAME(mout_cpll_p) = {"fin_pll", "fout_cpll"};
290dbd713bbSShaik Ameer Basha PNAME(mout_dpll_p) = {"fin_pll", "fout_dpll"};
291dbd713bbSShaik Ameer Basha PNAME(mout_epll_p) = {"fin_pll", "fout_epll"};
292dbd713bbSShaik Ameer Basha PNAME(mout_ipll_p) = {"fin_pll", "fout_ipll"};
293dbd713bbSShaik Ameer Basha PNAME(mout_kpll_p) = {"fin_pll", "fout_kpll"};
294dbd713bbSShaik Ameer Basha PNAME(mout_mpll_p) = {"fin_pll", "fout_mpll"};
295dbd713bbSShaik Ameer Basha PNAME(mout_rpll_p) = {"fin_pll", "fout_rpll"};
296dbd713bbSShaik Ameer Basha PNAME(mout_spll_p) = {"fin_pll", "fout_spll"};
297dbd713bbSShaik Ameer Basha PNAME(mout_vpll_p) = {"fin_pll", "fout_vpll"};
2981609027fSChander Kashyap 
299dbd713bbSShaik Ameer Basha PNAME(mout_group1_p) = {"mout_sclk_cpll", "mout_sclk_dpll",
300dbd713bbSShaik Ameer Basha 					"mout_sclk_mpll"};
301dbd713bbSShaik Ameer Basha PNAME(mout_group2_p) = {"fin_pll", "mout_sclk_cpll",
302dbd713bbSShaik Ameer Basha 			"mout_sclk_dpll", "mout_sclk_mpll", "mout_sclk_spll",
303dbd713bbSShaik Ameer Basha 			"mout_sclk_ipll", "mout_sclk_epll", "mout_sclk_rpll"};
304dbd713bbSShaik Ameer Basha PNAME(mout_group3_p) = {"mout_sclk_rpll", "mout_sclk_spll"};
305dbd713bbSShaik Ameer Basha PNAME(mout_group4_p) = {"mout_sclk_ipll", "mout_sclk_dpll", "mout_sclk_mpll"};
306dbd713bbSShaik Ameer Basha PNAME(mout_group5_p) = {"mout_sclk_vpll", "mout_sclk_dpll"};
3071609027fSChander Kashyap 
308424b673aSShaik Ameer Basha PNAME(mout_fimd1_final_p) = {"mout_fimd1", "mout_fimd1_opt"};
309dbd713bbSShaik Ameer Basha PNAME(mout_sw_aclk66_p)	= {"dout_aclk66", "mout_sclk_spll"};
310faec151bSShaik Ameer Basha PNAME(mout_user_aclk66_peric_p)	= { "fin_pll", "mout_sw_aclk66"};
311b31ca2a0SShaik Ameer Basha PNAME(mout_user_pclk66_gpio_p) = {"mout_sw_aclk66", "ff_sw_aclk66"};
3121609027fSChander Kashyap 
313dbd713bbSShaik Ameer Basha PNAME(mout_sw_aclk200_fsys_p) = {"dout_aclk200_fsys", "mout_sclk_spll"};
3146b5ae463SShaik Ameer Basha PNAME(mout_sw_pclk200_fsys_p) = {"dout_pclk200_fsys", "mout_sclk_spll"};
3156b5ae463SShaik Ameer Basha PNAME(mout_user_pclk200_fsys_p)	= {"fin_pll", "mout_sw_pclk200_fsys"};
316dbd713bbSShaik Ameer Basha PNAME(mout_user_aclk200_fsys_p)	= {"fin_pll", "mout_sw_aclk200_fsys"};
3171609027fSChander Kashyap 
318dbd713bbSShaik Ameer Basha PNAME(mout_sw_aclk200_fsys2_p) = {"dout_aclk200_fsys2", "mout_sclk_spll"};
319dbd713bbSShaik Ameer Basha PNAME(mout_user_aclk200_fsys2_p) = {"fin_pll", "mout_sw_aclk200_fsys2"};
3206575fa76SShaik Ameer Basha PNAME(mout_sw_aclk100_noc_p) = {"dout_aclk100_noc", "mout_sclk_spll"};
3216575fa76SShaik Ameer Basha PNAME(mout_user_aclk100_noc_p) = {"fin_pll", "mout_sw_aclk100_noc"};
3226575fa76SShaik Ameer Basha 
3236575fa76SShaik Ameer Basha PNAME(mout_sw_aclk400_wcore_p) = {"dout_aclk400_wcore", "mout_sclk_spll"};
3246575fa76SShaik Ameer Basha PNAME(mout_aclk400_wcore_bpll_p) = {"mout_aclk400_wcore", "sclk_bpll"};
3256575fa76SShaik Ameer Basha PNAME(mout_user_aclk400_wcore_p) = {"fin_pll", "mout_sw_aclk400_wcore"};
3266575fa76SShaik Ameer Basha 
3273a767b35SShaik Ameer Basha PNAME(mout_sw_aclk400_isp_p) = {"dout_aclk400_isp", "mout_sclk_spll"};
3283a767b35SShaik Ameer Basha PNAME(mout_user_aclk400_isp_p) = {"fin_pll", "mout_sw_aclk400_isp"};
3293a767b35SShaik Ameer Basha 
3303a767b35SShaik Ameer Basha PNAME(mout_sw_aclk333_432_isp0_p) = {"dout_aclk333_432_isp0",
3313a767b35SShaik Ameer Basha 					"mout_sclk_spll"};
3323a767b35SShaik Ameer Basha PNAME(mout_user_aclk333_432_isp0_p) = {"fin_pll", "mout_sw_aclk333_432_isp0"};
3333a767b35SShaik Ameer Basha 
3343a767b35SShaik Ameer Basha PNAME(mout_sw_aclk333_432_isp_p) = {"dout_aclk333_432_isp", "mout_sclk_spll"};
3353a767b35SShaik Ameer Basha PNAME(mout_user_aclk333_432_isp_p) = {"fin_pll", "mout_sw_aclk333_432_isp"};
3361609027fSChander Kashyap 
337dbd713bbSShaik Ameer Basha PNAME(mout_sw_aclk200_p) = {"dout_aclk200", "mout_sclk_spll"};
338424b673aSShaik Ameer Basha PNAME(mout_user_aclk200_disp1_p) = {"fin_pll", "mout_sw_aclk200"};
3391609027fSChander Kashyap 
340dbd713bbSShaik Ameer Basha PNAME(mout_sw_aclk400_mscl_p) = {"dout_aclk400_mscl", "mout_sclk_spll"};
341dbd713bbSShaik Ameer Basha PNAME(mout_user_aclk400_mscl_p)	= {"fin_pll", "mout_sw_aclk400_mscl"};
3421609027fSChander Kashyap 
343dbd713bbSShaik Ameer Basha PNAME(mout_sw_aclk333_p) = {"dout_aclk333", "mout_sclk_spll"};
344dbd713bbSShaik Ameer Basha PNAME(mout_user_aclk333_p) = {"fin_pll", "mout_sw_aclk333"};
3451609027fSChander Kashyap 
346dbd713bbSShaik Ameer Basha PNAME(mout_sw_aclk166_p) = {"dout_aclk166", "mout_sclk_spll"};
347dbd713bbSShaik Ameer Basha PNAME(mout_user_aclk166_p) = {"fin_pll", "mout_sw_aclk166"};
3481609027fSChander Kashyap 
349dbd713bbSShaik Ameer Basha PNAME(mout_sw_aclk266_p) = {"dout_aclk266", "mout_sclk_spll"};
350dbd713bbSShaik Ameer Basha PNAME(mout_user_aclk266_p) = {"fin_pll", "mout_sw_aclk266"};
3513a767b35SShaik Ameer Basha PNAME(mout_user_aclk266_isp_p) = {"fin_pll", "mout_sw_aclk266"};
3521609027fSChander Kashyap 
353dbd713bbSShaik Ameer Basha PNAME(mout_sw_aclk333_432_gscl_p) = {"dout_aclk333_432_gscl", "mout_sclk_spll"};
354dbd713bbSShaik Ameer Basha PNAME(mout_user_aclk333_432_gscl_p) = {"fin_pll", "mout_sw_aclk333_432_gscl"};
3551609027fSChander Kashyap 
356dbd713bbSShaik Ameer Basha PNAME(mout_sw_aclk300_gscl_p) = {"dout_aclk300_gscl", "mout_sclk_spll"};
357dbd713bbSShaik Ameer Basha PNAME(mout_user_aclk300_gscl_p)	= {"fin_pll", "mout_sw_aclk300_gscl"};
3581609027fSChander Kashyap 
359dbd713bbSShaik Ameer Basha PNAME(mout_sw_aclk300_disp1_p) = {"dout_aclk300_disp1", "mout_sclk_spll"};
360424b673aSShaik Ameer Basha PNAME(mout_sw_aclk400_disp1_p) = {"dout_aclk400_disp1", "mout_sclk_spll"};
361dbd713bbSShaik Ameer Basha PNAME(mout_user_aclk300_disp1_p) = {"fin_pll", "mout_sw_aclk300_disp1"};
362424b673aSShaik Ameer Basha PNAME(mout_user_aclk400_disp1_p) = {"fin_pll", "mout_sw_aclk400_disp1"};
3631609027fSChander Kashyap 
364dbd713bbSShaik Ameer Basha PNAME(mout_sw_aclk300_jpeg_p) = {"dout_aclk300_jpeg", "mout_sclk_spll"};
365dbd713bbSShaik Ameer Basha PNAME(mout_user_aclk300_jpeg_p) = {"fin_pll", "mout_sw_aclk300_jpeg"};
3661609027fSChander Kashyap 
367dbd713bbSShaik Ameer Basha PNAME(mout_sw_aclk_g3d_p) = {"dout_aclk_g3d", "mout_sclk_spll"};
368dbd713bbSShaik Ameer Basha PNAME(mout_user_aclk_g3d_p) = {"fin_pll", "mout_sw_aclk_g3d"};
3691609027fSChander Kashyap 
370dbd713bbSShaik Ameer Basha PNAME(mout_sw_aclk266_g2d_p) = {"dout_aclk266_g2d", "mout_sclk_spll"};
371dbd713bbSShaik Ameer Basha PNAME(mout_user_aclk266_g2d_p) = {"fin_pll", "mout_sw_aclk266_g2d"};
3721609027fSChander Kashyap 
373dbd713bbSShaik Ameer Basha PNAME(mout_sw_aclk333_g2d_p) = {"dout_aclk333_g2d", "mout_sclk_spll"};
374dbd713bbSShaik Ameer Basha PNAME(mout_user_aclk333_g2d_p) = {"fin_pll", "mout_sw_aclk333_g2d"};
3751609027fSChander Kashyap 
376dbd713bbSShaik Ameer Basha PNAME(mout_audio0_p) = {"fin_pll", "cdclk0", "mout_sclk_dpll",
377dbd713bbSShaik Ameer Basha 			"mout_sclk_mpll", "mout_sclk_spll", "mout_sclk_ipll",
378dbd713bbSShaik Ameer Basha 			"mout_sclk_epll", "mout_sclk_rpll"};
379dbd713bbSShaik Ameer Basha PNAME(mout_audio1_p) = {"fin_pll", "cdclk1", "mout_sclk_dpll",
380dbd713bbSShaik Ameer Basha 			"mout_sclk_mpll", "mout_sclk_spll", "mout_sclk_ipll",
381dbd713bbSShaik Ameer Basha 			"mout_sclk_epll", "mout_sclk_rpll"};
382dbd713bbSShaik Ameer Basha PNAME(mout_audio2_p) = {"fin_pll", "cdclk2", "mout_sclk_dpll",
383dbd713bbSShaik Ameer Basha 			"mout_sclk_mpll", "mout_sclk_spll", "mout_sclk_ipll",
384dbd713bbSShaik Ameer Basha 			"mout_sclk_epll", "mout_sclk_rpll"};
385dbd713bbSShaik Ameer Basha PNAME(mout_spdif_p) = {"fin_pll", "dout_audio0", "dout_audio1",
386dbd713bbSShaik Ameer Basha 			"dout_audio2", "spdif_extclk", "mout_sclk_ipll",
387dbd713bbSShaik Ameer Basha 			"mout_sclk_epll", "mout_sclk_rpll"};
388dbd713bbSShaik Ameer Basha PNAME(mout_hdmi_p) = {"dout_hdmi_pixel", "sclk_hdmiphy"};
389dbd713bbSShaik Ameer Basha PNAME(mout_maudio0_p) = {"fin_pll", "maudio_clk", "mout_sclk_dpll",
390dbd713bbSShaik Ameer Basha 			 "mout_sclk_mpll", "mout_sclk_spll", "mout_sclk_ipll",
391dbd713bbSShaik Ameer Basha 			 "mout_sclk_epll", "mout_sclk_rpll"};
39231116a64SShaik Ameer Basha PNAME(mout_mau_epll_clk_p) = {"mout_sclk_epll", "mout_sclk_dpll",
39331116a64SShaik Ameer Basha 				"mout_sclk_mpll", "mout_sclk_spll"};
394e867e8faSChanwoo Choi PNAME(mout_mclk_cdrex_p) = {"mout_bpll", "mout_mx_mspll_ccore"};
395e867e8faSChanwoo Choi 
3966520e968SAlim Akhtar /* List of parents specific to exynos5800 */
3976520e968SAlim Akhtar PNAME(mout_epll2_5800_p)	= { "mout_sclk_epll", "ff_dout_epll2" };
3986520e968SAlim Akhtar PNAME(mout_group1_5800_p)	= { "mout_sclk_cpll", "mout_sclk_dpll",
3996520e968SAlim Akhtar 				"mout_sclk_mpll", "ff_dout_spll2" };
4006520e968SAlim Akhtar PNAME(mout_group2_5800_p)	= { "mout_sclk_cpll", "mout_sclk_dpll",
4016520e968SAlim Akhtar 					"mout_sclk_mpll", "ff_dout_spll2",
4026520e968SAlim Akhtar 					"mout_epll2", "mout_sclk_ipll" };
4036520e968SAlim Akhtar PNAME(mout_group3_5800_p)	= { "mout_sclk_cpll", "mout_sclk_dpll",
4046520e968SAlim Akhtar 					"mout_sclk_mpll", "ff_dout_spll2",
4056520e968SAlim Akhtar 					"mout_epll2" };
4066520e968SAlim Akhtar PNAME(mout_group5_5800_p)	= { "mout_sclk_cpll", "mout_sclk_dpll",
4076520e968SAlim Akhtar 					"mout_sclk_mpll", "mout_sclk_spll" };
4086520e968SAlim Akhtar PNAME(mout_group6_5800_p)	= { "mout_sclk_ipll", "mout_sclk_dpll",
4096520e968SAlim Akhtar 				"mout_sclk_mpll", "ff_dout_spll2" };
4106520e968SAlim Akhtar PNAME(mout_group7_5800_p)	= { "mout_sclk_cpll", "mout_sclk_dpll",
4116520e968SAlim Akhtar 					"mout_sclk_mpll", "mout_sclk_spll",
4126520e968SAlim Akhtar 					"mout_epll2", "mout_sclk_ipll" };
413e867e8faSChanwoo Choi PNAME(mout_mx_mspll_ccore_p)	= {"sclk_bpll", "mout_sclk_dpll",
414e867e8faSChanwoo Choi 					"mout_sclk_mpll", "ff_dout_spll2",
415e867e8faSChanwoo Choi 					"mout_sclk_spll", "mout_sclk_epll"};
4166520e968SAlim Akhtar PNAME(mout_mau_epll_clk_5800_p)	= { "mout_sclk_epll", "mout_sclk_dpll",
4176520e968SAlim Akhtar 					"mout_sclk_mpll",
4186520e968SAlim Akhtar 					"ff_dout_spll2" };
4196520e968SAlim Akhtar PNAME(mout_group8_5800_p)	= { "dout_aclk432_scaler", "dout_sclk_sw" };
4206520e968SAlim Akhtar PNAME(mout_group9_5800_p)	= { "dout_osc_div", "mout_sw_aclk432_scaler" };
4216520e968SAlim Akhtar PNAME(mout_group10_5800_p)	= { "dout_aclk432_cam", "dout_sclk_sw" };
4226520e968SAlim Akhtar PNAME(mout_group11_5800_p)	= { "dout_osc_div", "mout_sw_aclk432_cam" };
4236520e968SAlim Akhtar PNAME(mout_group12_5800_p)	= { "dout_aclkfl1_550_cam", "dout_sclk_sw" };
4246520e968SAlim Akhtar PNAME(mout_group13_5800_p)	= { "dout_osc_div", "mout_sw_aclkfl1_550_cam" };
4256520e968SAlim Akhtar PNAME(mout_group14_5800_p)	= { "dout_aclk550_cam", "dout_sclk_sw" };
4266520e968SAlim Akhtar PNAME(mout_group15_5800_p)	= { "dout_osc_div", "mout_sw_aclk550_cam" };
4278a9cf26eSSylwester Nawrocki PNAME(mout_group16_5800_p)	= { "dout_osc_div", "mout_mau_epll_clk" };
4281609027fSChander Kashyap 
4291609027fSChander Kashyap /* fixed rate clocks generated outside the soc */
4306520e968SAlim Akhtar static struct samsung_fixed_rate_clock
4316520e968SAlim Akhtar 		exynos5x_fixed_rate_ext_clks[] __initdata = {
432728f288dSStephen Boyd 	FRATE(CLK_FIN_PLL, "fin_pll", NULL, 0, 0),
4331609027fSChander Kashyap };
4341609027fSChander Kashyap 
4351609027fSChander Kashyap /* fixed rate clocks generated inside the soc */
436ad98c64fSKrzysztof Kozlowski static const struct samsung_fixed_rate_clock exynos5x_fixed_rate_clks[] __initconst = {
437728f288dSStephen Boyd 	FRATE(CLK_SCLK_HDMIPHY, "sclk_hdmiphy", NULL, 0, 24000000),
438728f288dSStephen Boyd 	FRATE(0, "sclk_pwi", NULL, 0, 24000000),
439728f288dSStephen Boyd 	FRATE(0, "sclk_usbh20", NULL, 0, 48000000),
440728f288dSStephen Boyd 	FRATE(0, "mphy_refclk_ixtal24", NULL, 0, 48000000),
441728f288dSStephen Boyd 	FRATE(0, "sclk_usbh20_scan_clk", NULL, 0, 480000000),
4421609027fSChander Kashyap };
4431609027fSChander Kashyap 
444ad98c64fSKrzysztof Kozlowski static const struct samsung_fixed_factor_clock
445ad98c64fSKrzysztof Kozlowski 		exynos5x_fixed_factor_clks[] __initconst = {
446b31ca2a0SShaik Ameer Basha 	FFACTOR(0, "ff_hsic_12m", "fin_pll", 1, 2, 0),
447b31ca2a0SShaik Ameer Basha 	FFACTOR(0, "ff_sw_aclk66", "mout_sw_aclk66", 1, 2, 0),
4481609027fSChander Kashyap };
4491609027fSChander Kashyap 
450ad98c64fSKrzysztof Kozlowski static const struct samsung_fixed_factor_clock
451ad98c64fSKrzysztof Kozlowski 		exynos5800_fixed_factor_clks[] __initconst = {
4526520e968SAlim Akhtar 	FFACTOR(0, "ff_dout_epll2", "mout_sclk_epll", 1, 2, 0),
4536520e968SAlim Akhtar 	FFACTOR(0, "ff_dout_spll2", "mout_sclk_spll", 1, 2, 0),
4546520e968SAlim Akhtar };
4556520e968SAlim Akhtar 
456ad98c64fSKrzysztof Kozlowski static const struct samsung_mux_clock exynos5800_mux_clks[] __initconst = {
4576520e968SAlim Akhtar 	MUX(0, "mout_aclk400_isp", mout_group3_5800_p, SRC_TOP0, 0, 3),
4586520e968SAlim Akhtar 	MUX(0, "mout_aclk400_mscl", mout_group3_5800_p, SRC_TOP0, 4, 3),
4596520e968SAlim Akhtar 	MUX(0, "mout_aclk400_wcore", mout_group2_5800_p, SRC_TOP0, 16, 3),
4606520e968SAlim Akhtar 	MUX(0, "mout_aclk100_noc", mout_group1_5800_p, SRC_TOP0, 20, 2),
4616520e968SAlim Akhtar 
4626520e968SAlim Akhtar 	MUX(0, "mout_aclk333_432_gscl", mout_group6_5800_p, SRC_TOP1, 0, 2),
4636520e968SAlim Akhtar 	MUX(0, "mout_aclk333_432_isp", mout_group6_5800_p, SRC_TOP1, 4, 2),
4646520e968SAlim Akhtar 	MUX(0, "mout_aclk333_432_isp0", mout_group6_5800_p, SRC_TOP1, 12, 2),
4656520e968SAlim Akhtar 	MUX(0, "mout_aclk266", mout_group5_5800_p, SRC_TOP1, 20, 2),
4666520e968SAlim Akhtar 	MUX(0, "mout_aclk333", mout_group1_5800_p, SRC_TOP1, 28, 2),
4676520e968SAlim Akhtar 
4686520e968SAlim Akhtar 	MUX(0, "mout_aclk400_disp1", mout_group7_5800_p, SRC_TOP2, 4, 3),
4696520e968SAlim Akhtar 	MUX(0, "mout_aclk333_g2d", mout_group5_5800_p, SRC_TOP2, 8, 2),
4706520e968SAlim Akhtar 	MUX(0, "mout_aclk266_g2d", mout_group5_5800_p, SRC_TOP2, 12, 2),
4716520e968SAlim Akhtar 	MUX(0, "mout_aclk300_jpeg", mout_group5_5800_p, SRC_TOP2, 20, 2),
4726520e968SAlim Akhtar 	MUX(0, "mout_aclk300_disp1", mout_group5_5800_p, SRC_TOP2, 24, 2),
4736520e968SAlim Akhtar 	MUX(0, "mout_aclk300_gscl", mout_group5_5800_p, SRC_TOP2, 28, 2),
4746520e968SAlim Akhtar 
475e867e8faSChanwoo Choi 	MUX(CLK_MOUT_MX_MSPLL_CCORE, "mout_mx_mspll_ccore",
476e867e8faSChanwoo Choi 			mout_mx_mspll_ccore_p, SRC_TOP7, 16, 2),
477599cebeaSSylwester Nawrocki 	MUX_F(CLK_MOUT_MAU_EPLL, "mout_mau_epll_clk", mout_mau_epll_clk_5800_p,
478599cebeaSSylwester Nawrocki 			SRC_TOP7, 20, 2, CLK_SET_RATE_PARENT, 0),
4796520e968SAlim Akhtar 	MUX(0, "sclk_bpll", mout_bpll_p, SRC_TOP7, 24, 1),
4806520e968SAlim Akhtar 	MUX(0, "mout_epll2", mout_epll2_5800_p, SRC_TOP7, 28, 1),
4816520e968SAlim Akhtar 
4826520e968SAlim Akhtar 	MUX(0, "mout_aclk550_cam", mout_group3_5800_p, SRC_TOP8, 16, 3),
4836520e968SAlim Akhtar 	MUX(0, "mout_aclkfl1_550_cam", mout_group3_5800_p, SRC_TOP8, 20, 3),
4846520e968SAlim Akhtar 	MUX(0, "mout_aclk432_cam", mout_group6_5800_p, SRC_TOP8, 24, 2),
4856520e968SAlim Akhtar 	MUX(0, "mout_aclk432_scaler", mout_group6_5800_p, SRC_TOP8, 28, 2),
4866520e968SAlim Akhtar 
487599cebeaSSylwester Nawrocki 	MUX_F(CLK_MOUT_USER_MAU_EPLL, "mout_user_mau_epll", mout_group16_5800_p,
488599cebeaSSylwester Nawrocki 			SRC_TOP9, 8, 1, CLK_SET_RATE_PARENT, 0),
4896520e968SAlim Akhtar 	MUX(0, "mout_user_aclk550_cam", mout_group15_5800_p,
4906520e968SAlim Akhtar 							SRC_TOP9, 16, 1),
4916520e968SAlim Akhtar 	MUX(0, "mout_user_aclkfl1_550_cam", mout_group13_5800_p,
4926520e968SAlim Akhtar 							SRC_TOP9, 20, 1),
4936520e968SAlim Akhtar 	MUX(0, "mout_user_aclk432_cam", mout_group11_5800_p,
4946520e968SAlim Akhtar 							SRC_TOP9, 24, 1),
4956520e968SAlim Akhtar 	MUX(0, "mout_user_aclk432_scaler", mout_group9_5800_p,
4966520e968SAlim Akhtar 							SRC_TOP9, 28, 1),
4976520e968SAlim Akhtar 
4986520e968SAlim Akhtar 	MUX(0, "mout_sw_aclk550_cam", mout_group14_5800_p, SRC_TOP13, 16, 1),
4996520e968SAlim Akhtar 	MUX(0, "mout_sw_aclkfl1_550_cam", mout_group12_5800_p,
5006520e968SAlim Akhtar 							SRC_TOP13, 20, 1),
5016520e968SAlim Akhtar 	MUX(0, "mout_sw_aclk432_cam", mout_group10_5800_p,
5026520e968SAlim Akhtar 							SRC_TOP13, 24, 1),
5036520e968SAlim Akhtar 	MUX(0, "mout_sw_aclk432_scaler", mout_group8_5800_p,
5046520e968SAlim Akhtar 							SRC_TOP13, 28, 1),
5056520e968SAlim Akhtar 
5066520e968SAlim Akhtar 	MUX(0, "mout_fimd1", mout_group2_p, SRC_DISP10, 4, 3),
5076520e968SAlim Akhtar };
5086520e968SAlim Akhtar 
509ad98c64fSKrzysztof Kozlowski static const struct samsung_div_clock exynos5800_div_clks[] __initconst = {
51081fed6e3SChanwoo Choi 	DIV(CLK_DOUT_ACLK400_WCORE, "dout_aclk400_wcore",
51181fed6e3SChanwoo Choi 			"mout_aclk400_wcore", DIV_TOP0, 16, 3),
5126520e968SAlim Akhtar 	DIV(0, "dout_aclk550_cam", "mout_aclk550_cam",
5136520e968SAlim Akhtar 				DIV_TOP8, 16, 3),
5146520e968SAlim Akhtar 	DIV(0, "dout_aclkfl1_550_cam", "mout_aclkfl1_550_cam",
5156520e968SAlim Akhtar 				DIV_TOP8, 20, 3),
5166520e968SAlim Akhtar 	DIV(0, "dout_aclk432_cam", "mout_aclk432_cam",
5176520e968SAlim Akhtar 				DIV_TOP8, 24, 3),
5186520e968SAlim Akhtar 	DIV(0, "dout_aclk432_scaler", "mout_aclk432_scaler",
5196520e968SAlim Akhtar 				DIV_TOP8, 28, 3),
5206520e968SAlim Akhtar 
5216520e968SAlim Akhtar 	DIV(0, "dout_osc_div", "fin_pll", DIV_TOP9, 20, 3),
5226520e968SAlim Akhtar 	DIV(0, "dout_sclk_sw", "sclk_spll", DIV_TOP9, 24, 6),
5236520e968SAlim Akhtar };
5246520e968SAlim Akhtar 
525ad98c64fSKrzysztof Kozlowski static const struct samsung_gate_clock exynos5800_gate_clks[] __initconst = {
5266520e968SAlim Akhtar 	GATE(CLK_ACLK550_CAM, "aclk550_cam", "mout_user_aclk550_cam",
5276520e968SAlim Akhtar 				GATE_BUS_TOP, 24, 0, 0),
5286520e968SAlim Akhtar 	GATE(CLK_ACLK432_SCALER, "aclk432_scaler", "mout_user_aclk432_scaler",
529318fa46cSMarek Szyprowski 				GATE_BUS_TOP, 27, CLK_IS_CRITICAL, 0),
53041097f25SSylwester Nawrocki 	GATE(CLK_MAU_EPLL, "mau_epll", "mout_user_mau_epll",
531599cebeaSSylwester Nawrocki 			SRC_MASK_TOP7, 20, CLK_SET_RATE_PARENT, 0),
5326520e968SAlim Akhtar };
5336520e968SAlim Akhtar 
534ad98c64fSKrzysztof Kozlowski static const struct samsung_mux_clock exynos5420_mux_clks[] __initconst = {
5356520e968SAlim Akhtar 	MUX(0, "sclk_bpll", mout_bpll_p, TOP_SPARE2, 0, 1),
5366520e968SAlim Akhtar 	MUX(0, "mout_aclk400_wcore_bpll", mout_aclk400_wcore_bpll_p,
5376520e968SAlim Akhtar 				TOP_SPARE2, 4, 1),
5386520e968SAlim Akhtar 
5396520e968SAlim Akhtar 	MUX(0, "mout_aclk400_isp", mout_group1_p, SRC_TOP0, 0, 2),
54036ba4824SMarek Szyprowski 	MUX(0, "mout_aclk400_mscl", mout_group1_p, SRC_TOP0, 4, 2),
5416520e968SAlim Akhtar 	MUX(0, "mout_aclk400_wcore", mout_group1_p, SRC_TOP0, 16, 2),
5426520e968SAlim Akhtar 	MUX(0, "mout_aclk100_noc", mout_group1_p, SRC_TOP0, 20, 2),
5436520e968SAlim Akhtar 
5446520e968SAlim Akhtar 	MUX(0, "mout_aclk333_432_gscl", mout_group4_p, SRC_TOP1, 0, 2),
5456520e968SAlim Akhtar 	MUX(0, "mout_aclk333_432_isp", mout_group4_p,
5466520e968SAlim Akhtar 				SRC_TOP1, 4, 2),
5476520e968SAlim Akhtar 	MUX(0, "mout_aclk333_432_isp0", mout_group4_p, SRC_TOP1, 12, 2),
5486520e968SAlim Akhtar 	MUX(0, "mout_aclk266", mout_group1_p, SRC_TOP1, 20, 2),
5496520e968SAlim Akhtar 	MUX(0, "mout_aclk333", mout_group1_p, SRC_TOP1, 28, 2),
5506520e968SAlim Akhtar 
5516520e968SAlim Akhtar 	MUX(0, "mout_aclk400_disp1", mout_group1_p, SRC_TOP2, 4, 2),
5526520e968SAlim Akhtar 	MUX(0, "mout_aclk333_g2d", mout_group1_p, SRC_TOP2, 8, 2),
5536520e968SAlim Akhtar 	MUX(0, "mout_aclk266_g2d", mout_group1_p, SRC_TOP2, 12, 2),
5546520e968SAlim Akhtar 	MUX(0, "mout_aclk300_jpeg", mout_group1_p, SRC_TOP2, 20, 2),
5556520e968SAlim Akhtar 	MUX(0, "mout_aclk300_disp1", mout_group1_p, SRC_TOP2, 24, 2),
5566520e968SAlim Akhtar 	MUX(0, "mout_aclk300_gscl", mout_group1_p, SRC_TOP2, 28, 2),
5576520e968SAlim Akhtar 
558e867e8faSChanwoo Choi 	MUX(CLK_MOUT_MX_MSPLL_CCORE, "mout_mx_mspll_ccore",
559e867e8faSChanwoo Choi 			mout_group5_5800_p, SRC_TOP7, 16, 2),
56006255a92SSylwester Nawrocki 	MUX_F(0, "mout_mau_epll_clk", mout_mau_epll_clk_p, SRC_TOP7, 20, 2,
56106255a92SSylwester Nawrocki 	      CLK_SET_RATE_PARENT, 0),
5626520e968SAlim Akhtar 
5636520e968SAlim Akhtar 	MUX(0, "mout_fimd1", mout_group3_p, SRC_DISP10, 4, 1),
5646520e968SAlim Akhtar };
5656520e968SAlim Akhtar 
566ad98c64fSKrzysztof Kozlowski static const struct samsung_div_clock exynos5420_div_clks[] __initconst = {
56781fed6e3SChanwoo Choi 	DIV(CLK_DOUT_ACLK400_WCORE, "dout_aclk400_wcore",
56881fed6e3SChanwoo Choi 			"mout_aclk400_wcore_bpll", DIV_TOP0, 16, 3),
5696520e968SAlim Akhtar };
5706520e968SAlim Akhtar 
57141097f25SSylwester Nawrocki static const struct samsung_gate_clock exynos5420_gate_clks[] __initconst = {
572d32dd2a1SJoonyoung Shim 	GATE(CLK_SECKEY, "seckey", "aclk66_psgen", GATE_BUS_PERIS1, 1, 0, 0),
57341097f25SSylwester Nawrocki 	GATE(CLK_MAU_EPLL, "mau_epll", "mout_mau_epll_clk",
574599cebeaSSylwester Nawrocki 			SRC_MASK_TOP7, 20, CLK_SET_RATE_PARENT, 0),
57541097f25SSylwester Nawrocki };
57641097f25SSylwester Nawrocki 
577ad98c64fSKrzysztof Kozlowski static const struct samsung_mux_clock exynos5x_mux_clks[] __initconst = {
578b31ca2a0SShaik Ameer Basha 	MUX(0, "mout_user_pclk66_gpio", mout_user_pclk66_gpio_p,
579b31ca2a0SShaik Ameer Basha 			SRC_TOP7, 4, 1),
580dbd713bbSShaik Ameer Basha 	MUX(0, "mout_mspll_kfc", mout_mspll_cpu_p, SRC_TOP7, 8, 2),
581dbd713bbSShaik Ameer Basha 	MUX(0, "mout_mspll_cpu", mout_mspll_cpu_p, SRC_TOP7, 12, 2),
58231116a64SShaik Ameer Basha 
583bee4f87fSThomas Abraham 	MUX_F(0, "mout_apll", mout_apll_p, SRC_CPU, 0, 1,
584bee4f87fSThomas Abraham 	      CLK_SET_RATE_PARENT | CLK_RECALC_NEW_RATES, 0),
585dbd713bbSShaik Ameer Basha 	MUX(0, "mout_cpu", mout_cpu_p, SRC_CPU, 16, 1),
586bee4f87fSThomas Abraham 	MUX_F(0, "mout_kpll", mout_kpll_p, SRC_KFC, 0, 1,
587bee4f87fSThomas Abraham 	      CLK_SET_RATE_PARENT | CLK_RECALC_NEW_RATES, 0),
588dbd713bbSShaik Ameer Basha 	MUX(0, "mout_kfc", mout_kfc_p, SRC_KFC, 16, 1),
5891609027fSChander Kashyap 
590dbd713bbSShaik Ameer Basha 	MUX(0, "mout_aclk200", mout_group1_p, SRC_TOP0, 8, 2),
591dbd713bbSShaik Ameer Basha 	MUX(0, "mout_aclk200_fsys2", mout_group1_p, SRC_TOP0, 12, 2),
5926b5ae463SShaik Ameer Basha 	MUX(0, "mout_pclk200_fsys", mout_group1_p, SRC_TOP0, 24, 2),
593dbd713bbSShaik Ameer Basha 	MUX(0, "mout_aclk200_fsys", mout_group1_p, SRC_TOP0, 28, 2),
5941609027fSChander Kashyap 
595dbd713bbSShaik Ameer Basha 	MUX(0, "mout_aclk66", mout_group1_p, SRC_TOP1, 8, 2),
596dbd713bbSShaik Ameer Basha 	MUX(0, "mout_aclk166", mout_group1_p, SRC_TOP1, 24, 2),
5971609027fSChander Kashyap 
598dbd713bbSShaik Ameer Basha 	MUX(0, "mout_aclk_g3d", mout_group5_p, SRC_TOP2, 16, 1),
5991609027fSChander Kashyap 
6003a767b35SShaik Ameer Basha 	MUX(0, "mout_user_aclk400_isp", mout_user_aclk400_isp_p,
6013a767b35SShaik Ameer Basha 			SRC_TOP3, 0, 1),
602dbd713bbSShaik Ameer Basha 	MUX(0, "mout_user_aclk400_mscl", mout_user_aclk400_mscl_p,
6031609027fSChander Kashyap 			SRC_TOP3, 4, 1),
60488560100SJavier Martinez Canillas 	MUX(CLK_MOUT_USER_ACLK200_DISP1, "mout_user_aclk200_disp1",
60588560100SJavier Martinez Canillas 			mout_user_aclk200_disp1_p, SRC_TOP3, 8, 1),
606dbd713bbSShaik Ameer Basha 	MUX(0, "mout_user_aclk200_fsys2", mout_user_aclk200_fsys2_p,
6071609027fSChander Kashyap 			SRC_TOP3, 12, 1),
6086575fa76SShaik Ameer Basha 	MUX(0, "mout_user_aclk400_wcore", mout_user_aclk400_wcore_p,
6096575fa76SShaik Ameer Basha 			SRC_TOP3, 16, 1),
6106575fa76SShaik Ameer Basha 	MUX(0, "mout_user_aclk100_noc", mout_user_aclk100_noc_p,
6116575fa76SShaik Ameer Basha 			SRC_TOP3, 20, 1),
6126b5ae463SShaik Ameer Basha 	MUX(0, "mout_user_pclk200_fsys", mout_user_pclk200_fsys_p,
6136b5ae463SShaik Ameer Basha 			SRC_TOP3, 24, 1),
614dbd713bbSShaik Ameer Basha 	MUX(0, "mout_user_aclk200_fsys", mout_user_aclk200_fsys_p,
6151609027fSChander Kashyap 			SRC_TOP3, 28, 1),
6161609027fSChander Kashyap 
617dbd713bbSShaik Ameer Basha 	MUX(0, "mout_user_aclk333_432_gscl", mout_user_aclk333_432_gscl_p,
6181609027fSChander Kashyap 			SRC_TOP4, 0, 1),
6193a767b35SShaik Ameer Basha 	MUX(0, "mout_user_aclk333_432_isp", mout_user_aclk333_432_isp_p,
6203a767b35SShaik Ameer Basha 			SRC_TOP4, 4, 1),
621faec151bSShaik Ameer Basha 	MUX(0, "mout_user_aclk66_peric", mout_user_aclk66_peric_p,
622faec151bSShaik Ameer Basha 			SRC_TOP4, 8, 1),
6233a767b35SShaik Ameer Basha 	MUX(0, "mout_user_aclk333_432_isp0", mout_user_aclk333_432_isp0_p,
6243a767b35SShaik Ameer Basha 			SRC_TOP4, 12, 1),
6253a767b35SShaik Ameer Basha 	MUX(0, "mout_user_aclk266_isp", mout_user_aclk266_isp_p,
6263a767b35SShaik Ameer Basha 			SRC_TOP4, 16, 1),
627dbd713bbSShaik Ameer Basha 	MUX(0, "mout_user_aclk266", mout_user_aclk266_p, SRC_TOP4, 20, 1),
628dbd713bbSShaik Ameer Basha 	MUX(0, "mout_user_aclk166", mout_user_aclk166_p, SRC_TOP4, 24, 1),
629c0fb262bSArun Kumar K 	MUX(CLK_MOUT_USER_ACLK333, "mout_user_aclk333", mout_user_aclk333_p,
630c0fb262bSArun Kumar K 			SRC_TOP4, 28, 1),
6311609027fSChander Kashyap 
63288560100SJavier Martinez Canillas 	MUX(CLK_MOUT_USER_ACLK400_DISP1, "mout_user_aclk400_disp1",
63388560100SJavier Martinez Canillas 			mout_user_aclk400_disp1_p, SRC_TOP5, 0, 1),
634faec151bSShaik Ameer Basha 	MUX(0, "mout_user_aclk66_psgen", mout_user_aclk66_peric_p,
635faec151bSShaik Ameer Basha 			SRC_TOP5, 4, 1),
6363fac5941SShaik Ameer Basha 	MUX(0, "mout_user_aclk333_g2d", mout_user_aclk333_g2d_p,
6373fac5941SShaik Ameer Basha 			SRC_TOP5, 8, 1),
6383fac5941SShaik Ameer Basha 	MUX(0, "mout_user_aclk266_g2d", mout_user_aclk266_g2d_p,
6393fac5941SShaik Ameer Basha 			SRC_TOP5, 12, 1),
6403fac5941SShaik Ameer Basha 	MUX(CLK_MOUT_G3D, "mout_user_aclk_g3d", mout_user_aclk_g3d_p,
6413fac5941SShaik Ameer Basha 			SRC_TOP5, 16, 1),
642dbd713bbSShaik Ameer Basha 	MUX(0, "mout_user_aclk300_jpeg", mout_user_aclk300_jpeg_p,
6431609027fSChander Kashyap 			SRC_TOP5, 20, 1),
64488560100SJavier Martinez Canillas 	MUX(CLK_MOUT_USER_ACLK300_DISP1, "mout_user_aclk300_disp1",
64588560100SJavier Martinez Canillas 			mout_user_aclk300_disp1_p, SRC_TOP5, 24, 1),
646c0feb268SMarek Szyprowski 	MUX(CLK_MOUT_USER_ACLK300_GSCL, "mout_user_aclk300_gscl",
647c0feb268SMarek Szyprowski 			mout_user_aclk300_gscl_p, SRC_TOP5, 28, 1),
6481609027fSChander Kashyap 
649dbd713bbSShaik Ameer Basha 	MUX(0, "mout_sclk_mpll", mout_mpll_p, SRC_TOP6, 0, 1),
650dbd713bbSShaik Ameer Basha 	MUX(CLK_MOUT_VPLL, "mout_sclk_vpll", mout_vpll_p, SRC_TOP6, 4, 1),
651dbd713bbSShaik Ameer Basha 	MUX(0, "mout_sclk_spll", mout_spll_p, SRC_TOP6, 8, 1),
652dbd713bbSShaik Ameer Basha 	MUX(0, "mout_sclk_ipll", mout_ipll_p, SRC_TOP6, 12, 1),
653dbd713bbSShaik Ameer Basha 	MUX(0, "mout_sclk_rpll", mout_rpll_p, SRC_TOP6, 16, 1),
654599cebeaSSylwester Nawrocki 	MUX_F(CLK_MOUT_EPLL, "mout_sclk_epll", mout_epll_p, SRC_TOP6, 20, 1,
655599cebeaSSylwester Nawrocki 			CLK_SET_RATE_PARENT, 0),
656dbd713bbSShaik Ameer Basha 	MUX(0, "mout_sclk_dpll", mout_dpll_p, SRC_TOP6, 24, 1),
657dbd713bbSShaik Ameer Basha 	MUX(0, "mout_sclk_cpll", mout_cpll_p, SRC_TOP6, 28, 1),
6581609027fSChander Kashyap 
6593a767b35SShaik Ameer Basha 	MUX(0, "mout_sw_aclk400_isp", mout_sw_aclk400_isp_p,
6603a767b35SShaik Ameer Basha 			SRC_TOP10, 0, 1),
661dbd713bbSShaik Ameer Basha 	MUX(0, "mout_sw_aclk400_mscl", mout_sw_aclk400_mscl_p,
662dbd713bbSShaik Ameer Basha 			SRC_TOP10, 4, 1),
66388560100SJavier Martinez Canillas 	MUX(CLK_MOUT_SW_ACLK200, "mout_sw_aclk200", mout_sw_aclk200_p,
66488560100SJavier Martinez Canillas 			SRC_TOP10, 8, 1),
665dbd713bbSShaik Ameer Basha 	MUX(0, "mout_sw_aclk200_fsys2", mout_sw_aclk200_fsys2_p,
6661609027fSChander Kashyap 			SRC_TOP10, 12, 1),
6676575fa76SShaik Ameer Basha 	MUX(0, "mout_sw_aclk400_wcore", mout_sw_aclk400_wcore_p,
6686575fa76SShaik Ameer Basha 			SRC_TOP10, 16, 1),
6696575fa76SShaik Ameer Basha 	MUX(0, "mout_sw_aclk100_noc", mout_sw_aclk100_noc_p,
6706575fa76SShaik Ameer Basha 			SRC_TOP10, 20, 1),
6716b5ae463SShaik Ameer Basha 	MUX(0, "mout_sw_pclk200_fsys", mout_sw_pclk200_fsys_p,
6726b5ae463SShaik Ameer Basha 			SRC_TOP10, 24, 1),
673dbd713bbSShaik Ameer Basha 	MUX(0, "mout_sw_aclk200_fsys", mout_sw_aclk200_fsys_p,
674dbd713bbSShaik Ameer Basha 			SRC_TOP10, 28, 1),
6753a767b35SShaik Ameer Basha 
676dbd713bbSShaik Ameer Basha 	MUX(0, "mout_sw_aclk333_432_gscl", mout_sw_aclk333_432_gscl_p,
6771609027fSChander Kashyap 			SRC_TOP11, 0, 1),
6783a767b35SShaik Ameer Basha 	MUX(0, "mout_sw_aclk333_432_isp", mout_sw_aclk333_432_isp_p,
6793a767b35SShaik Ameer Basha 			SRC_TOP11, 4, 1),
680dbd713bbSShaik Ameer Basha 	MUX(0, "mout_sw_aclk66", mout_sw_aclk66_p, SRC_TOP11, 8, 1),
6813a767b35SShaik Ameer Basha 	MUX(0, "mout_sw_aclk333_432_isp0", mout_sw_aclk333_432_isp0_p,
6823a767b35SShaik Ameer Basha 			SRC_TOP11, 12, 1),
683dbd713bbSShaik Ameer Basha 	MUX(0, "mout_sw_aclk266", mout_sw_aclk266_p, SRC_TOP11, 20, 1),
684dbd713bbSShaik Ameer Basha 	MUX(0, "mout_sw_aclk166", mout_sw_aclk166_p, SRC_TOP11, 24, 1),
685c0fb262bSArun Kumar K 	MUX(CLK_MOUT_SW_ACLK333, "mout_sw_aclk333", mout_sw_aclk333_p,
686c0fb262bSArun Kumar K 			SRC_TOP11, 28, 1),
6871609027fSChander Kashyap 
68888560100SJavier Martinez Canillas 	MUX(CLK_MOUT_SW_ACLK400, "mout_sw_aclk400_disp1",
68988560100SJavier Martinez Canillas 			mout_sw_aclk400_disp1_p, SRC_TOP12, 4, 1),
690dbd713bbSShaik Ameer Basha 	MUX(0, "mout_sw_aclk333_g2d", mout_sw_aclk333_g2d_p,
691dbd713bbSShaik Ameer Basha 			SRC_TOP12, 8, 1),
692dbd713bbSShaik Ameer Basha 	MUX(0, "mout_sw_aclk266_g2d", mout_sw_aclk266_g2d_p,
693dbd713bbSShaik Ameer Basha 			SRC_TOP12, 12, 1),
694dbd713bbSShaik Ameer Basha 	MUX(0, "mout_sw_aclk_g3d", mout_sw_aclk_g3d_p, SRC_TOP12, 16, 1),
695dbd713bbSShaik Ameer Basha 	MUX(0, "mout_sw_aclk300_jpeg", mout_sw_aclk300_jpeg_p,
696dbd713bbSShaik Ameer Basha 			SRC_TOP12, 20, 1),
69788560100SJavier Martinez Canillas 	MUX(CLK_MOUT_SW_ACLK300, "mout_sw_aclk300_disp1",
69888560100SJavier Martinez Canillas 			mout_sw_aclk300_disp1_p, SRC_TOP12, 24, 1),
699c0feb268SMarek Szyprowski 	MUX(CLK_MOUT_SW_ACLK300_GSCL, "mout_sw_aclk300_gscl",
700c0feb268SMarek Szyprowski 			mout_sw_aclk300_gscl_p, SRC_TOP12, 28, 1),
7011609027fSChander Kashyap 
7021609027fSChander Kashyap 	/* DISP1 Block */
703dbd713bbSShaik Ameer Basha 	MUX(0, "mout_mipi1", mout_group2_p, SRC_DISP10, 16, 3),
704dbd713bbSShaik Ameer Basha 	MUX(0, "mout_dp1", mout_group2_p, SRC_DISP10, 20, 3),
705dbd713bbSShaik Ameer Basha 	MUX(0, "mout_pixel", mout_group2_p, SRC_DISP10, 24, 3),
706dbd713bbSShaik Ameer Basha 	MUX(CLK_MOUT_HDMI, "mout_hdmi", mout_hdmi_p, SRC_DISP10, 28, 1),
707424b673aSShaik Ameer Basha 	MUX(0, "mout_fimd1_opt", mout_group2_p, SRC_DISP10, 8, 3),
7086575fa76SShaik Ameer Basha 
709424b673aSShaik Ameer Basha 	MUX(0, "mout_fimd1_final", mout_fimd1_final_p, TOP_SPARE2, 8, 1),
7101609027fSChander Kashyap 
711e867e8faSChanwoo Choi 	/* CDREX block */
712e867e8faSChanwoo Choi 	MUX_F(CLK_MOUT_MCLK_CDREX, "mout_mclk_cdrex", mout_mclk_cdrex_p,
713e867e8faSChanwoo Choi 			SRC_CDREX, 4, 1, CLK_SET_RATE_PARENT, 0),
714e867e8faSChanwoo Choi 	MUX_F(CLK_MOUT_BPLL, "mout_bpll", mout_bpll_p, SRC_CDREX, 0, 1,
715e867e8faSChanwoo Choi 			CLK_SET_RATE_PARENT, 0),
716e867e8faSChanwoo Choi 
7171609027fSChander Kashyap 	/* MAU Block */
71831116a64SShaik Ameer Basha 	MUX(CLK_MOUT_MAUDIO0, "mout_maudio0", mout_maudio0_p, SRC_MAU, 28, 3),
7191609027fSChander Kashyap 
7201609027fSChander Kashyap 	/* FSYS Block */
721dbd713bbSShaik Ameer Basha 	MUX(0, "mout_usbd301", mout_group2_p, SRC_FSYS, 4, 3),
722dbd713bbSShaik Ameer Basha 	MUX(0, "mout_mmc0", mout_group2_p, SRC_FSYS, 8, 3),
723dbd713bbSShaik Ameer Basha 	MUX(0, "mout_mmc1", mout_group2_p, SRC_FSYS, 12, 3),
724dbd713bbSShaik Ameer Basha 	MUX(0, "mout_mmc2", mout_group2_p, SRC_FSYS, 16, 3),
725dbd713bbSShaik Ameer Basha 	MUX(0, "mout_usbd300", mout_group2_p, SRC_FSYS, 20, 3),
726dbd713bbSShaik Ameer Basha 	MUX(0, "mout_unipro", mout_group2_p, SRC_FSYS, 24, 3),
7276b5ae463SShaik Ameer Basha 	MUX(0, "mout_mphy_refclk", mout_group2_p, SRC_FSYS, 28, 3),
7281609027fSChander Kashyap 
7291609027fSChander Kashyap 	/* PERIC Block */
730dbd713bbSShaik Ameer Basha 	MUX(0, "mout_uart0", mout_group2_p, SRC_PERIC0, 4, 3),
731dbd713bbSShaik Ameer Basha 	MUX(0, "mout_uart1", mout_group2_p, SRC_PERIC0, 8, 3),
732dbd713bbSShaik Ameer Basha 	MUX(0, "mout_uart2", mout_group2_p, SRC_PERIC0, 12, 3),
733dbd713bbSShaik Ameer Basha 	MUX(0, "mout_uart3", mout_group2_p, SRC_PERIC0, 16, 3),
734dbd713bbSShaik Ameer Basha 	MUX(0, "mout_pwm", mout_group2_p, SRC_PERIC0, 24, 3),
735dbd713bbSShaik Ameer Basha 	MUX(0, "mout_spdif", mout_spdif_p, SRC_PERIC0, 28, 3),
736dbd713bbSShaik Ameer Basha 	MUX(0, "mout_audio0", mout_audio0_p, SRC_PERIC1, 8, 3),
737dbd713bbSShaik Ameer Basha 	MUX(0, "mout_audio1", mout_audio1_p, SRC_PERIC1, 12, 3),
738dbd713bbSShaik Ameer Basha 	MUX(0, "mout_audio2", mout_audio2_p, SRC_PERIC1, 16, 3),
739dbd713bbSShaik Ameer Basha 	MUX(0, "mout_spi0", mout_group2_p, SRC_PERIC1, 20, 3),
740dbd713bbSShaik Ameer Basha 	MUX(0, "mout_spi1", mout_group2_p, SRC_PERIC1, 24, 3),
741dbd713bbSShaik Ameer Basha 	MUX(0, "mout_spi2", mout_group2_p, SRC_PERIC1, 28, 3),
7423a767b35SShaik Ameer Basha 
7433a767b35SShaik Ameer Basha 	/* ISP Block */
7443a767b35SShaik Ameer Basha 	MUX(0, "mout_pwm_isp", mout_group2_p, SRC_ISP, 24, 3),
7453a767b35SShaik Ameer Basha 	MUX(0, "mout_uart_isp", mout_group2_p, SRC_ISP, 20, 3),
7463a767b35SShaik Ameer Basha 	MUX(0, "mout_spi0_isp", mout_group2_p, SRC_ISP, 12, 3),
7473a767b35SShaik Ameer Basha 	MUX(0, "mout_spi1_isp", mout_group2_p, SRC_ISP, 16, 3),
7483a767b35SShaik Ameer Basha 	MUX(0, "mout_isp_sensor", mout_group2_p, SRC_ISP, 28, 3),
7491609027fSChander Kashyap };
7501609027fSChander Kashyap 
751ad98c64fSKrzysztof Kozlowski static const struct samsung_div_clock exynos5x_div_clks[] __initconst = {
752cba9d2faSAndrzej Hajda 	DIV(0, "div_arm", "mout_cpu", DIV_CPU0, 0, 3),
753cba9d2faSAndrzej Hajda 	DIV(0, "sclk_apll", "mout_apll", DIV_CPU0, 24, 3),
754cba9d2faSAndrzej Hajda 	DIV(0, "armclk2", "div_arm", DIV_CPU0, 28, 3),
755dbd713bbSShaik Ameer Basha 	DIV(0, "div_kfc", "mout_kfc", DIV_KFC0, 0, 3),
756cba9d2faSAndrzej Hajda 	DIV(0, "sclk_kpll", "mout_kpll", DIV_KFC0, 24, 3),
7571609027fSChander Kashyap 
75881fed6e3SChanwoo Choi 	DIV(CLK_DOUT_ACLK400_ISP, "dout_aclk400_isp", "mout_aclk400_isp",
75981fed6e3SChanwoo Choi 			DIV_TOP0, 0, 3),
76081fed6e3SChanwoo Choi 	DIV(CLK_DOUT_ACLK400_MSCL, "dout_aclk400_mscl", "mout_aclk400_mscl",
76181fed6e3SChanwoo Choi 			DIV_TOP0, 4, 3),
76281fed6e3SChanwoo Choi 	DIV(CLK_DOUT_ACLK200, "dout_aclk200", "mout_aclk200",
76381fed6e3SChanwoo Choi 			DIV_TOP0, 8, 3),
76481fed6e3SChanwoo Choi 	DIV(CLK_DOUT_ACLK200_FSYS2, "dout_aclk200_fsys2", "mout_aclk200_fsys2",
76581fed6e3SChanwoo Choi 			DIV_TOP0, 12, 3),
76681fed6e3SChanwoo Choi 	DIV(CLK_DOUT_ACLK100_NOC, "dout_aclk100_noc", "mout_aclk100_noc",
76781fed6e3SChanwoo Choi 			DIV_TOP0, 20, 3),
76881fed6e3SChanwoo Choi 	DIV(CLK_DOUT_PCLK200_FSYS, "dout_pclk200_fsys", "mout_pclk200_fsys",
76981fed6e3SChanwoo Choi 			DIV_TOP0, 24, 3),
77081fed6e3SChanwoo Choi 	DIV(CLK_DOUT_ACLK200_FSYS, "dout_aclk200_fsys", "mout_aclk200_fsys",
77181fed6e3SChanwoo Choi 			DIV_TOP0, 28, 3),
77281fed6e3SChanwoo Choi 	DIV(CLK_DOUT_ACLK333_432_GSCL, "dout_aclk333_432_gscl",
77381fed6e3SChanwoo Choi 			"mout_aclk333_432_gscl", DIV_TOP1, 0, 3),
77481fed6e3SChanwoo Choi 	DIV(CLK_DOUT_ACLK333_432_ISP, "dout_aclk333_432_isp",
77581fed6e3SChanwoo Choi 			"mout_aclk333_432_isp", DIV_TOP1, 4, 3),
77681fed6e3SChanwoo Choi 	DIV(CLK_DOUT_ACLK66, "dout_aclk66", "mout_aclk66",
77781fed6e3SChanwoo Choi 			DIV_TOP1, 8, 6),
77881fed6e3SChanwoo Choi 	DIV(CLK_DOUT_ACLK333_432_ISP0, "dout_aclk333_432_isp0",
77981fed6e3SChanwoo Choi 			"mout_aclk333_432_isp0", DIV_TOP1, 16, 3),
78081fed6e3SChanwoo Choi 	DIV(CLK_DOUT_ACLK266, "dout_aclk266", "mout_aclk266",
78181fed6e3SChanwoo Choi 			DIV_TOP1, 20, 3),
78281fed6e3SChanwoo Choi 	DIV(CLK_DOUT_ACLK166, "dout_aclk166", "mout_aclk166",
78381fed6e3SChanwoo Choi 			DIV_TOP1, 24, 3),
78481fed6e3SChanwoo Choi 	DIV(CLK_DOUT_ACLK333, "dout_aclk333", "mout_aclk333",
78581fed6e3SChanwoo Choi 			DIV_TOP1, 28, 3),
7861609027fSChander Kashyap 
78781fed6e3SChanwoo Choi 	DIV(CLK_DOUT_ACLK333_G2D, "dout_aclk333_g2d", "mout_aclk333_g2d",
78881fed6e3SChanwoo Choi 			DIV_TOP2, 8, 3),
78981fed6e3SChanwoo Choi 	DIV(CLK_DOUT_ACLK266_G2D, "dout_aclk266_g2d", "mout_aclk266_g2d",
79081fed6e3SChanwoo Choi 			DIV_TOP2, 12, 3),
79181fed6e3SChanwoo Choi 	DIV(CLK_DOUT_ACLK_G3D, "dout_aclk_g3d", "mout_aclk_g3d", DIV_TOP2,
79281fed6e3SChanwoo Choi 			16, 3),
79381fed6e3SChanwoo Choi 	DIV(CLK_DOUT_ACLK300_JPEG, "dout_aclk300_jpeg", "mout_aclk300_jpeg",
79481fed6e3SChanwoo Choi 			DIV_TOP2, 20, 3),
79581fed6e3SChanwoo Choi 	DIV(CLK_DOUT_ACLK300_DISP1, "dout_aclk300_disp1",
79681fed6e3SChanwoo Choi 			"mout_aclk300_disp1", DIV_TOP2, 24, 3),
79781fed6e3SChanwoo Choi 	DIV(CLK_DOUT_ACLK300_GSCL, "dout_aclk300_gscl", "mout_aclk300_gscl",
79881fed6e3SChanwoo Choi 			DIV_TOP2, 28, 3),
7991609027fSChander Kashyap 
8001609027fSChander Kashyap 	/* DISP1 Block */
801424b673aSShaik Ameer Basha 	DIV(0, "dout_fimd1", "mout_fimd1_final", DIV_DISP10, 0, 4),
802cba9d2faSAndrzej Hajda 	DIV(0, "dout_mipi1", "mout_mipi1", DIV_DISP10, 16, 8),
803cba9d2faSAndrzej Hajda 	DIV(0, "dout_dp1", "mout_dp1", DIV_DISP10, 24, 4),
804cba9d2faSAndrzej Hajda 	DIV(CLK_DOUT_PIXEL, "dout_hdmi_pixel", "mout_pixel", DIV_DISP10, 28, 4),
80581fed6e3SChanwoo Choi 	DIV(CLK_DOUT_ACLK400_DISP1, "dout_aclk400_disp1",
80681fed6e3SChanwoo Choi 			"mout_aclk400_disp1", DIV_TOP2, 4, 3),
8071609027fSChander Kashyap 
808e867e8faSChanwoo Choi 	/* CDREX Block */
809e867e8faSChanwoo Choi 	DIV(CLK_DOUT_PCLK_CDREX, "dout_pclk_cdrex", "dout_aclk_cdrex1",
810e867e8faSChanwoo Choi 			DIV_CDREX0, 28, 3),
811e867e8faSChanwoo Choi 	DIV_F(CLK_DOUT_SCLK_CDREX, "dout_sclk_cdrex", "mout_mclk_cdrex",
812e867e8faSChanwoo Choi 			DIV_CDREX0, 24, 3, CLK_SET_RATE_PARENT, 0),
813e867e8faSChanwoo Choi 	DIV(CLK_DOUT_ACLK_CDREX1, "dout_aclk_cdrex1", "dout_clk2x_phy0",
814e867e8faSChanwoo Choi 			DIV_CDREX0, 16, 3),
815e867e8faSChanwoo Choi 	DIV(CLK_DOUT_CCLK_DREX0, "dout_cclk_drex0", "dout_clk2x_phy0",
816e867e8faSChanwoo Choi 			DIV_CDREX0, 8, 3),
817e867e8faSChanwoo Choi 	DIV(CLK_DOUT_CLK2X_PHY0, "dout_clk2x_phy0", "dout_sclk_cdrex",
818e867e8faSChanwoo Choi 			DIV_CDREX0, 3, 5),
819e867e8faSChanwoo Choi 
820e867e8faSChanwoo Choi 	DIV(CLK_DOUT_PCLK_CORE_MEM, "dout_pclk_core_mem", "mout_mclk_cdrex",
821e867e8faSChanwoo Choi 			DIV_CDREX1, 8, 3),
822e867e8faSChanwoo Choi 
8231609027fSChander Kashyap 	/* Audio Block */
824cba9d2faSAndrzej Hajda 	DIV(0, "dout_maudio0", "mout_maudio0", DIV_MAU, 20, 4),
825cba9d2faSAndrzej Hajda 	DIV(0, "dout_maupcm0", "dout_maudio0", DIV_MAU, 24, 8),
8261609027fSChander Kashyap 
8271609027fSChander Kashyap 	/* USB3.0 */
828cba9d2faSAndrzej Hajda 	DIV(0, "dout_usbphy301", "mout_usbd301", DIV_FSYS0, 12, 4),
829cba9d2faSAndrzej Hajda 	DIV(0, "dout_usbphy300", "mout_usbd300", DIV_FSYS0, 16, 4),
830cba9d2faSAndrzej Hajda 	DIV(0, "dout_usbd301", "mout_usbd301", DIV_FSYS0, 20, 4),
831cba9d2faSAndrzej Hajda 	DIV(0, "dout_usbd300", "mout_usbd300", DIV_FSYS0, 24, 4),
8321609027fSChander Kashyap 
8331609027fSChander Kashyap 	/* MMC */
834cba9d2faSAndrzej Hajda 	DIV(0, "dout_mmc0", "mout_mmc0", DIV_FSYS1, 0, 10),
835cba9d2faSAndrzej Hajda 	DIV(0, "dout_mmc1", "mout_mmc1", DIV_FSYS1, 10, 10),
836cba9d2faSAndrzej Hajda 	DIV(0, "dout_mmc2", "mout_mmc2", DIV_FSYS1, 20, 10),
8371609027fSChander Kashyap 
838cba9d2faSAndrzej Hajda 	DIV(0, "dout_unipro", "mout_unipro", DIV_FSYS2, 24, 8),
8396b5ae463SShaik Ameer Basha 	DIV(0, "dout_mphy_refclk", "mout_mphy_refclk", DIV_FSYS2, 16, 8),
8401609027fSChander Kashyap 
8411609027fSChander Kashyap 	/* UART and PWM */
842cba9d2faSAndrzej Hajda 	DIV(0, "dout_uart0", "mout_uart0", DIV_PERIC0, 8, 4),
843cba9d2faSAndrzej Hajda 	DIV(0, "dout_uart1", "mout_uart1", DIV_PERIC0, 12, 4),
844cba9d2faSAndrzej Hajda 	DIV(0, "dout_uart2", "mout_uart2", DIV_PERIC0, 16, 4),
845cba9d2faSAndrzej Hajda 	DIV(0, "dout_uart3", "mout_uart3", DIV_PERIC0, 20, 4),
846cba9d2faSAndrzej Hajda 	DIV(0, "dout_pwm", "mout_pwm", DIV_PERIC0, 28, 4),
8471609027fSChander Kashyap 
8481609027fSChander Kashyap 	/* SPI */
849cba9d2faSAndrzej Hajda 	DIV(0, "dout_spi0", "mout_spi0", DIV_PERIC1, 20, 4),
850cba9d2faSAndrzej Hajda 	DIV(0, "dout_spi1", "mout_spi1", DIV_PERIC1, 24, 4),
851cba9d2faSAndrzej Hajda 	DIV(0, "dout_spi2", "mout_spi2", DIV_PERIC1, 28, 4),
8521609027fSChander Kashyap 
8531d87db4dSShaik Ameer Basha 
8541609027fSChander Kashyap 	/* PCM */
855cba9d2faSAndrzej Hajda 	DIV(0, "dout_pcm1", "dout_audio1", DIV_PERIC2, 16, 8),
856cba9d2faSAndrzej Hajda 	DIV(0, "dout_pcm2", "dout_audio2", DIV_PERIC2, 24, 8),
8571609027fSChander Kashyap 
8581609027fSChander Kashyap 	/* Audio - I2S */
859cba9d2faSAndrzej Hajda 	DIV(0, "dout_i2s1", "dout_audio1", DIV_PERIC3, 6, 6),
860cba9d2faSAndrzej Hajda 	DIV(0, "dout_i2s2", "dout_audio2", DIV_PERIC3, 12, 6),
861cba9d2faSAndrzej Hajda 	DIV(0, "dout_audio0", "mout_audio0", DIV_PERIC3, 20, 4),
862cba9d2faSAndrzej Hajda 	DIV(0, "dout_audio1", "mout_audio1", DIV_PERIC3, 24, 4),
863cba9d2faSAndrzej Hajda 	DIV(0, "dout_audio2", "mout_audio2", DIV_PERIC3, 28, 4),
8641609027fSChander Kashyap 
8651609027fSChander Kashyap 	/* SPI Pre-Ratio */
866faec151bSShaik Ameer Basha 	DIV(0, "dout_spi0_pre", "dout_spi0", DIV_PERIC4, 8, 8),
867faec151bSShaik Ameer Basha 	DIV(0, "dout_spi1_pre", "dout_spi1", DIV_PERIC4, 16, 8),
868faec151bSShaik Ameer Basha 	DIV(0, "dout_spi2_pre", "dout_spi2", DIV_PERIC4, 24, 8),
8693a767b35SShaik Ameer Basha 
87002932381SShaik Ameer Basha 	/* GSCL Block */
87102932381SShaik Ameer Basha 	DIV(0, "dout_gscl_blk_333", "aclk333_432_gscl", DIV2_RATIO0, 6, 2),
87202932381SShaik Ameer Basha 
8734549d93dSShaik Ameer Basha 	/* MSCL Block */
8744549d93dSShaik Ameer Basha 	DIV(0, "dout_mscl_blk", "aclk400_mscl", DIV2_RATIO0, 28, 2),
8754549d93dSShaik Ameer Basha 
8760a22c306SShaik Ameer Basha 	/* PSGEN */
8770a22c306SShaik Ameer Basha 	DIV(0, "dout_gen_blk", "mout_user_aclk266", DIV2_RATIO0, 8, 1),
8780a22c306SShaik Ameer Basha 	DIV(0, "dout_jpg_blk", "aclk166", DIV2_RATIO0, 20, 1),
8790a22c306SShaik Ameer Basha 
8803a767b35SShaik Ameer Basha 	/* ISP Block */
8813a767b35SShaik Ameer Basha 	DIV(0, "dout_isp_sensor0", "mout_isp_sensor", SCLK_DIV_ISP0, 8, 8),
8823a767b35SShaik Ameer Basha 	DIV(0, "dout_isp_sensor1", "mout_isp_sensor", SCLK_DIV_ISP0, 16, 8),
8833a767b35SShaik Ameer Basha 	DIV(0, "dout_isp_sensor2", "mout_isp_sensor", SCLK_DIV_ISP0, 24, 8),
8843a767b35SShaik Ameer Basha 	DIV(0, "dout_pwm_isp", "mout_pwm_isp", SCLK_DIV_ISP1, 28, 4),
8853a767b35SShaik Ameer Basha 	DIV(0, "dout_uart_isp", "mout_uart_isp", SCLK_DIV_ISP1, 24, 4),
8863a767b35SShaik Ameer Basha 	DIV(0, "dout_spi0_isp", "mout_spi0_isp", SCLK_DIV_ISP1, 16, 4),
8873a767b35SShaik Ameer Basha 	DIV(0, "dout_spi1_isp", "mout_spi1_isp", SCLK_DIV_ISP1, 20, 4),
8883a767b35SShaik Ameer Basha 	DIV_F(0, "dout_spi0_isp_pre", "dout_spi0_isp", SCLK_DIV_ISP1, 0, 8,
8893a767b35SShaik Ameer Basha 			CLK_SET_RATE_PARENT, 0),
8903a767b35SShaik Ameer Basha 	DIV_F(0, "dout_spi1_isp_pre", "dout_spi1_isp", SCLK_DIV_ISP1, 8, 8,
8913a767b35SShaik Ameer Basha 			CLK_SET_RATE_PARENT, 0),
8921609027fSChander Kashyap };
8931609027fSChander Kashyap 
894ad98c64fSKrzysztof Kozlowski static const struct samsung_gate_clock exynos5x_gate_clks[] __initconst = {
8955b73721bSNaveen Krishna Chatradhi 	/* G2D */
8963fac5941SShaik Ameer Basha 	GATE(CLK_MDMA0, "mdma0", "aclk266_g2d", GATE_IP_G2D, 1, 0, 0),
8975b73721bSNaveen Krishna Chatradhi 	GATE(CLK_SSS, "sss", "aclk266_g2d", GATE_IP_G2D, 2, 0, 0),
8983fac5941SShaik Ameer Basha 	GATE(CLK_G2D, "g2d", "aclk333_g2d", GATE_IP_G2D, 3, 0, 0),
8993fac5941SShaik Ameer Basha 	GATE(CLK_SMMU_MDMA0, "smmu_mdma0", "aclk266_g2d", GATE_IP_G2D, 5, 0, 0),
9003fac5941SShaik Ameer Basha 	GATE(CLK_SMMU_G2D, "smmu_g2d", "aclk333_g2d", GATE_IP_G2D, 7, 0, 0),
9015b73721bSNaveen Krishna Chatradhi 
9021609027fSChander Kashyap 	GATE(0, "aclk200_fsys", "mout_user_aclk200_fsys",
903318fa46cSMarek Szyprowski 			GATE_BUS_FSYS0, 9, CLK_IS_CRITICAL, 0),
9041609027fSChander Kashyap 	GATE(0, "aclk200_fsys2", "mout_user_aclk200_fsys2",
9051609027fSChander Kashyap 			GATE_BUS_FSYS0, 10, CLK_IGNORE_UNUSED, 0),
9061609027fSChander Kashyap 
9071609027fSChander Kashyap 	GATE(0, "aclk333_g2d", "mout_user_aclk333_g2d",
9081609027fSChander Kashyap 			GATE_BUS_TOP, 0, CLK_IGNORE_UNUSED, 0),
9091609027fSChander Kashyap 	GATE(0, "aclk266_g2d", "mout_user_aclk266_g2d",
910318fa46cSMarek Szyprowski 			GATE_BUS_TOP, 1, CLK_IS_CRITICAL, 0),
9111609027fSChander Kashyap 	GATE(0, "aclk300_jpeg", "mout_user_aclk300_jpeg",
9121609027fSChander Kashyap 			GATE_BUS_TOP, 4, CLK_IGNORE_UNUSED, 0),
9133a767b35SShaik Ameer Basha 	GATE(0, "aclk333_432_isp0", "mout_user_aclk333_432_isp0",
9143a767b35SShaik Ameer Basha 			GATE_BUS_TOP, 5, 0, 0),
9151609027fSChander Kashyap 	GATE(0, "aclk300_gscl", "mout_user_aclk300_gscl",
916318fa46cSMarek Szyprowski 			GATE_BUS_TOP, 6, CLK_IS_CRITICAL, 0),
9171609027fSChander Kashyap 	GATE(0, "aclk333_432_gscl", "mout_user_aclk333_432_gscl",
9181609027fSChander Kashyap 			GATE_BUS_TOP, 7, CLK_IGNORE_UNUSED, 0),
9193a767b35SShaik Ameer Basha 	GATE(0, "aclk333_432_isp", "mout_user_aclk333_432_isp",
9203a767b35SShaik Ameer Basha 			GATE_BUS_TOP, 8, 0, 0),
921b31ca2a0SShaik Ameer Basha 	GATE(CLK_PCLK66_GPIO, "pclk66_gpio", "mout_user_pclk66_gpio",
9221609027fSChander Kashyap 			GATE_BUS_TOP, 9, CLK_IGNORE_UNUSED, 0),
923faec151bSShaik Ameer Basha 	GATE(0, "aclk66_psgen", "mout_user_aclk66_psgen",
9241609027fSChander Kashyap 			GATE_BUS_TOP, 10, CLK_IGNORE_UNUSED, 0),
9253a767b35SShaik Ameer Basha 	GATE(0, "aclk266_isp", "mout_user_aclk266_isp",
9263a767b35SShaik Ameer Basha 			GATE_BUS_TOP, 13, 0, 0),
9271609027fSChander Kashyap 	GATE(0, "aclk166", "mout_user_aclk166",
9281609027fSChander Kashyap 			GATE_BUS_TOP, 14, CLK_IGNORE_UNUSED, 0),
92934cba900SJavier Martinez Canillas 	GATE(CLK_ACLK333, "aclk333", "mout_user_aclk333",
930318fa46cSMarek Szyprowski 			GATE_BUS_TOP, 15, CLK_IS_CRITICAL, 0),
9313a767b35SShaik Ameer Basha 	GATE(0, "aclk400_isp", "mout_user_aclk400_isp",
9323a767b35SShaik Ameer Basha 			GATE_BUS_TOP, 16, 0, 0),
93302932381SShaik Ameer Basha 	GATE(0, "aclk400_mscl", "mout_user_aclk400_mscl",
934c07c1a0fSAndrzej Pietrasiewicz 			GATE_BUS_TOP, 17, CLK_IS_CRITICAL, 0),
935424b673aSShaik Ameer Basha 	GATE(0, "aclk200_disp1", "mout_user_aclk200_disp1",
936318fa46cSMarek Szyprowski 			GATE_BUS_TOP, 18, CLK_IS_CRITICAL, 0),
937b31ca2a0SShaik Ameer Basha 	GATE(CLK_SCLK_MPHY_IXTAL24, "sclk_mphy_ixtal24", "mphy_refclk_ixtal24",
938b31ca2a0SShaik Ameer Basha 			GATE_BUS_TOP, 28, 0, 0),
939b31ca2a0SShaik Ameer Basha 	GATE(CLK_SCLK_HSIC_12M, "sclk_hsic_12m", "ff_hsic_12m",
940b31ca2a0SShaik Ameer Basha 			GATE_BUS_TOP, 29, 0, 0),
941424b673aSShaik Ameer Basha 
942424b673aSShaik Ameer Basha 	GATE(0, "aclk300_disp1", "mout_user_aclk300_disp1",
943318fa46cSMarek Szyprowski 			SRC_MASK_TOP2, 24, CLK_IS_CRITICAL, 0),
9441609027fSChander Kashyap 
9451609027fSChander Kashyap 	/* sclk */
946cba9d2faSAndrzej Hajda 	GATE(CLK_SCLK_UART0, "sclk_uart0", "dout_uart0",
9471609027fSChander Kashyap 		GATE_TOP_SCLK_PERIC, 0, CLK_SET_RATE_PARENT, 0),
948cba9d2faSAndrzej Hajda 	GATE(CLK_SCLK_UART1, "sclk_uart1", "dout_uart1",
9491609027fSChander Kashyap 		GATE_TOP_SCLK_PERIC, 1, CLK_SET_RATE_PARENT, 0),
950cba9d2faSAndrzej Hajda 	GATE(CLK_SCLK_UART2, "sclk_uart2", "dout_uart2",
9511609027fSChander Kashyap 		GATE_TOP_SCLK_PERIC, 2, CLK_SET_RATE_PARENT, 0),
952cba9d2faSAndrzej Hajda 	GATE(CLK_SCLK_UART3, "sclk_uart3", "dout_uart3",
9531609027fSChander Kashyap 		GATE_TOP_SCLK_PERIC, 3, CLK_SET_RATE_PARENT, 0),
954faec151bSShaik Ameer Basha 	GATE(CLK_SCLK_SPI0, "sclk_spi0", "dout_spi0_pre",
9551609027fSChander Kashyap 		GATE_TOP_SCLK_PERIC, 6, CLK_SET_RATE_PARENT, 0),
956faec151bSShaik Ameer Basha 	GATE(CLK_SCLK_SPI1, "sclk_spi1", "dout_spi1_pre",
9571609027fSChander Kashyap 		GATE_TOP_SCLK_PERIC, 7, CLK_SET_RATE_PARENT, 0),
958faec151bSShaik Ameer Basha 	GATE(CLK_SCLK_SPI2, "sclk_spi2", "dout_spi2_pre",
9591609027fSChander Kashyap 		GATE_TOP_SCLK_PERIC, 8, CLK_SET_RATE_PARENT, 0),
960cba9d2faSAndrzej Hajda 	GATE(CLK_SCLK_SPDIF, "sclk_spdif", "mout_spdif",
9611609027fSChander Kashyap 		GATE_TOP_SCLK_PERIC, 9, CLK_SET_RATE_PARENT, 0),
962cba9d2faSAndrzej Hajda 	GATE(CLK_SCLK_PWM, "sclk_pwm", "dout_pwm",
9631609027fSChander Kashyap 		GATE_TOP_SCLK_PERIC, 11, CLK_SET_RATE_PARENT, 0),
964cba9d2faSAndrzej Hajda 	GATE(CLK_SCLK_PCM1, "sclk_pcm1", "dout_pcm1",
9651609027fSChander Kashyap 		GATE_TOP_SCLK_PERIC, 15, CLK_SET_RATE_PARENT, 0),
966cba9d2faSAndrzej Hajda 	GATE(CLK_SCLK_PCM2, "sclk_pcm2", "dout_pcm2",
9671609027fSChander Kashyap 		GATE_TOP_SCLK_PERIC, 16, CLK_SET_RATE_PARENT, 0),
968cba9d2faSAndrzej Hajda 	GATE(CLK_SCLK_I2S1, "sclk_i2s1", "dout_i2s1",
9691609027fSChander Kashyap 		GATE_TOP_SCLK_PERIC, 17, CLK_SET_RATE_PARENT, 0),
970cba9d2faSAndrzej Hajda 	GATE(CLK_SCLK_I2S2, "sclk_i2s2", "dout_i2s2",
9711609027fSChander Kashyap 		GATE_TOP_SCLK_PERIC, 18, CLK_SET_RATE_PARENT, 0),
9721609027fSChander Kashyap 
973cba9d2faSAndrzej Hajda 	GATE(CLK_SCLK_MMC0, "sclk_mmc0", "dout_mmc0",
9741609027fSChander Kashyap 		GATE_TOP_SCLK_FSYS, 0, CLK_SET_RATE_PARENT, 0),
975cba9d2faSAndrzej Hajda 	GATE(CLK_SCLK_MMC1, "sclk_mmc1", "dout_mmc1",
9761609027fSChander Kashyap 		GATE_TOP_SCLK_FSYS, 1, CLK_SET_RATE_PARENT, 0),
977cba9d2faSAndrzej Hajda 	GATE(CLK_SCLK_MMC2, "sclk_mmc2", "dout_mmc2",
9781609027fSChander Kashyap 		GATE_TOP_SCLK_FSYS, 2, CLK_SET_RATE_PARENT, 0),
979cba9d2faSAndrzej Hajda 	GATE(CLK_SCLK_USBPHY301, "sclk_usbphy301", "dout_usbphy301",
9801609027fSChander Kashyap 		GATE_TOP_SCLK_FSYS, 7, CLK_SET_RATE_PARENT, 0),
981cba9d2faSAndrzej Hajda 	GATE(CLK_SCLK_USBPHY300, "sclk_usbphy300", "dout_usbphy300",
9821609027fSChander Kashyap 		GATE_TOP_SCLK_FSYS, 8, CLK_SET_RATE_PARENT, 0),
983cba9d2faSAndrzej Hajda 	GATE(CLK_SCLK_USBD300, "sclk_usbd300", "dout_usbd300",
9841609027fSChander Kashyap 		GATE_TOP_SCLK_FSYS, 9, CLK_SET_RATE_PARENT, 0),
985cba9d2faSAndrzej Hajda 	GATE(CLK_SCLK_USBD301, "sclk_usbd301", "dout_usbd301",
9861609027fSChander Kashyap 		GATE_TOP_SCLK_FSYS, 10, CLK_SET_RATE_PARENT, 0),
9871609027fSChander Kashyap 
9881609027fSChander Kashyap 	/* Display */
989cba9d2faSAndrzej Hajda 	GATE(CLK_SCLK_FIMD1, "sclk_fimd1", "dout_fimd1",
9901609027fSChander Kashyap 			GATE_TOP_SCLK_DISP1, 0, CLK_SET_RATE_PARENT, 0),
991cba9d2faSAndrzej Hajda 	GATE(CLK_SCLK_MIPI1, "sclk_mipi1", "dout_mipi1",
9921609027fSChander Kashyap 			GATE_TOP_SCLK_DISP1, 3, CLK_SET_RATE_PARENT, 0),
993cba9d2faSAndrzej Hajda 	GATE(CLK_SCLK_HDMI, "sclk_hdmi", "mout_hdmi",
994424b673aSShaik Ameer Basha 			GATE_TOP_SCLK_DISP1, 9, 0, 0),
995cba9d2faSAndrzej Hajda 	GATE(CLK_SCLK_PIXEL, "sclk_pixel", "dout_hdmi_pixel",
9961609027fSChander Kashyap 			GATE_TOP_SCLK_DISP1, 10, CLK_SET_RATE_PARENT, 0),
997cba9d2faSAndrzej Hajda 	GATE(CLK_SCLK_DP1, "sclk_dp1", "dout_dp1",
9981609027fSChander Kashyap 			GATE_TOP_SCLK_DISP1, 20, CLK_SET_RATE_PARENT, 0),
9991609027fSChander Kashyap 
10001609027fSChander Kashyap 	/* Maudio Block */
1001cba9d2faSAndrzej Hajda 	GATE(CLK_SCLK_MAUDIO0, "sclk_maudio0", "dout_maudio0",
10021609027fSChander Kashyap 		GATE_TOP_SCLK_MAU, 0, CLK_SET_RATE_PARENT, 0),
1003cba9d2faSAndrzej Hajda 	GATE(CLK_SCLK_MAUPCM0, "sclk_maupcm0", "dout_maupcm0",
10041609027fSChander Kashyap 		GATE_TOP_SCLK_MAU, 1, CLK_SET_RATE_PARENT, 0),
10056b5ae463SShaik Ameer Basha 
10066b5ae463SShaik Ameer Basha 	/* FSYS Block */
1007cba9d2faSAndrzej Hajda 	GATE(CLK_TSI, "tsi", "aclk200_fsys", GATE_BUS_FSYS0, 0, 0, 0),
1008cba9d2faSAndrzej Hajda 	GATE(CLK_PDMA0, "pdma0", "aclk200_fsys", GATE_BUS_FSYS0, 1, 0, 0),
1009cba9d2faSAndrzej Hajda 	GATE(CLK_PDMA1, "pdma1", "aclk200_fsys", GATE_BUS_FSYS0, 2, 0, 0),
1010cba9d2faSAndrzej Hajda 	GATE(CLK_UFS, "ufs", "aclk200_fsys2", GATE_BUS_FSYS0, 3, 0, 0),
10116b5ae463SShaik Ameer Basha 	GATE(CLK_RTIC, "rtic", "aclk200_fsys", GATE_IP_FSYS, 9, 0, 0),
10126b5ae463SShaik Ameer Basha 	GATE(CLK_MMC0, "mmc0", "aclk200_fsys2", GATE_IP_FSYS, 12, 0, 0),
10136b5ae463SShaik Ameer Basha 	GATE(CLK_MMC1, "mmc1", "aclk200_fsys2", GATE_IP_FSYS, 13, 0, 0),
10146b5ae463SShaik Ameer Basha 	GATE(CLK_MMC2, "mmc2", "aclk200_fsys2", GATE_IP_FSYS, 14, 0, 0),
1015cba9d2faSAndrzej Hajda 	GATE(CLK_SROMC, "sromc", "aclk200_fsys2",
10166b5ae463SShaik Ameer Basha 			GATE_IP_FSYS, 17, CLK_IGNORE_UNUSED, 0),
10176b5ae463SShaik Ameer Basha 	GATE(CLK_USBH20, "usbh20", "aclk200_fsys", GATE_IP_FSYS, 18, 0, 0),
10186b5ae463SShaik Ameer Basha 	GATE(CLK_USBD300, "usbd300", "aclk200_fsys", GATE_IP_FSYS, 19, 0, 0),
10196b5ae463SShaik Ameer Basha 	GATE(CLK_USBD301, "usbd301", "aclk200_fsys", GATE_IP_FSYS, 20, 0, 0),
10206b5ae463SShaik Ameer Basha 	GATE(CLK_SCLK_UNIPRO, "sclk_unipro", "dout_unipro",
10216b5ae463SShaik Ameer Basha 			SRC_MASK_FSYS, 24, CLK_SET_RATE_PARENT, 0),
10221609027fSChander Kashyap 
1023faec151bSShaik Ameer Basha 	/* PERIC Block */
102444ff0254SDoug Anderson 	GATE(CLK_UART0, "uart0", "mout_user_aclk66_peric",
102544ff0254SDoug Anderson 			GATE_IP_PERIC, 0, 0, 0),
102644ff0254SDoug Anderson 	GATE(CLK_UART1, "uart1", "mout_user_aclk66_peric",
102744ff0254SDoug Anderson 			GATE_IP_PERIC, 1, 0, 0),
102844ff0254SDoug Anderson 	GATE(CLK_UART2, "uart2", "mout_user_aclk66_peric",
102944ff0254SDoug Anderson 			GATE_IP_PERIC, 2, 0, 0),
103044ff0254SDoug Anderson 	GATE(CLK_UART3, "uart3", "mout_user_aclk66_peric",
103144ff0254SDoug Anderson 			GATE_IP_PERIC, 3, 0, 0),
103244ff0254SDoug Anderson 	GATE(CLK_I2C0, "i2c0", "mout_user_aclk66_peric",
103344ff0254SDoug Anderson 			GATE_IP_PERIC, 6, 0, 0),
103444ff0254SDoug Anderson 	GATE(CLK_I2C1, "i2c1", "mout_user_aclk66_peric",
103544ff0254SDoug Anderson 			GATE_IP_PERIC, 7, 0, 0),
103644ff0254SDoug Anderson 	GATE(CLK_I2C2, "i2c2", "mout_user_aclk66_peric",
103744ff0254SDoug Anderson 			GATE_IP_PERIC, 8, 0, 0),
103844ff0254SDoug Anderson 	GATE(CLK_I2C3, "i2c3", "mout_user_aclk66_peric",
103944ff0254SDoug Anderson 			GATE_IP_PERIC, 9, 0, 0),
104044ff0254SDoug Anderson 	GATE(CLK_USI0, "usi0", "mout_user_aclk66_peric",
104144ff0254SDoug Anderson 			GATE_IP_PERIC, 10, 0, 0),
104244ff0254SDoug Anderson 	GATE(CLK_USI1, "usi1", "mout_user_aclk66_peric",
104344ff0254SDoug Anderson 			GATE_IP_PERIC, 11, 0, 0),
104444ff0254SDoug Anderson 	GATE(CLK_USI2, "usi2", "mout_user_aclk66_peric",
104544ff0254SDoug Anderson 			GATE_IP_PERIC, 12, 0, 0),
104644ff0254SDoug Anderson 	GATE(CLK_USI3, "usi3", "mout_user_aclk66_peric",
104744ff0254SDoug Anderson 			GATE_IP_PERIC, 13, 0, 0),
104844ff0254SDoug Anderson 	GATE(CLK_I2C_HDMI, "i2c_hdmi", "mout_user_aclk66_peric",
104944ff0254SDoug Anderson 			GATE_IP_PERIC, 14, 0, 0),
105044ff0254SDoug Anderson 	GATE(CLK_TSADC, "tsadc", "mout_user_aclk66_peric",
105144ff0254SDoug Anderson 			GATE_IP_PERIC, 15, 0, 0),
105244ff0254SDoug Anderson 	GATE(CLK_SPI0, "spi0", "mout_user_aclk66_peric",
105344ff0254SDoug Anderson 			GATE_IP_PERIC, 16, 0, 0),
105444ff0254SDoug Anderson 	GATE(CLK_SPI1, "spi1", "mout_user_aclk66_peric",
105544ff0254SDoug Anderson 			GATE_IP_PERIC, 17, 0, 0),
105644ff0254SDoug Anderson 	GATE(CLK_SPI2, "spi2", "mout_user_aclk66_peric",
105744ff0254SDoug Anderson 			GATE_IP_PERIC, 18, 0, 0),
105844ff0254SDoug Anderson 	GATE(CLK_I2S1, "i2s1", "mout_user_aclk66_peric",
105944ff0254SDoug Anderson 			GATE_IP_PERIC, 20, 0, 0),
106044ff0254SDoug Anderson 	GATE(CLK_I2S2, "i2s2", "mout_user_aclk66_peric",
106144ff0254SDoug Anderson 			GATE_IP_PERIC, 21, 0, 0),
106244ff0254SDoug Anderson 	GATE(CLK_PCM1, "pcm1", "mout_user_aclk66_peric",
106344ff0254SDoug Anderson 			GATE_IP_PERIC, 22, 0, 0),
106444ff0254SDoug Anderson 	GATE(CLK_PCM2, "pcm2", "mout_user_aclk66_peric",
106544ff0254SDoug Anderson 			GATE_IP_PERIC, 23, 0, 0),
106644ff0254SDoug Anderson 	GATE(CLK_PWM, "pwm", "mout_user_aclk66_peric",
106744ff0254SDoug Anderson 			GATE_IP_PERIC, 24, 0, 0),
106844ff0254SDoug Anderson 	GATE(CLK_SPDIF, "spdif", "mout_user_aclk66_peric",
106944ff0254SDoug Anderson 			GATE_IP_PERIC, 26, 0, 0),
107044ff0254SDoug Anderson 	GATE(CLK_USI4, "usi4", "mout_user_aclk66_peric",
107144ff0254SDoug Anderson 			GATE_IP_PERIC, 28, 0, 0),
107244ff0254SDoug Anderson 	GATE(CLK_USI5, "usi5", "mout_user_aclk66_peric",
107344ff0254SDoug Anderson 			GATE_IP_PERIC, 30, 0, 0),
107444ff0254SDoug Anderson 	GATE(CLK_USI6, "usi6", "mout_user_aclk66_peric",
107544ff0254SDoug Anderson 			GATE_IP_PERIC, 31, 0, 0),
10761609027fSChander Kashyap 
107744ff0254SDoug Anderson 	GATE(CLK_KEYIF, "keyif", "mout_user_aclk66_peric",
107844ff0254SDoug Anderson 			GATE_BUS_PERIC, 22, 0, 0),
10791609027fSChander Kashyap 
10800a22c306SShaik Ameer Basha 	/* PERIS Block */
1081cba9d2faSAndrzej Hajda 	GATE(CLK_CHIPID, "chipid", "aclk66_psgen",
10820a22c306SShaik Ameer Basha 			GATE_IP_PERIS, 0, CLK_IGNORE_UNUSED, 0),
1083cba9d2faSAndrzej Hajda 	GATE(CLK_SYSREG, "sysreg", "aclk66_psgen",
10840a22c306SShaik Ameer Basha 			GATE_IP_PERIS, 1, CLK_IGNORE_UNUSED, 0),
10850a22c306SShaik Ameer Basha 	GATE(CLK_TZPC0, "tzpc0", "aclk66_psgen", GATE_IP_PERIS, 6, 0, 0),
10860a22c306SShaik Ameer Basha 	GATE(CLK_TZPC1, "tzpc1", "aclk66_psgen", GATE_IP_PERIS, 7, 0, 0),
10870a22c306SShaik Ameer Basha 	GATE(CLK_TZPC2, "tzpc2", "aclk66_psgen", GATE_IP_PERIS, 8, 0, 0),
10880a22c306SShaik Ameer Basha 	GATE(CLK_TZPC3, "tzpc3", "aclk66_psgen", GATE_IP_PERIS, 9, 0, 0),
10890a22c306SShaik Ameer Basha 	GATE(CLK_TZPC4, "tzpc4", "aclk66_psgen", GATE_IP_PERIS, 10, 0, 0),
10900a22c306SShaik Ameer Basha 	GATE(CLK_TZPC5, "tzpc5", "aclk66_psgen", GATE_IP_PERIS, 11, 0, 0),
10910a22c306SShaik Ameer Basha 	GATE(CLK_TZPC6, "tzpc6", "aclk66_psgen", GATE_IP_PERIS, 12, 0, 0),
10920a22c306SShaik Ameer Basha 	GATE(CLK_TZPC7, "tzpc7", "aclk66_psgen", GATE_IP_PERIS, 13, 0, 0),
10930a22c306SShaik Ameer Basha 	GATE(CLK_TZPC8, "tzpc8", "aclk66_psgen", GATE_IP_PERIS, 14, 0, 0),
10940a22c306SShaik Ameer Basha 	GATE(CLK_TZPC9, "tzpc9", "aclk66_psgen", GATE_IP_PERIS, 15, 0, 0),
10950a22c306SShaik Ameer Basha 	GATE(CLK_HDMI_CEC, "hdmi_cec", "aclk66_psgen", GATE_IP_PERIS, 16, 0, 0),
10960a22c306SShaik Ameer Basha 	GATE(CLK_MCT, "mct", "aclk66_psgen", GATE_IP_PERIS, 18, 0, 0),
10970a22c306SShaik Ameer Basha 	GATE(CLK_WDT, "wdt", "aclk66_psgen", GATE_IP_PERIS, 19, 0, 0),
10980a22c306SShaik Ameer Basha 	GATE(CLK_RTC, "rtc", "aclk66_psgen", GATE_IP_PERIS, 20, 0, 0),
10990a22c306SShaik Ameer Basha 	GATE(CLK_TMU, "tmu", "aclk66_psgen", GATE_IP_PERIS, 21, 0, 0),
11000a22c306SShaik Ameer Basha 	GATE(CLK_TMU_GPU, "tmu_gpu", "aclk66_psgen", GATE_IP_PERIS, 22, 0, 0),
11011609027fSChander Kashyap 
11020a22c306SShaik Ameer Basha 	/* GEN Block */
11030a22c306SShaik Ameer Basha 	GATE(CLK_ROTATOR, "rotator", "mout_user_aclk266", GATE_IP_GEN, 1, 0, 0),
11040a22c306SShaik Ameer Basha 	GATE(CLK_JPEG, "jpeg", "aclk300_jpeg", GATE_IP_GEN, 2, 0, 0),
11050a22c306SShaik Ameer Basha 	GATE(CLK_JPEG2, "jpeg2", "aclk300_jpeg", GATE_IP_GEN, 3, 0, 0),
11060a22c306SShaik Ameer Basha 	GATE(CLK_MDMA1, "mdma1", "mout_user_aclk266", GATE_IP_GEN, 4, 0, 0),
11070a22c306SShaik Ameer Basha 	GATE(CLK_TOP_RTC, "top_rtc", "aclk66_psgen", GATE_IP_GEN, 5, 0, 0),
11080a22c306SShaik Ameer Basha 	GATE(CLK_SMMU_ROTATOR, "smmu_rotator", "dout_gen_blk",
11090a22c306SShaik Ameer Basha 			GATE_IP_GEN, 6, 0, 0),
11100a22c306SShaik Ameer Basha 	GATE(CLK_SMMU_JPEG, "smmu_jpeg", "dout_jpg_blk", GATE_IP_GEN, 7, 0, 0),
11110a22c306SShaik Ameer Basha 	GATE(CLK_SMMU_MDMA1, "smmu_mdma1", "dout_gen_blk",
11120a22c306SShaik Ameer Basha 			GATE_IP_GEN, 9, 0, 0),
11130a22c306SShaik Ameer Basha 
11140a22c306SShaik Ameer Basha 	/* GATE_IP_GEN doesn't list gates for smmu_jpeg2 and mc */
11150a22c306SShaik Ameer Basha 	GATE(CLK_SMMU_JPEG2, "smmu_jpeg2", "dout_jpg_blk",
11160a22c306SShaik Ameer Basha 			GATE_BUS_GEN, 28, 0, 0),
11170a22c306SShaik Ameer Basha 	GATE(CLK_MC, "mc", "aclk66_psgen", GATE_BUS_GEN, 12, 0, 0),
11181609027fSChander Kashyap 
111902932381SShaik Ameer Basha 	/* GSCL Block */
112002932381SShaik Ameer Basha 	GATE(CLK_SCLK_GSCL_WA, "sclk_gscl_wa", "mout_user_aclk333_432_gscl",
112102932381SShaik Ameer Basha 			GATE_TOP_SCLK_GSCL, 6, 0, 0),
112202932381SShaik Ameer Basha 	GATE(CLK_SCLK_GSCL_WB, "sclk_gscl_wb", "mout_user_aclk333_432_gscl",
112302932381SShaik Ameer Basha 			GATE_TOP_SCLK_GSCL, 7, 0, 0),
112402932381SShaik Ameer Basha 
112502932381SShaik Ameer Basha 	GATE(CLK_FIMC_3AA, "fimc_3aa", "aclk333_432_gscl",
112602932381SShaik Ameer Basha 			GATE_IP_GSCL0, 4, 0, 0),
112702932381SShaik Ameer Basha 	GATE(CLK_FIMC_LITE0, "fimc_lite0", "aclk333_432_gscl",
112802932381SShaik Ameer Basha 			GATE_IP_GSCL0, 5, 0, 0),
112902932381SShaik Ameer Basha 	GATE(CLK_FIMC_LITE1, "fimc_lite1", "aclk333_432_gscl",
113002932381SShaik Ameer Basha 			GATE_IP_GSCL0, 6, 0, 0),
11311609027fSChander Kashyap 
113202932381SShaik Ameer Basha 	GATE(CLK_SMMU_3AA, "smmu_3aa", "dout_gscl_blk_333",
113302932381SShaik Ameer Basha 			GATE_IP_GSCL1, 2, 0, 0),
113402932381SShaik Ameer Basha 	GATE(CLK_SMMU_FIMCL0, "smmu_fimcl0", "dout_gscl_blk_333",
11351609027fSChander Kashyap 			GATE_IP_GSCL1, 3, 0, 0),
113602932381SShaik Ameer Basha 	GATE(CLK_SMMU_FIMCL1, "smmu_fimcl1", "dout_gscl_blk_333",
11371609027fSChander Kashyap 			GATE_IP_GSCL1, 4, 0, 0),
113802932381SShaik Ameer Basha 	GATE(CLK_GSCL_WA, "gscl_wa", "sclk_gscl_wa", GATE_IP_GSCL1, 12, 0, 0),
113902932381SShaik Ameer Basha 	GATE(CLK_GSCL_WB, "gscl_wb", "sclk_gscl_wb", GATE_IP_GSCL1, 13, 0, 0),
114002932381SShaik Ameer Basha 	GATE(CLK_SMMU_FIMCL3, "smmu_fimcl3,", "dout_gscl_blk_333",
11411609027fSChander Kashyap 			GATE_IP_GSCL1, 16, 0, 0),
1142cba9d2faSAndrzej Hajda 	GATE(CLK_FIMC_LITE3, "fimc_lite3", "aclk333_432_gscl",
11431609027fSChander Kashyap 			GATE_IP_GSCL1, 17, 0, 0),
11441609027fSChander Kashyap 
114502932381SShaik Ameer Basha 	/* MSCL Block */
114602932381SShaik Ameer Basha 	GATE(CLK_MSCL0, "mscl0", "aclk400_mscl", GATE_IP_MSCL, 0, 0, 0),
114702932381SShaik Ameer Basha 	GATE(CLK_MSCL1, "mscl1", "aclk400_mscl", GATE_IP_MSCL, 1, 0, 0),
114802932381SShaik Ameer Basha 	GATE(CLK_MSCL2, "mscl2", "aclk400_mscl", GATE_IP_MSCL, 2, 0, 0),
11494549d93dSShaik Ameer Basha 	GATE(CLK_SMMU_MSCL0, "smmu_mscl0", "dout_mscl_blk",
115002932381SShaik Ameer Basha 			GATE_IP_MSCL, 8, 0, 0),
11514549d93dSShaik Ameer Basha 	GATE(CLK_SMMU_MSCL1, "smmu_mscl1", "dout_mscl_blk",
115202932381SShaik Ameer Basha 			GATE_IP_MSCL, 9, 0, 0),
11534549d93dSShaik Ameer Basha 	GATE(CLK_SMMU_MSCL2, "smmu_mscl2", "dout_mscl_blk",
115402932381SShaik Ameer Basha 			GATE_IP_MSCL, 10, 0, 0),
115502932381SShaik Ameer Basha 
11563a767b35SShaik Ameer Basha 	/* ISP */
11573a767b35SShaik Ameer Basha 	GATE(CLK_SCLK_UART_ISP, "sclk_uart_isp", "dout_uart_isp",
11583a767b35SShaik Ameer Basha 			GATE_TOP_SCLK_ISP, 0, CLK_SET_RATE_PARENT, 0),
11593a767b35SShaik Ameer Basha 	GATE(CLK_SCLK_SPI0_ISP, "sclk_spi0_isp", "dout_spi0_isp_pre",
11603a767b35SShaik Ameer Basha 			GATE_TOP_SCLK_ISP, 1, CLK_SET_RATE_PARENT, 0),
11613a767b35SShaik Ameer Basha 	GATE(CLK_SCLK_SPI1_ISP, "sclk_spi1_isp", "dout_spi1_isp_pre",
11623a767b35SShaik Ameer Basha 			GATE_TOP_SCLK_ISP, 2, CLK_SET_RATE_PARENT, 0),
11633a767b35SShaik Ameer Basha 	GATE(CLK_SCLK_PWM_ISP, "sclk_pwm_isp", "dout_pwm_isp",
11643a767b35SShaik Ameer Basha 			GATE_TOP_SCLK_ISP, 3, CLK_SET_RATE_PARENT, 0),
11653a767b35SShaik Ameer Basha 	GATE(CLK_SCLK_ISP_SENSOR0, "sclk_isp_sensor0", "dout_isp_sensor0",
11663a767b35SShaik Ameer Basha 			GATE_TOP_SCLK_ISP, 4, CLK_SET_RATE_PARENT, 0),
11673a767b35SShaik Ameer Basha 	GATE(CLK_SCLK_ISP_SENSOR1, "sclk_isp_sensor1", "dout_isp_sensor1",
11683a767b35SShaik Ameer Basha 			GATE_TOP_SCLK_ISP, 8, CLK_SET_RATE_PARENT, 0),
11693a767b35SShaik Ameer Basha 	GATE(CLK_SCLK_ISP_SENSOR2, "sclk_isp_sensor2", "dout_isp_sensor2",
11703a767b35SShaik Ameer Basha 			GATE_TOP_SCLK_ISP, 12, CLK_SET_RATE_PARENT, 0),
11713a767b35SShaik Ameer Basha 
1172ec4016ffSMarek Szyprowski 	GATE(CLK_G3D, "g3d", "mout_user_aclk_g3d", GATE_IP_G3D, 9, 0, 0),
1173ec4016ffSMarek Szyprowski };
1174ec4016ffSMarek Szyprowski 
1175ec4016ffSMarek Szyprowski static const struct samsung_div_clock exynos5x_disp_div_clks[] __initconst = {
1176ec4016ffSMarek Szyprowski 	DIV(0, "dout_disp1_blk", "aclk200_disp1", DIV2_RATIO0, 16, 2),
1177ec4016ffSMarek Szyprowski };
1178ec4016ffSMarek Szyprowski 
1179ec4016ffSMarek Szyprowski static const struct samsung_gate_clock exynos5x_disp_gate_clks[] __initconst = {
1180ec4016ffSMarek Szyprowski 	GATE(CLK_FIMD1, "fimd1", "aclk300_disp1", GATE_IP_DISP1, 0, 0, 0),
1181ec4016ffSMarek Szyprowski 	GATE(CLK_DSIM1, "dsim1", "aclk200_disp1", GATE_IP_DISP1, 3, 0, 0),
1182ec4016ffSMarek Szyprowski 	GATE(CLK_DP1, "dp1", "aclk200_disp1", GATE_IP_DISP1, 4, 0, 0),
1183ec4016ffSMarek Szyprowski 	GATE(CLK_MIXER, "mixer", "aclk200_disp1", GATE_IP_DISP1, 5, 0, 0),
1184ec4016ffSMarek Szyprowski 	GATE(CLK_HDMI, "hdmi", "aclk200_disp1", GATE_IP_DISP1, 6, 0, 0),
1185ec4016ffSMarek Szyprowski 	GATE(CLK_SMMU_FIMD1M0, "smmu_fimd1m0", "dout_disp1_blk",
1186ec4016ffSMarek Szyprowski 			GATE_IP_DISP1, 7, 0, 0),
1187ec4016ffSMarek Szyprowski 	GATE(CLK_SMMU_FIMD1M1, "smmu_fimd1m1", "dout_disp1_blk",
1188ec4016ffSMarek Szyprowski 			GATE_IP_DISP1, 8, 0, 0),
1189ec4016ffSMarek Szyprowski 	GATE(CLK_SMMU_MIXER, "smmu_mixer", "aclk200_disp1",
1190ec4016ffSMarek Szyprowski 			GATE_IP_DISP1, 9, 0, 0),
1191ec4016ffSMarek Szyprowski };
1192ec4016ffSMarek Szyprowski 
1193ec4016ffSMarek Szyprowski static struct exynos5_subcmu_reg_dump exynos5x_disp_suspend_regs[] = {
1194ec4016ffSMarek Szyprowski 	{ GATE_IP_DISP1, 0xffffffff, 0xffffffff }, /* DISP1 gates */
1195ec4016ffSMarek Szyprowski 	{ SRC_TOP5, 0, BIT(0) },	/* MUX mout_user_aclk400_disp1 */
1196ec4016ffSMarek Szyprowski 	{ SRC_TOP5, 0, BIT(24) },	/* MUX mout_user_aclk300_disp1 */
1197ec4016ffSMarek Szyprowski 	{ SRC_TOP3, 0, BIT(8) },	/* MUX mout_user_aclk200_disp1 */
1198ec4016ffSMarek Szyprowski 	{ DIV2_RATIO0, 0, 0x30000 },		/* DIV dout_disp1_blk */
1199ec4016ffSMarek Szyprowski };
1200ec4016ffSMarek Szyprowski 
1201ec4016ffSMarek Szyprowski static const struct samsung_div_clock exynos5x_gsc_div_clks[] __initconst = {
1202ec4016ffSMarek Szyprowski 	DIV(0, "dout_gscl_blk_300", "mout_user_aclk300_gscl",
1203ec4016ffSMarek Szyprowski 			DIV2_RATIO0, 4, 2),
1204ec4016ffSMarek Szyprowski };
1205ec4016ffSMarek Szyprowski 
1206ec4016ffSMarek Szyprowski static const struct samsung_gate_clock exynos5x_gsc_gate_clks[] __initconst = {
1207ec4016ffSMarek Szyprowski 	GATE(CLK_GSCL0, "gscl0", "aclk300_gscl", GATE_IP_GSCL0, 0, 0, 0),
1208ec4016ffSMarek Szyprowski 	GATE(CLK_GSCL1, "gscl1", "aclk300_gscl", GATE_IP_GSCL0, 1, 0, 0),
1209ec4016ffSMarek Szyprowski 	GATE(CLK_SMMU_GSCL0, "smmu_gscl0", "dout_gscl_blk_300",
1210ec4016ffSMarek Szyprowski 			GATE_IP_GSCL1, 6, 0, 0),
1211ec4016ffSMarek Szyprowski 	GATE(CLK_SMMU_GSCL1, "smmu_gscl1", "dout_gscl_blk_300",
1212ec4016ffSMarek Szyprowski 			GATE_IP_GSCL1, 7, 0, 0),
1213ec4016ffSMarek Szyprowski };
1214ec4016ffSMarek Szyprowski 
1215ec4016ffSMarek Szyprowski static struct exynos5_subcmu_reg_dump exynos5x_gsc_suspend_regs[] = {
1216ec4016ffSMarek Szyprowski 	{ GATE_IP_GSCL0, 0x3, 0x3 },	/* GSC gates */
1217ec4016ffSMarek Szyprowski 	{ GATE_IP_GSCL1, 0xc0, 0xc0 },	/* GSC gates */
1218ec4016ffSMarek Szyprowski 	{ SRC_TOP5, 0, BIT(28) },	/* MUX mout_user_aclk300_gscl */
1219ec4016ffSMarek Szyprowski 	{ DIV2_RATIO0, 0, 0x30 },	/* DIV dout_gscl_blk_300 */
1220ec4016ffSMarek Szyprowski };
1221ec4016ffSMarek Szyprowski 
1222ec4016ffSMarek Szyprowski static const struct samsung_div_clock exynos5x_mfc_div_clks[] __initconst = {
1223ec4016ffSMarek Szyprowski 	DIV(0, "dout_mfc_blk", "mout_user_aclk333", DIV4_RATIO, 0, 2),
1224ec4016ffSMarek Szyprowski };
1225ec4016ffSMarek Szyprowski 
1226ec4016ffSMarek Szyprowski static const struct samsung_gate_clock exynos5x_mfc_gate_clks[] __initconst = {
1227cba9d2faSAndrzej Hajda 	GATE(CLK_MFC, "mfc", "aclk333", GATE_IP_MFC, 0, 0, 0),
12281d87db4dSShaik Ameer Basha 	GATE(CLK_SMMU_MFCL, "smmu_mfcl", "dout_mfc_blk", GATE_IP_MFC, 1, 0, 0),
12291d87db4dSShaik Ameer Basha 	GATE(CLK_SMMU_MFCR, "smmu_mfcr", "dout_mfc_blk", GATE_IP_MFC, 2, 0, 0),
1230ec4016ffSMarek Szyprowski };
12311609027fSChander Kashyap 
1232ec4016ffSMarek Szyprowski static struct exynos5_subcmu_reg_dump exynos5x_mfc_suspend_regs[] = {
1233ec4016ffSMarek Szyprowski 	{ GATE_IP_MFC, 0xffffffff, 0xffffffff }, /* MFC gates */
1234ec4016ffSMarek Szyprowski 	{ SRC_TOP4, 0, BIT(28) },		/* MUX mout_user_aclk333 */
1235ec4016ffSMarek Szyprowski 	{ DIV4_RATIO, 0, 0x3 },			/* DIV dout_mfc_blk */
1236ec4016ffSMarek Szyprowski };
1237ec4016ffSMarek Szyprowski 
1238ec4016ffSMarek Szyprowski static const struct exynos5_subcmu_info exynos5x_subcmus[] = {
1239ec4016ffSMarek Szyprowski 	{
1240ec4016ffSMarek Szyprowski 		.div_clks	= exynos5x_disp_div_clks,
1241ec4016ffSMarek Szyprowski 		.nr_div_clks	= ARRAY_SIZE(exynos5x_disp_div_clks),
1242ec4016ffSMarek Szyprowski 		.gate_clks	= exynos5x_disp_gate_clks,
1243ec4016ffSMarek Szyprowski 		.nr_gate_clks	= ARRAY_SIZE(exynos5x_disp_gate_clks),
1244ec4016ffSMarek Szyprowski 		.suspend_regs	= exynos5x_disp_suspend_regs,
1245ec4016ffSMarek Szyprowski 		.nr_suspend_regs = ARRAY_SIZE(exynos5x_disp_suspend_regs),
1246ec4016ffSMarek Szyprowski 		.pd_name	= "DISP",
1247ec4016ffSMarek Szyprowski 	}, {
1248ec4016ffSMarek Szyprowski 		.div_clks	= exynos5x_gsc_div_clks,
1249ec4016ffSMarek Szyprowski 		.nr_div_clks	= ARRAY_SIZE(exynos5x_gsc_div_clks),
1250ec4016ffSMarek Szyprowski 		.gate_clks	= exynos5x_gsc_gate_clks,
1251ec4016ffSMarek Szyprowski 		.nr_gate_clks	= ARRAY_SIZE(exynos5x_gsc_gate_clks),
1252ec4016ffSMarek Szyprowski 		.suspend_regs	= exynos5x_gsc_suspend_regs,
1253ec4016ffSMarek Szyprowski 		.nr_suspend_regs = ARRAY_SIZE(exynos5x_gsc_suspend_regs),
1254ec4016ffSMarek Szyprowski 		.pd_name	= "GSC",
1255ec4016ffSMarek Szyprowski 	}, {
1256ec4016ffSMarek Szyprowski 		.div_clks	= exynos5x_mfc_div_clks,
1257ec4016ffSMarek Szyprowski 		.nr_div_clks	= ARRAY_SIZE(exynos5x_mfc_div_clks),
1258ec4016ffSMarek Szyprowski 		.gate_clks	= exynos5x_mfc_gate_clks,
1259ec4016ffSMarek Szyprowski 		.nr_gate_clks	= ARRAY_SIZE(exynos5x_mfc_gate_clks),
1260ec4016ffSMarek Szyprowski 		.suspend_regs	= exynos5x_mfc_suspend_regs,
1261ec4016ffSMarek Szyprowski 		.nr_suspend_regs = ARRAY_SIZE(exynos5x_mfc_suspend_regs),
1262ec4016ffSMarek Szyprowski 		.pd_name	= "MFC",
1263ec4016ffSMarek Szyprowski 	},
12641609027fSChander Kashyap };
12651609027fSChander Kashyap 
1266ebd217e1SKrzysztof Kozlowski static const struct samsung_pll_rate_table exynos5420_pll2550x_24mhz_tbl[] __initconst = {
12671d5013f1SAndrzej Hajda 	PLL_35XX_RATE(24 * MHZ, 2000000000, 250, 3, 0),
12681d5013f1SAndrzej Hajda 	PLL_35XX_RATE(24 * MHZ, 1900000000, 475, 6, 0),
12691d5013f1SAndrzej Hajda 	PLL_35XX_RATE(24 * MHZ, 1800000000, 225, 3, 0),
12701d5013f1SAndrzej Hajda 	PLL_35XX_RATE(24 * MHZ, 1700000000, 425, 6, 0),
12711d5013f1SAndrzej Hajda 	PLL_35XX_RATE(24 * MHZ, 1600000000, 200, 3, 0),
12721d5013f1SAndrzej Hajda 	PLL_35XX_RATE(24 * MHZ, 1500000000, 250, 4, 0),
12731d5013f1SAndrzej Hajda 	PLL_35XX_RATE(24 * MHZ, 1400000000, 175, 3, 0),
12741d5013f1SAndrzej Hajda 	PLL_35XX_RATE(24 * MHZ, 1300000000, 325, 6, 0),
12751d5013f1SAndrzej Hajda 	PLL_35XX_RATE(24 * MHZ, 1200000000, 200, 2, 1),
12761d5013f1SAndrzej Hajda 	PLL_35XX_RATE(24 * MHZ, 1100000000, 275, 3, 1),
12771d5013f1SAndrzej Hajda 	PLL_35XX_RATE(24 * MHZ, 1000000000, 250, 3, 1),
12781d5013f1SAndrzej Hajda 	PLL_35XX_RATE(24 * MHZ, 900000000,  150, 2, 1),
12791d5013f1SAndrzej Hajda 	PLL_35XX_RATE(24 * MHZ, 800000000,  200, 3, 1),
12801d5013f1SAndrzej Hajda 	PLL_35XX_RATE(24 * MHZ, 700000000,  175, 3, 1),
12811d5013f1SAndrzej Hajda 	PLL_35XX_RATE(24 * MHZ, 600000000,  200, 2, 2),
12821d5013f1SAndrzej Hajda 	PLL_35XX_RATE(24 * MHZ, 500000000,  250, 3, 2),
12831d5013f1SAndrzej Hajda 	PLL_35XX_RATE(24 * MHZ, 400000000,  200, 3, 2),
12841d5013f1SAndrzej Hajda 	PLL_35XX_RATE(24 * MHZ, 300000000,  200, 2, 3),
12851d5013f1SAndrzej Hajda 	PLL_35XX_RATE(24 * MHZ, 200000000,  200, 3, 3),
1286ca5b4029SThomas Abraham };
1287ca5b4029SThomas Abraham 
12888b4a7acfSLukasz Luba static const struct samsung_pll_rate_table exynos5422_bpll_rate_table[] = {
12898b4a7acfSLukasz Luba 	PLL_35XX_RATE(24 * MHZ, 825000000, 275, 4, 1),
12908b4a7acfSLukasz Luba 	PLL_35XX_RATE(24 * MHZ, 728000000, 182, 3, 1),
12918b4a7acfSLukasz Luba 	PLL_35XX_RATE(24 * MHZ, 633000000, 211, 4, 1),
12928b4a7acfSLukasz Luba 	PLL_35XX_RATE(24 * MHZ, 543000000, 181, 2, 2),
12938b4a7acfSLukasz Luba 	PLL_35XX_RATE(24 * MHZ, 413000000, 413, 6, 2),
12948b4a7acfSLukasz Luba 	PLL_35XX_RATE(24 * MHZ, 275000000, 275, 3, 3),
12958b4a7acfSLukasz Luba 	PLL_35XX_RATE(24 * MHZ, 206000000, 206, 3, 3),
12968b4a7acfSLukasz Luba 	PLL_35XX_RATE(24 * MHZ, 165000000, 110, 2, 3),
12978b4a7acfSLukasz Luba };
12988b4a7acfSLukasz Luba 
12999842452aSSylwester Nawrocki static const struct samsung_pll_rate_table exynos5420_epll_24mhz_tbl[] = {
13001d5013f1SAndrzej Hajda 	PLL_36XX_RATE(24 * MHZ, 600000000U, 100, 2, 1, 0),
13011d5013f1SAndrzej Hajda 	PLL_36XX_RATE(24 * MHZ, 400000000U, 200, 3, 2, 0),
13021d5013f1SAndrzej Hajda 	PLL_36XX_RATE(24 * MHZ, 393216003U, 197, 3, 2, -25690),
13031d5013f1SAndrzej Hajda 	PLL_36XX_RATE(24 * MHZ, 361267218U, 301, 5, 2, 3671),
13041d5013f1SAndrzej Hajda 	PLL_36XX_RATE(24 * MHZ, 200000000U, 200, 3, 3, 0),
13051d5013f1SAndrzej Hajda 	PLL_36XX_RATE(24 * MHZ, 196608001U, 197, 3, 3, -25690),
13061d5013f1SAndrzej Hajda 	PLL_36XX_RATE(24 * MHZ, 180633609U, 301, 5, 3, 3671),
13071d5013f1SAndrzej Hajda 	PLL_36XX_RATE(24 * MHZ, 131072006U, 131, 3, 3, 4719),
13081d5013f1SAndrzej Hajda 	PLL_36XX_RATE(24 * MHZ, 100000000U, 200, 3, 4, 0),
1309948e0684SSylwester Nawrocki 	PLL_36XX_RATE(24 * MHZ,  73728000U, 98, 2, 4, 19923),
1310948e0684SSylwester Nawrocki 	PLL_36XX_RATE(24 * MHZ,  67737602U, 90, 2, 4, 20762),
13111d5013f1SAndrzej Hajda 	PLL_36XX_RATE(24 * MHZ,  65536003U, 131, 3, 4, 4719),
13121d5013f1SAndrzej Hajda 	PLL_36XX_RATE(24 * MHZ,  49152000U, 197, 3, 5, -25690),
1313948e0684SSylwester Nawrocki 	PLL_36XX_RATE(24 * MHZ,  45158401U, 90, 3, 4, 20762),
13141d5013f1SAndrzej Hajda 	PLL_36XX_RATE(24 * MHZ,  32768001U, 131, 3, 5, 4719),
13159842452aSSylwester Nawrocki };
13169842452aSSylwester Nawrocki 
13176520e968SAlim Akhtar static struct samsung_pll_clock exynos5x_plls[nr_plls] __initdata = {
1318cba9d2faSAndrzej Hajda 	[apll] = PLL(pll_2550, CLK_FOUT_APLL, "fout_apll", "fin_pll", APLL_LOCK,
13193ff6e0d8SYadwinder Singh Brar 		APLL_CON0, NULL),
1320cba9d2faSAndrzej Hajda 	[cpll] = PLL(pll_2550, CLK_FOUT_CPLL, "fout_cpll", "fin_pll", CPLL_LOCK,
1321cdf64eeeSChander Kashyap 		CPLL_CON0, NULL),
1322cba9d2faSAndrzej Hajda 	[dpll] = PLL(pll_2550, CLK_FOUT_DPLL, "fout_dpll", "fin_pll", DPLL_LOCK,
13233ff6e0d8SYadwinder Singh Brar 		DPLL_CON0, NULL),
13249842452aSSylwester Nawrocki 	[epll] = PLL(pll_36xx, CLK_FOUT_EPLL, "fout_epll", "fin_pll", EPLL_LOCK,
13253ff6e0d8SYadwinder Singh Brar 		EPLL_CON0, NULL),
1326cba9d2faSAndrzej Hajda 	[rpll] = PLL(pll_2650, CLK_FOUT_RPLL, "fout_rpll", "fin_pll", RPLL_LOCK,
13273ff6e0d8SYadwinder Singh Brar 		RPLL_CON0, NULL),
1328cba9d2faSAndrzej Hajda 	[ipll] = PLL(pll_2550, CLK_FOUT_IPLL, "fout_ipll", "fin_pll", IPLL_LOCK,
13293ff6e0d8SYadwinder Singh Brar 		IPLL_CON0, NULL),
1330cba9d2faSAndrzej Hajda 	[spll] = PLL(pll_2550, CLK_FOUT_SPLL, "fout_spll", "fin_pll", SPLL_LOCK,
13313ff6e0d8SYadwinder Singh Brar 		SPLL_CON0, NULL),
1332cba9d2faSAndrzej Hajda 	[vpll] = PLL(pll_2550, CLK_FOUT_VPLL, "fout_vpll", "fin_pll", VPLL_LOCK,
13333ff6e0d8SYadwinder Singh Brar 		VPLL_CON0, NULL),
1334cba9d2faSAndrzej Hajda 	[mpll] = PLL(pll_2550, CLK_FOUT_MPLL, "fout_mpll", "fin_pll", MPLL_LOCK,
13353ff6e0d8SYadwinder Singh Brar 		MPLL_CON0, NULL),
1336cba9d2faSAndrzej Hajda 	[bpll] = PLL(pll_2550, CLK_FOUT_BPLL, "fout_bpll", "fin_pll", BPLL_LOCK,
13373ff6e0d8SYadwinder Singh Brar 		BPLL_CON0, NULL),
1338cba9d2faSAndrzej Hajda 	[kpll] = PLL(pll_2550, CLK_FOUT_KPLL, "fout_kpll", "fin_pll", KPLL_LOCK,
13393ff6e0d8SYadwinder Singh Brar 		KPLL_CON0, NULL),
1340c898c6b7SYadwinder Singh Brar };
1341c898c6b7SYadwinder Singh Brar 
1342bee4f87fSThomas Abraham #define E5420_EGL_DIV0(apll, pclk_dbg, atb, cpud)			\
1343bee4f87fSThomas Abraham 		((((apll) << 24) | ((pclk_dbg) << 20) | ((atb) << 16) |	\
1344bee4f87fSThomas Abraham 		 ((cpud) << 4)))
1345bee4f87fSThomas Abraham 
1346bee4f87fSThomas Abraham static const struct exynos_cpuclk_cfg_data exynos5420_eglclk_d[] __initconst = {
1347bee4f87fSThomas Abraham 	{ 1800000, E5420_EGL_DIV0(3, 7, 7, 4), },
1348bee4f87fSThomas Abraham 	{ 1700000, E5420_EGL_DIV0(3, 7, 7, 3), },
1349bee4f87fSThomas Abraham 	{ 1600000, E5420_EGL_DIV0(3, 7, 7, 3), },
1350bee4f87fSThomas Abraham 	{ 1500000, E5420_EGL_DIV0(3, 7, 7, 3), },
1351bee4f87fSThomas Abraham 	{ 1400000, E5420_EGL_DIV0(3, 7, 7, 3), },
1352bee4f87fSThomas Abraham 	{ 1300000, E5420_EGL_DIV0(3, 7, 7, 2), },
1353bee4f87fSThomas Abraham 	{ 1200000, E5420_EGL_DIV0(3, 7, 7, 2), },
1354bee4f87fSThomas Abraham 	{ 1100000, E5420_EGL_DIV0(3, 7, 7, 2), },
1355bee4f87fSThomas Abraham 	{ 1000000, E5420_EGL_DIV0(3, 6, 6, 2), },
1356bee4f87fSThomas Abraham 	{  900000, E5420_EGL_DIV0(3, 6, 6, 2), },
1357bee4f87fSThomas Abraham 	{  800000, E5420_EGL_DIV0(3, 5, 5, 2), },
1358bee4f87fSThomas Abraham 	{  700000, E5420_EGL_DIV0(3, 5, 5, 2), },
1359bee4f87fSThomas Abraham 	{  600000, E5420_EGL_DIV0(3, 4, 4, 2), },
1360bee4f87fSThomas Abraham 	{  500000, E5420_EGL_DIV0(3, 3, 3, 2), },
1361bee4f87fSThomas Abraham 	{  400000, E5420_EGL_DIV0(3, 3, 3, 2), },
1362bee4f87fSThomas Abraham 	{  300000, E5420_EGL_DIV0(3, 3, 3, 2), },
1363bee4f87fSThomas Abraham 	{  200000, E5420_EGL_DIV0(3, 3, 3, 2), },
1364bee4f87fSThomas Abraham 	{  0 },
1365bee4f87fSThomas Abraham };
1366bee4f87fSThomas Abraham 
136754abbdb4SBartlomiej Zolnierkiewicz static const struct exynos_cpuclk_cfg_data exynos5800_eglclk_d[] __initconst = {
136854abbdb4SBartlomiej Zolnierkiewicz 	{ 2000000, E5420_EGL_DIV0(3, 7, 7, 4), },
136954abbdb4SBartlomiej Zolnierkiewicz 	{ 1900000, E5420_EGL_DIV0(3, 7, 7, 4), },
137054abbdb4SBartlomiej Zolnierkiewicz 	{ 1800000, E5420_EGL_DIV0(3, 7, 7, 4), },
137154abbdb4SBartlomiej Zolnierkiewicz 	{ 1700000, E5420_EGL_DIV0(3, 7, 7, 3), },
137254abbdb4SBartlomiej Zolnierkiewicz 	{ 1600000, E5420_EGL_DIV0(3, 7, 7, 3), },
137354abbdb4SBartlomiej Zolnierkiewicz 	{ 1500000, E5420_EGL_DIV0(3, 7, 7, 3), },
137454abbdb4SBartlomiej Zolnierkiewicz 	{ 1400000, E5420_EGL_DIV0(3, 7, 7, 3), },
137554abbdb4SBartlomiej Zolnierkiewicz 	{ 1300000, E5420_EGL_DIV0(3, 7, 7, 2), },
137654abbdb4SBartlomiej Zolnierkiewicz 	{ 1200000, E5420_EGL_DIV0(3, 7, 7, 2), },
137754abbdb4SBartlomiej Zolnierkiewicz 	{ 1100000, E5420_EGL_DIV0(3, 7, 7, 2), },
137854abbdb4SBartlomiej Zolnierkiewicz 	{ 1000000, E5420_EGL_DIV0(3, 7, 6, 2), },
137954abbdb4SBartlomiej Zolnierkiewicz 	{  900000, E5420_EGL_DIV0(3, 7, 6, 2), },
138054abbdb4SBartlomiej Zolnierkiewicz 	{  800000, E5420_EGL_DIV0(3, 7, 5, 2), },
138154abbdb4SBartlomiej Zolnierkiewicz 	{  700000, E5420_EGL_DIV0(3, 7, 5, 2), },
138254abbdb4SBartlomiej Zolnierkiewicz 	{  600000, E5420_EGL_DIV0(3, 7, 4, 2), },
138354abbdb4SBartlomiej Zolnierkiewicz 	{  500000, E5420_EGL_DIV0(3, 7, 3, 2), },
138454abbdb4SBartlomiej Zolnierkiewicz 	{  400000, E5420_EGL_DIV0(3, 7, 3, 2), },
138554abbdb4SBartlomiej Zolnierkiewicz 	{  300000, E5420_EGL_DIV0(3, 7, 3, 2), },
138654abbdb4SBartlomiej Zolnierkiewicz 	{  200000, E5420_EGL_DIV0(3, 7, 3, 2), },
138754abbdb4SBartlomiej Zolnierkiewicz 	{  0 },
138854abbdb4SBartlomiej Zolnierkiewicz };
138954abbdb4SBartlomiej Zolnierkiewicz 
1390bee4f87fSThomas Abraham #define E5420_KFC_DIV(kpll, pclk, aclk)					\
1391bee4f87fSThomas Abraham 		((((kpll) << 24) | ((pclk) << 20) | ((aclk) << 4)))
1392bee4f87fSThomas Abraham 
1393bee4f87fSThomas Abraham static const struct exynos_cpuclk_cfg_data exynos5420_kfcclk_d[] __initconst = {
139454abbdb4SBartlomiej Zolnierkiewicz 	{ 1400000, E5420_KFC_DIV(3, 5, 3), }, /* for Exynos5800 */
1395bee4f87fSThomas Abraham 	{ 1300000, E5420_KFC_DIV(3, 5, 2), },
1396bee4f87fSThomas Abraham 	{ 1200000, E5420_KFC_DIV(3, 5, 2), },
1397bee4f87fSThomas Abraham 	{ 1100000, E5420_KFC_DIV(3, 5, 2), },
1398bee4f87fSThomas Abraham 	{ 1000000, E5420_KFC_DIV(3, 5, 2), },
1399bee4f87fSThomas Abraham 	{  900000, E5420_KFC_DIV(3, 5, 2), },
1400bee4f87fSThomas Abraham 	{  800000, E5420_KFC_DIV(3, 5, 2), },
1401bee4f87fSThomas Abraham 	{  700000, E5420_KFC_DIV(3, 4, 2), },
1402bee4f87fSThomas Abraham 	{  600000, E5420_KFC_DIV(3, 4, 2), },
1403bee4f87fSThomas Abraham 	{  500000, E5420_KFC_DIV(3, 4, 2), },
1404bee4f87fSThomas Abraham 	{  400000, E5420_KFC_DIV(3, 3, 2), },
1405bee4f87fSThomas Abraham 	{  300000, E5420_KFC_DIV(3, 3, 2), },
1406bee4f87fSThomas Abraham 	{  200000, E5420_KFC_DIV(3, 3, 2), },
1407bee4f87fSThomas Abraham 	{  0 },
1408bee4f87fSThomas Abraham };
1409bee4f87fSThomas Abraham 
1410305cfab0SKrzysztof Kozlowski static const struct of_device_id ext_clk_match[] __initconst = {
14111609027fSChander Kashyap 	{ .compatible = "samsung,exynos5420-oscclk", .data = (void *)0, },
14121609027fSChander Kashyap 	{ },
14131609027fSChander Kashyap };
14141609027fSChander Kashyap 
14151609027fSChander Kashyap /* register exynos5420 clocks */
14166520e968SAlim Akhtar static void __init exynos5x_clk_init(struct device_node *np,
14176520e968SAlim Akhtar 		enum exynos5x_soc soc)
14181609027fSChander Kashyap {
1419976face4SRahul Sharma 	struct samsung_clk_provider *ctx;
1420976face4SRahul Sharma 
14211609027fSChander Kashyap 	if (np) {
14221609027fSChander Kashyap 		reg_base = of_iomap(np, 0);
14231609027fSChander Kashyap 		if (!reg_base)
14241609027fSChander Kashyap 			panic("%s: failed to map registers\n", __func__);
14251609027fSChander Kashyap 	} else {
14261609027fSChander Kashyap 		panic("%s: unable to determine soc\n", __func__);
14271609027fSChander Kashyap 	}
14281609027fSChander Kashyap 
14296520e968SAlim Akhtar 	exynos5x_soc = soc;
14306520e968SAlim Akhtar 
1431976face4SRahul Sharma 	ctx = samsung_clk_init(np, reg_base, CLK_NR_CLKS);
1432976face4SRahul Sharma 
14336520e968SAlim Akhtar 	samsung_clk_of_register_fixed_ext(ctx, exynos5x_fixed_rate_ext_clks,
14346520e968SAlim Akhtar 			ARRAY_SIZE(exynos5x_fixed_rate_ext_clks),
14351609027fSChander Kashyap 			ext_clk_match);
1436ca5b4029SThomas Abraham 
1437ca5b4029SThomas Abraham 	if (_get_rate("fin_pll") == 24 * MHZ) {
1438ca5b4029SThomas Abraham 		exynos5x_plls[apll].rate_table = exynos5420_pll2550x_24mhz_tbl;
14399842452aSSylwester Nawrocki 		exynos5x_plls[epll].rate_table = exynos5420_epll_24mhz_tbl;
1440ca5b4029SThomas Abraham 		exynos5x_plls[kpll].rate_table = exynos5420_pll2550x_24mhz_tbl;
1441ca5b4029SThomas Abraham 	}
1442ca5b4029SThomas Abraham 
14438b4a7acfSLukasz Luba 	if (soc == EXYNOS5420)
14448b4a7acfSLukasz Luba 		exynos5x_plls[bpll].rate_table = exynos5420_pll2550x_24mhz_tbl;
14458b4a7acfSLukasz Luba 	else
14468b4a7acfSLukasz Luba 		exynos5x_plls[bpll].rate_table = exynos5422_bpll_rate_table;
14478b4a7acfSLukasz Luba 
14486520e968SAlim Akhtar 	samsung_clk_register_pll(ctx, exynos5x_plls, ARRAY_SIZE(exynos5x_plls),
1449c898c6b7SYadwinder Singh Brar 					reg_base);
14506520e968SAlim Akhtar 	samsung_clk_register_fixed_rate(ctx, exynos5x_fixed_rate_clks,
14516520e968SAlim Akhtar 			ARRAY_SIZE(exynos5x_fixed_rate_clks));
14526520e968SAlim Akhtar 	samsung_clk_register_fixed_factor(ctx, exynos5x_fixed_factor_clks,
14536520e968SAlim Akhtar 			ARRAY_SIZE(exynos5x_fixed_factor_clks));
14546520e968SAlim Akhtar 	samsung_clk_register_mux(ctx, exynos5x_mux_clks,
14556520e968SAlim Akhtar 			ARRAY_SIZE(exynos5x_mux_clks));
14566520e968SAlim Akhtar 	samsung_clk_register_div(ctx, exynos5x_div_clks,
14576520e968SAlim Akhtar 			ARRAY_SIZE(exynos5x_div_clks));
14586520e968SAlim Akhtar 	samsung_clk_register_gate(ctx, exynos5x_gate_clks,
14596520e968SAlim Akhtar 			ARRAY_SIZE(exynos5x_gate_clks));
14606520e968SAlim Akhtar 
14616520e968SAlim Akhtar 	if (soc == EXYNOS5420) {
1462976face4SRahul Sharma 		samsung_clk_register_mux(ctx, exynos5420_mux_clks,
14631609027fSChander Kashyap 				ARRAY_SIZE(exynos5420_mux_clks));
1464976face4SRahul Sharma 		samsung_clk_register_div(ctx, exynos5420_div_clks,
14651609027fSChander Kashyap 				ARRAY_SIZE(exynos5420_div_clks));
146641097f25SSylwester Nawrocki 		samsung_clk_register_gate(ctx, exynos5420_gate_clks,
146741097f25SSylwester Nawrocki 				ARRAY_SIZE(exynos5420_gate_clks));
14686520e968SAlim Akhtar 	} else {
14696520e968SAlim Akhtar 		samsung_clk_register_fixed_factor(
14706520e968SAlim Akhtar 				ctx, exynos5800_fixed_factor_clks,
14716520e968SAlim Akhtar 				ARRAY_SIZE(exynos5800_fixed_factor_clks));
14726520e968SAlim Akhtar 		samsung_clk_register_mux(ctx, exynos5800_mux_clks,
14736520e968SAlim Akhtar 				ARRAY_SIZE(exynos5800_mux_clks));
14746520e968SAlim Akhtar 		samsung_clk_register_div(ctx, exynos5800_div_clks,
14756520e968SAlim Akhtar 				ARRAY_SIZE(exynos5800_div_clks));
14766520e968SAlim Akhtar 		samsung_clk_register_gate(ctx, exynos5800_gate_clks,
14776520e968SAlim Akhtar 				ARRAY_SIZE(exynos5800_gate_clks));
14786520e968SAlim Akhtar 	}
1479388c7885STomasz Figa 
148054abbdb4SBartlomiej Zolnierkiewicz 	if (soc == EXYNOS5420) {
1481bee4f87fSThomas Abraham 		exynos_register_cpu_clock(ctx, CLK_ARM_CLK, "armclk",
1482bee4f87fSThomas Abraham 			mout_cpu_p[0], mout_cpu_p[1], 0x200,
1483bee4f87fSThomas Abraham 			exynos5420_eglclk_d, ARRAY_SIZE(exynos5420_eglclk_d), 0);
148454abbdb4SBartlomiej Zolnierkiewicz 	} else {
148554abbdb4SBartlomiej Zolnierkiewicz 		exynos_register_cpu_clock(ctx, CLK_ARM_CLK, "armclk",
148654abbdb4SBartlomiej Zolnierkiewicz 			mout_cpu_p[0], mout_cpu_p[1], 0x200,
148754abbdb4SBartlomiej Zolnierkiewicz 			exynos5800_eglclk_d, ARRAY_SIZE(exynos5800_eglclk_d), 0);
148854abbdb4SBartlomiej Zolnierkiewicz 	}
1489bee4f87fSThomas Abraham 	exynos_register_cpu_clock(ctx, CLK_KFC_CLK, "kfcclk",
1490bee4f87fSThomas Abraham 		mout_kfc_p[0], mout_kfc_p[1], 0x28200,
1491bee4f87fSThomas Abraham 		exynos5420_kfcclk_d, ARRAY_SIZE(exynos5420_kfcclk_d), 0);
1492bee4f87fSThomas Abraham 
14932d77f77cSMarek Szyprowski 	samsung_clk_extended_sleep_init(reg_base,
14942d77f77cSMarek Szyprowski 		exynos5x_clk_regs, ARRAY_SIZE(exynos5x_clk_regs),
14952d77f77cSMarek Szyprowski 		exynos5420_set_clksrc, ARRAY_SIZE(exynos5420_set_clksrc));
14962d77f77cSMarek Szyprowski 	if (soc == EXYNOS5800)
14972d77f77cSMarek Szyprowski 		samsung_clk_sleep_init(reg_base, exynos5800_clk_regs,
14982d77f77cSMarek Szyprowski 				       ARRAY_SIZE(exynos5800_clk_regs));
1499ec4016ffSMarek Szyprowski 	exynos5_subcmus_init(ctx, ARRAY_SIZE(exynos5x_subcmus),
1500ec4016ffSMarek Szyprowski 			     exynos5x_subcmus);
1501d5e136a2SSylwester Nawrocki 
1502d5e136a2SSylwester Nawrocki 	samsung_clk_of_add_provider(np, ctx);
15031609027fSChander Kashyap }
15046520e968SAlim Akhtar 
15056520e968SAlim Akhtar static void __init exynos5420_clk_init(struct device_node *np)
15066520e968SAlim Akhtar {
15076520e968SAlim Akhtar 	exynos5x_clk_init(np, EXYNOS5420);
15086520e968SAlim Akhtar }
1509ec4016ffSMarek Szyprowski CLK_OF_DECLARE_DRIVER(exynos5420_clk, "samsung,exynos5420-clock",
1510ec4016ffSMarek Szyprowski 		      exynos5420_clk_init);
15116520e968SAlim Akhtar 
15126520e968SAlim Akhtar static void __init exynos5800_clk_init(struct device_node *np)
15136520e968SAlim Akhtar {
15146520e968SAlim Akhtar 	exynos5x_clk_init(np, EXYNOS5800);
15156520e968SAlim Akhtar }
1516ec4016ffSMarek Szyprowski CLK_OF_DECLARE_DRIVER(exynos5800_clk, "samsung,exynos5800-clock",
1517ec4016ffSMarek Szyprowski 		      exynos5800_clk_init);
1518