xref: /openbmc/linux/drivers/clk/qcom/tcsrcc-sm8550.c (revision a96cbb14)
1e9a7b78bSAbel Vesa // SPDX-License-Identifier: GPL-2.0-only
2e9a7b78bSAbel Vesa /*
3e9a7b78bSAbel Vesa  * Copyright (c) 2021, The Linux Foundation. All rights reserved.
4e9a7b78bSAbel Vesa  * Copyright (c) 2022, Qualcomm Innovation Center, Inc. All rights reserved.
5e9a7b78bSAbel Vesa  * Copyright (c) 2022, Linaro Limited
6e9a7b78bSAbel Vesa  */
7e9a7b78bSAbel Vesa 
8e9a7b78bSAbel Vesa #include <linux/clk-provider.h>
9e9a7b78bSAbel Vesa #include <linux/module.h>
10*a96cbb14SRob Herring #include <linux/of.h>
11*a96cbb14SRob Herring #include <linux/platform_device.h>
12e9a7b78bSAbel Vesa #include <linux/regmap.h>
13e9a7b78bSAbel Vesa 
14e9a7b78bSAbel Vesa #include <dt-bindings/clock/qcom,sm8550-tcsr.h>
15e9a7b78bSAbel Vesa 
16e9a7b78bSAbel Vesa #include "clk-alpha-pll.h"
17e9a7b78bSAbel Vesa #include "clk-branch.h"
18e9a7b78bSAbel Vesa #include "clk-pll.h"
19e9a7b78bSAbel Vesa #include "clk-rcg.h"
20e9a7b78bSAbel Vesa #include "clk-regmap.h"
21e9a7b78bSAbel Vesa #include "clk-regmap-divider.h"
22e9a7b78bSAbel Vesa #include "clk-regmap-mux.h"
23e9a7b78bSAbel Vesa #include "common.h"
24e9a7b78bSAbel Vesa #include "reset.h"
25e9a7b78bSAbel Vesa 
26e9a7b78bSAbel Vesa enum {
27e9a7b78bSAbel Vesa 	DT_BI_TCXO_PAD,
28e9a7b78bSAbel Vesa };
29e9a7b78bSAbel Vesa 
30e9a7b78bSAbel Vesa static struct clk_branch tcsr_pcie_0_clkref_en = {
31e9a7b78bSAbel Vesa 	.halt_reg = 0x15100,
32e9a7b78bSAbel Vesa 	.halt_check = BRANCH_HALT_SKIP,
33e9a7b78bSAbel Vesa 	.clkr = {
34e9a7b78bSAbel Vesa 		.enable_reg = 0x15100,
35e9a7b78bSAbel Vesa 		.enable_mask = BIT(0),
36e9a7b78bSAbel Vesa 		.hw.init = &(struct clk_init_data){
37e9a7b78bSAbel Vesa 			.name = "tcsr_pcie_0_clkref_en",
38e9a7b78bSAbel Vesa 			.parent_data = &(const struct clk_parent_data){
39e9a7b78bSAbel Vesa 				.index = DT_BI_TCXO_PAD,
40e9a7b78bSAbel Vesa 			},
41e9a7b78bSAbel Vesa 			.num_parents = 1,
42e9a7b78bSAbel Vesa 			.ops = &clk_branch2_ops,
43e9a7b78bSAbel Vesa 		},
44e9a7b78bSAbel Vesa 	},
45e9a7b78bSAbel Vesa };
46e9a7b78bSAbel Vesa 
47e9a7b78bSAbel Vesa static struct clk_branch tcsr_pcie_1_clkref_en = {
48e9a7b78bSAbel Vesa 	.halt_reg = 0x15114,
49e9a7b78bSAbel Vesa 	.halt_check = BRANCH_HALT_SKIP,
50e9a7b78bSAbel Vesa 	.clkr = {
51e9a7b78bSAbel Vesa 		.enable_reg = 0x15114,
52e9a7b78bSAbel Vesa 		.enable_mask = BIT(0),
53e9a7b78bSAbel Vesa 		.hw.init = &(struct clk_init_data){
54e9a7b78bSAbel Vesa 			.name = "tcsr_pcie_1_clkref_en",
55e9a7b78bSAbel Vesa 			.parent_data = &(const struct clk_parent_data){
56e9a7b78bSAbel Vesa 				.index = DT_BI_TCXO_PAD,
57e9a7b78bSAbel Vesa 			},
58e9a7b78bSAbel Vesa 			.num_parents = 1,
59e9a7b78bSAbel Vesa 			.ops = &clk_branch2_ops,
60e9a7b78bSAbel Vesa 		},
61e9a7b78bSAbel Vesa 	},
62e9a7b78bSAbel Vesa };
63e9a7b78bSAbel Vesa 
64e9a7b78bSAbel Vesa static struct clk_branch tcsr_ufs_clkref_en = {
65e9a7b78bSAbel Vesa 	.halt_reg = 0x15110,
66e9a7b78bSAbel Vesa 	.halt_check = BRANCH_HALT_SKIP,
67e9a7b78bSAbel Vesa 	.clkr = {
68e9a7b78bSAbel Vesa 		.enable_reg = 0x15110,
69e9a7b78bSAbel Vesa 		.enable_mask = BIT(0),
70e9a7b78bSAbel Vesa 		.hw.init = &(struct clk_init_data){
71e9a7b78bSAbel Vesa 			.name = "tcsr_ufs_clkref_en",
72e9a7b78bSAbel Vesa 			.parent_data = &(const struct clk_parent_data){
73e9a7b78bSAbel Vesa 				.index = DT_BI_TCXO_PAD,
74e9a7b78bSAbel Vesa 			},
75e9a7b78bSAbel Vesa 			.num_parents = 1,
76e9a7b78bSAbel Vesa 			.ops = &clk_branch2_ops,
77e9a7b78bSAbel Vesa 		},
78e9a7b78bSAbel Vesa 	},
79e9a7b78bSAbel Vesa };
80e9a7b78bSAbel Vesa 
81e9a7b78bSAbel Vesa static struct clk_branch tcsr_ufs_pad_clkref_en = {
82e9a7b78bSAbel Vesa 	.halt_reg = 0x15104,
83e9a7b78bSAbel Vesa 	.halt_check = BRANCH_HALT_SKIP,
84e9a7b78bSAbel Vesa 	.clkr = {
85e9a7b78bSAbel Vesa 		.enable_reg = 0x15104,
86e9a7b78bSAbel Vesa 		.enable_mask = BIT(0),
87e9a7b78bSAbel Vesa 		.hw.init = &(struct clk_init_data){
88e9a7b78bSAbel Vesa 			.name = "tcsr_ufs_pad_clkref_en",
89e9a7b78bSAbel Vesa 			.parent_data = &(const struct clk_parent_data){
90e9a7b78bSAbel Vesa 				.index = DT_BI_TCXO_PAD,
91e9a7b78bSAbel Vesa 			},
92e9a7b78bSAbel Vesa 			.num_parents = 1,
93e9a7b78bSAbel Vesa 			.ops = &clk_branch2_ops,
94e9a7b78bSAbel Vesa 		},
95e9a7b78bSAbel Vesa 	},
96e9a7b78bSAbel Vesa };
97e9a7b78bSAbel Vesa 
98e9a7b78bSAbel Vesa static struct clk_branch tcsr_usb2_clkref_en = {
99e9a7b78bSAbel Vesa 	.halt_reg = 0x15118,
100e9a7b78bSAbel Vesa 	.halt_check = BRANCH_HALT_SKIP,
101e9a7b78bSAbel Vesa 	.clkr = {
102e9a7b78bSAbel Vesa 		.enable_reg = 0x15118,
103e9a7b78bSAbel Vesa 		.enable_mask = BIT(0),
104e9a7b78bSAbel Vesa 		.hw.init = &(struct clk_init_data){
105e9a7b78bSAbel Vesa 			.name = "tcsr_usb2_clkref_en",
106e9a7b78bSAbel Vesa 			.parent_data = &(const struct clk_parent_data){
107e9a7b78bSAbel Vesa 				.index = DT_BI_TCXO_PAD,
108e9a7b78bSAbel Vesa 			},
109e9a7b78bSAbel Vesa 			.num_parents = 1,
110e9a7b78bSAbel Vesa 			.ops = &clk_branch2_ops,
111e9a7b78bSAbel Vesa 		},
112e9a7b78bSAbel Vesa 	},
113e9a7b78bSAbel Vesa };
114e9a7b78bSAbel Vesa 
115e9a7b78bSAbel Vesa static struct clk_branch tcsr_usb3_clkref_en = {
116e9a7b78bSAbel Vesa 	.halt_reg = 0x15108,
117e9a7b78bSAbel Vesa 	.halt_check = BRANCH_HALT_SKIP,
118e9a7b78bSAbel Vesa 	.clkr = {
119e9a7b78bSAbel Vesa 		.enable_reg = 0x15108,
120e9a7b78bSAbel Vesa 		.enable_mask = BIT(0),
121e9a7b78bSAbel Vesa 		.hw.init = &(struct clk_init_data){
122e9a7b78bSAbel Vesa 			.name = "tcsr_usb3_clkref_en",
123e9a7b78bSAbel Vesa 			.parent_data = &(const struct clk_parent_data){
124e9a7b78bSAbel Vesa 				.index = DT_BI_TCXO_PAD,
125e9a7b78bSAbel Vesa 			},
126e9a7b78bSAbel Vesa 			.num_parents = 1,
127e9a7b78bSAbel Vesa 			.ops = &clk_branch2_ops,
128e9a7b78bSAbel Vesa 		},
129e9a7b78bSAbel Vesa 	},
130e9a7b78bSAbel Vesa };
131e9a7b78bSAbel Vesa 
132e9a7b78bSAbel Vesa static struct clk_regmap *tcsr_cc_sm8550_clocks[] = {
133e9a7b78bSAbel Vesa 	[TCSR_PCIE_0_CLKREF_EN] = &tcsr_pcie_0_clkref_en.clkr,
134e9a7b78bSAbel Vesa 	[TCSR_PCIE_1_CLKREF_EN] = &tcsr_pcie_1_clkref_en.clkr,
135e9a7b78bSAbel Vesa 	[TCSR_UFS_CLKREF_EN] = &tcsr_ufs_clkref_en.clkr,
136e9a7b78bSAbel Vesa 	[TCSR_UFS_PAD_CLKREF_EN] = &tcsr_ufs_pad_clkref_en.clkr,
137e9a7b78bSAbel Vesa 	[TCSR_USB2_CLKREF_EN] = &tcsr_usb2_clkref_en.clkr,
138e9a7b78bSAbel Vesa 	[TCSR_USB3_CLKREF_EN] = &tcsr_usb3_clkref_en.clkr,
139e9a7b78bSAbel Vesa };
140e9a7b78bSAbel Vesa 
141e9a7b78bSAbel Vesa static const struct regmap_config tcsr_cc_sm8550_regmap_config = {
142e9a7b78bSAbel Vesa 	.reg_bits = 32,
143e9a7b78bSAbel Vesa 	.reg_stride = 4,
144e9a7b78bSAbel Vesa 	.val_bits = 32,
145e9a7b78bSAbel Vesa 	.max_register = 0x2f000,
146e9a7b78bSAbel Vesa 	.fast_io = true,
147e9a7b78bSAbel Vesa };
148e9a7b78bSAbel Vesa 
149e9a7b78bSAbel Vesa static const struct qcom_cc_desc tcsr_cc_sm8550_desc = {
150e9a7b78bSAbel Vesa 	.config = &tcsr_cc_sm8550_regmap_config,
151e9a7b78bSAbel Vesa 	.clks = tcsr_cc_sm8550_clocks,
152e9a7b78bSAbel Vesa 	.num_clks = ARRAY_SIZE(tcsr_cc_sm8550_clocks),
153e9a7b78bSAbel Vesa };
154e9a7b78bSAbel Vesa 
155e9a7b78bSAbel Vesa static const struct of_device_id tcsr_cc_sm8550_match_table[] = {
156e9a7b78bSAbel Vesa 	{ .compatible = "qcom,sm8550-tcsr" },
157e9a7b78bSAbel Vesa 	{ }
158e9a7b78bSAbel Vesa };
159e9a7b78bSAbel Vesa MODULE_DEVICE_TABLE(of, tcsr_cc_sm8550_match_table);
160e9a7b78bSAbel Vesa 
tcsr_cc_sm8550_probe(struct platform_device * pdev)161e9a7b78bSAbel Vesa static int tcsr_cc_sm8550_probe(struct platform_device *pdev)
162e9a7b78bSAbel Vesa {
163e9a7b78bSAbel Vesa 	struct regmap *regmap;
164e9a7b78bSAbel Vesa 
165e9a7b78bSAbel Vesa 	regmap = qcom_cc_map(pdev, &tcsr_cc_sm8550_desc);
166e9a7b78bSAbel Vesa 	if (IS_ERR(regmap))
167e9a7b78bSAbel Vesa 		return PTR_ERR(regmap);
168e9a7b78bSAbel Vesa 
169e9a7b78bSAbel Vesa 	return qcom_cc_really_probe(pdev, &tcsr_cc_sm8550_desc, regmap);
170e9a7b78bSAbel Vesa }
171e9a7b78bSAbel Vesa 
172e9a7b78bSAbel Vesa static struct platform_driver tcsr_cc_sm8550_driver = {
173e9a7b78bSAbel Vesa 	.probe = tcsr_cc_sm8550_probe,
174e9a7b78bSAbel Vesa 	.driver = {
175e9a7b78bSAbel Vesa 		.name = "tcsr_cc-sm8550",
176e9a7b78bSAbel Vesa 		.of_match_table = tcsr_cc_sm8550_match_table,
177e9a7b78bSAbel Vesa 	},
178e9a7b78bSAbel Vesa };
179e9a7b78bSAbel Vesa 
tcsr_cc_sm8550_init(void)180e9a7b78bSAbel Vesa static int __init tcsr_cc_sm8550_init(void)
181e9a7b78bSAbel Vesa {
182e9a7b78bSAbel Vesa 	return platform_driver_register(&tcsr_cc_sm8550_driver);
183e9a7b78bSAbel Vesa }
184e9a7b78bSAbel Vesa subsys_initcall(tcsr_cc_sm8550_init);
185e9a7b78bSAbel Vesa 
tcsr_cc_sm8550_exit(void)186e9a7b78bSAbel Vesa static void __exit tcsr_cc_sm8550_exit(void)
187e9a7b78bSAbel Vesa {
188e9a7b78bSAbel Vesa 	platform_driver_unregister(&tcsr_cc_sm8550_driver);
189e9a7b78bSAbel Vesa }
190e9a7b78bSAbel Vesa module_exit(tcsr_cc_sm8550_exit);
191e9a7b78bSAbel Vesa 
192e9a7b78bSAbel Vesa MODULE_DESCRIPTION("QTI TCSRCC SM8550 Driver");
193e9a7b78bSAbel Vesa MODULE_LICENSE("GPL");
194