xref: /openbmc/linux/drivers/clk/qcom/mmcc-msm8996.c (revision a96cbb14)
19c92ab61SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
2c2526597SStephen Boyd /*x
3c2526597SStephen Boyd  * Copyright (c) 2015, The Linux Foundation. All rights reserved.
4c2526597SStephen Boyd  */
5c2526597SStephen Boyd 
6c2526597SStephen Boyd #include <linux/kernel.h>
7c2526597SStephen Boyd #include <linux/bitops.h>
8c2526597SStephen Boyd #include <linux/err.h>
9c2526597SStephen Boyd #include <linux/platform_device.h>
10c2526597SStephen Boyd #include <linux/module.h>
11c2526597SStephen Boyd #include <linux/of.h>
12c2526597SStephen Boyd #include <linux/clk-provider.h>
13c2526597SStephen Boyd #include <linux/regmap.h>
14c2526597SStephen Boyd #include <linux/reset-controller.h>
15c2526597SStephen Boyd #include <linux/clk.h>
16c2526597SStephen Boyd 
17c2526597SStephen Boyd #include <dt-bindings/clock/qcom,mmcc-msm8996.h>
18c2526597SStephen Boyd 
19c2526597SStephen Boyd #include "common.h"
20c2526597SStephen Boyd #include "clk-regmap.h"
21c2526597SStephen Boyd #include "clk-regmap-divider.h"
22c2526597SStephen Boyd #include "clk-alpha-pll.h"
23c2526597SStephen Boyd #include "clk-rcg.h"
24c2526597SStephen Boyd #include "clk-branch.h"
25c2526597SStephen Boyd #include "reset.h"
267e824d50SRajendra Nayak #include "gdsc.h"
27c2526597SStephen Boyd 
28c2526597SStephen Boyd enum {
29c2526597SStephen Boyd 	P_XO,
30c2526597SStephen Boyd 	P_MMPLL0,
31c2526597SStephen Boyd 	P_GPLL0,
32c2526597SStephen Boyd 	P_GPLL0_DIV,
33c2526597SStephen Boyd 	P_MMPLL1,
34c2526597SStephen Boyd 	P_MMPLL9,
35c2526597SStephen Boyd 	P_MMPLL2,
36c2526597SStephen Boyd 	P_MMPLL8,
37c2526597SStephen Boyd 	P_MMPLL3,
38c2526597SStephen Boyd 	P_DSI0PLL,
39c2526597SStephen Boyd 	P_DSI1PLL,
40c2526597SStephen Boyd 	P_MMPLL5,
41c2526597SStephen Boyd 	P_HDMIPLL,
42c2526597SStephen Boyd 	P_DSI0PLL_BYTE,
43c2526597SStephen Boyd 	P_DSI1PLL_BYTE,
44c2526597SStephen Boyd 	P_MMPLL4,
45c2526597SStephen Boyd };
46c2526597SStephen Boyd 
47c2526597SStephen Boyd static struct clk_fixed_factor gpll0_div = {
48c2526597SStephen Boyd 	.mult = 1,
49c2526597SStephen Boyd 	.div = 2,
50c2526597SStephen Boyd 	.hw.init = &(struct clk_init_data){
51c2526597SStephen Boyd 		.name = "gpll0_div",
52*e7c65912SDmitry Baryshkov 		.parent_data = (const struct clk_parent_data[]){
53*e7c65912SDmitry Baryshkov 			{ .fw_name = "gpll0", .name = "gpll0" },
54*e7c65912SDmitry Baryshkov 		},
55c2526597SStephen Boyd 		.num_parents = 1,
56c2526597SStephen Boyd 		.ops = &clk_fixed_factor_ops,
57c2526597SStephen Boyd 	},
58c2526597SStephen Boyd };
59c2526597SStephen Boyd 
60c2526597SStephen Boyd static struct pll_vco mmpll_p_vco[] = {
61c2526597SStephen Boyd 	{ 250000000, 500000000, 3 },
62c2526597SStephen Boyd 	{ 500000000, 1000000000, 2 },
63c2526597SStephen Boyd 	{ 1000000000, 1500000000, 1 },
64c2526597SStephen Boyd 	{ 1500000000, 2000000000, 0 },
65c2526597SStephen Boyd };
66c2526597SStephen Boyd 
67c2526597SStephen Boyd static struct pll_vco mmpll_gfx_vco[] = {
68c2526597SStephen Boyd 	{ 400000000, 1000000000, 2 },
69c2526597SStephen Boyd 	{ 1000000000, 1500000000, 1 },
70c2526597SStephen Boyd 	{ 1500000000, 2000000000, 0 },
71c2526597SStephen Boyd };
72c2526597SStephen Boyd 
73c2526597SStephen Boyd static struct pll_vco mmpll_t_vco[] = {
74c2526597SStephen Boyd 	{ 500000000, 1500000000, 0 },
75c2526597SStephen Boyd };
76c2526597SStephen Boyd 
77c2526597SStephen Boyd static struct clk_alpha_pll mmpll0_early = {
78c2526597SStephen Boyd 	.offset = 0x0,
7928d3f06eSAbhishek Sahu 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
80c2526597SStephen Boyd 	.vco_table = mmpll_p_vco,
81c2526597SStephen Boyd 	.num_vco = ARRAY_SIZE(mmpll_p_vco),
82c2526597SStephen Boyd 	.clkr = {
83c2526597SStephen Boyd 		.enable_reg = 0x100,
84c2526597SStephen Boyd 		.enable_mask = BIT(0),
85c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
86c2526597SStephen Boyd 			.name = "mmpll0_early",
87*e7c65912SDmitry Baryshkov 			.parent_data = (const struct clk_parent_data[]){
88*e7c65912SDmitry Baryshkov 				{ .fw_name = "xo", .name = "xo_board" },
89*e7c65912SDmitry Baryshkov 			},
90c2526597SStephen Boyd 			.num_parents = 1,
91c2526597SStephen Boyd 			.ops = &clk_alpha_pll_ops,
92c2526597SStephen Boyd 		},
93c2526597SStephen Boyd 	},
94c2526597SStephen Boyd };
95c2526597SStephen Boyd 
96c2526597SStephen Boyd static struct clk_alpha_pll_postdiv mmpll0 = {
97c2526597SStephen Boyd 	.offset = 0x0,
9828d3f06eSAbhishek Sahu 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
99c2526597SStephen Boyd 	.width = 4,
100c2526597SStephen Boyd 	.clkr.hw.init = &(struct clk_init_data){
101c2526597SStephen Boyd 		.name = "mmpll0",
102*e7c65912SDmitry Baryshkov 		.parent_hws = (const struct clk_hw*[]){
103*e7c65912SDmitry Baryshkov 			&mmpll0_early.clkr.hw
104*e7c65912SDmitry Baryshkov 		},
105c2526597SStephen Boyd 		.num_parents = 1,
106c2526597SStephen Boyd 		.ops = &clk_alpha_pll_postdiv_ops,
107c2526597SStephen Boyd 		.flags = CLK_SET_RATE_PARENT,
108c2526597SStephen Boyd 	},
109c2526597SStephen Boyd };
110c2526597SStephen Boyd 
111c2526597SStephen Boyd static struct clk_alpha_pll mmpll1_early = {
112c2526597SStephen Boyd 	.offset = 0x30,
11328d3f06eSAbhishek Sahu 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
114c2526597SStephen Boyd 	.vco_table = mmpll_p_vco,
115c2526597SStephen Boyd 	.num_vco = ARRAY_SIZE(mmpll_p_vco),
116c2526597SStephen Boyd 	.clkr = {
117c2526597SStephen Boyd 		.enable_reg = 0x100,
118c2526597SStephen Boyd 		.enable_mask = BIT(1),
119c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
120c2526597SStephen Boyd 			.name = "mmpll1_early",
121*e7c65912SDmitry Baryshkov 			.parent_data = (const struct clk_parent_data[]){
122*e7c65912SDmitry Baryshkov 				{ .fw_name = "xo", .name = "xo_board" },
123*e7c65912SDmitry Baryshkov 			},
124c2526597SStephen Boyd 			.num_parents = 1,
125c2526597SStephen Boyd 			.ops = &clk_alpha_pll_ops,
126c2526597SStephen Boyd 		}
127c2526597SStephen Boyd 	},
128c2526597SStephen Boyd };
129c2526597SStephen Boyd 
130c2526597SStephen Boyd static struct clk_alpha_pll_postdiv mmpll1 = {
131c2526597SStephen Boyd 	.offset = 0x30,
13228d3f06eSAbhishek Sahu 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
133c2526597SStephen Boyd 	.width = 4,
134c2526597SStephen Boyd 	.clkr.hw.init = &(struct clk_init_data){
135c2526597SStephen Boyd 		.name = "mmpll1",
136*e7c65912SDmitry Baryshkov 		.parent_hws = (const struct clk_hw*[]){
137*e7c65912SDmitry Baryshkov 			&mmpll1_early.clkr.hw
138*e7c65912SDmitry Baryshkov 		},
139c2526597SStephen Boyd 		.num_parents = 1,
140c2526597SStephen Boyd 		.ops = &clk_alpha_pll_postdiv_ops,
141c2526597SStephen Boyd 		.flags = CLK_SET_RATE_PARENT,
142c2526597SStephen Boyd 	},
143c2526597SStephen Boyd };
144c2526597SStephen Boyd 
145c2526597SStephen Boyd static struct clk_alpha_pll mmpll2_early = {
146c2526597SStephen Boyd 	.offset = 0x4100,
14728d3f06eSAbhishek Sahu 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
148c2526597SStephen Boyd 	.vco_table = mmpll_gfx_vco,
149c2526597SStephen Boyd 	.num_vco = ARRAY_SIZE(mmpll_gfx_vco),
150c2526597SStephen Boyd 	.clkr.hw.init = &(struct clk_init_data){
151c2526597SStephen Boyd 		.name = "mmpll2_early",
152*e7c65912SDmitry Baryshkov 		.parent_data = (const struct clk_parent_data[]){
153*e7c65912SDmitry Baryshkov 			{ .fw_name = "xo", .name = "xo_board" },
154*e7c65912SDmitry Baryshkov 		},
155c2526597SStephen Boyd 		.num_parents = 1,
156c2526597SStephen Boyd 		.ops = &clk_alpha_pll_ops,
157c2526597SStephen Boyd 	},
158c2526597SStephen Boyd };
159c2526597SStephen Boyd 
160c2526597SStephen Boyd static struct clk_alpha_pll_postdiv mmpll2 = {
161c2526597SStephen Boyd 	.offset = 0x4100,
16228d3f06eSAbhishek Sahu 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
163c2526597SStephen Boyd 	.width = 4,
164c2526597SStephen Boyd 	.clkr.hw.init = &(struct clk_init_data){
165c2526597SStephen Boyd 		.name = "mmpll2",
166*e7c65912SDmitry Baryshkov 		.parent_hws = (const struct clk_hw*[]){
167*e7c65912SDmitry Baryshkov 			&mmpll2_early.clkr.hw
168*e7c65912SDmitry Baryshkov 		},
169c2526597SStephen Boyd 		.num_parents = 1,
170c2526597SStephen Boyd 		.ops = &clk_alpha_pll_postdiv_ops,
171c2526597SStephen Boyd 		.flags = CLK_SET_RATE_PARENT,
172c2526597SStephen Boyd 	},
173c2526597SStephen Boyd };
174c2526597SStephen Boyd 
175c2526597SStephen Boyd static struct clk_alpha_pll mmpll3_early = {
176c2526597SStephen Boyd 	.offset = 0x60,
17728d3f06eSAbhishek Sahu 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
178c2526597SStephen Boyd 	.vco_table = mmpll_p_vco,
179c2526597SStephen Boyd 	.num_vco = ARRAY_SIZE(mmpll_p_vco),
180c2526597SStephen Boyd 	.clkr.hw.init = &(struct clk_init_data){
181c2526597SStephen Boyd 		.name = "mmpll3_early",
182*e7c65912SDmitry Baryshkov 		.parent_data = (const struct clk_parent_data[]){
183*e7c65912SDmitry Baryshkov 			{ .fw_name = "xo", .name = "xo_board" },
184*e7c65912SDmitry Baryshkov 		},
185c2526597SStephen Boyd 		.num_parents = 1,
186c2526597SStephen Boyd 		.ops = &clk_alpha_pll_ops,
187c2526597SStephen Boyd 	},
188c2526597SStephen Boyd };
189c2526597SStephen Boyd 
190c2526597SStephen Boyd static struct clk_alpha_pll_postdiv mmpll3 = {
191c2526597SStephen Boyd 	.offset = 0x60,
19228d3f06eSAbhishek Sahu 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
193c2526597SStephen Boyd 	.width = 4,
194c2526597SStephen Boyd 	.clkr.hw.init = &(struct clk_init_data){
195c2526597SStephen Boyd 		.name = "mmpll3",
196*e7c65912SDmitry Baryshkov 		.parent_hws = (const struct clk_hw*[]){
197*e7c65912SDmitry Baryshkov 			&mmpll3_early.clkr.hw
198*e7c65912SDmitry Baryshkov 		},
199c2526597SStephen Boyd 		.num_parents = 1,
200c2526597SStephen Boyd 		.ops = &clk_alpha_pll_postdiv_ops,
201c2526597SStephen Boyd 		.flags = CLK_SET_RATE_PARENT,
202c2526597SStephen Boyd 	},
203c2526597SStephen Boyd };
204c2526597SStephen Boyd 
205c2526597SStephen Boyd static struct clk_alpha_pll mmpll4_early = {
206c2526597SStephen Boyd 	.offset = 0x90,
20728d3f06eSAbhishek Sahu 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
208c2526597SStephen Boyd 	.vco_table = mmpll_t_vco,
209c2526597SStephen Boyd 	.num_vco = ARRAY_SIZE(mmpll_t_vco),
210c2526597SStephen Boyd 	.clkr.hw.init = &(struct clk_init_data){
211c2526597SStephen Boyd 		.name = "mmpll4_early",
212*e7c65912SDmitry Baryshkov 		.parent_data = (const struct clk_parent_data[]){
213*e7c65912SDmitry Baryshkov 			{ .fw_name = "xo", .name = "xo_board" },
214*e7c65912SDmitry Baryshkov 		},
215c2526597SStephen Boyd 		.num_parents = 1,
216c2526597SStephen Boyd 		.ops = &clk_alpha_pll_ops,
217c2526597SStephen Boyd 	},
218c2526597SStephen Boyd };
219c2526597SStephen Boyd 
220c2526597SStephen Boyd static struct clk_alpha_pll_postdiv mmpll4 = {
221c2526597SStephen Boyd 	.offset = 0x90,
22228d3f06eSAbhishek Sahu 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
223c2526597SStephen Boyd 	.width = 2,
224c2526597SStephen Boyd 	.clkr.hw.init = &(struct clk_init_data){
225c2526597SStephen Boyd 		.name = "mmpll4",
226*e7c65912SDmitry Baryshkov 		.parent_hws = (const struct clk_hw*[]){
227*e7c65912SDmitry Baryshkov 			&mmpll4_early.clkr.hw
228*e7c65912SDmitry Baryshkov 		},
229c2526597SStephen Boyd 		.num_parents = 1,
230c2526597SStephen Boyd 		.ops = &clk_alpha_pll_postdiv_ops,
231c2526597SStephen Boyd 		.flags = CLK_SET_RATE_PARENT,
232c2526597SStephen Boyd 	},
233c2526597SStephen Boyd };
234c2526597SStephen Boyd 
235c2526597SStephen Boyd static struct clk_alpha_pll mmpll5_early = {
236c2526597SStephen Boyd 	.offset = 0xc0,
23728d3f06eSAbhishek Sahu 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
238c2526597SStephen Boyd 	.vco_table = mmpll_p_vco,
239c2526597SStephen Boyd 	.num_vco = ARRAY_SIZE(mmpll_p_vco),
240c2526597SStephen Boyd 	.clkr.hw.init = &(struct clk_init_data){
241c2526597SStephen Boyd 		.name = "mmpll5_early",
242*e7c65912SDmitry Baryshkov 		.parent_data = (const struct clk_parent_data[]){
243*e7c65912SDmitry Baryshkov 			{ .fw_name = "xo", .name = "xo_board" },
244*e7c65912SDmitry Baryshkov 		},
245c2526597SStephen Boyd 		.num_parents = 1,
246c2526597SStephen Boyd 		.ops = &clk_alpha_pll_ops,
247c2526597SStephen Boyd 	},
248c2526597SStephen Boyd };
249c2526597SStephen Boyd 
250c2526597SStephen Boyd static struct clk_alpha_pll_postdiv mmpll5 = {
251c2526597SStephen Boyd 	.offset = 0xc0,
25228d3f06eSAbhishek Sahu 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
253c2526597SStephen Boyd 	.width = 4,
254c2526597SStephen Boyd 	.clkr.hw.init = &(struct clk_init_data){
255c2526597SStephen Boyd 		.name = "mmpll5",
256*e7c65912SDmitry Baryshkov 		.parent_hws = (const struct clk_hw*[]){
257*e7c65912SDmitry Baryshkov 			&mmpll5_early.clkr.hw
258*e7c65912SDmitry Baryshkov 		},
259c2526597SStephen Boyd 		.num_parents = 1,
260c2526597SStephen Boyd 		.ops = &clk_alpha_pll_postdiv_ops,
261c2526597SStephen Boyd 		.flags = CLK_SET_RATE_PARENT,
262c2526597SStephen Boyd 	},
263c2526597SStephen Boyd };
264c2526597SStephen Boyd 
265c2526597SStephen Boyd static struct clk_alpha_pll mmpll8_early = {
266c2526597SStephen Boyd 	.offset = 0x4130,
26728d3f06eSAbhishek Sahu 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
268c2526597SStephen Boyd 	.vco_table = mmpll_gfx_vco,
269c2526597SStephen Boyd 	.num_vco = ARRAY_SIZE(mmpll_gfx_vco),
270c2526597SStephen Boyd 	.clkr.hw.init = &(struct clk_init_data){
271c2526597SStephen Boyd 		.name = "mmpll8_early",
272*e7c65912SDmitry Baryshkov 		.parent_data = (const struct clk_parent_data[]){
273*e7c65912SDmitry Baryshkov 			{ .fw_name = "xo", .name = "xo_board" },
274*e7c65912SDmitry Baryshkov 		},
275c2526597SStephen Boyd 		.num_parents = 1,
276c2526597SStephen Boyd 		.ops = &clk_alpha_pll_ops,
277c2526597SStephen Boyd 	},
278c2526597SStephen Boyd };
279c2526597SStephen Boyd 
280c2526597SStephen Boyd static struct clk_alpha_pll_postdiv mmpll8 = {
281c2526597SStephen Boyd 	.offset = 0x4130,
28228d3f06eSAbhishek Sahu 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
283c2526597SStephen Boyd 	.width = 4,
284c2526597SStephen Boyd 	.clkr.hw.init = &(struct clk_init_data){
285c2526597SStephen Boyd 		.name = "mmpll8",
286*e7c65912SDmitry Baryshkov 		.parent_hws = (const struct clk_hw*[]){
287*e7c65912SDmitry Baryshkov 			&mmpll8_early.clkr.hw
288*e7c65912SDmitry Baryshkov 		},
289c2526597SStephen Boyd 		.num_parents = 1,
290c2526597SStephen Boyd 		.ops = &clk_alpha_pll_postdiv_ops,
291c2526597SStephen Boyd 		.flags = CLK_SET_RATE_PARENT,
292c2526597SStephen Boyd 	},
293c2526597SStephen Boyd };
294c2526597SStephen Boyd 
295c2526597SStephen Boyd static struct clk_alpha_pll mmpll9_early = {
296c2526597SStephen Boyd 	.offset = 0x4200,
29728d3f06eSAbhishek Sahu 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
298c2526597SStephen Boyd 	.vco_table = mmpll_t_vco,
299c2526597SStephen Boyd 	.num_vco = ARRAY_SIZE(mmpll_t_vco),
300c2526597SStephen Boyd 	.clkr.hw.init = &(struct clk_init_data){
301c2526597SStephen Boyd 		.name = "mmpll9_early",
302*e7c65912SDmitry Baryshkov 		.parent_data = (const struct clk_parent_data[]){
303*e7c65912SDmitry Baryshkov 			{ .fw_name = "xo", .name = "xo_board" },
304*e7c65912SDmitry Baryshkov 		},
305c2526597SStephen Boyd 		.num_parents = 1,
306c2526597SStephen Boyd 		.ops = &clk_alpha_pll_ops,
307c2526597SStephen Boyd 	},
308c2526597SStephen Boyd };
309c2526597SStephen Boyd 
310c2526597SStephen Boyd static struct clk_alpha_pll_postdiv mmpll9 = {
311c2526597SStephen Boyd 	.offset = 0x4200,
31228d3f06eSAbhishek Sahu 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
313c2526597SStephen Boyd 	.width = 2,
314c2526597SStephen Boyd 	.clkr.hw.init = &(struct clk_init_data){
315c2526597SStephen Boyd 		.name = "mmpll9",
316*e7c65912SDmitry Baryshkov 		.parent_hws = (const struct clk_hw*[]){
317*e7c65912SDmitry Baryshkov 			&mmpll9_early.clkr.hw
318*e7c65912SDmitry Baryshkov 		},
319c2526597SStephen Boyd 		.num_parents = 1,
320c2526597SStephen Boyd 		.ops = &clk_alpha_pll_postdiv_ops,
321c2526597SStephen Boyd 		.flags = CLK_SET_RATE_PARENT,
322c2526597SStephen Boyd 	},
323c2526597SStephen Boyd };
324c2526597SStephen Boyd 
325208c564fSDmitry Baryshkov static const struct parent_map mmss_xo_hdmi_map[] = {
326208c564fSDmitry Baryshkov 	{ P_XO, 0 },
327208c564fSDmitry Baryshkov 	{ P_HDMIPLL, 1 }
328208c564fSDmitry Baryshkov };
329208c564fSDmitry Baryshkov 
330*e7c65912SDmitry Baryshkov static const struct clk_parent_data mmss_xo_hdmi[] = {
331*e7c65912SDmitry Baryshkov 	{ .fw_name = "xo", .name = "xo_board" },
332*e7c65912SDmitry Baryshkov 	{ .fw_name = "hdmipll", .name = "hdmipll" }
333208c564fSDmitry Baryshkov };
334208c564fSDmitry Baryshkov 
335208c564fSDmitry Baryshkov static const struct parent_map mmss_xo_dsi0pll_dsi1pll_map[] = {
336208c564fSDmitry Baryshkov 	{ P_XO, 0 },
337208c564fSDmitry Baryshkov 	{ P_DSI0PLL, 1 },
338208c564fSDmitry Baryshkov 	{ P_DSI1PLL, 2 }
339208c564fSDmitry Baryshkov };
340208c564fSDmitry Baryshkov 
341*e7c65912SDmitry Baryshkov static const struct clk_parent_data mmss_xo_dsi0pll_dsi1pll[] = {
342*e7c65912SDmitry Baryshkov 	{ .fw_name = "xo", .name = "xo_board" },
343*e7c65912SDmitry Baryshkov 	{ .fw_name = "dsi0pll", .name = "dsi0pll" },
344*e7c65912SDmitry Baryshkov 	{ .fw_name = "dsi1pll", .name = "dsi1pll" }
345208c564fSDmitry Baryshkov };
346208c564fSDmitry Baryshkov 
347208c564fSDmitry Baryshkov static const struct parent_map mmss_xo_gpll0_gpll0_div_map[] = {
348208c564fSDmitry Baryshkov 	{ P_XO, 0 },
349208c564fSDmitry Baryshkov 	{ P_GPLL0, 5 },
350208c564fSDmitry Baryshkov 	{ P_GPLL0_DIV, 6 }
351208c564fSDmitry Baryshkov };
352208c564fSDmitry Baryshkov 
353*e7c65912SDmitry Baryshkov static const struct clk_parent_data mmss_xo_gpll0_gpll0_div[] = {
354*e7c65912SDmitry Baryshkov 	{ .fw_name = "xo", .name = "xo_board" },
355*e7c65912SDmitry Baryshkov 	{ .fw_name = "gpll0", .name = "gpll0" },
356*e7c65912SDmitry Baryshkov 	{ .hw = &gpll0_div.hw }
357208c564fSDmitry Baryshkov };
358208c564fSDmitry Baryshkov 
359208c564fSDmitry Baryshkov static const struct parent_map mmss_xo_dsibyte_map[] = {
360208c564fSDmitry Baryshkov 	{ P_XO, 0 },
361208c564fSDmitry Baryshkov 	{ P_DSI0PLL_BYTE, 1 },
362208c564fSDmitry Baryshkov 	{ P_DSI1PLL_BYTE, 2 }
363208c564fSDmitry Baryshkov };
364208c564fSDmitry Baryshkov 
365*e7c65912SDmitry Baryshkov static const struct clk_parent_data mmss_xo_dsibyte[] = {
366*e7c65912SDmitry Baryshkov 	{ .fw_name = "xo", .name = "xo_board" },
367*e7c65912SDmitry Baryshkov 	{ .fw_name = "dsi0pllbyte", .name = "dsi0pllbyte" },
368*e7c65912SDmitry Baryshkov 	{ .fw_name = "dsi1pllbyte", .name = "dsi1pllbyte" }
369208c564fSDmitry Baryshkov };
370208c564fSDmitry Baryshkov 
371208c564fSDmitry Baryshkov static const struct parent_map mmss_xo_mmpll0_gpll0_gpll0_div_map[] = {
372208c564fSDmitry Baryshkov 	{ P_XO, 0 },
373208c564fSDmitry Baryshkov 	{ P_MMPLL0, 1 },
374208c564fSDmitry Baryshkov 	{ P_GPLL0, 5 },
375208c564fSDmitry Baryshkov 	{ P_GPLL0_DIV, 6 }
376208c564fSDmitry Baryshkov };
377208c564fSDmitry Baryshkov 
378*e7c65912SDmitry Baryshkov static const struct clk_parent_data mmss_xo_mmpll0_gpll0_gpll0_div[] = {
379*e7c65912SDmitry Baryshkov 	{ .fw_name = "xo", .name = "xo_board" },
380*e7c65912SDmitry Baryshkov 	{ .hw = &mmpll0.clkr.hw },
381*e7c65912SDmitry Baryshkov 	{ .fw_name = "gpll0", .name = "gpll0" },
382*e7c65912SDmitry Baryshkov 	{ .hw = &gpll0_div.hw }
383208c564fSDmitry Baryshkov };
384208c564fSDmitry Baryshkov 
385208c564fSDmitry Baryshkov static const struct parent_map mmss_xo_mmpll0_mmpll1_gpll0_gpll0_div_map[] = {
386208c564fSDmitry Baryshkov 	{ P_XO, 0 },
387208c564fSDmitry Baryshkov 	{ P_MMPLL0, 1 },
388208c564fSDmitry Baryshkov 	{ P_MMPLL1, 2 },
389208c564fSDmitry Baryshkov 	{ P_GPLL0, 5 },
390208c564fSDmitry Baryshkov 	{ P_GPLL0_DIV, 6 }
391208c564fSDmitry Baryshkov };
392208c564fSDmitry Baryshkov 
393*e7c65912SDmitry Baryshkov static const struct clk_parent_data mmss_xo_mmpll0_mmpll1_gpll0_gpll0_div[] = {
394*e7c65912SDmitry Baryshkov 	{ .fw_name = "xo", .name = "xo_board" },
395*e7c65912SDmitry Baryshkov 	{ .hw = &mmpll0.clkr.hw },
396*e7c65912SDmitry Baryshkov 	{ .hw = &mmpll1.clkr.hw },
397*e7c65912SDmitry Baryshkov 	{ .fw_name = "gpll0", .name = "gpll0" },
398*e7c65912SDmitry Baryshkov 	{ .hw = &gpll0_div.hw }
399208c564fSDmitry Baryshkov };
400208c564fSDmitry Baryshkov 
401208c564fSDmitry Baryshkov static const struct parent_map mmss_xo_mmpll0_mmpll3_gpll0_gpll0_div_map[] = {
402208c564fSDmitry Baryshkov 	{ P_XO, 0 },
403208c564fSDmitry Baryshkov 	{ P_MMPLL0, 1 },
404208c564fSDmitry Baryshkov 	{ P_MMPLL3, 3 },
405208c564fSDmitry Baryshkov 	{ P_GPLL0, 5 },
406208c564fSDmitry Baryshkov 	{ P_GPLL0_DIV, 6 }
407208c564fSDmitry Baryshkov };
408208c564fSDmitry Baryshkov 
409*e7c65912SDmitry Baryshkov static const struct clk_parent_data mmss_xo_mmpll0_mmpll3_gpll0_gpll0_div[] = {
410*e7c65912SDmitry Baryshkov 	{ .fw_name = "xo", .name = "xo_board" },
411*e7c65912SDmitry Baryshkov 	{ .hw = &mmpll0.clkr.hw },
412*e7c65912SDmitry Baryshkov 	{ .hw = &mmpll3.clkr.hw },
413*e7c65912SDmitry Baryshkov 	{ .fw_name = "gpll0", .name = "gpll0" },
414*e7c65912SDmitry Baryshkov 	{ .hw = &gpll0_div.hw }
415208c564fSDmitry Baryshkov };
416208c564fSDmitry Baryshkov 
417208c564fSDmitry Baryshkov static const struct parent_map mmss_xo_mmpll0_mmpll5_gpll0_gpll0_div_map[] = {
418208c564fSDmitry Baryshkov 	{ P_XO, 0 },
419208c564fSDmitry Baryshkov 	{ P_MMPLL0, 1 },
420208c564fSDmitry Baryshkov 	{ P_MMPLL5, 2 },
421208c564fSDmitry Baryshkov 	{ P_GPLL0, 5 },
422208c564fSDmitry Baryshkov 	{ P_GPLL0_DIV, 6 }
423208c564fSDmitry Baryshkov };
424208c564fSDmitry Baryshkov 
425*e7c65912SDmitry Baryshkov static const struct clk_parent_data mmss_xo_mmpll0_mmpll5_gpll0_gpll0_div[] = {
426*e7c65912SDmitry Baryshkov 	{ .fw_name = "xo", .name = "xo_board" },
427*e7c65912SDmitry Baryshkov 	{ .hw = &mmpll0.clkr.hw },
428*e7c65912SDmitry Baryshkov 	{ .hw = &mmpll5.clkr.hw },
429*e7c65912SDmitry Baryshkov 	{ .fw_name = "gpll0", .name = "gpll0" },
430*e7c65912SDmitry Baryshkov 	{ .hw = &gpll0_div.hw }
431208c564fSDmitry Baryshkov };
432208c564fSDmitry Baryshkov 
433208c564fSDmitry Baryshkov static const struct parent_map mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div_map[] = {
434208c564fSDmitry Baryshkov 	{ P_XO, 0 },
435208c564fSDmitry Baryshkov 	{ P_MMPLL0, 1 },
436208c564fSDmitry Baryshkov 	{ P_MMPLL4, 3 },
437208c564fSDmitry Baryshkov 	{ P_GPLL0, 5 },
438208c564fSDmitry Baryshkov 	{ P_GPLL0_DIV, 6 }
439208c564fSDmitry Baryshkov };
440208c564fSDmitry Baryshkov 
441*e7c65912SDmitry Baryshkov static const struct clk_parent_data mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div[] = {
442*e7c65912SDmitry Baryshkov 	{ .fw_name = "xo", .name = "xo_board" },
443*e7c65912SDmitry Baryshkov 	{ .hw = &mmpll0.clkr.hw },
444*e7c65912SDmitry Baryshkov 	{ .hw = &mmpll4.clkr.hw },
445*e7c65912SDmitry Baryshkov 	{ .fw_name = "gpll0", .name = "gpll0" },
446*e7c65912SDmitry Baryshkov 	{ .hw = &gpll0_div.hw }
447208c564fSDmitry Baryshkov };
448208c564fSDmitry Baryshkov 
449208c564fSDmitry Baryshkov static const struct parent_map mmss_xo_mmpll0_mmpll9_mmpll2_mmpll8_gpll0_map[] = {
450208c564fSDmitry Baryshkov 	{ P_XO, 0 },
451208c564fSDmitry Baryshkov 	{ P_MMPLL0, 1 },
452208c564fSDmitry Baryshkov 	{ P_MMPLL9, 2 },
453208c564fSDmitry Baryshkov 	{ P_MMPLL2, 3 },
454208c564fSDmitry Baryshkov 	{ P_MMPLL8, 4 },
455208c564fSDmitry Baryshkov 	{ P_GPLL0, 5 }
456208c564fSDmitry Baryshkov };
457208c564fSDmitry Baryshkov 
458*e7c65912SDmitry Baryshkov static const struct clk_parent_data mmss_xo_mmpll0_mmpll9_mmpll2_mmpll8_gpll0[] = {
459*e7c65912SDmitry Baryshkov 	{ .fw_name = "xo", .name = "xo_board" },
460*e7c65912SDmitry Baryshkov 	{ .hw = &mmpll0.clkr.hw },
461*e7c65912SDmitry Baryshkov 	{ .hw = &mmpll9.clkr.hw },
462*e7c65912SDmitry Baryshkov 	{ .hw = &mmpll2.clkr.hw },
463*e7c65912SDmitry Baryshkov 	{ .hw = &mmpll8.clkr.hw },
464*e7c65912SDmitry Baryshkov 	{ .fw_name = "gpll0", .name = "gpll0" },
465208c564fSDmitry Baryshkov };
466208c564fSDmitry Baryshkov 
467208c564fSDmitry Baryshkov static const struct parent_map mmss_xo_mmpll0_mmpll9_mmpll2_mmpll8_gpll0_gpll0_div_map[] = {
468208c564fSDmitry Baryshkov 	{ P_XO, 0 },
469208c564fSDmitry Baryshkov 	{ P_MMPLL0, 1 },
470208c564fSDmitry Baryshkov 	{ P_MMPLL9, 2 },
471208c564fSDmitry Baryshkov 	{ P_MMPLL2, 3 },
472208c564fSDmitry Baryshkov 	{ P_MMPLL8, 4 },
473208c564fSDmitry Baryshkov 	{ P_GPLL0, 5 },
474208c564fSDmitry Baryshkov 	{ P_GPLL0_DIV, 6 }
475208c564fSDmitry Baryshkov };
476208c564fSDmitry Baryshkov 
477*e7c65912SDmitry Baryshkov static const struct clk_parent_data mmss_xo_mmpll0_mmpll9_mmpll2_mmpll8_gpll0_gpll0_div[] = {
478*e7c65912SDmitry Baryshkov 	{ .fw_name = "xo", .name = "xo_board" },
479*e7c65912SDmitry Baryshkov 	{ .hw = &mmpll0.clkr.hw },
480*e7c65912SDmitry Baryshkov 	{ .hw = &mmpll9.clkr.hw },
481*e7c65912SDmitry Baryshkov 	{ .hw = &mmpll2.clkr.hw },
482*e7c65912SDmitry Baryshkov 	{ .hw = &mmpll8.clkr.hw },
483*e7c65912SDmitry Baryshkov 	{ .fw_name = "gpll0", .name = "gpll0" },
484*e7c65912SDmitry Baryshkov 	{ .hw = &gpll0_div.hw }
485208c564fSDmitry Baryshkov };
486208c564fSDmitry Baryshkov 
487208c564fSDmitry Baryshkov static const struct parent_map mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map[] = {
488208c564fSDmitry Baryshkov 	{ P_XO, 0 },
489208c564fSDmitry Baryshkov 	{ P_MMPLL0, 1 },
490208c564fSDmitry Baryshkov 	{ P_MMPLL1, 2 },
491208c564fSDmitry Baryshkov 	{ P_MMPLL4, 3 },
492208c564fSDmitry Baryshkov 	{ P_MMPLL3, 4 },
493208c564fSDmitry Baryshkov 	{ P_GPLL0, 5 },
494208c564fSDmitry Baryshkov 	{ P_GPLL0_DIV, 6 }
495208c564fSDmitry Baryshkov };
496208c564fSDmitry Baryshkov 
497*e7c65912SDmitry Baryshkov static const struct clk_parent_data mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div[] = {
498*e7c65912SDmitry Baryshkov 	{ .fw_name = "xo", .name = "xo_board" },
499*e7c65912SDmitry Baryshkov 	{ .hw = &mmpll0.clkr.hw },
500*e7c65912SDmitry Baryshkov 	{ .hw = &mmpll1.clkr.hw },
501*e7c65912SDmitry Baryshkov 	{ .hw = &mmpll4.clkr.hw },
502*e7c65912SDmitry Baryshkov 	{ .hw = &mmpll3.clkr.hw },
503*e7c65912SDmitry Baryshkov 	{ .fw_name = "gpll0", .name = "gpll0" },
504*e7c65912SDmitry Baryshkov 	{ .hw = &gpll0_div.hw }
505208c564fSDmitry Baryshkov };
506208c564fSDmitry Baryshkov 
507c2526597SStephen Boyd static const struct freq_tbl ftbl_ahb_clk_src[] = {
508c2526597SStephen Boyd 	F(19200000, P_XO, 1, 0, 0),
509c2526597SStephen Boyd 	F(40000000, P_GPLL0_DIV, 7.5, 0, 0),
510c2526597SStephen Boyd 	F(80000000, P_MMPLL0, 10, 0, 0),
511c2526597SStephen Boyd 	{ }
512c2526597SStephen Boyd };
513c2526597SStephen Boyd 
514c2526597SStephen Boyd static struct clk_rcg2 ahb_clk_src = {
515c2526597SStephen Boyd 	.cmd_rcgr = 0x5000,
516c2526597SStephen Boyd 	.hid_width = 5,
517c2526597SStephen Boyd 	.parent_map = mmss_xo_mmpll0_gpll0_gpll0_div_map,
518c2526597SStephen Boyd 	.freq_tbl = ftbl_ahb_clk_src,
519c2526597SStephen Boyd 	.clkr.hw.init = &(struct clk_init_data){
520c2526597SStephen Boyd 		.name = "ahb_clk_src",
521*e7c65912SDmitry Baryshkov 		.parent_data = mmss_xo_mmpll0_gpll0_gpll0_div,
522a7a4fc94SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(mmss_xo_mmpll0_gpll0_gpll0_div),
523c2526597SStephen Boyd 		.ops = &clk_rcg2_ops,
524c2526597SStephen Boyd 	},
525c2526597SStephen Boyd };
526c2526597SStephen Boyd 
527c2526597SStephen Boyd static const struct freq_tbl ftbl_axi_clk_src[] = {
528c2526597SStephen Boyd 	F(19200000, P_XO, 1, 0, 0),
529c2526597SStephen Boyd 	F(75000000, P_GPLL0_DIV, 4, 0, 0),
530c2526597SStephen Boyd 	F(100000000, P_GPLL0, 6, 0, 0),
531c2526597SStephen Boyd 	F(171430000, P_GPLL0, 3.5, 0, 0),
532c2526597SStephen Boyd 	F(200000000, P_GPLL0, 3, 0, 0),
533c2526597SStephen Boyd 	F(320000000, P_MMPLL0, 2.5, 0, 0),
534c2526597SStephen Boyd 	F(400000000, P_MMPLL0, 2, 0, 0),
535c2526597SStephen Boyd 	{ }
536c2526597SStephen Boyd };
537c2526597SStephen Boyd 
538c2526597SStephen Boyd static struct clk_rcg2 axi_clk_src = {
539c2526597SStephen Boyd 	.cmd_rcgr = 0x5040,
540c2526597SStephen Boyd 	.hid_width = 5,
541c2526597SStephen Boyd 	.parent_map = mmss_xo_mmpll0_mmpll1_gpll0_gpll0_div_map,
542c2526597SStephen Boyd 	.freq_tbl = ftbl_axi_clk_src,
543c2526597SStephen Boyd 	.clkr.hw.init = &(struct clk_init_data){
544c2526597SStephen Boyd 		.name = "axi_clk_src",
545*e7c65912SDmitry Baryshkov 		.parent_data = mmss_xo_mmpll0_mmpll1_gpll0_gpll0_div,
546a7a4fc94SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll1_gpll0_gpll0_div),
547c2526597SStephen Boyd 		.ops = &clk_rcg2_ops,
548c2526597SStephen Boyd 	},
549c2526597SStephen Boyd };
550c2526597SStephen Boyd 
551c2526597SStephen Boyd static struct clk_rcg2 maxi_clk_src = {
552c2526597SStephen Boyd 	.cmd_rcgr = 0x5090,
553c2526597SStephen Boyd 	.hid_width = 5,
554c2526597SStephen Boyd 	.parent_map = mmss_xo_mmpll0_mmpll1_gpll0_gpll0_div_map,
555c2526597SStephen Boyd 	.freq_tbl = ftbl_axi_clk_src,
556c2526597SStephen Boyd 	.clkr.hw.init = &(struct clk_init_data){
557c2526597SStephen Boyd 		.name = "maxi_clk_src",
558*e7c65912SDmitry Baryshkov 		.parent_data = mmss_xo_mmpll0_mmpll1_gpll0_gpll0_div,
559a7a4fc94SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll1_gpll0_gpll0_div),
560c2526597SStephen Boyd 		.ops = &clk_rcg2_ops,
561c2526597SStephen Boyd 	},
562c2526597SStephen Boyd };
563c2526597SStephen Boyd 
564eaf87e56SAngeloGioacchino Del Regno static struct clk_rcg2_gfx3d gfx3d_clk_src = {
565eaf87e56SAngeloGioacchino Del Regno 	.rcg = {
566c2526597SStephen Boyd 		.cmd_rcgr = 0x4000,
567c2526597SStephen Boyd 		.hid_width = 5,
568c2526597SStephen Boyd 		.parent_map = mmss_xo_mmpll0_mmpll9_mmpll2_mmpll8_gpll0_map,
569c2526597SStephen Boyd 		.clkr.hw.init = &(struct clk_init_data){
570c2526597SStephen Boyd 			.name = "gfx3d_clk_src",
571*e7c65912SDmitry Baryshkov 			.parent_data = mmss_xo_mmpll0_mmpll9_mmpll2_mmpll8_gpll0,
572a7a4fc94SDmitry Baryshkov 			.num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll9_mmpll2_mmpll8_gpll0),
573c2526597SStephen Boyd 			.ops = &clk_gfx3d_ops,
574c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
575c2526597SStephen Boyd 		},
576eaf87e56SAngeloGioacchino Del Regno 	},
577eaf87e56SAngeloGioacchino Del Regno 	.hws = (struct clk_hw*[]) {
578eaf87e56SAngeloGioacchino Del Regno 		&mmpll9.clkr.hw,
579eaf87e56SAngeloGioacchino Del Regno 		&mmpll2.clkr.hw,
580eaf87e56SAngeloGioacchino Del Regno 		&mmpll8.clkr.hw
581eaf87e56SAngeloGioacchino Del Regno 	},
582c2526597SStephen Boyd };
583c2526597SStephen Boyd 
584c2526597SStephen Boyd static const struct freq_tbl ftbl_rbbmtimer_clk_src[] = {
585c2526597SStephen Boyd 	F(19200000, P_XO, 1, 0, 0),
586c2526597SStephen Boyd 	{ }
587c2526597SStephen Boyd };
588c2526597SStephen Boyd 
589c2526597SStephen Boyd static struct clk_rcg2 rbbmtimer_clk_src = {
590c2526597SStephen Boyd 	.cmd_rcgr = 0x4090,
591c2526597SStephen Boyd 	.hid_width = 5,
592c2526597SStephen Boyd 	.parent_map = mmss_xo_mmpll0_gpll0_gpll0_div_map,
593c2526597SStephen Boyd 	.freq_tbl = ftbl_rbbmtimer_clk_src,
594c2526597SStephen Boyd 	.clkr.hw.init = &(struct clk_init_data){
595c2526597SStephen Boyd 		.name = "rbbmtimer_clk_src",
596*e7c65912SDmitry Baryshkov 		.parent_data = mmss_xo_mmpll0_gpll0_gpll0_div,
597a7a4fc94SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(mmss_xo_mmpll0_gpll0_gpll0_div),
598c2526597SStephen Boyd 		.ops = &clk_rcg2_ops,
599c2526597SStephen Boyd 	},
600c2526597SStephen Boyd };
601c2526597SStephen Boyd 
602c2526597SStephen Boyd static struct clk_rcg2 isense_clk_src = {
603c2526597SStephen Boyd 	.cmd_rcgr = 0x4010,
604c2526597SStephen Boyd 	.hid_width = 5,
605c2526597SStephen Boyd 	.parent_map = mmss_xo_mmpll0_mmpll9_mmpll2_mmpll8_gpll0_gpll0_div_map,
606c2526597SStephen Boyd 	.clkr.hw.init = &(struct clk_init_data){
607c2526597SStephen Boyd 		.name = "isense_clk_src",
608*e7c65912SDmitry Baryshkov 		.parent_data = mmss_xo_mmpll0_mmpll9_mmpll2_mmpll8_gpll0_gpll0_div,
609a7a4fc94SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll9_mmpll2_mmpll8_gpll0_gpll0_div),
610c2526597SStephen Boyd 		.ops = &clk_rcg2_ops,
611c2526597SStephen Boyd 	},
612c2526597SStephen Boyd };
613c2526597SStephen Boyd 
614c2526597SStephen Boyd static const struct freq_tbl ftbl_rbcpr_clk_src[] = {
615c2526597SStephen Boyd 	F(19200000, P_XO, 1, 0, 0),
616c2526597SStephen Boyd 	F(50000000, P_GPLL0, 12, 0, 0),
617c2526597SStephen Boyd 	{ }
618c2526597SStephen Boyd };
619c2526597SStephen Boyd 
620c2526597SStephen Boyd static struct clk_rcg2 rbcpr_clk_src = {
621c2526597SStephen Boyd 	.cmd_rcgr = 0x4060,
622c2526597SStephen Boyd 	.hid_width = 5,
623c2526597SStephen Boyd 	.parent_map = mmss_xo_mmpll0_gpll0_gpll0_div_map,
624c2526597SStephen Boyd 	.freq_tbl = ftbl_rbcpr_clk_src,
625c2526597SStephen Boyd 	.clkr.hw.init = &(struct clk_init_data){
626c2526597SStephen Boyd 		.name = "rbcpr_clk_src",
627*e7c65912SDmitry Baryshkov 		.parent_data = mmss_xo_mmpll0_gpll0_gpll0_div,
628a7a4fc94SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(mmss_xo_mmpll0_gpll0_gpll0_div),
629c2526597SStephen Boyd 		.ops = &clk_rcg2_ops,
630c2526597SStephen Boyd 	},
631c2526597SStephen Boyd };
632c2526597SStephen Boyd 
633c2526597SStephen Boyd static const struct freq_tbl ftbl_video_core_clk_src[] = {
634c2526597SStephen Boyd 	F(75000000, P_GPLL0_DIV, 4, 0, 0),
635c2526597SStephen Boyd 	F(150000000, P_GPLL0, 4, 0, 0),
636c2526597SStephen Boyd 	F(346666667, P_MMPLL3, 3, 0, 0),
637c2526597SStephen Boyd 	F(520000000, P_MMPLL3, 2, 0, 0),
638c2526597SStephen Boyd 	{ }
639c2526597SStephen Boyd };
640c2526597SStephen Boyd 
641c2526597SStephen Boyd static struct clk_rcg2 video_core_clk_src = {
642c2526597SStephen Boyd 	.cmd_rcgr = 0x1000,
643c2526597SStephen Boyd 	.mnd_width = 8,
644c2526597SStephen Boyd 	.hid_width = 5,
645c2526597SStephen Boyd 	.parent_map = mmss_xo_mmpll0_mmpll3_gpll0_gpll0_div_map,
646c2526597SStephen Boyd 	.freq_tbl = ftbl_video_core_clk_src,
647c2526597SStephen Boyd 	.clkr.hw.init = &(struct clk_init_data){
648c2526597SStephen Boyd 		.name = "video_core_clk_src",
649*e7c65912SDmitry Baryshkov 		.parent_data = mmss_xo_mmpll0_mmpll3_gpll0_gpll0_div,
650a7a4fc94SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll3_gpll0_gpll0_div),
651c2526597SStephen Boyd 		.ops = &clk_rcg2_ops,
652c2526597SStephen Boyd 	},
653c2526597SStephen Boyd };
654c2526597SStephen Boyd 
655c2526597SStephen Boyd static struct clk_rcg2 video_subcore0_clk_src = {
656c2526597SStephen Boyd 	.cmd_rcgr = 0x1060,
657c2526597SStephen Boyd 	.mnd_width = 8,
658c2526597SStephen Boyd 	.hid_width = 5,
659c2526597SStephen Boyd 	.parent_map = mmss_xo_mmpll0_mmpll3_gpll0_gpll0_div_map,
660c2526597SStephen Boyd 	.freq_tbl = ftbl_video_core_clk_src,
661c2526597SStephen Boyd 	.clkr.hw.init = &(struct clk_init_data){
662c2526597SStephen Boyd 		.name = "video_subcore0_clk_src",
663*e7c65912SDmitry Baryshkov 		.parent_data = mmss_xo_mmpll0_mmpll3_gpll0_gpll0_div,
664a7a4fc94SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll3_gpll0_gpll0_div),
665c2526597SStephen Boyd 		.ops = &clk_rcg2_ops,
666c2526597SStephen Boyd 	},
667c2526597SStephen Boyd };
668c2526597SStephen Boyd 
669c2526597SStephen Boyd static struct clk_rcg2 video_subcore1_clk_src = {
670c2526597SStephen Boyd 	.cmd_rcgr = 0x1080,
671c2526597SStephen Boyd 	.mnd_width = 8,
672c2526597SStephen Boyd 	.hid_width = 5,
673c2526597SStephen Boyd 	.parent_map = mmss_xo_mmpll0_mmpll3_gpll0_gpll0_div_map,
674c2526597SStephen Boyd 	.freq_tbl = ftbl_video_core_clk_src,
675c2526597SStephen Boyd 	.clkr.hw.init = &(struct clk_init_data){
676c2526597SStephen Boyd 		.name = "video_subcore1_clk_src",
677*e7c65912SDmitry Baryshkov 		.parent_data = mmss_xo_mmpll0_mmpll3_gpll0_gpll0_div,
678a7a4fc94SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll3_gpll0_gpll0_div),
679c2526597SStephen Boyd 		.ops = &clk_rcg2_ops,
680c2526597SStephen Boyd 	},
681c2526597SStephen Boyd };
682c2526597SStephen Boyd 
683c2526597SStephen Boyd static struct clk_rcg2 pclk0_clk_src = {
684c2526597SStephen Boyd 	.cmd_rcgr = 0x2000,
685c2526597SStephen Boyd 	.mnd_width = 8,
686c2526597SStephen Boyd 	.hid_width = 5,
687c2526597SStephen Boyd 	.parent_map = mmss_xo_dsi0pll_dsi1pll_map,
688c2526597SStephen Boyd 	.clkr.hw.init = &(struct clk_init_data){
689c2526597SStephen Boyd 		.name = "pclk0_clk_src",
690*e7c65912SDmitry Baryshkov 		.parent_data = mmss_xo_dsi0pll_dsi1pll,
691a7a4fc94SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(mmss_xo_dsi0pll_dsi1pll),
692c2526597SStephen Boyd 		.ops = &clk_pixel_ops,
693c2526597SStephen Boyd 		.flags = CLK_SET_RATE_PARENT,
694c2526597SStephen Boyd 	},
695c2526597SStephen Boyd };
696c2526597SStephen Boyd 
697c2526597SStephen Boyd static struct clk_rcg2 pclk1_clk_src = {
698c2526597SStephen Boyd 	.cmd_rcgr = 0x2020,
699c2526597SStephen Boyd 	.mnd_width = 8,
700c2526597SStephen Boyd 	.hid_width = 5,
701c2526597SStephen Boyd 	.parent_map = mmss_xo_dsi0pll_dsi1pll_map,
702c2526597SStephen Boyd 	.clkr.hw.init = &(struct clk_init_data){
703c2526597SStephen Boyd 		.name = "pclk1_clk_src",
704*e7c65912SDmitry Baryshkov 		.parent_data = mmss_xo_dsi0pll_dsi1pll,
705a7a4fc94SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(mmss_xo_dsi0pll_dsi1pll),
706c2526597SStephen Boyd 		.ops = &clk_pixel_ops,
707c2526597SStephen Boyd 		.flags = CLK_SET_RATE_PARENT,
708c2526597SStephen Boyd 	},
709c2526597SStephen Boyd };
710c2526597SStephen Boyd 
711c2526597SStephen Boyd static const struct freq_tbl ftbl_mdp_clk_src[] = {
712c2526597SStephen Boyd 	F(85714286, P_GPLL0, 7, 0, 0),
713c2526597SStephen Boyd 	F(100000000, P_GPLL0, 6, 0, 0),
714c2526597SStephen Boyd 	F(150000000, P_GPLL0, 4, 0, 0),
715c2526597SStephen Boyd 	F(171428571, P_GPLL0, 3.5, 0, 0),
716c2526597SStephen Boyd 	F(200000000, P_GPLL0, 3, 0, 0),
717c2526597SStephen Boyd 	F(275000000, P_MMPLL5, 3, 0, 0),
718c2526597SStephen Boyd 	F(300000000, P_GPLL0, 2, 0, 0),
719c2526597SStephen Boyd 	F(330000000, P_MMPLL5, 2.5, 0, 0),
720c2526597SStephen Boyd 	F(412500000, P_MMPLL5, 2, 0, 0),
721c2526597SStephen Boyd 	{ }
722c2526597SStephen Boyd };
723c2526597SStephen Boyd 
724c2526597SStephen Boyd static struct clk_rcg2 mdp_clk_src = {
725c2526597SStephen Boyd 	.cmd_rcgr = 0x2040,
726c2526597SStephen Boyd 	.hid_width = 5,
727c2526597SStephen Boyd 	.parent_map = mmss_xo_mmpll0_mmpll5_gpll0_gpll0_div_map,
728c2526597SStephen Boyd 	.freq_tbl = ftbl_mdp_clk_src,
729c2526597SStephen Boyd 	.clkr.hw.init = &(struct clk_init_data){
730c2526597SStephen Boyd 		.name = "mdp_clk_src",
731*e7c65912SDmitry Baryshkov 		.parent_data = mmss_xo_mmpll0_mmpll5_gpll0_gpll0_div,
732a7a4fc94SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll5_gpll0_gpll0_div),
733c2526597SStephen Boyd 		.ops = &clk_rcg2_ops,
734c2526597SStephen Boyd 	},
735c2526597SStephen Boyd };
736c2526597SStephen Boyd 
737c2526597SStephen Boyd static struct freq_tbl extpclk_freq_tbl[] = {
738c2526597SStephen Boyd 	{ .src = P_HDMIPLL },
739c2526597SStephen Boyd 	{ }
740c2526597SStephen Boyd };
741c2526597SStephen Boyd 
742c2526597SStephen Boyd static struct clk_rcg2 extpclk_clk_src = {
743c2526597SStephen Boyd 	.cmd_rcgr = 0x2060,
744c2526597SStephen Boyd 	.hid_width = 5,
745c2526597SStephen Boyd 	.parent_map = mmss_xo_hdmi_map,
746c2526597SStephen Boyd 	.freq_tbl = extpclk_freq_tbl,
747c2526597SStephen Boyd 	.clkr.hw.init = &(struct clk_init_data){
748c2526597SStephen Boyd 		.name = "extpclk_clk_src",
749*e7c65912SDmitry Baryshkov 		.parent_data = mmss_xo_hdmi,
750a7a4fc94SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(mmss_xo_hdmi),
751c2526597SStephen Boyd 		.ops = &clk_byte_ops,
752c2526597SStephen Boyd 		.flags = CLK_SET_RATE_PARENT,
753c2526597SStephen Boyd 	},
754c2526597SStephen Boyd };
755c2526597SStephen Boyd 
756c2526597SStephen Boyd static struct freq_tbl ftbl_mdss_vsync_clk[] = {
757c2526597SStephen Boyd 	F(19200000, P_XO, 1, 0, 0),
758c2526597SStephen Boyd 	{ }
759c2526597SStephen Boyd };
760c2526597SStephen Boyd 
761c2526597SStephen Boyd static struct clk_rcg2 vsync_clk_src = {
762c2526597SStephen Boyd 	.cmd_rcgr = 0x2080,
763c2526597SStephen Boyd 	.hid_width = 5,
764c2526597SStephen Boyd 	.parent_map = mmss_xo_gpll0_gpll0_div_map,
765c2526597SStephen Boyd 	.freq_tbl = ftbl_mdss_vsync_clk,
766c2526597SStephen Boyd 	.clkr.hw.init = &(struct clk_init_data){
767c2526597SStephen Boyd 		.name = "vsync_clk_src",
768*e7c65912SDmitry Baryshkov 		.parent_data = mmss_xo_gpll0_gpll0_div,
769a7a4fc94SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(mmss_xo_gpll0_gpll0_div),
770c2526597SStephen Boyd 		.ops = &clk_rcg2_ops,
771c2526597SStephen Boyd 	},
772c2526597SStephen Boyd };
773c2526597SStephen Boyd 
774c2526597SStephen Boyd static struct freq_tbl ftbl_mdss_hdmi_clk[] = {
775c2526597SStephen Boyd 	F(19200000, P_XO, 1, 0, 0),
776c2526597SStephen Boyd 	{ }
777c2526597SStephen Boyd };
778c2526597SStephen Boyd 
779c2526597SStephen Boyd static struct clk_rcg2 hdmi_clk_src = {
780c2526597SStephen Boyd 	.cmd_rcgr = 0x2100,
781c2526597SStephen Boyd 	.hid_width = 5,
782c2526597SStephen Boyd 	.parent_map = mmss_xo_gpll0_gpll0_div_map,
783c2526597SStephen Boyd 	.freq_tbl = ftbl_mdss_hdmi_clk,
784c2526597SStephen Boyd 	.clkr.hw.init = &(struct clk_init_data){
785c2526597SStephen Boyd 		.name = "hdmi_clk_src",
786*e7c65912SDmitry Baryshkov 		.parent_data = mmss_xo_gpll0_gpll0_div,
787a7a4fc94SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(mmss_xo_gpll0_gpll0_div),
788c2526597SStephen Boyd 		.ops = &clk_rcg2_ops,
789c2526597SStephen Boyd 	},
790c2526597SStephen Boyd };
791c2526597SStephen Boyd 
792c2526597SStephen Boyd static struct clk_rcg2 byte0_clk_src = {
793c2526597SStephen Boyd 	.cmd_rcgr = 0x2120,
794c2526597SStephen Boyd 	.hid_width = 5,
795c2526597SStephen Boyd 	.parent_map = mmss_xo_dsibyte_map,
796c2526597SStephen Boyd 	.clkr.hw.init = &(struct clk_init_data){
797c2526597SStephen Boyd 		.name = "byte0_clk_src",
798*e7c65912SDmitry Baryshkov 		.parent_data = mmss_xo_dsibyte,
799a7a4fc94SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(mmss_xo_dsibyte),
800c2526597SStephen Boyd 		.ops = &clk_byte2_ops,
801c2526597SStephen Boyd 		.flags = CLK_SET_RATE_PARENT,
802c2526597SStephen Boyd 	},
803c2526597SStephen Boyd };
804c2526597SStephen Boyd 
805c2526597SStephen Boyd static struct clk_rcg2 byte1_clk_src = {
806c2526597SStephen Boyd 	.cmd_rcgr = 0x2140,
807c2526597SStephen Boyd 	.hid_width = 5,
808c2526597SStephen Boyd 	.parent_map = mmss_xo_dsibyte_map,
809c2526597SStephen Boyd 	.clkr.hw.init = &(struct clk_init_data){
810c2526597SStephen Boyd 		.name = "byte1_clk_src",
811*e7c65912SDmitry Baryshkov 		.parent_data = mmss_xo_dsibyte,
812a7a4fc94SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(mmss_xo_dsibyte),
813c2526597SStephen Boyd 		.ops = &clk_byte2_ops,
814c2526597SStephen Boyd 		.flags = CLK_SET_RATE_PARENT,
815c2526597SStephen Boyd 	},
816c2526597SStephen Boyd };
817c2526597SStephen Boyd 
818c2526597SStephen Boyd static struct freq_tbl ftbl_mdss_esc0_1_clk[] = {
819c2526597SStephen Boyd 	F(19200000, P_XO, 1, 0, 0),
820c2526597SStephen Boyd 	{ }
821c2526597SStephen Boyd };
822c2526597SStephen Boyd 
823c2526597SStephen Boyd static struct clk_rcg2 esc0_clk_src = {
824c2526597SStephen Boyd 	.cmd_rcgr = 0x2160,
825c2526597SStephen Boyd 	.hid_width = 5,
826c2526597SStephen Boyd 	.parent_map = mmss_xo_dsibyte_map,
827c2526597SStephen Boyd 	.freq_tbl = ftbl_mdss_esc0_1_clk,
828c2526597SStephen Boyd 	.clkr.hw.init = &(struct clk_init_data){
829c2526597SStephen Boyd 		.name = "esc0_clk_src",
830*e7c65912SDmitry Baryshkov 		.parent_data = mmss_xo_dsibyte,
831a7a4fc94SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(mmss_xo_dsibyte),
832c2526597SStephen Boyd 		.ops = &clk_rcg2_ops,
833c2526597SStephen Boyd 	},
834c2526597SStephen Boyd };
835c2526597SStephen Boyd 
836c2526597SStephen Boyd static struct clk_rcg2 esc1_clk_src = {
837c2526597SStephen Boyd 	.cmd_rcgr = 0x2180,
838c2526597SStephen Boyd 	.hid_width = 5,
839c2526597SStephen Boyd 	.parent_map = mmss_xo_dsibyte_map,
840c2526597SStephen Boyd 	.freq_tbl = ftbl_mdss_esc0_1_clk,
841c2526597SStephen Boyd 	.clkr.hw.init = &(struct clk_init_data){
842c2526597SStephen Boyd 		.name = "esc1_clk_src",
843*e7c65912SDmitry Baryshkov 		.parent_data = mmss_xo_dsibyte,
844a7a4fc94SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(mmss_xo_dsibyte),
845c2526597SStephen Boyd 		.ops = &clk_rcg2_ops,
846c2526597SStephen Boyd 	},
847c2526597SStephen Boyd };
848c2526597SStephen Boyd 
849c2526597SStephen Boyd static const struct freq_tbl ftbl_camss_gp0_clk_src[] = {
850c2526597SStephen Boyd 	F(10000, P_XO, 16, 1, 120),
851c2526597SStephen Boyd 	F(24000, P_XO, 16, 1, 50),
852c2526597SStephen Boyd 	F(6000000, P_GPLL0_DIV, 10, 1, 5),
853c2526597SStephen Boyd 	F(12000000, P_GPLL0_DIV, 1, 1, 25),
854c2526597SStephen Boyd 	F(13000000, P_GPLL0_DIV, 2, 13, 150),
855c2526597SStephen Boyd 	F(24000000, P_GPLL0_DIV, 1, 2, 25),
856c2526597SStephen Boyd 	{ }
857c2526597SStephen Boyd };
858c2526597SStephen Boyd 
859c2526597SStephen Boyd static struct clk_rcg2 camss_gp0_clk_src = {
860c2526597SStephen Boyd 	.cmd_rcgr = 0x3420,
861c2526597SStephen Boyd 	.mnd_width = 8,
862c2526597SStephen Boyd 	.hid_width = 5,
863c2526597SStephen Boyd 	.parent_map = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div_map,
864c2526597SStephen Boyd 	.freq_tbl = ftbl_camss_gp0_clk_src,
865c2526597SStephen Boyd 	.clkr.hw.init = &(struct clk_init_data){
866c2526597SStephen Boyd 		.name = "camss_gp0_clk_src",
867*e7c65912SDmitry Baryshkov 		.parent_data = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div,
868a7a4fc94SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div),
869c2526597SStephen Boyd 		.ops = &clk_rcg2_ops,
870c2526597SStephen Boyd 	},
871c2526597SStephen Boyd };
872c2526597SStephen Boyd 
873c2526597SStephen Boyd static struct clk_rcg2 camss_gp1_clk_src = {
874c2526597SStephen Boyd 	.cmd_rcgr = 0x3450,
875c2526597SStephen Boyd 	.mnd_width = 8,
876c2526597SStephen Boyd 	.hid_width = 5,
877c2526597SStephen Boyd 	.parent_map = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div_map,
878c2526597SStephen Boyd 	.freq_tbl = ftbl_camss_gp0_clk_src,
879c2526597SStephen Boyd 	.clkr.hw.init = &(struct clk_init_data){
880c2526597SStephen Boyd 		.name = "camss_gp1_clk_src",
881*e7c65912SDmitry Baryshkov 		.parent_data = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div,
882a7a4fc94SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div),
883c2526597SStephen Boyd 		.ops = &clk_rcg2_ops,
884c2526597SStephen Boyd 	},
885c2526597SStephen Boyd };
886c2526597SStephen Boyd 
887c2526597SStephen Boyd static const struct freq_tbl ftbl_mclk0_clk_src[] = {
888c2526597SStephen Boyd 	F(4800000, P_XO, 4, 0, 0),
889c2526597SStephen Boyd 	F(6000000, P_GPLL0_DIV, 10, 1, 5),
890c2526597SStephen Boyd 	F(8000000, P_GPLL0_DIV, 1, 2, 75),
891c2526597SStephen Boyd 	F(9600000, P_XO, 2, 0, 0),
892c2526597SStephen Boyd 	F(16666667, P_GPLL0_DIV, 2, 1, 9),
893c2526597SStephen Boyd 	F(19200000, P_XO, 1, 0, 0),
894c2526597SStephen Boyd 	F(24000000, P_GPLL0_DIV, 1, 2, 25),
895c2526597SStephen Boyd 	F(33333333, P_GPLL0_DIV, 1, 1, 9),
896c2526597SStephen Boyd 	F(48000000, P_GPLL0, 1, 2, 25),
897c2526597SStephen Boyd 	F(66666667, P_GPLL0, 1, 1, 9),
898c2526597SStephen Boyd 	{ }
899c2526597SStephen Boyd };
900c2526597SStephen Boyd 
901c2526597SStephen Boyd static struct clk_rcg2 mclk0_clk_src = {
902c2526597SStephen Boyd 	.cmd_rcgr = 0x3360,
903c2526597SStephen Boyd 	.mnd_width = 8,
904c2526597SStephen Boyd 	.hid_width = 5,
905c2526597SStephen Boyd 	.parent_map = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div_map,
906c2526597SStephen Boyd 	.freq_tbl = ftbl_mclk0_clk_src,
907c2526597SStephen Boyd 	.clkr.hw.init = &(struct clk_init_data){
908c2526597SStephen Boyd 		.name = "mclk0_clk_src",
909*e7c65912SDmitry Baryshkov 		.parent_data = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div,
910a7a4fc94SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div),
911c2526597SStephen Boyd 		.ops = &clk_rcg2_ops,
912c2526597SStephen Boyd 	},
913c2526597SStephen Boyd };
914c2526597SStephen Boyd 
915c2526597SStephen Boyd static struct clk_rcg2 mclk1_clk_src = {
916c2526597SStephen Boyd 	.cmd_rcgr = 0x3390,
917c2526597SStephen Boyd 	.mnd_width = 8,
918c2526597SStephen Boyd 	.hid_width = 5,
919c2526597SStephen Boyd 	.parent_map = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div_map,
920c2526597SStephen Boyd 	.freq_tbl = ftbl_mclk0_clk_src,
921c2526597SStephen Boyd 	.clkr.hw.init = &(struct clk_init_data){
922c2526597SStephen Boyd 		.name = "mclk1_clk_src",
923*e7c65912SDmitry Baryshkov 		.parent_data = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div,
924a7a4fc94SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div),
925c2526597SStephen Boyd 		.ops = &clk_rcg2_ops,
926c2526597SStephen Boyd 	},
927c2526597SStephen Boyd };
928c2526597SStephen Boyd 
929c2526597SStephen Boyd static struct clk_rcg2 mclk2_clk_src = {
930c2526597SStephen Boyd 	.cmd_rcgr = 0x33c0,
931c2526597SStephen Boyd 	.mnd_width = 8,
932c2526597SStephen Boyd 	.hid_width = 5,
933c2526597SStephen Boyd 	.parent_map = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div_map,
934c2526597SStephen Boyd 	.freq_tbl = ftbl_mclk0_clk_src,
935c2526597SStephen Boyd 	.clkr.hw.init = &(struct clk_init_data){
936c2526597SStephen Boyd 		.name = "mclk2_clk_src",
937*e7c65912SDmitry Baryshkov 		.parent_data = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div,
938a7a4fc94SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div),
939c2526597SStephen Boyd 		.ops = &clk_rcg2_ops,
940c2526597SStephen Boyd 	},
941c2526597SStephen Boyd };
942c2526597SStephen Boyd 
943c2526597SStephen Boyd static struct clk_rcg2 mclk3_clk_src = {
944c2526597SStephen Boyd 	.cmd_rcgr = 0x33f0,
945c2526597SStephen Boyd 	.mnd_width = 8,
946c2526597SStephen Boyd 	.hid_width = 5,
947c2526597SStephen Boyd 	.parent_map = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div_map,
948c2526597SStephen Boyd 	.freq_tbl = ftbl_mclk0_clk_src,
949c2526597SStephen Boyd 	.clkr.hw.init = &(struct clk_init_data){
950c2526597SStephen Boyd 		.name = "mclk3_clk_src",
951*e7c65912SDmitry Baryshkov 		.parent_data = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div,
952a7a4fc94SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div),
953c2526597SStephen Boyd 		.ops = &clk_rcg2_ops,
954c2526597SStephen Boyd 	},
955c2526597SStephen Boyd };
956c2526597SStephen Boyd 
957c2526597SStephen Boyd static const struct freq_tbl ftbl_cci_clk_src[] = {
958c2526597SStephen Boyd 	F(19200000, P_XO, 1, 0, 0),
959c2526597SStephen Boyd 	F(37500000, P_GPLL0, 16, 0, 0),
960c2526597SStephen Boyd 	F(50000000, P_GPLL0, 12, 0, 0),
961c2526597SStephen Boyd 	F(100000000, P_GPLL0, 6, 0, 0),
962c2526597SStephen Boyd 	{ }
963c2526597SStephen Boyd };
964c2526597SStephen Boyd 
965c2526597SStephen Boyd static struct clk_rcg2 cci_clk_src = {
966c2526597SStephen Boyd 	.cmd_rcgr = 0x3300,
967c2526597SStephen Boyd 	.mnd_width = 8,
968c2526597SStephen Boyd 	.hid_width = 5,
969c2526597SStephen Boyd 	.parent_map = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div_map,
970c2526597SStephen Boyd 	.freq_tbl = ftbl_cci_clk_src,
971c2526597SStephen Boyd 	.clkr.hw.init = &(struct clk_init_data){
972c2526597SStephen Boyd 		.name = "cci_clk_src",
973*e7c65912SDmitry Baryshkov 		.parent_data = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div,
974a7a4fc94SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div),
975c2526597SStephen Boyd 		.ops = &clk_rcg2_ops,
976c2526597SStephen Boyd 	},
977c2526597SStephen Boyd };
978c2526597SStephen Boyd 
979c2526597SStephen Boyd static const struct freq_tbl ftbl_csi0phytimer_clk_src[] = {
980c2526597SStephen Boyd 	F(100000000, P_GPLL0_DIV, 3, 0, 0),
981c2526597SStephen Boyd 	F(200000000, P_GPLL0, 3, 0, 0),
982c2526597SStephen Boyd 	F(266666667, P_MMPLL0, 3, 0, 0),
983c2526597SStephen Boyd 	{ }
984c2526597SStephen Boyd };
985c2526597SStephen Boyd 
986c2526597SStephen Boyd static struct clk_rcg2 csi0phytimer_clk_src = {
987c2526597SStephen Boyd 	.cmd_rcgr = 0x3000,
988c2526597SStephen Boyd 	.hid_width = 5,
989c2526597SStephen Boyd 	.parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
990c2526597SStephen Boyd 	.freq_tbl = ftbl_csi0phytimer_clk_src,
991c2526597SStephen Boyd 	.clkr.hw.init = &(struct clk_init_data){
992c2526597SStephen Boyd 		.name = "csi0phytimer_clk_src",
993*e7c65912SDmitry Baryshkov 		.parent_data = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
994a7a4fc94SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div),
995c2526597SStephen Boyd 		.ops = &clk_rcg2_ops,
996c2526597SStephen Boyd 	},
997c2526597SStephen Boyd };
998c2526597SStephen Boyd 
999c2526597SStephen Boyd static struct clk_rcg2 csi1phytimer_clk_src = {
1000c2526597SStephen Boyd 	.cmd_rcgr = 0x3030,
1001c2526597SStephen Boyd 	.hid_width = 5,
1002c2526597SStephen Boyd 	.parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
1003c2526597SStephen Boyd 	.freq_tbl = ftbl_csi0phytimer_clk_src,
1004c2526597SStephen Boyd 	.clkr.hw.init = &(struct clk_init_data){
1005c2526597SStephen Boyd 		.name = "csi1phytimer_clk_src",
1006*e7c65912SDmitry Baryshkov 		.parent_data = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
1007a7a4fc94SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div),
1008c2526597SStephen Boyd 		.ops = &clk_rcg2_ops,
1009c2526597SStephen Boyd 	},
1010c2526597SStephen Boyd };
1011c2526597SStephen Boyd 
1012c2526597SStephen Boyd static struct clk_rcg2 csi2phytimer_clk_src = {
1013c2526597SStephen Boyd 	.cmd_rcgr = 0x3060,
1014c2526597SStephen Boyd 	.hid_width = 5,
1015c2526597SStephen Boyd 	.parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
1016c2526597SStephen Boyd 	.freq_tbl = ftbl_csi0phytimer_clk_src,
1017c2526597SStephen Boyd 	.clkr.hw.init = &(struct clk_init_data){
1018c2526597SStephen Boyd 		.name = "csi2phytimer_clk_src",
1019*e7c65912SDmitry Baryshkov 		.parent_data = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
1020a7a4fc94SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div),
1021c2526597SStephen Boyd 		.ops = &clk_rcg2_ops,
1022c2526597SStephen Boyd 	},
1023c2526597SStephen Boyd };
1024c2526597SStephen Boyd 
1025c2526597SStephen Boyd static const struct freq_tbl ftbl_csiphy0_3p_clk_src[] = {
1026c2526597SStephen Boyd 	F(100000000, P_GPLL0_DIV, 3, 0, 0),
1027c2526597SStephen Boyd 	F(200000000, P_GPLL0, 3, 0, 0),
1028c2526597SStephen Boyd 	F(320000000, P_MMPLL4, 3, 0, 0),
1029c2526597SStephen Boyd 	F(384000000, P_MMPLL4, 2.5, 0, 0),
1030c2526597SStephen Boyd 	{ }
1031c2526597SStephen Boyd };
1032c2526597SStephen Boyd 
1033c2526597SStephen Boyd static struct clk_rcg2 csiphy0_3p_clk_src = {
1034c2526597SStephen Boyd 	.cmd_rcgr = 0x3240,
1035c2526597SStephen Boyd 	.hid_width = 5,
1036c2526597SStephen Boyd 	.parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
1037c2526597SStephen Boyd 	.freq_tbl = ftbl_csiphy0_3p_clk_src,
1038c2526597SStephen Boyd 	.clkr.hw.init = &(struct clk_init_data){
1039c2526597SStephen Boyd 		.name = "csiphy0_3p_clk_src",
1040*e7c65912SDmitry Baryshkov 		.parent_data = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
1041a7a4fc94SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div),
1042c2526597SStephen Boyd 		.ops = &clk_rcg2_ops,
1043c2526597SStephen Boyd 	},
1044c2526597SStephen Boyd };
1045c2526597SStephen Boyd 
1046c2526597SStephen Boyd static struct clk_rcg2 csiphy1_3p_clk_src = {
1047c2526597SStephen Boyd 	.cmd_rcgr = 0x3260,
1048c2526597SStephen Boyd 	.hid_width = 5,
1049c2526597SStephen Boyd 	.parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
1050c2526597SStephen Boyd 	.freq_tbl = ftbl_csiphy0_3p_clk_src,
1051c2526597SStephen Boyd 	.clkr.hw.init = &(struct clk_init_data){
1052c2526597SStephen Boyd 		.name = "csiphy1_3p_clk_src",
1053*e7c65912SDmitry Baryshkov 		.parent_data = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
1054a7a4fc94SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div),
1055c2526597SStephen Boyd 		.ops = &clk_rcg2_ops,
1056c2526597SStephen Boyd 	},
1057c2526597SStephen Boyd };
1058c2526597SStephen Boyd 
1059c2526597SStephen Boyd static struct clk_rcg2 csiphy2_3p_clk_src = {
1060c2526597SStephen Boyd 	.cmd_rcgr = 0x3280,
1061c2526597SStephen Boyd 	.hid_width = 5,
1062c2526597SStephen Boyd 	.parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
1063c2526597SStephen Boyd 	.freq_tbl = ftbl_csiphy0_3p_clk_src,
1064c2526597SStephen Boyd 	.clkr.hw.init = &(struct clk_init_data){
1065c2526597SStephen Boyd 		.name = "csiphy2_3p_clk_src",
1066*e7c65912SDmitry Baryshkov 		.parent_data = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
1067a7a4fc94SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div),
1068c2526597SStephen Boyd 		.ops = &clk_rcg2_ops,
1069c2526597SStephen Boyd 	},
1070c2526597SStephen Boyd };
1071c2526597SStephen Boyd 
1072c2526597SStephen Boyd static const struct freq_tbl ftbl_jpeg0_clk_src[] = {
1073c2526597SStephen Boyd 	F(75000000, P_GPLL0_DIV, 4, 0, 0),
1074c2526597SStephen Boyd 	F(150000000, P_GPLL0, 4, 0, 0),
1075c2526597SStephen Boyd 	F(228571429, P_MMPLL0, 3.5, 0, 0),
1076c2526597SStephen Boyd 	F(266666667, P_MMPLL0, 3, 0, 0),
1077c2526597SStephen Boyd 	F(320000000, P_MMPLL0, 2.5, 0, 0),
1078c2526597SStephen Boyd 	F(480000000, P_MMPLL4, 2, 0, 0),
1079c2526597SStephen Boyd 	{ }
1080c2526597SStephen Boyd };
1081c2526597SStephen Boyd 
1082c2526597SStephen Boyd static struct clk_rcg2 jpeg0_clk_src = {
1083c2526597SStephen Boyd 	.cmd_rcgr = 0x3500,
1084c2526597SStephen Boyd 	.hid_width = 5,
1085c2526597SStephen Boyd 	.parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
1086c2526597SStephen Boyd 	.freq_tbl = ftbl_jpeg0_clk_src,
1087c2526597SStephen Boyd 	.clkr.hw.init = &(struct clk_init_data){
1088c2526597SStephen Boyd 		.name = "jpeg0_clk_src",
1089*e7c65912SDmitry Baryshkov 		.parent_data = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
1090a7a4fc94SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div),
1091c2526597SStephen Boyd 		.ops = &clk_rcg2_ops,
1092c2526597SStephen Boyd 	},
1093c2526597SStephen Boyd };
1094c2526597SStephen Boyd 
1095c2526597SStephen Boyd static const struct freq_tbl ftbl_jpeg2_clk_src[] = {
1096c2526597SStephen Boyd 	F(75000000, P_GPLL0_DIV, 4, 0, 0),
1097c2526597SStephen Boyd 	F(150000000, P_GPLL0, 4, 0, 0),
1098c2526597SStephen Boyd 	F(228571429, P_MMPLL0, 3.5, 0, 0),
1099c2526597SStephen Boyd 	F(266666667, P_MMPLL0, 3, 0, 0),
1100c2526597SStephen Boyd 	F(320000000, P_MMPLL0, 2.5, 0, 0),
1101c2526597SStephen Boyd 	{ }
1102c2526597SStephen Boyd };
1103c2526597SStephen Boyd 
1104c2526597SStephen Boyd static struct clk_rcg2 jpeg2_clk_src = {
1105c2526597SStephen Boyd 	.cmd_rcgr = 0x3540,
1106c2526597SStephen Boyd 	.hid_width = 5,
1107c2526597SStephen Boyd 	.parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
1108c2526597SStephen Boyd 	.freq_tbl = ftbl_jpeg2_clk_src,
1109c2526597SStephen Boyd 	.clkr.hw.init = &(struct clk_init_data){
1110c2526597SStephen Boyd 		.name = "jpeg2_clk_src",
1111*e7c65912SDmitry Baryshkov 		.parent_data = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
1112a7a4fc94SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div),
1113c2526597SStephen Boyd 		.ops = &clk_rcg2_ops,
1114c2526597SStephen Boyd 	},
1115c2526597SStephen Boyd };
1116c2526597SStephen Boyd 
1117c2526597SStephen Boyd static struct clk_rcg2 jpeg_dma_clk_src = {
1118c2526597SStephen Boyd 	.cmd_rcgr = 0x3560,
1119c2526597SStephen Boyd 	.hid_width = 5,
1120c2526597SStephen Boyd 	.parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
1121c2526597SStephen Boyd 	.freq_tbl = ftbl_jpeg0_clk_src,
1122c2526597SStephen Boyd 	.clkr.hw.init = &(struct clk_init_data){
1123c2526597SStephen Boyd 		.name = "jpeg_dma_clk_src",
1124*e7c65912SDmitry Baryshkov 		.parent_data = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
1125a7a4fc94SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div),
1126c2526597SStephen Boyd 		.ops = &clk_rcg2_ops,
1127c2526597SStephen Boyd 	},
1128c2526597SStephen Boyd };
1129c2526597SStephen Boyd 
1130c2526597SStephen Boyd static const struct freq_tbl ftbl_vfe0_clk_src[] = {
1131c2526597SStephen Boyd 	F(75000000, P_GPLL0_DIV, 4, 0, 0),
1132c2526597SStephen Boyd 	F(100000000, P_GPLL0_DIV, 3, 0, 0),
1133c2526597SStephen Boyd 	F(300000000, P_GPLL0, 2, 0, 0),
1134c2526597SStephen Boyd 	F(320000000, P_MMPLL0, 2.5, 0, 0),
1135c2526597SStephen Boyd 	F(480000000, P_MMPLL4, 2, 0, 0),
1136c2526597SStephen Boyd 	F(600000000, P_GPLL0, 1, 0, 0),
1137c2526597SStephen Boyd 	{ }
1138c2526597SStephen Boyd };
1139c2526597SStephen Boyd 
1140c2526597SStephen Boyd static struct clk_rcg2 vfe0_clk_src = {
1141c2526597SStephen Boyd 	.cmd_rcgr = 0x3600,
1142c2526597SStephen Boyd 	.hid_width = 5,
1143c2526597SStephen Boyd 	.parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
1144c2526597SStephen Boyd 	.freq_tbl = ftbl_vfe0_clk_src,
1145c2526597SStephen Boyd 	.clkr.hw.init = &(struct clk_init_data){
1146c2526597SStephen Boyd 		.name = "vfe0_clk_src",
1147*e7c65912SDmitry Baryshkov 		.parent_data = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
1148a7a4fc94SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div),
1149c2526597SStephen Boyd 		.ops = &clk_rcg2_ops,
1150c2526597SStephen Boyd 	},
1151c2526597SStephen Boyd };
1152c2526597SStephen Boyd 
1153c2526597SStephen Boyd static struct clk_rcg2 vfe1_clk_src = {
1154c2526597SStephen Boyd 	.cmd_rcgr = 0x3620,
1155c2526597SStephen Boyd 	.hid_width = 5,
1156c2526597SStephen Boyd 	.parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
1157c2526597SStephen Boyd 	.freq_tbl = ftbl_vfe0_clk_src,
1158c2526597SStephen Boyd 	.clkr.hw.init = &(struct clk_init_data){
1159c2526597SStephen Boyd 		.name = "vfe1_clk_src",
1160*e7c65912SDmitry Baryshkov 		.parent_data = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
1161a7a4fc94SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div),
1162c2526597SStephen Boyd 		.ops = &clk_rcg2_ops,
1163c2526597SStephen Boyd 	},
1164c2526597SStephen Boyd };
1165c2526597SStephen Boyd 
1166c2526597SStephen Boyd static const struct freq_tbl ftbl_cpp_clk_src[] = {
1167c2526597SStephen Boyd 	F(100000000, P_GPLL0_DIV, 3, 0, 0),
1168c2526597SStephen Boyd 	F(200000000, P_GPLL0, 3, 0, 0),
1169c2526597SStephen Boyd 	F(320000000, P_MMPLL0, 2.5, 0, 0),
1170c2526597SStephen Boyd 	F(480000000, P_MMPLL4, 2, 0, 0),
1171c2526597SStephen Boyd 	F(640000000, P_MMPLL4, 1.5, 0, 0),
1172c2526597SStephen Boyd 	{ }
1173c2526597SStephen Boyd };
1174c2526597SStephen Boyd 
1175c2526597SStephen Boyd static struct clk_rcg2 cpp_clk_src = {
1176c2526597SStephen Boyd 	.cmd_rcgr = 0x3640,
1177c2526597SStephen Boyd 	.hid_width = 5,
1178c2526597SStephen Boyd 	.parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
1179c2526597SStephen Boyd 	.freq_tbl = ftbl_cpp_clk_src,
1180c2526597SStephen Boyd 	.clkr.hw.init = &(struct clk_init_data){
1181c2526597SStephen Boyd 		.name = "cpp_clk_src",
1182*e7c65912SDmitry Baryshkov 		.parent_data = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
1183a7a4fc94SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div),
1184c2526597SStephen Boyd 		.ops = &clk_rcg2_ops,
1185c2526597SStephen Boyd 	},
1186c2526597SStephen Boyd };
1187c2526597SStephen Boyd 
1188c2526597SStephen Boyd static const struct freq_tbl ftbl_csi0_clk_src[] = {
1189c2526597SStephen Boyd 	F(100000000, P_GPLL0_DIV, 3, 0, 0),
1190c2526597SStephen Boyd 	F(200000000, P_GPLL0, 3, 0, 0),
1191c2526597SStephen Boyd 	F(266666667, P_MMPLL0, 3, 0, 0),
1192c2526597SStephen Boyd 	F(480000000, P_MMPLL4, 2, 0, 0),
1193c2526597SStephen Boyd 	F(600000000, P_GPLL0, 1, 0, 0),
1194c2526597SStephen Boyd 	{ }
1195c2526597SStephen Boyd };
1196c2526597SStephen Boyd 
1197c2526597SStephen Boyd static struct clk_rcg2 csi0_clk_src = {
1198c2526597SStephen Boyd 	.cmd_rcgr = 0x3090,
1199c2526597SStephen Boyd 	.hid_width = 5,
1200c2526597SStephen Boyd 	.parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
1201c2526597SStephen Boyd 	.freq_tbl = ftbl_csi0_clk_src,
1202c2526597SStephen Boyd 	.clkr.hw.init = &(struct clk_init_data){
1203c2526597SStephen Boyd 		.name = "csi0_clk_src",
1204*e7c65912SDmitry Baryshkov 		.parent_data = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
1205a7a4fc94SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div),
1206c2526597SStephen Boyd 		.ops = &clk_rcg2_ops,
1207c2526597SStephen Boyd 	},
1208c2526597SStephen Boyd };
1209c2526597SStephen Boyd 
1210c2526597SStephen Boyd static struct clk_rcg2 csi1_clk_src = {
1211c2526597SStephen Boyd 	.cmd_rcgr = 0x3100,
1212c2526597SStephen Boyd 	.hid_width = 5,
1213c2526597SStephen Boyd 	.parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
1214c2526597SStephen Boyd 	.freq_tbl = ftbl_csi0_clk_src,
1215c2526597SStephen Boyd 	.clkr.hw.init = &(struct clk_init_data){
1216c2526597SStephen Boyd 		.name = "csi1_clk_src",
1217*e7c65912SDmitry Baryshkov 		.parent_data = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
1218a7a4fc94SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div),
1219c2526597SStephen Boyd 		.ops = &clk_rcg2_ops,
1220c2526597SStephen Boyd 	},
1221c2526597SStephen Boyd };
1222c2526597SStephen Boyd 
1223c2526597SStephen Boyd static struct clk_rcg2 csi2_clk_src = {
1224c2526597SStephen Boyd 	.cmd_rcgr = 0x3160,
1225c2526597SStephen Boyd 	.hid_width = 5,
1226c2526597SStephen Boyd 	.parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
1227c2526597SStephen Boyd 	.freq_tbl = ftbl_csi0_clk_src,
1228c2526597SStephen Boyd 	.clkr.hw.init = &(struct clk_init_data){
1229c2526597SStephen Boyd 		.name = "csi2_clk_src",
1230*e7c65912SDmitry Baryshkov 		.parent_data = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
1231a7a4fc94SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div),
1232c2526597SStephen Boyd 		.ops = &clk_rcg2_ops,
1233c2526597SStephen Boyd 	},
1234c2526597SStephen Boyd };
1235c2526597SStephen Boyd 
1236c2526597SStephen Boyd static struct clk_rcg2 csi3_clk_src = {
1237c2526597SStephen Boyd 	.cmd_rcgr = 0x31c0,
1238c2526597SStephen Boyd 	.hid_width = 5,
1239c2526597SStephen Boyd 	.parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
1240c2526597SStephen Boyd 	.freq_tbl = ftbl_csi0_clk_src,
1241c2526597SStephen Boyd 	.clkr.hw.init = &(struct clk_init_data){
1242c2526597SStephen Boyd 		.name = "csi3_clk_src",
1243*e7c65912SDmitry Baryshkov 		.parent_data = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
1244a7a4fc94SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div),
1245c2526597SStephen Boyd 		.ops = &clk_rcg2_ops,
1246c2526597SStephen Boyd 	},
1247c2526597SStephen Boyd };
1248c2526597SStephen Boyd 
1249c2526597SStephen Boyd static const struct freq_tbl ftbl_fd_core_clk_src[] = {
1250c2526597SStephen Boyd 	F(100000000, P_GPLL0_DIV, 3, 0, 0),
1251c2526597SStephen Boyd 	F(200000000, P_GPLL0, 3, 0, 0),
1252c2526597SStephen Boyd 	F(400000000, P_MMPLL0, 2, 0, 0),
1253c2526597SStephen Boyd 	{ }
1254c2526597SStephen Boyd };
1255c2526597SStephen Boyd 
1256c2526597SStephen Boyd static struct clk_rcg2 fd_core_clk_src = {
1257c2526597SStephen Boyd 	.cmd_rcgr = 0x3b00,
1258c2526597SStephen Boyd 	.hid_width = 5,
1259c2526597SStephen Boyd 	.parent_map = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div_map,
1260c2526597SStephen Boyd 	.freq_tbl = ftbl_fd_core_clk_src,
1261c2526597SStephen Boyd 	.clkr.hw.init = &(struct clk_init_data){
1262c2526597SStephen Boyd 		.name = "fd_core_clk_src",
1263*e7c65912SDmitry Baryshkov 		.parent_data = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div,
1264a7a4fc94SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div),
1265c2526597SStephen Boyd 		.ops = &clk_rcg2_ops,
1266c2526597SStephen Boyd 	},
1267c2526597SStephen Boyd };
1268c2526597SStephen Boyd 
1269c2526597SStephen Boyd static struct clk_branch mmss_mmagic_ahb_clk = {
1270c2526597SStephen Boyd 	.halt_reg = 0x5024,
1271c2526597SStephen Boyd 	.clkr = {
1272c2526597SStephen Boyd 		.enable_reg = 0x5024,
1273c2526597SStephen Boyd 		.enable_mask = BIT(0),
1274c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
1275c2526597SStephen Boyd 			.name = "mmss_mmagic_ahb_clk",
1276*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
1277*e7c65912SDmitry Baryshkov 				&ahb_clk_src.clkr.hw
1278*e7c65912SDmitry Baryshkov 			},
1279c2526597SStephen Boyd 			.num_parents = 1,
12807705bb71SRajendra Nayak 			.flags = CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
1281c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
1282c2526597SStephen Boyd 		},
1283c2526597SStephen Boyd 	},
1284c2526597SStephen Boyd };
1285c2526597SStephen Boyd 
1286c2526597SStephen Boyd static struct clk_branch mmss_mmagic_cfg_ahb_clk = {
1287c2526597SStephen Boyd 	.halt_reg = 0x5054,
1288c2526597SStephen Boyd 	.clkr = {
1289c2526597SStephen Boyd 		.enable_reg = 0x5054,
1290c2526597SStephen Boyd 		.enable_mask = BIT(0),
1291c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
1292c2526597SStephen Boyd 			.name = "mmss_mmagic_cfg_ahb_clk",
1293*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
1294*e7c65912SDmitry Baryshkov 				&ahb_clk_src.clkr.hw
1295*e7c65912SDmitry Baryshkov 			},
1296c2526597SStephen Boyd 			.num_parents = 1,
12977705bb71SRajendra Nayak 			.flags = CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
1298c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
1299c2526597SStephen Boyd 		},
1300c2526597SStephen Boyd 	},
1301c2526597SStephen Boyd };
1302c2526597SStephen Boyd 
1303c2526597SStephen Boyd static struct clk_branch mmss_misc_ahb_clk = {
1304c2526597SStephen Boyd 	.halt_reg = 0x5018,
1305c2526597SStephen Boyd 	.clkr = {
1306c2526597SStephen Boyd 		.enable_reg = 0x5018,
1307c2526597SStephen Boyd 		.enable_mask = BIT(0),
1308c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
1309c2526597SStephen Boyd 			.name = "mmss_misc_ahb_clk",
1310*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
1311*e7c65912SDmitry Baryshkov 				&ahb_clk_src.clkr.hw
1312*e7c65912SDmitry Baryshkov 			},
1313c2526597SStephen Boyd 			.num_parents = 1,
1314c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
1315c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
1316c2526597SStephen Boyd 		},
1317c2526597SStephen Boyd 	},
1318c2526597SStephen Boyd };
1319c2526597SStephen Boyd 
1320c2526597SStephen Boyd static struct clk_branch mmss_misc_cxo_clk = {
1321c2526597SStephen Boyd 	.halt_reg = 0x5014,
1322c2526597SStephen Boyd 	.clkr = {
1323c2526597SStephen Boyd 		.enable_reg = 0x5014,
1324c2526597SStephen Boyd 		.enable_mask = BIT(0),
1325c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
1326c2526597SStephen Boyd 			.name = "mmss_misc_cxo_clk",
1327*e7c65912SDmitry Baryshkov 			.parent_data = (const struct clk_parent_data[]){
1328*e7c65912SDmitry Baryshkov 				{ .fw_name = "xo", .name = "xo_board" },
1329*e7c65912SDmitry Baryshkov 			},
1330c2526597SStephen Boyd 			.num_parents = 1,
1331c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
1332c2526597SStephen Boyd 		},
1333c2526597SStephen Boyd 	},
1334c2526597SStephen Boyd };
1335c2526597SStephen Boyd 
1336c2526597SStephen Boyd static struct clk_branch mmss_mmagic_maxi_clk = {
1337c2526597SStephen Boyd 	.halt_reg = 0x5074,
1338c2526597SStephen Boyd 	.clkr = {
1339c2526597SStephen Boyd 		.enable_reg = 0x5074,
1340c2526597SStephen Boyd 		.enable_mask = BIT(0),
1341c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
1342c2526597SStephen Boyd 			.name = "mmss_mmagic_maxi_clk",
1343*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
1344*e7c65912SDmitry Baryshkov 				&maxi_clk_src.clkr.hw
1345*e7c65912SDmitry Baryshkov 			},
1346c2526597SStephen Boyd 			.num_parents = 1,
1347c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
1348c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
1349c2526597SStephen Boyd 		},
1350c2526597SStephen Boyd 	},
1351c2526597SStephen Boyd };
1352c2526597SStephen Boyd 
1353c2526597SStephen Boyd static struct clk_branch mmagic_camss_axi_clk = {
1354c2526597SStephen Boyd 	.halt_reg = 0x3c44,
1355c2526597SStephen Boyd 	.clkr = {
1356c2526597SStephen Boyd 		.enable_reg = 0x3c44,
1357c2526597SStephen Boyd 		.enable_mask = BIT(0),
1358c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
1359c2526597SStephen Boyd 			.name = "mmagic_camss_axi_clk",
1360*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
1361*e7c65912SDmitry Baryshkov 				&axi_clk_src.clkr.hw
1362*e7c65912SDmitry Baryshkov 			},
1363c2526597SStephen Boyd 			.num_parents = 1,
13647705bb71SRajendra Nayak 			.flags = CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
1365c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
1366c2526597SStephen Boyd 		},
1367c2526597SStephen Boyd 	},
1368c2526597SStephen Boyd };
1369c2526597SStephen Boyd 
1370c2526597SStephen Boyd static struct clk_branch mmagic_camss_noc_cfg_ahb_clk = {
1371c2526597SStephen Boyd 	.halt_reg = 0x3c48,
1372c2526597SStephen Boyd 	.clkr = {
1373c2526597SStephen Boyd 		.enable_reg = 0x3c48,
1374c2526597SStephen Boyd 		.enable_mask = BIT(0),
1375c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
1376c2526597SStephen Boyd 			.name = "mmagic_camss_noc_cfg_ahb_clk",
1377*e7c65912SDmitry Baryshkov 			.parent_data = (const struct clk_parent_data[]){
1378*e7c65912SDmitry Baryshkov 				{ .fw_name = "gcc_mmss_noc_cfg_ahb_clk", .name = "gcc_mmss_noc_cfg_ahb_clk" },
1379*e7c65912SDmitry Baryshkov 			},
1380c2526597SStephen Boyd 			.num_parents = 1,
13817705bb71SRajendra Nayak 			.flags = CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
1382c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
1383c2526597SStephen Boyd 		},
1384c2526597SStephen Boyd 	},
1385c2526597SStephen Boyd };
1386c2526597SStephen Boyd 
1387c2526597SStephen Boyd static struct clk_branch smmu_vfe_ahb_clk = {
1388c2526597SStephen Boyd 	.halt_reg = 0x3c04,
1389c2526597SStephen Boyd 	.clkr = {
1390c2526597SStephen Boyd 		.enable_reg = 0x3c04,
1391c2526597SStephen Boyd 		.enable_mask = BIT(0),
1392c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
1393c2526597SStephen Boyd 			.name = "smmu_vfe_ahb_clk",
1394*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
1395*e7c65912SDmitry Baryshkov 				&ahb_clk_src.clkr.hw
1396*e7c65912SDmitry Baryshkov 			},
1397c2526597SStephen Boyd 			.num_parents = 1,
1398c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
1399c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
1400c2526597SStephen Boyd 		},
1401c2526597SStephen Boyd 	},
1402c2526597SStephen Boyd };
1403c2526597SStephen Boyd 
1404c2526597SStephen Boyd static struct clk_branch smmu_vfe_axi_clk = {
1405c2526597SStephen Boyd 	.halt_reg = 0x3c08,
1406c2526597SStephen Boyd 	.clkr = {
1407c2526597SStephen Boyd 		.enable_reg = 0x3c08,
1408c2526597SStephen Boyd 		.enable_mask = BIT(0),
1409c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
1410c2526597SStephen Boyd 			.name = "smmu_vfe_axi_clk",
1411*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
1412*e7c65912SDmitry Baryshkov 				&axi_clk_src.clkr.hw
1413*e7c65912SDmitry Baryshkov 			},
1414c2526597SStephen Boyd 			.num_parents = 1,
1415c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
1416c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
1417c2526597SStephen Boyd 		},
1418c2526597SStephen Boyd 	},
1419c2526597SStephen Boyd };
1420c2526597SStephen Boyd 
1421c2526597SStephen Boyd static struct clk_branch smmu_cpp_ahb_clk = {
1422c2526597SStephen Boyd 	.halt_reg = 0x3c14,
1423c2526597SStephen Boyd 	.clkr = {
1424c2526597SStephen Boyd 		.enable_reg = 0x3c14,
1425c2526597SStephen Boyd 		.enable_mask = BIT(0),
1426c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
1427c2526597SStephen Boyd 			.name = "smmu_cpp_ahb_clk",
1428*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
1429*e7c65912SDmitry Baryshkov 				&ahb_clk_src.clkr.hw
1430*e7c65912SDmitry Baryshkov 			},
1431c2526597SStephen Boyd 			.num_parents = 1,
1432c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
1433c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
1434c2526597SStephen Boyd 		},
1435c2526597SStephen Boyd 	},
1436c2526597SStephen Boyd };
1437c2526597SStephen Boyd 
1438c2526597SStephen Boyd static struct clk_branch smmu_cpp_axi_clk = {
1439c2526597SStephen Boyd 	.halt_reg = 0x3c18,
1440c2526597SStephen Boyd 	.clkr = {
1441c2526597SStephen Boyd 		.enable_reg = 0x3c18,
1442c2526597SStephen Boyd 		.enable_mask = BIT(0),
1443c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
1444c2526597SStephen Boyd 			.name = "smmu_cpp_axi_clk",
1445*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
1446*e7c65912SDmitry Baryshkov 				&axi_clk_src.clkr.hw
1447*e7c65912SDmitry Baryshkov 			},
1448c2526597SStephen Boyd 			.num_parents = 1,
1449c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
1450c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
1451c2526597SStephen Boyd 		},
1452c2526597SStephen Boyd 	},
1453c2526597SStephen Boyd };
1454c2526597SStephen Boyd 
1455c2526597SStephen Boyd static struct clk_branch smmu_jpeg_ahb_clk = {
1456c2526597SStephen Boyd 	.halt_reg = 0x3c24,
1457c2526597SStephen Boyd 	.clkr = {
1458c2526597SStephen Boyd 		.enable_reg = 0x3c24,
1459c2526597SStephen Boyd 		.enable_mask = BIT(0),
1460c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
1461c2526597SStephen Boyd 			.name = "smmu_jpeg_ahb_clk",
1462*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
1463*e7c65912SDmitry Baryshkov 				&ahb_clk_src.clkr.hw
1464*e7c65912SDmitry Baryshkov 			},
1465c2526597SStephen Boyd 			.num_parents = 1,
1466c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
1467c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
1468c2526597SStephen Boyd 		},
1469c2526597SStephen Boyd 	},
1470c2526597SStephen Boyd };
1471c2526597SStephen Boyd 
1472c2526597SStephen Boyd static struct clk_branch smmu_jpeg_axi_clk = {
1473c2526597SStephen Boyd 	.halt_reg = 0x3c28,
1474c2526597SStephen Boyd 	.clkr = {
1475c2526597SStephen Boyd 		.enable_reg = 0x3c28,
1476c2526597SStephen Boyd 		.enable_mask = BIT(0),
1477c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
1478c2526597SStephen Boyd 			.name = "smmu_jpeg_axi_clk",
1479*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
1480*e7c65912SDmitry Baryshkov 				&axi_clk_src.clkr.hw
1481*e7c65912SDmitry Baryshkov 			},
1482c2526597SStephen Boyd 			.num_parents = 1,
1483c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
1484c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
1485c2526597SStephen Boyd 		},
1486c2526597SStephen Boyd 	},
1487c2526597SStephen Boyd };
1488c2526597SStephen Boyd 
1489c2526597SStephen Boyd static struct clk_branch mmagic_mdss_axi_clk = {
1490c2526597SStephen Boyd 	.halt_reg = 0x2474,
1491c2526597SStephen Boyd 	.clkr = {
1492c2526597SStephen Boyd 		.enable_reg = 0x2474,
1493c2526597SStephen Boyd 		.enable_mask = BIT(0),
1494c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
1495c2526597SStephen Boyd 			.name = "mmagic_mdss_axi_clk",
1496*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
1497*e7c65912SDmitry Baryshkov 				&axi_clk_src.clkr.hw
1498*e7c65912SDmitry Baryshkov 			},
1499c2526597SStephen Boyd 			.num_parents = 1,
15007705bb71SRajendra Nayak 			.flags = CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
1501c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
1502c2526597SStephen Boyd 		},
1503c2526597SStephen Boyd 	},
1504c2526597SStephen Boyd };
1505c2526597SStephen Boyd 
1506c2526597SStephen Boyd static struct clk_branch mmagic_mdss_noc_cfg_ahb_clk = {
1507c2526597SStephen Boyd 	.halt_reg = 0x2478,
1508c2526597SStephen Boyd 	.clkr = {
1509c2526597SStephen Boyd 		.enable_reg = 0x2478,
1510c2526597SStephen Boyd 		.enable_mask = BIT(0),
1511c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
1512c2526597SStephen Boyd 			.name = "mmagic_mdss_noc_cfg_ahb_clk",
1513*e7c65912SDmitry Baryshkov 			.parent_data = (const struct clk_parent_data[]){
1514*e7c65912SDmitry Baryshkov 				{ .fw_name = "gcc_mmss_noc_cfg_ahb_clk", .name = "gcc_mmss_noc_cfg_ahb_clk" },
1515*e7c65912SDmitry Baryshkov 			},
1516c2526597SStephen Boyd 			.num_parents = 1,
15177705bb71SRajendra Nayak 			.flags = CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
1518c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
1519c2526597SStephen Boyd 		},
1520c2526597SStephen Boyd 	},
1521c2526597SStephen Boyd };
1522c2526597SStephen Boyd 
1523c2526597SStephen Boyd static struct clk_branch smmu_rot_ahb_clk = {
1524c2526597SStephen Boyd 	.halt_reg = 0x2444,
1525c2526597SStephen Boyd 	.clkr = {
1526c2526597SStephen Boyd 		.enable_reg = 0x2444,
1527c2526597SStephen Boyd 		.enable_mask = BIT(0),
1528c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
1529c2526597SStephen Boyd 			.name = "smmu_rot_ahb_clk",
1530*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
1531*e7c65912SDmitry Baryshkov 				&ahb_clk_src.clkr.hw
1532*e7c65912SDmitry Baryshkov 			},
1533c2526597SStephen Boyd 			.num_parents = 1,
1534c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
1535c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
1536c2526597SStephen Boyd 		},
1537c2526597SStephen Boyd 	},
1538c2526597SStephen Boyd };
1539c2526597SStephen Boyd 
1540c2526597SStephen Boyd static struct clk_branch smmu_rot_axi_clk = {
1541c2526597SStephen Boyd 	.halt_reg = 0x2448,
1542c2526597SStephen Boyd 	.clkr = {
1543c2526597SStephen Boyd 		.enable_reg = 0x2448,
1544c2526597SStephen Boyd 		.enable_mask = BIT(0),
1545c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
1546c2526597SStephen Boyd 			.name = "smmu_rot_axi_clk",
1547*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
1548*e7c65912SDmitry Baryshkov 				&axi_clk_src.clkr.hw
1549*e7c65912SDmitry Baryshkov 			},
1550c2526597SStephen Boyd 			.num_parents = 1,
1551c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
1552c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
1553c2526597SStephen Boyd 		},
1554c2526597SStephen Boyd 	},
1555c2526597SStephen Boyd };
1556c2526597SStephen Boyd 
1557c2526597SStephen Boyd static struct clk_branch smmu_mdp_ahb_clk = {
1558c2526597SStephen Boyd 	.halt_reg = 0x2454,
1559c2526597SStephen Boyd 	.clkr = {
1560c2526597SStephen Boyd 		.enable_reg = 0x2454,
1561c2526597SStephen Boyd 		.enable_mask = BIT(0),
1562c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
1563c2526597SStephen Boyd 			.name = "smmu_mdp_ahb_clk",
1564*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
1565*e7c65912SDmitry Baryshkov 				&ahb_clk_src.clkr.hw
1566*e7c65912SDmitry Baryshkov 			},
1567c2526597SStephen Boyd 			.num_parents = 1,
1568c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
1569c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
1570c2526597SStephen Boyd 		},
1571c2526597SStephen Boyd 	},
1572c2526597SStephen Boyd };
1573c2526597SStephen Boyd 
1574c2526597SStephen Boyd static struct clk_branch smmu_mdp_axi_clk = {
1575c2526597SStephen Boyd 	.halt_reg = 0x2458,
1576c2526597SStephen Boyd 	.clkr = {
1577c2526597SStephen Boyd 		.enable_reg = 0x2458,
1578c2526597SStephen Boyd 		.enable_mask = BIT(0),
1579c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
1580c2526597SStephen Boyd 			.name = "smmu_mdp_axi_clk",
1581*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
1582*e7c65912SDmitry Baryshkov 				&axi_clk_src.clkr.hw
1583*e7c65912SDmitry Baryshkov 			},
1584c2526597SStephen Boyd 			.num_parents = 1,
1585c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
1586c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
1587c2526597SStephen Boyd 		},
1588c2526597SStephen Boyd 	},
1589c2526597SStephen Boyd };
1590c2526597SStephen Boyd 
1591c2526597SStephen Boyd static struct clk_branch mmagic_video_axi_clk = {
1592c2526597SStephen Boyd 	.halt_reg = 0x1194,
1593c2526597SStephen Boyd 	.clkr = {
1594c2526597SStephen Boyd 		.enable_reg = 0x1194,
1595c2526597SStephen Boyd 		.enable_mask = BIT(0),
1596c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
1597c2526597SStephen Boyd 			.name = "mmagic_video_axi_clk",
1598*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
1599*e7c65912SDmitry Baryshkov 				&axi_clk_src.clkr.hw
1600*e7c65912SDmitry Baryshkov 			},
1601c2526597SStephen Boyd 			.num_parents = 1,
16027705bb71SRajendra Nayak 			.flags = CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
1603c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
1604c2526597SStephen Boyd 		},
1605c2526597SStephen Boyd 	},
1606c2526597SStephen Boyd };
1607c2526597SStephen Boyd 
1608c2526597SStephen Boyd static struct clk_branch mmagic_video_noc_cfg_ahb_clk = {
1609c2526597SStephen Boyd 	.halt_reg = 0x1198,
1610c2526597SStephen Boyd 	.clkr = {
1611c2526597SStephen Boyd 		.enable_reg = 0x1198,
1612c2526597SStephen Boyd 		.enable_mask = BIT(0),
1613c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
1614c2526597SStephen Boyd 			.name = "mmagic_video_noc_cfg_ahb_clk",
1615*e7c65912SDmitry Baryshkov 			.parent_data = (const struct clk_parent_data[]){
1616*e7c65912SDmitry Baryshkov 				{ .fw_name = "gcc_mmss_noc_cfg_ahb_clk", .name = "gcc_mmss_noc_cfg_ahb_clk" },
1617*e7c65912SDmitry Baryshkov 			},
1618c2526597SStephen Boyd 			.num_parents = 1,
16197705bb71SRajendra Nayak 			.flags = CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
1620c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
1621c2526597SStephen Boyd 		},
1622c2526597SStephen Boyd 	},
1623c2526597SStephen Boyd };
1624c2526597SStephen Boyd 
1625c2526597SStephen Boyd static struct clk_branch smmu_video_ahb_clk = {
1626c2526597SStephen Boyd 	.halt_reg = 0x1174,
1627c2526597SStephen Boyd 	.clkr = {
1628c2526597SStephen Boyd 		.enable_reg = 0x1174,
1629c2526597SStephen Boyd 		.enable_mask = BIT(0),
1630c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
1631c2526597SStephen Boyd 			.name = "smmu_video_ahb_clk",
1632*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
1633*e7c65912SDmitry Baryshkov 				&ahb_clk_src.clkr.hw
1634*e7c65912SDmitry Baryshkov 			},
1635c2526597SStephen Boyd 			.num_parents = 1,
1636c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
1637c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
1638c2526597SStephen Boyd 		},
1639c2526597SStephen Boyd 	},
1640c2526597SStephen Boyd };
1641c2526597SStephen Boyd 
1642c2526597SStephen Boyd static struct clk_branch smmu_video_axi_clk = {
1643c2526597SStephen Boyd 	.halt_reg = 0x1178,
1644c2526597SStephen Boyd 	.clkr = {
1645c2526597SStephen Boyd 		.enable_reg = 0x1178,
1646c2526597SStephen Boyd 		.enable_mask = BIT(0),
1647c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
1648c2526597SStephen Boyd 			.name = "smmu_video_axi_clk",
1649*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
1650*e7c65912SDmitry Baryshkov 				&axi_clk_src.clkr.hw
1651*e7c65912SDmitry Baryshkov 			},
1652c2526597SStephen Boyd 			.num_parents = 1,
1653c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
1654c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
1655c2526597SStephen Boyd 		},
1656c2526597SStephen Boyd 	},
1657c2526597SStephen Boyd };
1658c2526597SStephen Boyd 
1659c2526597SStephen Boyd static struct clk_branch mmagic_bimc_noc_cfg_ahb_clk = {
1660c2526597SStephen Boyd 	.halt_reg = 0x5298,
1661c2526597SStephen Boyd 	.clkr = {
1662c2526597SStephen Boyd 		.enable_reg = 0x5298,
1663c2526597SStephen Boyd 		.enable_mask = BIT(0),
1664c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
1665c2526597SStephen Boyd 			.name = "mmagic_bimc_noc_cfg_ahb_clk",
1666*e7c65912SDmitry Baryshkov 			.parent_data = (const struct clk_parent_data[]){
1667*e7c65912SDmitry Baryshkov 				{ .fw_name = "gcc_mmss_noc_cfg_ahb_clk", .name = "gcc_mmss_noc_cfg_ahb_clk" },
1668*e7c65912SDmitry Baryshkov 			},
1669c2526597SStephen Boyd 			.num_parents = 1,
1670c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
1671c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
1672c2526597SStephen Boyd 		},
1673c2526597SStephen Boyd 	},
1674c2526597SStephen Boyd };
1675c2526597SStephen Boyd 
1676c2526597SStephen Boyd static struct clk_branch gpu_gx_gfx3d_clk = {
1677c2526597SStephen Boyd 	.halt_reg = 0x4028,
1678c2526597SStephen Boyd 	.clkr = {
1679c2526597SStephen Boyd 		.enable_reg = 0x4028,
1680c2526597SStephen Boyd 		.enable_mask = BIT(0),
1681c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
1682c2526597SStephen Boyd 			.name = "gpu_gx_gfx3d_clk",
1683*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
1684*e7c65912SDmitry Baryshkov 				&gfx3d_clk_src.rcg.clkr.hw
1685*e7c65912SDmitry Baryshkov 			},
1686c2526597SStephen Boyd 			.num_parents = 1,
1687c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
1688c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
1689c2526597SStephen Boyd 		},
1690c2526597SStephen Boyd 	},
1691c2526597SStephen Boyd };
1692c2526597SStephen Boyd 
1693c2526597SStephen Boyd static struct clk_branch gpu_gx_rbbmtimer_clk = {
1694c2526597SStephen Boyd 	.halt_reg = 0x40b0,
1695c2526597SStephen Boyd 	.clkr = {
1696c2526597SStephen Boyd 		.enable_reg = 0x40b0,
1697c2526597SStephen Boyd 		.enable_mask = BIT(0),
1698c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
1699c2526597SStephen Boyd 			.name = "gpu_gx_rbbmtimer_clk",
1700*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
1701*e7c65912SDmitry Baryshkov 				&rbbmtimer_clk_src.clkr.hw
1702*e7c65912SDmitry Baryshkov 			},
1703c2526597SStephen Boyd 			.num_parents = 1,
1704c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
1705c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
1706c2526597SStephen Boyd 		},
1707c2526597SStephen Boyd 	},
1708c2526597SStephen Boyd };
1709c2526597SStephen Boyd 
1710c2526597SStephen Boyd static struct clk_branch gpu_ahb_clk = {
1711c2526597SStephen Boyd 	.halt_reg = 0x403c,
1712c2526597SStephen Boyd 	.clkr = {
1713c2526597SStephen Boyd 		.enable_reg = 0x403c,
1714c2526597SStephen Boyd 		.enable_mask = BIT(0),
1715c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
1716c2526597SStephen Boyd 			.name = "gpu_ahb_clk",
1717*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
1718*e7c65912SDmitry Baryshkov 				&ahb_clk_src.clkr.hw
1719*e7c65912SDmitry Baryshkov 			},
1720c2526597SStephen Boyd 			.num_parents = 1,
1721c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
1722c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
1723c2526597SStephen Boyd 		},
1724c2526597SStephen Boyd 	},
1725c2526597SStephen Boyd };
1726c2526597SStephen Boyd 
1727c2526597SStephen Boyd static struct clk_branch gpu_aon_isense_clk = {
1728c2526597SStephen Boyd 	.halt_reg = 0x4044,
1729c2526597SStephen Boyd 	.clkr = {
1730c2526597SStephen Boyd 		.enable_reg = 0x4044,
1731c2526597SStephen Boyd 		.enable_mask = BIT(0),
1732c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
1733c2526597SStephen Boyd 			.name = "gpu_aon_isense_clk",
1734*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
1735*e7c65912SDmitry Baryshkov 				&isense_clk_src.clkr.hw
1736*e7c65912SDmitry Baryshkov 			},
1737c2526597SStephen Boyd 			.num_parents = 1,
1738c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
1739c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
1740c2526597SStephen Boyd 		},
1741c2526597SStephen Boyd 	},
1742c2526597SStephen Boyd };
1743c2526597SStephen Boyd 
1744c2526597SStephen Boyd static struct clk_branch vmem_maxi_clk = {
1745c2526597SStephen Boyd 	.halt_reg = 0x1204,
1746c2526597SStephen Boyd 	.clkr = {
1747c2526597SStephen Boyd 		.enable_reg = 0x1204,
1748c2526597SStephen Boyd 		.enable_mask = BIT(0),
1749c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
1750c2526597SStephen Boyd 			.name = "vmem_maxi_clk",
1751*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
1752*e7c65912SDmitry Baryshkov 				&maxi_clk_src.clkr.hw
1753*e7c65912SDmitry Baryshkov 			},
1754c2526597SStephen Boyd 			.num_parents = 1,
1755c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
1756c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
1757c2526597SStephen Boyd 		},
1758c2526597SStephen Boyd 	},
1759c2526597SStephen Boyd };
1760c2526597SStephen Boyd 
1761c2526597SStephen Boyd static struct clk_branch vmem_ahb_clk = {
1762c2526597SStephen Boyd 	.halt_reg = 0x1208,
1763c2526597SStephen Boyd 	.clkr = {
1764c2526597SStephen Boyd 		.enable_reg = 0x1208,
1765c2526597SStephen Boyd 		.enable_mask = BIT(0),
1766c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
1767c2526597SStephen Boyd 			.name = "vmem_ahb_clk",
1768*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
1769*e7c65912SDmitry Baryshkov 				&ahb_clk_src.clkr.hw
1770*e7c65912SDmitry Baryshkov 			},
1771c2526597SStephen Boyd 			.num_parents = 1,
1772c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
1773c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
1774c2526597SStephen Boyd 		},
1775c2526597SStephen Boyd 	},
1776c2526597SStephen Boyd };
1777c2526597SStephen Boyd 
1778c2526597SStephen Boyd static struct clk_branch mmss_rbcpr_clk = {
1779c2526597SStephen Boyd 	.halt_reg = 0x4084,
1780c2526597SStephen Boyd 	.clkr = {
1781c2526597SStephen Boyd 		.enable_reg = 0x4084,
1782c2526597SStephen Boyd 		.enable_mask = BIT(0),
1783c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
1784c2526597SStephen Boyd 			.name = "mmss_rbcpr_clk",
1785*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
1786*e7c65912SDmitry Baryshkov 				&rbcpr_clk_src.clkr.hw
1787*e7c65912SDmitry Baryshkov 			},
1788c2526597SStephen Boyd 			.num_parents = 1,
1789c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
1790c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
1791c2526597SStephen Boyd 		},
1792c2526597SStephen Boyd 	},
1793c2526597SStephen Boyd };
1794c2526597SStephen Boyd 
1795c2526597SStephen Boyd static struct clk_branch mmss_rbcpr_ahb_clk = {
1796c2526597SStephen Boyd 	.halt_reg = 0x4088,
1797c2526597SStephen Boyd 	.clkr = {
1798c2526597SStephen Boyd 		.enable_reg = 0x4088,
1799c2526597SStephen Boyd 		.enable_mask = BIT(0),
1800c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
1801c2526597SStephen Boyd 			.name = "mmss_rbcpr_ahb_clk",
1802*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
1803*e7c65912SDmitry Baryshkov 				&ahb_clk_src.clkr.hw
1804*e7c65912SDmitry Baryshkov 			},
1805c2526597SStephen Boyd 			.num_parents = 1,
1806c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
1807c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
1808c2526597SStephen Boyd 		},
1809c2526597SStephen Boyd 	},
1810c2526597SStephen Boyd };
1811c2526597SStephen Boyd 
1812c2526597SStephen Boyd static struct clk_branch video_core_clk = {
1813c2526597SStephen Boyd 	.halt_reg = 0x1028,
1814c2526597SStephen Boyd 	.clkr = {
1815c2526597SStephen Boyd 		.enable_reg = 0x1028,
1816c2526597SStephen Boyd 		.enable_mask = BIT(0),
1817c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
1818c2526597SStephen Boyd 			.name = "video_core_clk",
1819*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
1820*e7c65912SDmitry Baryshkov 				&video_core_clk_src.clkr.hw
1821*e7c65912SDmitry Baryshkov 			},
1822c2526597SStephen Boyd 			.num_parents = 1,
1823c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
1824c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
1825c2526597SStephen Boyd 		},
1826c2526597SStephen Boyd 	},
1827c2526597SStephen Boyd };
1828c2526597SStephen Boyd 
1829c2526597SStephen Boyd static struct clk_branch video_axi_clk = {
1830c2526597SStephen Boyd 	.halt_reg = 0x1034,
1831c2526597SStephen Boyd 	.clkr = {
1832c2526597SStephen Boyd 		.enable_reg = 0x1034,
1833c2526597SStephen Boyd 		.enable_mask = BIT(0),
1834c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
1835c2526597SStephen Boyd 			.name = "video_axi_clk",
1836*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
1837*e7c65912SDmitry Baryshkov 				&axi_clk_src.clkr.hw
1838*e7c65912SDmitry Baryshkov 			},
1839c2526597SStephen Boyd 			.num_parents = 1,
1840c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
1841c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
1842c2526597SStephen Boyd 		},
1843c2526597SStephen Boyd 	},
1844c2526597SStephen Boyd };
1845c2526597SStephen Boyd 
1846c2526597SStephen Boyd static struct clk_branch video_maxi_clk = {
1847c2526597SStephen Boyd 	.halt_reg = 0x1038,
1848c2526597SStephen Boyd 	.clkr = {
1849c2526597SStephen Boyd 		.enable_reg = 0x1038,
1850c2526597SStephen Boyd 		.enable_mask = BIT(0),
1851c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
1852c2526597SStephen Boyd 			.name = "video_maxi_clk",
1853*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
1854*e7c65912SDmitry Baryshkov 				&maxi_clk_src.clkr.hw
1855*e7c65912SDmitry Baryshkov 			},
1856c2526597SStephen Boyd 			.num_parents = 1,
1857c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
1858c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
1859c2526597SStephen Boyd 		},
1860c2526597SStephen Boyd 	},
1861c2526597SStephen Boyd };
1862c2526597SStephen Boyd 
1863c2526597SStephen Boyd static struct clk_branch video_ahb_clk = {
1864c2526597SStephen Boyd 	.halt_reg = 0x1030,
1865c2526597SStephen Boyd 	.clkr = {
1866c2526597SStephen Boyd 		.enable_reg = 0x1030,
1867c2526597SStephen Boyd 		.enable_mask = BIT(0),
1868c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
1869c2526597SStephen Boyd 			.name = "video_ahb_clk",
1870*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
1871*e7c65912SDmitry Baryshkov 				&ahb_clk_src.clkr.hw
1872*e7c65912SDmitry Baryshkov 			},
1873c2526597SStephen Boyd 			.num_parents = 1,
1874c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
1875c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
1876c2526597SStephen Boyd 		},
1877c2526597SStephen Boyd 	},
1878c2526597SStephen Boyd };
1879c2526597SStephen Boyd 
1880c2526597SStephen Boyd static struct clk_branch video_subcore0_clk = {
1881c2526597SStephen Boyd 	.halt_reg = 0x1048,
1882c2526597SStephen Boyd 	.clkr = {
1883c2526597SStephen Boyd 		.enable_reg = 0x1048,
1884c2526597SStephen Boyd 		.enable_mask = BIT(0),
1885c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
1886c2526597SStephen Boyd 			.name = "video_subcore0_clk",
1887*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
1888*e7c65912SDmitry Baryshkov 				&video_subcore0_clk_src.clkr.hw
1889*e7c65912SDmitry Baryshkov 			},
1890c2526597SStephen Boyd 			.num_parents = 1,
1891c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
1892c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
1893c2526597SStephen Boyd 		},
1894c2526597SStephen Boyd 	},
1895c2526597SStephen Boyd };
1896c2526597SStephen Boyd 
1897c2526597SStephen Boyd static struct clk_branch video_subcore1_clk = {
1898c2526597SStephen Boyd 	.halt_reg = 0x104c,
1899c2526597SStephen Boyd 	.clkr = {
1900c2526597SStephen Boyd 		.enable_reg = 0x104c,
1901c2526597SStephen Boyd 		.enable_mask = BIT(0),
1902c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
1903c2526597SStephen Boyd 			.name = "video_subcore1_clk",
1904*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
1905*e7c65912SDmitry Baryshkov 				&video_subcore1_clk_src.clkr.hw
1906*e7c65912SDmitry Baryshkov 			},
1907c2526597SStephen Boyd 			.num_parents = 1,
1908c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
1909c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
1910c2526597SStephen Boyd 		},
1911c2526597SStephen Boyd 	},
1912c2526597SStephen Boyd };
1913c2526597SStephen Boyd 
1914c2526597SStephen Boyd static struct clk_branch mdss_ahb_clk = {
1915c2526597SStephen Boyd 	.halt_reg = 0x2308,
1916c2526597SStephen Boyd 	.clkr = {
1917c2526597SStephen Boyd 		.enable_reg = 0x2308,
1918c2526597SStephen Boyd 		.enable_mask = BIT(0),
1919c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
1920c2526597SStephen Boyd 			.name = "mdss_ahb_clk",
1921*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
1922*e7c65912SDmitry Baryshkov 				&ahb_clk_src.clkr.hw
1923*e7c65912SDmitry Baryshkov 			},
1924c2526597SStephen Boyd 			.num_parents = 1,
1925c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
1926c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
1927c2526597SStephen Boyd 		},
1928c2526597SStephen Boyd 	},
1929c2526597SStephen Boyd };
1930c2526597SStephen Boyd 
1931c2526597SStephen Boyd static struct clk_branch mdss_hdmi_ahb_clk = {
1932c2526597SStephen Boyd 	.halt_reg = 0x230c,
1933c2526597SStephen Boyd 	.clkr = {
1934c2526597SStephen Boyd 		.enable_reg = 0x230c,
1935c2526597SStephen Boyd 		.enable_mask = BIT(0),
1936c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
1937c2526597SStephen Boyd 			.name = "mdss_hdmi_ahb_clk",
1938*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
1939*e7c65912SDmitry Baryshkov 				&ahb_clk_src.clkr.hw
1940*e7c65912SDmitry Baryshkov 			},
1941c2526597SStephen Boyd 			.num_parents = 1,
1942c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
1943c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
1944c2526597SStephen Boyd 		},
1945c2526597SStephen Boyd 	},
1946c2526597SStephen Boyd };
1947c2526597SStephen Boyd 
1948c2526597SStephen Boyd static struct clk_branch mdss_axi_clk = {
1949c2526597SStephen Boyd 	.halt_reg = 0x2310,
1950c2526597SStephen Boyd 	.clkr = {
1951c2526597SStephen Boyd 		.enable_reg = 0x2310,
1952c2526597SStephen Boyd 		.enable_mask = BIT(0),
1953c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
1954c2526597SStephen Boyd 			.name = "mdss_axi_clk",
1955*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
1956*e7c65912SDmitry Baryshkov 				&axi_clk_src.clkr.hw
1957*e7c65912SDmitry Baryshkov 			},
1958c2526597SStephen Boyd 			.num_parents = 1,
1959c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
1960c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
1961c2526597SStephen Boyd 		},
1962c2526597SStephen Boyd 	},
1963c2526597SStephen Boyd };
1964c2526597SStephen Boyd 
1965c2526597SStephen Boyd static struct clk_branch mdss_pclk0_clk = {
1966c2526597SStephen Boyd 	.halt_reg = 0x2314,
1967c2526597SStephen Boyd 	.clkr = {
1968c2526597SStephen Boyd 		.enable_reg = 0x2314,
1969c2526597SStephen Boyd 		.enable_mask = BIT(0),
1970c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
1971c2526597SStephen Boyd 			.name = "mdss_pclk0_clk",
1972*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
1973*e7c65912SDmitry Baryshkov 				&pclk0_clk_src.clkr.hw
1974*e7c65912SDmitry Baryshkov 			},
1975c2526597SStephen Boyd 			.num_parents = 1,
1976c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
1977c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
1978c2526597SStephen Boyd 		},
1979c2526597SStephen Boyd 	},
1980c2526597SStephen Boyd };
1981c2526597SStephen Boyd 
1982c2526597SStephen Boyd static struct clk_branch mdss_pclk1_clk = {
1983c2526597SStephen Boyd 	.halt_reg = 0x2318,
1984c2526597SStephen Boyd 	.clkr = {
1985c2526597SStephen Boyd 		.enable_reg = 0x2318,
1986c2526597SStephen Boyd 		.enable_mask = BIT(0),
1987c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
1988c2526597SStephen Boyd 			.name = "mdss_pclk1_clk",
1989*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
1990*e7c65912SDmitry Baryshkov 				&pclk1_clk_src.clkr.hw
1991*e7c65912SDmitry Baryshkov 			},
1992c2526597SStephen Boyd 			.num_parents = 1,
1993c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
1994c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
1995c2526597SStephen Boyd 		},
1996c2526597SStephen Boyd 	},
1997c2526597SStephen Boyd };
1998c2526597SStephen Boyd 
1999c2526597SStephen Boyd static struct clk_branch mdss_mdp_clk = {
2000c2526597SStephen Boyd 	.halt_reg = 0x231c,
2001c2526597SStephen Boyd 	.clkr = {
2002c2526597SStephen Boyd 		.enable_reg = 0x231c,
2003c2526597SStephen Boyd 		.enable_mask = BIT(0),
2004c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
2005c2526597SStephen Boyd 			.name = "mdss_mdp_clk",
2006*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2007*e7c65912SDmitry Baryshkov 				&mdp_clk_src.clkr.hw
2008*e7c65912SDmitry Baryshkov 			},
2009c2526597SStephen Boyd 			.num_parents = 1,
2010c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
2011c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
2012c2526597SStephen Boyd 		},
2013c2526597SStephen Boyd 	},
2014c2526597SStephen Boyd };
2015c2526597SStephen Boyd 
2016c2526597SStephen Boyd static struct clk_branch mdss_extpclk_clk = {
2017c2526597SStephen Boyd 	.halt_reg = 0x2324,
2018c2526597SStephen Boyd 	.clkr = {
2019c2526597SStephen Boyd 		.enable_reg = 0x2324,
2020c2526597SStephen Boyd 		.enable_mask = BIT(0),
2021c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
2022c2526597SStephen Boyd 			.name = "mdss_extpclk_clk",
2023*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2024*e7c65912SDmitry Baryshkov 				&extpclk_clk_src.clkr.hw
2025*e7c65912SDmitry Baryshkov 			},
2026c2526597SStephen Boyd 			.num_parents = 1,
2027c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
2028c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
2029c2526597SStephen Boyd 		},
2030c2526597SStephen Boyd 	},
2031c2526597SStephen Boyd };
2032c2526597SStephen Boyd 
2033c2526597SStephen Boyd static struct clk_branch mdss_vsync_clk = {
2034c2526597SStephen Boyd 	.halt_reg = 0x2328,
2035c2526597SStephen Boyd 	.clkr = {
2036c2526597SStephen Boyd 		.enable_reg = 0x2328,
2037c2526597SStephen Boyd 		.enable_mask = BIT(0),
2038c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
2039c2526597SStephen Boyd 			.name = "mdss_vsync_clk",
2040*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2041*e7c65912SDmitry Baryshkov 				&vsync_clk_src.clkr.hw
2042*e7c65912SDmitry Baryshkov 			},
2043c2526597SStephen Boyd 			.num_parents = 1,
2044c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
2045c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
2046c2526597SStephen Boyd 		},
2047c2526597SStephen Boyd 	},
2048c2526597SStephen Boyd };
2049c2526597SStephen Boyd 
2050c2526597SStephen Boyd static struct clk_branch mdss_hdmi_clk = {
2051c2526597SStephen Boyd 	.halt_reg = 0x2338,
2052c2526597SStephen Boyd 	.clkr = {
2053c2526597SStephen Boyd 		.enable_reg = 0x2338,
2054c2526597SStephen Boyd 		.enable_mask = BIT(0),
2055c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
2056c2526597SStephen Boyd 			.name = "mdss_hdmi_clk",
2057*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2058*e7c65912SDmitry Baryshkov 				&hdmi_clk_src.clkr.hw
2059*e7c65912SDmitry Baryshkov 			},
2060c2526597SStephen Boyd 			.num_parents = 1,
2061c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
2062c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
2063c2526597SStephen Boyd 		},
2064c2526597SStephen Boyd 	},
2065c2526597SStephen Boyd };
2066c2526597SStephen Boyd 
2067c2526597SStephen Boyd static struct clk_branch mdss_byte0_clk = {
2068c2526597SStephen Boyd 	.halt_reg = 0x233c,
2069c2526597SStephen Boyd 	.clkr = {
2070c2526597SStephen Boyd 		.enable_reg = 0x233c,
2071c2526597SStephen Boyd 		.enable_mask = BIT(0),
2072c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
2073c2526597SStephen Boyd 			.name = "mdss_byte0_clk",
2074*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2075*e7c65912SDmitry Baryshkov 				&byte0_clk_src.clkr.hw
2076*e7c65912SDmitry Baryshkov 			},
2077c2526597SStephen Boyd 			.num_parents = 1,
2078c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
2079c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
2080c2526597SStephen Boyd 		},
2081c2526597SStephen Boyd 	},
2082c2526597SStephen Boyd };
2083c2526597SStephen Boyd 
2084c2526597SStephen Boyd static struct clk_branch mdss_byte1_clk = {
2085c2526597SStephen Boyd 	.halt_reg = 0x2340,
2086c2526597SStephen Boyd 	.clkr = {
2087c2526597SStephen Boyd 		.enable_reg = 0x2340,
2088c2526597SStephen Boyd 		.enable_mask = BIT(0),
2089c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
2090c2526597SStephen Boyd 			.name = "mdss_byte1_clk",
2091*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2092*e7c65912SDmitry Baryshkov 				&byte1_clk_src.clkr.hw
2093*e7c65912SDmitry Baryshkov 			},
2094c2526597SStephen Boyd 			.num_parents = 1,
2095c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
2096c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
2097c2526597SStephen Boyd 		},
2098c2526597SStephen Boyd 	},
2099c2526597SStephen Boyd };
2100c2526597SStephen Boyd 
2101c2526597SStephen Boyd static struct clk_branch mdss_esc0_clk = {
2102c2526597SStephen Boyd 	.halt_reg = 0x2344,
2103c2526597SStephen Boyd 	.clkr = {
2104c2526597SStephen Boyd 		.enable_reg = 0x2344,
2105c2526597SStephen Boyd 		.enable_mask = BIT(0),
2106c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
2107c2526597SStephen Boyd 			.name = "mdss_esc0_clk",
2108*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2109*e7c65912SDmitry Baryshkov 				&esc0_clk_src.clkr.hw
2110*e7c65912SDmitry Baryshkov 			},
2111c2526597SStephen Boyd 			.num_parents = 1,
2112c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
2113c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
2114c2526597SStephen Boyd 		},
2115c2526597SStephen Boyd 	},
2116c2526597SStephen Boyd };
2117c2526597SStephen Boyd 
2118c2526597SStephen Boyd static struct clk_branch mdss_esc1_clk = {
2119c2526597SStephen Boyd 	.halt_reg = 0x2348,
2120c2526597SStephen Boyd 	.clkr = {
2121c2526597SStephen Boyd 		.enable_reg = 0x2348,
2122c2526597SStephen Boyd 		.enable_mask = BIT(0),
2123c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
2124c2526597SStephen Boyd 			.name = "mdss_esc1_clk",
2125*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2126*e7c65912SDmitry Baryshkov 				&esc1_clk_src.clkr.hw
2127*e7c65912SDmitry Baryshkov 			},
2128c2526597SStephen Boyd 			.num_parents = 1,
2129c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
2130c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
2131c2526597SStephen Boyd 		},
2132c2526597SStephen Boyd 	},
2133c2526597SStephen Boyd };
2134c2526597SStephen Boyd 
2135c2526597SStephen Boyd static struct clk_branch camss_top_ahb_clk = {
2136c2526597SStephen Boyd 	.halt_reg = 0x3484,
2137c2526597SStephen Boyd 	.clkr = {
2138c2526597SStephen Boyd 		.enable_reg = 0x3484,
2139c2526597SStephen Boyd 		.enable_mask = BIT(0),
2140c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
2141c2526597SStephen Boyd 			.name = "camss_top_ahb_clk",
2142*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2143*e7c65912SDmitry Baryshkov 				&ahb_clk_src.clkr.hw
2144*e7c65912SDmitry Baryshkov 			},
2145c2526597SStephen Boyd 			.num_parents = 1,
2146c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
2147c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
2148c2526597SStephen Boyd 		},
2149c2526597SStephen Boyd 	},
2150c2526597SStephen Boyd };
2151c2526597SStephen Boyd 
2152c2526597SStephen Boyd static struct clk_branch camss_ahb_clk = {
2153c2526597SStephen Boyd 	.halt_reg = 0x348c,
2154c2526597SStephen Boyd 	.clkr = {
2155c2526597SStephen Boyd 		.enable_reg = 0x348c,
2156c2526597SStephen Boyd 		.enable_mask = BIT(0),
2157c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
2158c2526597SStephen Boyd 			.name = "camss_ahb_clk",
2159*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2160*e7c65912SDmitry Baryshkov 				&ahb_clk_src.clkr.hw
2161*e7c65912SDmitry Baryshkov 			},
2162c2526597SStephen Boyd 			.num_parents = 1,
2163c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
2164c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
2165c2526597SStephen Boyd 		},
2166c2526597SStephen Boyd 	},
2167c2526597SStephen Boyd };
2168c2526597SStephen Boyd 
2169c2526597SStephen Boyd static struct clk_branch camss_micro_ahb_clk = {
2170c2526597SStephen Boyd 	.halt_reg = 0x3494,
2171c2526597SStephen Boyd 	.clkr = {
2172c2526597SStephen Boyd 		.enable_reg = 0x3494,
2173c2526597SStephen Boyd 		.enable_mask = BIT(0),
2174c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
2175c2526597SStephen Boyd 			.name = "camss_micro_ahb_clk",
2176*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2177*e7c65912SDmitry Baryshkov 				&ahb_clk_src.clkr.hw
2178*e7c65912SDmitry Baryshkov 			},
2179c2526597SStephen Boyd 			.num_parents = 1,
2180c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
2181c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
2182c2526597SStephen Boyd 		},
2183c2526597SStephen Boyd 	},
2184c2526597SStephen Boyd };
2185c2526597SStephen Boyd 
2186c2526597SStephen Boyd static struct clk_branch camss_gp0_clk = {
2187c2526597SStephen Boyd 	.halt_reg = 0x3444,
2188c2526597SStephen Boyd 	.clkr = {
2189c2526597SStephen Boyd 		.enable_reg = 0x3444,
2190c2526597SStephen Boyd 		.enable_mask = BIT(0),
2191c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
2192c2526597SStephen Boyd 			.name = "camss_gp0_clk",
2193*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2194*e7c65912SDmitry Baryshkov 				&camss_gp0_clk_src.clkr.hw
2195*e7c65912SDmitry Baryshkov 			},
2196c2526597SStephen Boyd 			.num_parents = 1,
2197c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
2198c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
2199c2526597SStephen Boyd 		},
2200c2526597SStephen Boyd 	},
2201c2526597SStephen Boyd };
2202c2526597SStephen Boyd 
2203c2526597SStephen Boyd static struct clk_branch camss_gp1_clk = {
2204c2526597SStephen Boyd 	.halt_reg = 0x3474,
2205c2526597SStephen Boyd 	.clkr = {
2206c2526597SStephen Boyd 		.enable_reg = 0x3474,
2207c2526597SStephen Boyd 		.enable_mask = BIT(0),
2208c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
2209c2526597SStephen Boyd 			.name = "camss_gp1_clk",
2210*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2211*e7c65912SDmitry Baryshkov 				&camss_gp1_clk_src.clkr.hw
2212*e7c65912SDmitry Baryshkov 			},
2213c2526597SStephen Boyd 			.num_parents = 1,
2214c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
2215c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
2216c2526597SStephen Boyd 		},
2217c2526597SStephen Boyd 	},
2218c2526597SStephen Boyd };
2219c2526597SStephen Boyd 
2220c2526597SStephen Boyd static struct clk_branch camss_mclk0_clk = {
2221c2526597SStephen Boyd 	.halt_reg = 0x3384,
2222c2526597SStephen Boyd 	.clkr = {
2223c2526597SStephen Boyd 		.enable_reg = 0x3384,
2224c2526597SStephen Boyd 		.enable_mask = BIT(0),
2225c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
2226c2526597SStephen Boyd 			.name = "camss_mclk0_clk",
2227*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2228*e7c65912SDmitry Baryshkov 				&mclk0_clk_src.clkr.hw
2229*e7c65912SDmitry Baryshkov 			},
2230c2526597SStephen Boyd 			.num_parents = 1,
2231c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
2232c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
2233c2526597SStephen Boyd 		},
2234c2526597SStephen Boyd 	},
2235c2526597SStephen Boyd };
2236c2526597SStephen Boyd 
2237c2526597SStephen Boyd static struct clk_branch camss_mclk1_clk = {
2238c2526597SStephen Boyd 	.halt_reg = 0x33b4,
2239c2526597SStephen Boyd 	.clkr = {
2240c2526597SStephen Boyd 		.enable_reg = 0x33b4,
2241c2526597SStephen Boyd 		.enable_mask = BIT(0),
2242c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
2243c2526597SStephen Boyd 			.name = "camss_mclk1_clk",
2244*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2245*e7c65912SDmitry Baryshkov 				&mclk1_clk_src.clkr.hw
2246*e7c65912SDmitry Baryshkov 			},
2247c2526597SStephen Boyd 			.num_parents = 1,
2248c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
2249c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
2250c2526597SStephen Boyd 		},
2251c2526597SStephen Boyd 	},
2252c2526597SStephen Boyd };
2253c2526597SStephen Boyd 
2254c2526597SStephen Boyd static struct clk_branch camss_mclk2_clk = {
2255c2526597SStephen Boyd 	.halt_reg = 0x33e4,
2256c2526597SStephen Boyd 	.clkr = {
2257c2526597SStephen Boyd 		.enable_reg = 0x33e4,
2258c2526597SStephen Boyd 		.enable_mask = BIT(0),
2259c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
2260c2526597SStephen Boyd 			.name = "camss_mclk2_clk",
2261*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2262*e7c65912SDmitry Baryshkov 				&mclk2_clk_src.clkr.hw
2263*e7c65912SDmitry Baryshkov 			},
2264c2526597SStephen Boyd 			.num_parents = 1,
2265c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
2266c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
2267c2526597SStephen Boyd 		},
2268c2526597SStephen Boyd 	},
2269c2526597SStephen Boyd };
2270c2526597SStephen Boyd 
2271c2526597SStephen Boyd static struct clk_branch camss_mclk3_clk = {
2272c2526597SStephen Boyd 	.halt_reg = 0x3414,
2273c2526597SStephen Boyd 	.clkr = {
2274c2526597SStephen Boyd 		.enable_reg = 0x3414,
2275c2526597SStephen Boyd 		.enable_mask = BIT(0),
2276c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
2277c2526597SStephen Boyd 			.name = "camss_mclk3_clk",
2278*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2279*e7c65912SDmitry Baryshkov 				&mclk3_clk_src.clkr.hw
2280*e7c65912SDmitry Baryshkov 			},
2281c2526597SStephen Boyd 			.num_parents = 1,
2282c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
2283c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
2284c2526597SStephen Boyd 		},
2285c2526597SStephen Boyd 	},
2286c2526597SStephen Boyd };
2287c2526597SStephen Boyd 
2288c2526597SStephen Boyd static struct clk_branch camss_cci_clk = {
2289c2526597SStephen Boyd 	.halt_reg = 0x3344,
2290c2526597SStephen Boyd 	.clkr = {
2291c2526597SStephen Boyd 		.enable_reg = 0x3344,
2292c2526597SStephen Boyd 		.enable_mask = BIT(0),
2293c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
2294c2526597SStephen Boyd 			.name = "camss_cci_clk",
2295*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2296*e7c65912SDmitry Baryshkov 				&cci_clk_src.clkr.hw
2297*e7c65912SDmitry Baryshkov 			},
2298c2526597SStephen Boyd 			.num_parents = 1,
2299c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
2300c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
2301c2526597SStephen Boyd 		},
2302c2526597SStephen Boyd 	},
2303c2526597SStephen Boyd };
2304c2526597SStephen Boyd 
2305c2526597SStephen Boyd static struct clk_branch camss_cci_ahb_clk = {
2306c2526597SStephen Boyd 	.halt_reg = 0x3348,
2307c2526597SStephen Boyd 	.clkr = {
2308c2526597SStephen Boyd 		.enable_reg = 0x3348,
2309c2526597SStephen Boyd 		.enable_mask = BIT(0),
2310c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
2311c2526597SStephen Boyd 			.name = "camss_cci_ahb_clk",
2312*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2313*e7c65912SDmitry Baryshkov 				&ahb_clk_src.clkr.hw
2314*e7c65912SDmitry Baryshkov 			},
2315c2526597SStephen Boyd 			.num_parents = 1,
2316c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
2317c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
2318c2526597SStephen Boyd 		},
2319c2526597SStephen Boyd 	},
2320c2526597SStephen Boyd };
2321c2526597SStephen Boyd 
2322c2526597SStephen Boyd static struct clk_branch camss_csi0phytimer_clk = {
2323c2526597SStephen Boyd 	.halt_reg = 0x3024,
2324c2526597SStephen Boyd 	.clkr = {
2325c2526597SStephen Boyd 		.enable_reg = 0x3024,
2326c2526597SStephen Boyd 		.enable_mask = BIT(0),
2327c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
2328c2526597SStephen Boyd 			.name = "camss_csi0phytimer_clk",
2329*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2330*e7c65912SDmitry Baryshkov 				&csi0phytimer_clk_src.clkr.hw
2331*e7c65912SDmitry Baryshkov 			},
2332c2526597SStephen Boyd 			.num_parents = 1,
2333c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
2334c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
2335c2526597SStephen Boyd 		},
2336c2526597SStephen Boyd 	},
2337c2526597SStephen Boyd };
2338c2526597SStephen Boyd 
2339c2526597SStephen Boyd static struct clk_branch camss_csi1phytimer_clk = {
2340c2526597SStephen Boyd 	.halt_reg = 0x3054,
2341c2526597SStephen Boyd 	.clkr = {
2342c2526597SStephen Boyd 		.enable_reg = 0x3054,
2343c2526597SStephen Boyd 		.enable_mask = BIT(0),
2344c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
2345c2526597SStephen Boyd 			.name = "camss_csi1phytimer_clk",
2346*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2347*e7c65912SDmitry Baryshkov 				&csi1phytimer_clk_src.clkr.hw
2348*e7c65912SDmitry Baryshkov 			},
2349c2526597SStephen Boyd 			.num_parents = 1,
2350c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
2351c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
2352c2526597SStephen Boyd 		},
2353c2526597SStephen Boyd 	},
2354c2526597SStephen Boyd };
2355c2526597SStephen Boyd 
2356c2526597SStephen Boyd static struct clk_branch camss_csi2phytimer_clk = {
2357c2526597SStephen Boyd 	.halt_reg = 0x3084,
2358c2526597SStephen Boyd 	.clkr = {
2359c2526597SStephen Boyd 		.enable_reg = 0x3084,
2360c2526597SStephen Boyd 		.enable_mask = BIT(0),
2361c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
2362c2526597SStephen Boyd 			.name = "camss_csi2phytimer_clk",
2363*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2364*e7c65912SDmitry Baryshkov 				&csi2phytimer_clk_src.clkr.hw
2365*e7c65912SDmitry Baryshkov 			},
2366c2526597SStephen Boyd 			.num_parents = 1,
2367c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
2368c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
2369c2526597SStephen Boyd 		},
2370c2526597SStephen Boyd 	},
2371c2526597SStephen Boyd };
2372c2526597SStephen Boyd 
2373c2526597SStephen Boyd static struct clk_branch camss_csiphy0_3p_clk = {
2374c2526597SStephen Boyd 	.halt_reg = 0x3234,
2375c2526597SStephen Boyd 	.clkr = {
2376c2526597SStephen Boyd 		.enable_reg = 0x3234,
2377c2526597SStephen Boyd 		.enable_mask = BIT(0),
2378c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
2379c2526597SStephen Boyd 			.name = "camss_csiphy0_3p_clk",
2380*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2381*e7c65912SDmitry Baryshkov 				&csiphy0_3p_clk_src.clkr.hw
2382*e7c65912SDmitry Baryshkov 			},
2383c2526597SStephen Boyd 			.num_parents = 1,
2384c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
2385c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
2386c2526597SStephen Boyd 		},
2387c2526597SStephen Boyd 	},
2388c2526597SStephen Boyd };
2389c2526597SStephen Boyd 
2390c2526597SStephen Boyd static struct clk_branch camss_csiphy1_3p_clk = {
2391c2526597SStephen Boyd 	.halt_reg = 0x3254,
2392c2526597SStephen Boyd 	.clkr = {
2393c2526597SStephen Boyd 		.enable_reg = 0x3254,
2394c2526597SStephen Boyd 		.enable_mask = BIT(0),
2395c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
2396c2526597SStephen Boyd 			.name = "camss_csiphy1_3p_clk",
2397*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2398*e7c65912SDmitry Baryshkov 				&csiphy1_3p_clk_src.clkr.hw
2399*e7c65912SDmitry Baryshkov 			},
2400c2526597SStephen Boyd 			.num_parents = 1,
2401c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
2402c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
2403c2526597SStephen Boyd 		},
2404c2526597SStephen Boyd 	},
2405c2526597SStephen Boyd };
2406c2526597SStephen Boyd 
2407c2526597SStephen Boyd static struct clk_branch camss_csiphy2_3p_clk = {
2408c2526597SStephen Boyd 	.halt_reg = 0x3274,
2409c2526597SStephen Boyd 	.clkr = {
2410c2526597SStephen Boyd 		.enable_reg = 0x3274,
2411c2526597SStephen Boyd 		.enable_mask = BIT(0),
2412c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
2413c2526597SStephen Boyd 			.name = "camss_csiphy2_3p_clk",
2414*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2415*e7c65912SDmitry Baryshkov 				&csiphy2_3p_clk_src.clkr.hw
2416*e7c65912SDmitry Baryshkov 			},
2417c2526597SStephen Boyd 			.num_parents = 1,
2418c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
2419c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
2420c2526597SStephen Boyd 		},
2421c2526597SStephen Boyd 	},
2422c2526597SStephen Boyd };
2423c2526597SStephen Boyd 
2424c2526597SStephen Boyd static struct clk_branch camss_jpeg0_clk = {
2425c2526597SStephen Boyd 	.halt_reg = 0x35a8,
2426c2526597SStephen Boyd 	.clkr = {
2427c2526597SStephen Boyd 		.enable_reg = 0x35a8,
2428c2526597SStephen Boyd 		.enable_mask = BIT(0),
2429c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
2430c2526597SStephen Boyd 			.name = "camss_jpeg0_clk",
2431*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2432*e7c65912SDmitry Baryshkov 				&jpeg0_clk_src.clkr.hw
2433*e7c65912SDmitry Baryshkov 			},
2434c2526597SStephen Boyd 			.num_parents = 1,
2435c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
2436c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
2437c2526597SStephen Boyd 		},
2438c2526597SStephen Boyd 	},
2439c2526597SStephen Boyd };
2440c2526597SStephen Boyd 
2441c2526597SStephen Boyd static struct clk_branch camss_jpeg2_clk = {
2442c2526597SStephen Boyd 	.halt_reg = 0x35b0,
2443c2526597SStephen Boyd 	.clkr = {
2444c2526597SStephen Boyd 		.enable_reg = 0x35b0,
2445c2526597SStephen Boyd 		.enable_mask = BIT(0),
2446c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
2447c2526597SStephen Boyd 			.name = "camss_jpeg2_clk",
2448*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2449*e7c65912SDmitry Baryshkov 				&jpeg2_clk_src.clkr.hw
2450*e7c65912SDmitry Baryshkov 			},
2451c2526597SStephen Boyd 			.num_parents = 1,
2452c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
2453c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
2454c2526597SStephen Boyd 		},
2455c2526597SStephen Boyd 	},
2456c2526597SStephen Boyd };
2457c2526597SStephen Boyd 
2458c2526597SStephen Boyd static struct clk_branch camss_jpeg_dma_clk = {
2459c2526597SStephen Boyd 	.halt_reg = 0x35c0,
2460c2526597SStephen Boyd 	.clkr = {
2461c2526597SStephen Boyd 		.enable_reg = 0x35c0,
2462c2526597SStephen Boyd 		.enable_mask = BIT(0),
2463c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
2464c2526597SStephen Boyd 			.name = "camss_jpeg_dma_clk",
2465*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2466*e7c65912SDmitry Baryshkov 				&jpeg_dma_clk_src.clkr.hw
2467*e7c65912SDmitry Baryshkov 			},
2468c2526597SStephen Boyd 			.num_parents = 1,
2469c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
2470c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
2471c2526597SStephen Boyd 		},
2472c2526597SStephen Boyd 	},
2473c2526597SStephen Boyd };
2474c2526597SStephen Boyd 
2475c2526597SStephen Boyd static struct clk_branch camss_jpeg_ahb_clk = {
2476c2526597SStephen Boyd 	.halt_reg = 0x35b4,
2477c2526597SStephen Boyd 	.clkr = {
2478c2526597SStephen Boyd 		.enable_reg = 0x35b4,
2479c2526597SStephen Boyd 		.enable_mask = BIT(0),
2480c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
2481c2526597SStephen Boyd 			.name = "camss_jpeg_ahb_clk",
2482*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2483*e7c65912SDmitry Baryshkov 				&ahb_clk_src.clkr.hw
2484*e7c65912SDmitry Baryshkov 			},
2485c2526597SStephen Boyd 			.num_parents = 1,
2486c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
2487c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
2488c2526597SStephen Boyd 		},
2489c2526597SStephen Boyd 	},
2490c2526597SStephen Boyd };
2491c2526597SStephen Boyd 
2492c2526597SStephen Boyd static struct clk_branch camss_jpeg_axi_clk = {
2493c2526597SStephen Boyd 	.halt_reg = 0x35b8,
2494c2526597SStephen Boyd 	.clkr = {
2495c2526597SStephen Boyd 		.enable_reg = 0x35b8,
2496c2526597SStephen Boyd 		.enable_mask = BIT(0),
2497c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
2498c2526597SStephen Boyd 			.name = "camss_jpeg_axi_clk",
2499*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2500*e7c65912SDmitry Baryshkov 				&axi_clk_src.clkr.hw
2501*e7c65912SDmitry Baryshkov 			},
2502c2526597SStephen Boyd 			.num_parents = 1,
2503c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
2504c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
2505c2526597SStephen Boyd 		},
2506c2526597SStephen Boyd 	},
2507c2526597SStephen Boyd };
2508c2526597SStephen Boyd 
2509c2526597SStephen Boyd static struct clk_branch camss_vfe_ahb_clk = {
2510c2526597SStephen Boyd 	.halt_reg = 0x36b8,
2511c2526597SStephen Boyd 	.clkr = {
2512c2526597SStephen Boyd 		.enable_reg = 0x36b8,
2513c2526597SStephen Boyd 		.enable_mask = BIT(0),
2514c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
2515c2526597SStephen Boyd 			.name = "camss_vfe_ahb_clk",
2516*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2517*e7c65912SDmitry Baryshkov 				&ahb_clk_src.clkr.hw
2518*e7c65912SDmitry Baryshkov 			},
2519c2526597SStephen Boyd 			.num_parents = 1,
2520c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
2521c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
2522c2526597SStephen Boyd 		},
2523c2526597SStephen Boyd 	},
2524c2526597SStephen Boyd };
2525c2526597SStephen Boyd 
2526c2526597SStephen Boyd static struct clk_branch camss_vfe_axi_clk = {
2527c2526597SStephen Boyd 	.halt_reg = 0x36bc,
2528c2526597SStephen Boyd 	.clkr = {
2529c2526597SStephen Boyd 		.enable_reg = 0x36bc,
2530c2526597SStephen Boyd 		.enable_mask = BIT(0),
2531c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
2532c2526597SStephen Boyd 			.name = "camss_vfe_axi_clk",
2533*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2534*e7c65912SDmitry Baryshkov 				&axi_clk_src.clkr.hw
2535*e7c65912SDmitry Baryshkov 			},
2536c2526597SStephen Boyd 			.num_parents = 1,
2537c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
2538c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
2539c2526597SStephen Boyd 		},
2540c2526597SStephen Boyd 	},
2541c2526597SStephen Boyd };
2542c2526597SStephen Boyd 
2543c2526597SStephen Boyd static struct clk_branch camss_vfe0_clk = {
2544c2526597SStephen Boyd 	.halt_reg = 0x36a8,
2545c2526597SStephen Boyd 	.clkr = {
2546c2526597SStephen Boyd 		.enable_reg = 0x36a8,
2547c2526597SStephen Boyd 		.enable_mask = BIT(0),
2548c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
2549c2526597SStephen Boyd 			.name = "camss_vfe0_clk",
2550*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2551*e7c65912SDmitry Baryshkov 				&vfe0_clk_src.clkr.hw
2552*e7c65912SDmitry Baryshkov 			},
2553c2526597SStephen Boyd 			.num_parents = 1,
2554c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
2555c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
2556c2526597SStephen Boyd 		},
2557c2526597SStephen Boyd 	},
2558c2526597SStephen Boyd };
2559c2526597SStephen Boyd 
2560c2526597SStephen Boyd static struct clk_branch camss_vfe0_stream_clk = {
2561c2526597SStephen Boyd 	.halt_reg = 0x3720,
2562c2526597SStephen Boyd 	.clkr = {
2563c2526597SStephen Boyd 		.enable_reg = 0x3720,
2564c2526597SStephen Boyd 		.enable_mask = BIT(0),
2565c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
2566c2526597SStephen Boyd 			.name = "camss_vfe0_stream_clk",
2567*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2568*e7c65912SDmitry Baryshkov 				&vfe0_clk_src.clkr.hw
2569*e7c65912SDmitry Baryshkov 			},
2570c2526597SStephen Boyd 			.num_parents = 1,
2571c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
2572c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
2573c2526597SStephen Boyd 		},
2574c2526597SStephen Boyd 	},
2575c2526597SStephen Boyd };
2576c2526597SStephen Boyd 
2577c2526597SStephen Boyd static struct clk_branch camss_vfe0_ahb_clk = {
2578c2526597SStephen Boyd 	.halt_reg = 0x3668,
2579c2526597SStephen Boyd 	.clkr = {
2580c2526597SStephen Boyd 		.enable_reg = 0x3668,
2581c2526597SStephen Boyd 		.enable_mask = BIT(0),
2582c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
2583c2526597SStephen Boyd 			.name = "camss_vfe0_ahb_clk",
2584*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2585*e7c65912SDmitry Baryshkov 				&ahb_clk_src.clkr.hw
2586*e7c65912SDmitry Baryshkov 			},
2587c2526597SStephen Boyd 			.num_parents = 1,
2588c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
2589c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
2590c2526597SStephen Boyd 		},
2591c2526597SStephen Boyd 	},
2592c2526597SStephen Boyd };
2593c2526597SStephen Boyd 
2594c2526597SStephen Boyd static struct clk_branch camss_vfe1_clk = {
2595c2526597SStephen Boyd 	.halt_reg = 0x36ac,
2596c2526597SStephen Boyd 	.clkr = {
2597c2526597SStephen Boyd 		.enable_reg = 0x36ac,
2598c2526597SStephen Boyd 		.enable_mask = BIT(0),
2599c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
2600c2526597SStephen Boyd 			.name = "camss_vfe1_clk",
2601*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2602*e7c65912SDmitry Baryshkov 				&vfe1_clk_src.clkr.hw
2603*e7c65912SDmitry Baryshkov 			},
2604c2526597SStephen Boyd 			.num_parents = 1,
2605c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
2606c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
2607c2526597SStephen Boyd 		},
2608c2526597SStephen Boyd 	},
2609c2526597SStephen Boyd };
2610c2526597SStephen Boyd 
2611c2526597SStephen Boyd static struct clk_branch camss_vfe1_stream_clk = {
2612c2526597SStephen Boyd 	.halt_reg = 0x3724,
2613c2526597SStephen Boyd 	.clkr = {
2614c2526597SStephen Boyd 		.enable_reg = 0x3724,
2615c2526597SStephen Boyd 		.enable_mask = BIT(0),
2616c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
2617c2526597SStephen Boyd 			.name = "camss_vfe1_stream_clk",
2618*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2619*e7c65912SDmitry Baryshkov 				&vfe1_clk_src.clkr.hw
2620*e7c65912SDmitry Baryshkov 			},
2621c2526597SStephen Boyd 			.num_parents = 1,
2622c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
2623c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
2624c2526597SStephen Boyd 		},
2625c2526597SStephen Boyd 	},
2626c2526597SStephen Boyd };
2627c2526597SStephen Boyd 
2628c2526597SStephen Boyd static struct clk_branch camss_vfe1_ahb_clk = {
2629c2526597SStephen Boyd 	.halt_reg = 0x3678,
2630c2526597SStephen Boyd 	.clkr = {
2631c2526597SStephen Boyd 		.enable_reg = 0x3678,
2632c2526597SStephen Boyd 		.enable_mask = BIT(0),
2633c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
2634c2526597SStephen Boyd 			.name = "camss_vfe1_ahb_clk",
2635*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2636*e7c65912SDmitry Baryshkov 				&ahb_clk_src.clkr.hw
2637*e7c65912SDmitry Baryshkov 			},
2638c2526597SStephen Boyd 			.num_parents = 1,
2639c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
2640c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
2641c2526597SStephen Boyd 		},
2642c2526597SStephen Boyd 	},
2643c2526597SStephen Boyd };
2644c2526597SStephen Boyd 
2645c2526597SStephen Boyd static struct clk_branch camss_csi_vfe0_clk = {
2646c2526597SStephen Boyd 	.halt_reg = 0x3704,
2647c2526597SStephen Boyd 	.clkr = {
2648c2526597SStephen Boyd 		.enable_reg = 0x3704,
2649c2526597SStephen Boyd 		.enable_mask = BIT(0),
2650c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
2651c2526597SStephen Boyd 			.name = "camss_csi_vfe0_clk",
2652*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2653*e7c65912SDmitry Baryshkov 				&vfe0_clk_src.clkr.hw
2654*e7c65912SDmitry Baryshkov 			},
2655c2526597SStephen Boyd 			.num_parents = 1,
2656c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
2657c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
2658c2526597SStephen Boyd 		},
2659c2526597SStephen Boyd 	},
2660c2526597SStephen Boyd };
2661c2526597SStephen Boyd 
2662c2526597SStephen Boyd static struct clk_branch camss_csi_vfe1_clk = {
2663c2526597SStephen Boyd 	.halt_reg = 0x3714,
2664c2526597SStephen Boyd 	.clkr = {
2665c2526597SStephen Boyd 		.enable_reg = 0x3714,
2666c2526597SStephen Boyd 		.enable_mask = BIT(0),
2667c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
2668c2526597SStephen Boyd 			.name = "camss_csi_vfe1_clk",
2669*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2670*e7c65912SDmitry Baryshkov 				&vfe1_clk_src.clkr.hw
2671*e7c65912SDmitry Baryshkov 			},
2672c2526597SStephen Boyd 			.num_parents = 1,
2673c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
2674c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
2675c2526597SStephen Boyd 		},
2676c2526597SStephen Boyd 	},
2677c2526597SStephen Boyd };
2678c2526597SStephen Boyd 
2679c2526597SStephen Boyd static struct clk_branch camss_cpp_vbif_ahb_clk = {
2680c2526597SStephen Boyd 	.halt_reg = 0x36c8,
2681c2526597SStephen Boyd 	.clkr = {
2682c2526597SStephen Boyd 		.enable_reg = 0x36c8,
2683c2526597SStephen Boyd 		.enable_mask = BIT(0),
2684c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
2685c2526597SStephen Boyd 			.name = "camss_cpp_vbif_ahb_clk",
2686*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2687*e7c65912SDmitry Baryshkov 				&ahb_clk_src.clkr.hw
2688*e7c65912SDmitry Baryshkov 			},
2689c2526597SStephen Boyd 			.num_parents = 1,
2690c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
2691c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
2692c2526597SStephen Boyd 		},
2693c2526597SStephen Boyd 	},
2694c2526597SStephen Boyd };
2695c2526597SStephen Boyd 
2696c2526597SStephen Boyd static struct clk_branch camss_cpp_axi_clk = {
2697c2526597SStephen Boyd 	.halt_reg = 0x36c4,
2698c2526597SStephen Boyd 	.clkr = {
2699c2526597SStephen Boyd 		.enable_reg = 0x36c4,
2700c2526597SStephen Boyd 		.enable_mask = BIT(0),
2701c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
2702c2526597SStephen Boyd 			.name = "camss_cpp_axi_clk",
2703*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2704*e7c65912SDmitry Baryshkov 				&axi_clk_src.clkr.hw
2705*e7c65912SDmitry Baryshkov 			},
2706c2526597SStephen Boyd 			.num_parents = 1,
2707c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
2708c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
2709c2526597SStephen Boyd 		},
2710c2526597SStephen Boyd 	},
2711c2526597SStephen Boyd };
2712c2526597SStephen Boyd 
2713c2526597SStephen Boyd static struct clk_branch camss_cpp_clk = {
2714c2526597SStephen Boyd 	.halt_reg = 0x36b0,
2715c2526597SStephen Boyd 	.clkr = {
2716c2526597SStephen Boyd 		.enable_reg = 0x36b0,
2717c2526597SStephen Boyd 		.enable_mask = BIT(0),
2718c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
2719c2526597SStephen Boyd 			.name = "camss_cpp_clk",
2720*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2721*e7c65912SDmitry Baryshkov 				&cpp_clk_src.clkr.hw
2722*e7c65912SDmitry Baryshkov 			},
2723c2526597SStephen Boyd 			.num_parents = 1,
2724c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
2725c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
2726c2526597SStephen Boyd 		},
2727c2526597SStephen Boyd 	},
2728c2526597SStephen Boyd };
2729c2526597SStephen Boyd 
2730c2526597SStephen Boyd static struct clk_branch camss_cpp_ahb_clk = {
2731c2526597SStephen Boyd 	.halt_reg = 0x36b4,
2732c2526597SStephen Boyd 	.clkr = {
2733c2526597SStephen Boyd 		.enable_reg = 0x36b4,
2734c2526597SStephen Boyd 		.enable_mask = BIT(0),
2735c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
2736c2526597SStephen Boyd 			.name = "camss_cpp_ahb_clk",
2737*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2738*e7c65912SDmitry Baryshkov 				&ahb_clk_src.clkr.hw
2739*e7c65912SDmitry Baryshkov 			},
2740c2526597SStephen Boyd 			.num_parents = 1,
2741c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
2742c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
2743c2526597SStephen Boyd 		},
2744c2526597SStephen Boyd 	},
2745c2526597SStephen Boyd };
2746c2526597SStephen Boyd 
2747c2526597SStephen Boyd static struct clk_branch camss_csi0_clk = {
2748c2526597SStephen Boyd 	.halt_reg = 0x30b4,
2749c2526597SStephen Boyd 	.clkr = {
2750c2526597SStephen Boyd 		.enable_reg = 0x30b4,
2751c2526597SStephen Boyd 		.enable_mask = BIT(0),
2752c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
2753c2526597SStephen Boyd 			.name = "camss_csi0_clk",
2754*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2755*e7c65912SDmitry Baryshkov 				&csi0_clk_src.clkr.hw
2756*e7c65912SDmitry Baryshkov 			},
2757c2526597SStephen Boyd 			.num_parents = 1,
2758c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
2759c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
2760c2526597SStephen Boyd 		},
2761c2526597SStephen Boyd 	},
2762c2526597SStephen Boyd };
2763c2526597SStephen Boyd 
2764c2526597SStephen Boyd static struct clk_branch camss_csi0_ahb_clk = {
2765c2526597SStephen Boyd 	.halt_reg = 0x30bc,
2766c2526597SStephen Boyd 	.clkr = {
2767c2526597SStephen Boyd 		.enable_reg = 0x30bc,
2768c2526597SStephen Boyd 		.enable_mask = BIT(0),
2769c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
2770c2526597SStephen Boyd 			.name = "camss_csi0_ahb_clk",
2771*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2772*e7c65912SDmitry Baryshkov 				&ahb_clk_src.clkr.hw
2773*e7c65912SDmitry Baryshkov 			},
2774c2526597SStephen Boyd 			.num_parents = 1,
2775c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
2776c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
2777c2526597SStephen Boyd 		},
2778c2526597SStephen Boyd 	},
2779c2526597SStephen Boyd };
2780c2526597SStephen Boyd 
2781c2526597SStephen Boyd static struct clk_branch camss_csi0phy_clk = {
2782c2526597SStephen Boyd 	.halt_reg = 0x30c4,
2783c2526597SStephen Boyd 	.clkr = {
2784c2526597SStephen Boyd 		.enable_reg = 0x30c4,
2785c2526597SStephen Boyd 		.enable_mask = BIT(0),
2786c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
2787c2526597SStephen Boyd 			.name = "camss_csi0phy_clk",
2788*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2789*e7c65912SDmitry Baryshkov 				&csi0_clk_src.clkr.hw
2790*e7c65912SDmitry Baryshkov 			},
2791c2526597SStephen Boyd 			.num_parents = 1,
2792c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
2793c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
2794c2526597SStephen Boyd 		},
2795c2526597SStephen Boyd 	},
2796c2526597SStephen Boyd };
2797c2526597SStephen Boyd 
2798c2526597SStephen Boyd static struct clk_branch camss_csi0rdi_clk = {
2799c2526597SStephen Boyd 	.halt_reg = 0x30d4,
2800c2526597SStephen Boyd 	.clkr = {
2801c2526597SStephen Boyd 		.enable_reg = 0x30d4,
2802c2526597SStephen Boyd 		.enable_mask = BIT(0),
2803c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
2804c2526597SStephen Boyd 			.name = "camss_csi0rdi_clk",
2805*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2806*e7c65912SDmitry Baryshkov 				&csi0_clk_src.clkr.hw
2807*e7c65912SDmitry Baryshkov 			},
2808c2526597SStephen Boyd 			.num_parents = 1,
2809c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
2810c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
2811c2526597SStephen Boyd 		},
2812c2526597SStephen Boyd 	},
2813c2526597SStephen Boyd };
2814c2526597SStephen Boyd 
2815c2526597SStephen Boyd static struct clk_branch camss_csi0pix_clk = {
2816c2526597SStephen Boyd 	.halt_reg = 0x30e4,
2817c2526597SStephen Boyd 	.clkr = {
2818c2526597SStephen Boyd 		.enable_reg = 0x30e4,
2819c2526597SStephen Boyd 		.enable_mask = BIT(0),
2820c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
2821c2526597SStephen Boyd 			.name = "camss_csi0pix_clk",
2822*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2823*e7c65912SDmitry Baryshkov 				&csi0_clk_src.clkr.hw
2824*e7c65912SDmitry Baryshkov 			},
2825c2526597SStephen Boyd 			.num_parents = 1,
2826c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
2827c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
2828c2526597SStephen Boyd 		},
2829c2526597SStephen Boyd 	},
2830c2526597SStephen Boyd };
2831c2526597SStephen Boyd 
2832c2526597SStephen Boyd static struct clk_branch camss_csi1_clk = {
2833c2526597SStephen Boyd 	.halt_reg = 0x3124,
2834c2526597SStephen Boyd 	.clkr = {
2835c2526597SStephen Boyd 		.enable_reg = 0x3124,
2836c2526597SStephen Boyd 		.enable_mask = BIT(0),
2837c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
2838c2526597SStephen Boyd 			.name = "camss_csi1_clk",
2839*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2840*e7c65912SDmitry Baryshkov 				&csi1_clk_src.clkr.hw
2841*e7c65912SDmitry Baryshkov 			},
2842c2526597SStephen Boyd 			.num_parents = 1,
2843c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
2844c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
2845c2526597SStephen Boyd 		},
2846c2526597SStephen Boyd 	},
2847c2526597SStephen Boyd };
2848c2526597SStephen Boyd 
2849c2526597SStephen Boyd static struct clk_branch camss_csi1_ahb_clk = {
2850c2526597SStephen Boyd 	.halt_reg = 0x3128,
2851c2526597SStephen Boyd 	.clkr = {
2852c2526597SStephen Boyd 		.enable_reg = 0x3128,
2853c2526597SStephen Boyd 		.enable_mask = BIT(0),
2854c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
2855c2526597SStephen Boyd 			.name = "camss_csi1_ahb_clk",
2856*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2857*e7c65912SDmitry Baryshkov 				&ahb_clk_src.clkr.hw
2858*e7c65912SDmitry Baryshkov 			},
2859c2526597SStephen Boyd 			.num_parents = 1,
2860c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
2861c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
2862c2526597SStephen Boyd 		},
2863c2526597SStephen Boyd 	},
2864c2526597SStephen Boyd };
2865c2526597SStephen Boyd 
2866c2526597SStephen Boyd static struct clk_branch camss_csi1phy_clk = {
2867c2526597SStephen Boyd 	.halt_reg = 0x3134,
2868c2526597SStephen Boyd 	.clkr = {
2869c2526597SStephen Boyd 		.enable_reg = 0x3134,
2870c2526597SStephen Boyd 		.enable_mask = BIT(0),
2871c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
2872c2526597SStephen Boyd 			.name = "camss_csi1phy_clk",
2873*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2874*e7c65912SDmitry Baryshkov 				&csi1_clk_src.clkr.hw
2875*e7c65912SDmitry Baryshkov 			},
2876c2526597SStephen Boyd 			.num_parents = 1,
2877c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
2878c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
2879c2526597SStephen Boyd 		},
2880c2526597SStephen Boyd 	},
2881c2526597SStephen Boyd };
2882c2526597SStephen Boyd 
2883c2526597SStephen Boyd static struct clk_branch camss_csi1rdi_clk = {
2884c2526597SStephen Boyd 	.halt_reg = 0x3144,
2885c2526597SStephen Boyd 	.clkr = {
2886c2526597SStephen Boyd 		.enable_reg = 0x3144,
2887c2526597SStephen Boyd 		.enable_mask = BIT(0),
2888c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
2889c2526597SStephen Boyd 			.name = "camss_csi1rdi_clk",
2890*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2891*e7c65912SDmitry Baryshkov 				&csi1_clk_src.clkr.hw
2892*e7c65912SDmitry Baryshkov 			},
2893c2526597SStephen Boyd 			.num_parents = 1,
2894c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
2895c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
2896c2526597SStephen Boyd 		},
2897c2526597SStephen Boyd 	},
2898c2526597SStephen Boyd };
2899c2526597SStephen Boyd 
2900c2526597SStephen Boyd static struct clk_branch camss_csi1pix_clk = {
2901c2526597SStephen Boyd 	.halt_reg = 0x3154,
2902c2526597SStephen Boyd 	.clkr = {
2903c2526597SStephen Boyd 		.enable_reg = 0x3154,
2904c2526597SStephen Boyd 		.enable_mask = BIT(0),
2905c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
2906c2526597SStephen Boyd 			.name = "camss_csi1pix_clk",
2907*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2908*e7c65912SDmitry Baryshkov 				&csi1_clk_src.clkr.hw
2909*e7c65912SDmitry Baryshkov 			},
2910c2526597SStephen Boyd 			.num_parents = 1,
2911c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
2912c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
2913c2526597SStephen Boyd 		},
2914c2526597SStephen Boyd 	},
2915c2526597SStephen Boyd };
2916c2526597SStephen Boyd 
2917c2526597SStephen Boyd static struct clk_branch camss_csi2_clk = {
2918c2526597SStephen Boyd 	.halt_reg = 0x3184,
2919c2526597SStephen Boyd 	.clkr = {
2920c2526597SStephen Boyd 		.enable_reg = 0x3184,
2921c2526597SStephen Boyd 		.enable_mask = BIT(0),
2922c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
2923c2526597SStephen Boyd 			.name = "camss_csi2_clk",
2924*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2925*e7c65912SDmitry Baryshkov 				&csi2_clk_src.clkr.hw
2926*e7c65912SDmitry Baryshkov 			},
2927c2526597SStephen Boyd 			.num_parents = 1,
2928c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
2929c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
2930c2526597SStephen Boyd 		},
2931c2526597SStephen Boyd 	},
2932c2526597SStephen Boyd };
2933c2526597SStephen Boyd 
2934c2526597SStephen Boyd static struct clk_branch camss_csi2_ahb_clk = {
2935c2526597SStephen Boyd 	.halt_reg = 0x3188,
2936c2526597SStephen Boyd 	.clkr = {
2937c2526597SStephen Boyd 		.enable_reg = 0x3188,
2938c2526597SStephen Boyd 		.enable_mask = BIT(0),
2939c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
2940c2526597SStephen Boyd 			.name = "camss_csi2_ahb_clk",
2941*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2942*e7c65912SDmitry Baryshkov 				&ahb_clk_src.clkr.hw
2943*e7c65912SDmitry Baryshkov 			},
2944c2526597SStephen Boyd 			.num_parents = 1,
2945c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
2946c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
2947c2526597SStephen Boyd 		},
2948c2526597SStephen Boyd 	},
2949c2526597SStephen Boyd };
2950c2526597SStephen Boyd 
2951c2526597SStephen Boyd static struct clk_branch camss_csi2phy_clk = {
2952c2526597SStephen Boyd 	.halt_reg = 0x3194,
2953c2526597SStephen Boyd 	.clkr = {
2954c2526597SStephen Boyd 		.enable_reg = 0x3194,
2955c2526597SStephen Boyd 		.enable_mask = BIT(0),
2956c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
2957c2526597SStephen Boyd 			.name = "camss_csi2phy_clk",
2958*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2959*e7c65912SDmitry Baryshkov 				&csi2_clk_src.clkr.hw
2960*e7c65912SDmitry Baryshkov 			},
2961c2526597SStephen Boyd 			.num_parents = 1,
2962c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
2963c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
2964c2526597SStephen Boyd 		},
2965c2526597SStephen Boyd 	},
2966c2526597SStephen Boyd };
2967c2526597SStephen Boyd 
2968c2526597SStephen Boyd static struct clk_branch camss_csi2rdi_clk = {
2969c2526597SStephen Boyd 	.halt_reg = 0x31a4,
2970c2526597SStephen Boyd 	.clkr = {
2971c2526597SStephen Boyd 		.enable_reg = 0x31a4,
2972c2526597SStephen Boyd 		.enable_mask = BIT(0),
2973c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
2974c2526597SStephen Boyd 			.name = "camss_csi2rdi_clk",
2975*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2976*e7c65912SDmitry Baryshkov 				&csi2_clk_src.clkr.hw
2977*e7c65912SDmitry Baryshkov 			},
2978c2526597SStephen Boyd 			.num_parents = 1,
2979c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
2980c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
2981c2526597SStephen Boyd 		},
2982c2526597SStephen Boyd 	},
2983c2526597SStephen Boyd };
2984c2526597SStephen Boyd 
2985c2526597SStephen Boyd static struct clk_branch camss_csi2pix_clk = {
2986c2526597SStephen Boyd 	.halt_reg = 0x31b4,
2987c2526597SStephen Boyd 	.clkr = {
2988c2526597SStephen Boyd 		.enable_reg = 0x31b4,
2989c2526597SStephen Boyd 		.enable_mask = BIT(0),
2990c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
2991c2526597SStephen Boyd 			.name = "camss_csi2pix_clk",
2992*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2993*e7c65912SDmitry Baryshkov 				&csi2_clk_src.clkr.hw
2994*e7c65912SDmitry Baryshkov 			},
2995c2526597SStephen Boyd 			.num_parents = 1,
2996c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
2997c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
2998c2526597SStephen Boyd 		},
2999c2526597SStephen Boyd 	},
3000c2526597SStephen Boyd };
3001c2526597SStephen Boyd 
3002c2526597SStephen Boyd static struct clk_branch camss_csi3_clk = {
3003c2526597SStephen Boyd 	.halt_reg = 0x31e4,
3004c2526597SStephen Boyd 	.clkr = {
3005c2526597SStephen Boyd 		.enable_reg = 0x31e4,
3006c2526597SStephen Boyd 		.enable_mask = BIT(0),
3007c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
3008c2526597SStephen Boyd 			.name = "camss_csi3_clk",
3009*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
3010*e7c65912SDmitry Baryshkov 				&csi3_clk_src.clkr.hw
3011*e7c65912SDmitry Baryshkov 			},
3012c2526597SStephen Boyd 			.num_parents = 1,
3013c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
3014c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
3015c2526597SStephen Boyd 		},
3016c2526597SStephen Boyd 	},
3017c2526597SStephen Boyd };
3018c2526597SStephen Boyd 
3019c2526597SStephen Boyd static struct clk_branch camss_csi3_ahb_clk = {
3020c2526597SStephen Boyd 	.halt_reg = 0x31e8,
3021c2526597SStephen Boyd 	.clkr = {
3022c2526597SStephen Boyd 		.enable_reg = 0x31e8,
3023c2526597SStephen Boyd 		.enable_mask = BIT(0),
3024c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
3025c2526597SStephen Boyd 			.name = "camss_csi3_ahb_clk",
3026*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
3027*e7c65912SDmitry Baryshkov 				&ahb_clk_src.clkr.hw
3028*e7c65912SDmitry Baryshkov 			},
3029c2526597SStephen Boyd 			.num_parents = 1,
3030c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
3031c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
3032c2526597SStephen Boyd 		},
3033c2526597SStephen Boyd 	},
3034c2526597SStephen Boyd };
3035c2526597SStephen Boyd 
3036c2526597SStephen Boyd static struct clk_branch camss_csi3phy_clk = {
3037c2526597SStephen Boyd 	.halt_reg = 0x31f4,
3038c2526597SStephen Boyd 	.clkr = {
3039c2526597SStephen Boyd 		.enable_reg = 0x31f4,
3040c2526597SStephen Boyd 		.enable_mask = BIT(0),
3041c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
3042c2526597SStephen Boyd 			.name = "camss_csi3phy_clk",
3043*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
3044*e7c65912SDmitry Baryshkov 				&csi3_clk_src.clkr.hw
3045*e7c65912SDmitry Baryshkov 			},
3046c2526597SStephen Boyd 			.num_parents = 1,
3047c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
3048c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
3049c2526597SStephen Boyd 		},
3050c2526597SStephen Boyd 	},
3051c2526597SStephen Boyd };
3052c2526597SStephen Boyd 
3053c2526597SStephen Boyd static struct clk_branch camss_csi3rdi_clk = {
3054c2526597SStephen Boyd 	.halt_reg = 0x3204,
3055c2526597SStephen Boyd 	.clkr = {
3056c2526597SStephen Boyd 		.enable_reg = 0x3204,
3057c2526597SStephen Boyd 		.enable_mask = BIT(0),
3058c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
3059c2526597SStephen Boyd 			.name = "camss_csi3rdi_clk",
3060*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
3061*e7c65912SDmitry Baryshkov 				&csi3_clk_src.clkr.hw
3062*e7c65912SDmitry Baryshkov 			},
3063c2526597SStephen Boyd 			.num_parents = 1,
3064c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
3065c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
3066c2526597SStephen Boyd 		},
3067c2526597SStephen Boyd 	},
3068c2526597SStephen Boyd };
3069c2526597SStephen Boyd 
3070c2526597SStephen Boyd static struct clk_branch camss_csi3pix_clk = {
3071c2526597SStephen Boyd 	.halt_reg = 0x3214,
3072c2526597SStephen Boyd 	.clkr = {
3073c2526597SStephen Boyd 		.enable_reg = 0x3214,
3074c2526597SStephen Boyd 		.enable_mask = BIT(0),
3075c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
3076c2526597SStephen Boyd 			.name = "camss_csi3pix_clk",
3077*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
3078*e7c65912SDmitry Baryshkov 				&csi3_clk_src.clkr.hw
3079*e7c65912SDmitry Baryshkov 			},
3080c2526597SStephen Boyd 			.num_parents = 1,
3081c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
3082c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
3083c2526597SStephen Boyd 		},
3084c2526597SStephen Boyd 	},
3085c2526597SStephen Boyd };
3086c2526597SStephen Boyd 
3087c2526597SStephen Boyd static struct clk_branch camss_ispif_ahb_clk = {
3088c2526597SStephen Boyd 	.halt_reg = 0x3224,
3089c2526597SStephen Boyd 	.clkr = {
3090c2526597SStephen Boyd 		.enable_reg = 0x3224,
3091c2526597SStephen Boyd 		.enable_mask = BIT(0),
3092c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
3093c2526597SStephen Boyd 			.name = "camss_ispif_ahb_clk",
3094*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
3095*e7c65912SDmitry Baryshkov 				&ahb_clk_src.clkr.hw
3096*e7c65912SDmitry Baryshkov 			},
3097c2526597SStephen Boyd 			.num_parents = 1,
3098c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
3099c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
3100c2526597SStephen Boyd 		},
3101c2526597SStephen Boyd 	},
3102c2526597SStephen Boyd };
3103c2526597SStephen Boyd 
3104c2526597SStephen Boyd static struct clk_branch fd_core_clk = {
3105c2526597SStephen Boyd 	.halt_reg = 0x3b68,
3106c2526597SStephen Boyd 	.clkr = {
3107c2526597SStephen Boyd 		.enable_reg = 0x3b68,
3108c2526597SStephen Boyd 		.enable_mask = BIT(0),
3109c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
3110c2526597SStephen Boyd 			.name = "fd_core_clk",
3111*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
3112*e7c65912SDmitry Baryshkov 				&fd_core_clk_src.clkr.hw
3113*e7c65912SDmitry Baryshkov 			},
3114c2526597SStephen Boyd 			.num_parents = 1,
3115c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
3116c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
3117c2526597SStephen Boyd 		},
3118c2526597SStephen Boyd 	},
3119c2526597SStephen Boyd };
3120c2526597SStephen Boyd 
3121c2526597SStephen Boyd static struct clk_branch fd_core_uar_clk = {
3122c2526597SStephen Boyd 	.halt_reg = 0x3b6c,
3123c2526597SStephen Boyd 	.clkr = {
3124c2526597SStephen Boyd 		.enable_reg = 0x3b6c,
3125c2526597SStephen Boyd 		.enable_mask = BIT(0),
3126c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
3127c2526597SStephen Boyd 			.name = "fd_core_uar_clk",
3128*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
3129*e7c65912SDmitry Baryshkov 				&fd_core_clk_src.clkr.hw
3130*e7c65912SDmitry Baryshkov 			},
3131c2526597SStephen Boyd 			.num_parents = 1,
3132c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
3133c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
3134c2526597SStephen Boyd 		},
3135c2526597SStephen Boyd 	},
3136c2526597SStephen Boyd };
3137c2526597SStephen Boyd 
3138c2526597SStephen Boyd static struct clk_branch fd_ahb_clk = {
3139c2526597SStephen Boyd 	.halt_reg = 0x3ba74,
3140c2526597SStephen Boyd 	.clkr = {
3141c2526597SStephen Boyd 		.enable_reg = 0x3ba74,
3142c2526597SStephen Boyd 		.enable_mask = BIT(0),
3143c2526597SStephen Boyd 		.hw.init = &(struct clk_init_data){
3144c2526597SStephen Boyd 			.name = "fd_ahb_clk",
3145*e7c65912SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
3146*e7c65912SDmitry Baryshkov 				&ahb_clk_src.clkr.hw
3147*e7c65912SDmitry Baryshkov 			},
3148c2526597SStephen Boyd 			.num_parents = 1,
3149c2526597SStephen Boyd 			.flags = CLK_SET_RATE_PARENT,
3150c2526597SStephen Boyd 			.ops = &clk_branch2_ops,
3151c2526597SStephen Boyd 		},
3152c2526597SStephen Boyd 	},
3153c2526597SStephen Boyd };
3154c2526597SStephen Boyd 
3155c2526597SStephen Boyd static struct clk_hw *mmcc_msm8996_hws[] = {
3156c2526597SStephen Boyd 	&gpll0_div.hw,
3157c2526597SStephen Boyd };
3158c2526597SStephen Boyd 
315963bb4fd6SRajendra Nayak static struct gdsc mmagic_bimc_gdsc = {
316063bb4fd6SRajendra Nayak 	.gdscr = 0x529c,
316163bb4fd6SRajendra Nayak 	.pd = {
316263bb4fd6SRajendra Nayak 		.name = "mmagic_bimc",
316363bb4fd6SRajendra Nayak 	},
316463bb4fd6SRajendra Nayak 	.pwrsts = PWRSTS_OFF_ON,
316553f3abe9SVivek Gautam 	.flags = ALWAYS_ON,
316663bb4fd6SRajendra Nayak };
316763bb4fd6SRajendra Nayak 
31687e824d50SRajendra Nayak static struct gdsc mmagic_video_gdsc = {
31697e824d50SRajendra Nayak 	.gdscr = 0x119c,
31707e824d50SRajendra Nayak 	.gds_hw_ctrl = 0x120c,
31717e824d50SRajendra Nayak 	.pd = {
31727e824d50SRajendra Nayak 		.name = "mmagic_video",
31737e824d50SRajendra Nayak 	},
31747e824d50SRajendra Nayak 	.pwrsts = PWRSTS_OFF_ON,
31757705bb71SRajendra Nayak 	.flags = VOTABLE | ALWAYS_ON,
31767e824d50SRajendra Nayak };
31777e824d50SRajendra Nayak 
31787e824d50SRajendra Nayak static struct gdsc mmagic_mdss_gdsc = {
31797e824d50SRajendra Nayak 	.gdscr = 0x247c,
31807e824d50SRajendra Nayak 	.gds_hw_ctrl = 0x2480,
31817e824d50SRajendra Nayak 	.pd = {
31827e824d50SRajendra Nayak 		.name = "mmagic_mdss",
31837e824d50SRajendra Nayak 	},
31847e824d50SRajendra Nayak 	.pwrsts = PWRSTS_OFF_ON,
31857705bb71SRajendra Nayak 	.flags = VOTABLE | ALWAYS_ON,
31867e824d50SRajendra Nayak };
31877e824d50SRajendra Nayak 
31887e824d50SRajendra Nayak static struct gdsc mmagic_camss_gdsc = {
31897e824d50SRajendra Nayak 	.gdscr = 0x3c4c,
31907e824d50SRajendra Nayak 	.gds_hw_ctrl = 0x3c50,
31917e824d50SRajendra Nayak 	.pd = {
31927e824d50SRajendra Nayak 		.name = "mmagic_camss",
31937e824d50SRajendra Nayak 	},
31947e824d50SRajendra Nayak 	.pwrsts = PWRSTS_OFF_ON,
31957705bb71SRajendra Nayak 	.flags = VOTABLE | ALWAYS_ON,
31967e824d50SRajendra Nayak };
31977e824d50SRajendra Nayak 
31987e824d50SRajendra Nayak static struct gdsc venus_gdsc = {
31997e824d50SRajendra Nayak 	.gdscr = 0x1024,
32007e824d50SRajendra Nayak 	.cxcs = (unsigned int []){ 0x1028, 0x1034, 0x1038 },
32017e824d50SRajendra Nayak 	.cxc_count = 3,
32027e824d50SRajendra Nayak 	.pd = {
32037e824d50SRajendra Nayak 		.name = "venus",
32047e824d50SRajendra Nayak 	},
32057e824d50SRajendra Nayak 	.parent = &mmagic_video_gdsc.pd,
32067e824d50SRajendra Nayak 	.pwrsts = PWRSTS_OFF_ON,
32077e824d50SRajendra Nayak };
32087e824d50SRajendra Nayak 
32097e824d50SRajendra Nayak static struct gdsc venus_core0_gdsc = {
32107e824d50SRajendra Nayak 	.gdscr = 0x1040,
32117e824d50SRajendra Nayak 	.cxcs = (unsigned int []){ 0x1048 },
32127e824d50SRajendra Nayak 	.cxc_count = 1,
32137e824d50SRajendra Nayak 	.pd = {
32147e824d50SRajendra Nayak 		.name = "venus_core0",
32157e824d50SRajendra Nayak 	},
32164a43e35dSStanimir Varbanov 	.parent = &venus_gdsc.pd,
32177e824d50SRajendra Nayak 	.pwrsts = PWRSTS_OFF_ON,
321896893e10SSricharan R 	.flags = HW_CTRL,
32197e824d50SRajendra Nayak };
32207e824d50SRajendra Nayak 
32217e824d50SRajendra Nayak static struct gdsc venus_core1_gdsc = {
32227e824d50SRajendra Nayak 	.gdscr = 0x1044,
32237e824d50SRajendra Nayak 	.cxcs = (unsigned int []){ 0x104c },
32247e824d50SRajendra Nayak 	.cxc_count = 1,
32257e824d50SRajendra Nayak 	.pd = {
32267e824d50SRajendra Nayak 		.name = "venus_core1",
32277e824d50SRajendra Nayak 	},
32284a43e35dSStanimir Varbanov 	.parent = &venus_gdsc.pd,
32297e824d50SRajendra Nayak 	.pwrsts = PWRSTS_OFF_ON,
323096893e10SSricharan R 	.flags = HW_CTRL,
32317e824d50SRajendra Nayak };
32327e824d50SRajendra Nayak 
32337e824d50SRajendra Nayak static struct gdsc camss_gdsc = {
32347e824d50SRajendra Nayak 	.gdscr = 0x34a0,
32357e824d50SRajendra Nayak 	.cxcs = (unsigned int []){ 0x36bc, 0x36c4 },
32367e824d50SRajendra Nayak 	.cxc_count = 2,
32377e824d50SRajendra Nayak 	.pd = {
32387e824d50SRajendra Nayak 		.name = "camss",
32397e824d50SRajendra Nayak 	},
32407e824d50SRajendra Nayak 	.parent = &mmagic_camss_gdsc.pd,
32417e824d50SRajendra Nayak 	.pwrsts = PWRSTS_OFF_ON,
32427e824d50SRajendra Nayak };
32437e824d50SRajendra Nayak 
32447e824d50SRajendra Nayak static struct gdsc vfe0_gdsc = {
32457e824d50SRajendra Nayak 	.gdscr = 0x3664,
32467e824d50SRajendra Nayak 	.cxcs = (unsigned int []){ 0x36a8 },
32477e824d50SRajendra Nayak 	.cxc_count = 1,
32487e824d50SRajendra Nayak 	.pd = {
32497e824d50SRajendra Nayak 		.name = "vfe0",
32507e824d50SRajendra Nayak 	},
32517e824d50SRajendra Nayak 	.parent = &camss_gdsc.pd,
32527e824d50SRajendra Nayak 	.pwrsts = PWRSTS_OFF_ON,
32537e824d50SRajendra Nayak };
32547e824d50SRajendra Nayak 
32557e824d50SRajendra Nayak static struct gdsc vfe1_gdsc = {
32567e824d50SRajendra Nayak 	.gdscr = 0x3674,
32577e824d50SRajendra Nayak 	.cxcs = (unsigned int []){ 0x36ac },
32587e824d50SRajendra Nayak 	.cxc_count = 1,
32597e824d50SRajendra Nayak 	.pd = {
3260a62ca337SRajendra Nayak 		.name = "vfe1",
32617e824d50SRajendra Nayak 	},
32627e824d50SRajendra Nayak 	.parent = &camss_gdsc.pd,
32637e824d50SRajendra Nayak 	.pwrsts = PWRSTS_OFF_ON,
32647e824d50SRajendra Nayak };
32657e824d50SRajendra Nayak 
32667e824d50SRajendra Nayak static struct gdsc jpeg_gdsc = {
32677e824d50SRajendra Nayak 	.gdscr = 0x35a4,
32687e824d50SRajendra Nayak 	.cxcs = (unsigned int []){ 0x35a8, 0x35b0, 0x35c0, 0x35b8 },
32697e824d50SRajendra Nayak 	.cxc_count = 4,
32707e824d50SRajendra Nayak 	.pd = {
32717e824d50SRajendra Nayak 		.name = "jpeg",
32727e824d50SRajendra Nayak 	},
32737e824d50SRajendra Nayak 	.parent = &camss_gdsc.pd,
32747e824d50SRajendra Nayak 	.pwrsts = PWRSTS_OFF_ON,
32757e824d50SRajendra Nayak };
32767e824d50SRajendra Nayak 
32777e824d50SRajendra Nayak static struct gdsc cpp_gdsc = {
32787e824d50SRajendra Nayak 	.gdscr = 0x36d4,
32797e824d50SRajendra Nayak 	.cxcs = (unsigned int []){ 0x36b0 },
32807e824d50SRajendra Nayak 	.cxc_count = 1,
32817e824d50SRajendra Nayak 	.pd = {
32827e824d50SRajendra Nayak 		.name = "cpp",
32837e824d50SRajendra Nayak 	},
32847e824d50SRajendra Nayak 	.parent = &camss_gdsc.pd,
32857e824d50SRajendra Nayak 	.pwrsts = PWRSTS_OFF_ON,
32867e824d50SRajendra Nayak };
32877e824d50SRajendra Nayak 
32887e824d50SRajendra Nayak static struct gdsc fd_gdsc = {
32897e824d50SRajendra Nayak 	.gdscr = 0x3b64,
32907e824d50SRajendra Nayak 	.cxcs = (unsigned int []){ 0x3b68, 0x3b6c },
32917e824d50SRajendra Nayak 	.cxc_count = 2,
32927e824d50SRajendra Nayak 	.pd = {
32937e824d50SRajendra Nayak 		.name = "fd",
32947e824d50SRajendra Nayak 	},
32957e824d50SRajendra Nayak 	.parent = &camss_gdsc.pd,
32967e824d50SRajendra Nayak 	.pwrsts = PWRSTS_OFF_ON,
32977e824d50SRajendra Nayak };
32987e824d50SRajendra Nayak 
32997e824d50SRajendra Nayak static struct gdsc mdss_gdsc = {
33007e824d50SRajendra Nayak 	.gdscr = 0x2304,
33017e824d50SRajendra Nayak 	.cxcs = (unsigned int []){ 0x2310, 0x231c },
33027e824d50SRajendra Nayak 	.cxc_count = 2,
33037e824d50SRajendra Nayak 	.pd = {
33047e824d50SRajendra Nayak 		.name = "mdss",
33057e824d50SRajendra Nayak 	},
33067e824d50SRajendra Nayak 	.parent = &mmagic_mdss_gdsc.pd,
33077e824d50SRajendra Nayak 	.pwrsts = PWRSTS_OFF_ON,
33087e824d50SRajendra Nayak };
33097e824d50SRajendra Nayak 
33104154f619SRajendra Nayak static struct gdsc gpu_gdsc = {
33114154f619SRajendra Nayak 	.gdscr = 0x4034,
33124154f619SRajendra Nayak 	.gds_hw_ctrl = 0x4038,
33134154f619SRajendra Nayak 	.pd = {
33144154f619SRajendra Nayak 		.name = "gpu",
33154154f619SRajendra Nayak 	},
33164154f619SRajendra Nayak 	.pwrsts = PWRSTS_OFF_ON,
33174154f619SRajendra Nayak 	.flags = VOTABLE,
33184154f619SRajendra Nayak };
33194154f619SRajendra Nayak 
33204154f619SRajendra Nayak static struct gdsc gpu_gx_gdsc = {
33214154f619SRajendra Nayak 	.gdscr = 0x4024,
33224154f619SRajendra Nayak 	.clamp_io_ctrl = 0x4300,
33234154f619SRajendra Nayak 	.cxcs = (unsigned int []){ 0x4028 },
33244154f619SRajendra Nayak 	.cxc_count = 1,
33254154f619SRajendra Nayak 	.pd = {
33264154f619SRajendra Nayak 		.name = "gpu_gx",
33274154f619SRajendra Nayak 	},
33284154f619SRajendra Nayak 	.pwrsts = PWRSTS_OFF_ON,
332990a3691eSBjorn Andersson 	.parent = &gpu_gdsc.pd,
33304154f619SRajendra Nayak 	.flags = CLAMP_IO,
333190a3691eSBjorn Andersson 	.supply = "vdd-gfx",
33324154f619SRajendra Nayak };
33334154f619SRajendra Nayak 
3334c2526597SStephen Boyd static struct clk_regmap *mmcc_msm8996_clocks[] = {
3335c2526597SStephen Boyd 	[MMPLL0_EARLY] = &mmpll0_early.clkr,
3336c2526597SStephen Boyd 	[MMPLL0_PLL] = &mmpll0.clkr,
3337c2526597SStephen Boyd 	[MMPLL1_EARLY] = &mmpll1_early.clkr,
3338c2526597SStephen Boyd 	[MMPLL1_PLL] = &mmpll1.clkr,
3339c2526597SStephen Boyd 	[MMPLL2_EARLY] = &mmpll2_early.clkr,
3340c2526597SStephen Boyd 	[MMPLL2_PLL] = &mmpll2.clkr,
3341c2526597SStephen Boyd 	[MMPLL3_EARLY] = &mmpll3_early.clkr,
3342c2526597SStephen Boyd 	[MMPLL3_PLL] = &mmpll3.clkr,
3343c2526597SStephen Boyd 	[MMPLL4_EARLY] = &mmpll4_early.clkr,
3344c2526597SStephen Boyd 	[MMPLL4_PLL] = &mmpll4.clkr,
3345c2526597SStephen Boyd 	[MMPLL5_EARLY] = &mmpll5_early.clkr,
3346c2526597SStephen Boyd 	[MMPLL5_PLL] = &mmpll5.clkr,
3347c2526597SStephen Boyd 	[MMPLL8_EARLY] = &mmpll8_early.clkr,
3348c2526597SStephen Boyd 	[MMPLL8_PLL] = &mmpll8.clkr,
3349c2526597SStephen Boyd 	[MMPLL9_EARLY] = &mmpll9_early.clkr,
3350c2526597SStephen Boyd 	[MMPLL9_PLL] = &mmpll9.clkr,
3351c2526597SStephen Boyd 	[AHB_CLK_SRC] = &ahb_clk_src.clkr,
3352c2526597SStephen Boyd 	[AXI_CLK_SRC] = &axi_clk_src.clkr,
3353c2526597SStephen Boyd 	[MAXI_CLK_SRC] = &maxi_clk_src.clkr,
3354eaf87e56SAngeloGioacchino Del Regno 	[GFX3D_CLK_SRC] = &gfx3d_clk_src.rcg.clkr,
3355c2526597SStephen Boyd 	[RBBMTIMER_CLK_SRC] = &rbbmtimer_clk_src.clkr,
3356c2526597SStephen Boyd 	[ISENSE_CLK_SRC] = &isense_clk_src.clkr,
3357c2526597SStephen Boyd 	[RBCPR_CLK_SRC] = &rbcpr_clk_src.clkr,
3358c2526597SStephen Boyd 	[VIDEO_CORE_CLK_SRC] = &video_core_clk_src.clkr,
3359c2526597SStephen Boyd 	[VIDEO_SUBCORE0_CLK_SRC] = &video_subcore0_clk_src.clkr,
3360c2526597SStephen Boyd 	[VIDEO_SUBCORE1_CLK_SRC] = &video_subcore1_clk_src.clkr,
3361c2526597SStephen Boyd 	[PCLK0_CLK_SRC] = &pclk0_clk_src.clkr,
3362c2526597SStephen Boyd 	[PCLK1_CLK_SRC] = &pclk1_clk_src.clkr,
3363c2526597SStephen Boyd 	[MDP_CLK_SRC] = &mdp_clk_src.clkr,
3364c2526597SStephen Boyd 	[EXTPCLK_CLK_SRC] = &extpclk_clk_src.clkr,
3365c2526597SStephen Boyd 	[VSYNC_CLK_SRC] = &vsync_clk_src.clkr,
3366c2526597SStephen Boyd 	[HDMI_CLK_SRC] = &hdmi_clk_src.clkr,
3367c2526597SStephen Boyd 	[BYTE0_CLK_SRC] = &byte0_clk_src.clkr,
3368c2526597SStephen Boyd 	[BYTE1_CLK_SRC] = &byte1_clk_src.clkr,
3369c2526597SStephen Boyd 	[ESC0_CLK_SRC] = &esc0_clk_src.clkr,
3370c2526597SStephen Boyd 	[ESC1_CLK_SRC] = &esc1_clk_src.clkr,
3371c2526597SStephen Boyd 	[CAMSS_GP0_CLK_SRC] = &camss_gp0_clk_src.clkr,
3372c2526597SStephen Boyd 	[CAMSS_GP1_CLK_SRC] = &camss_gp1_clk_src.clkr,
3373c2526597SStephen Boyd 	[MCLK0_CLK_SRC] = &mclk0_clk_src.clkr,
3374c2526597SStephen Boyd 	[MCLK1_CLK_SRC] = &mclk1_clk_src.clkr,
3375c2526597SStephen Boyd 	[MCLK2_CLK_SRC] = &mclk2_clk_src.clkr,
3376c2526597SStephen Boyd 	[MCLK3_CLK_SRC] = &mclk3_clk_src.clkr,
3377c2526597SStephen Boyd 	[CCI_CLK_SRC] = &cci_clk_src.clkr,
3378c2526597SStephen Boyd 	[CSI0PHYTIMER_CLK_SRC] = &csi0phytimer_clk_src.clkr,
3379c2526597SStephen Boyd 	[CSI1PHYTIMER_CLK_SRC] = &csi1phytimer_clk_src.clkr,
3380c2526597SStephen Boyd 	[CSI2PHYTIMER_CLK_SRC] = &csi2phytimer_clk_src.clkr,
3381c2526597SStephen Boyd 	[CSIPHY0_3P_CLK_SRC] = &csiphy0_3p_clk_src.clkr,
3382c2526597SStephen Boyd 	[CSIPHY1_3P_CLK_SRC] = &csiphy1_3p_clk_src.clkr,
3383c2526597SStephen Boyd 	[CSIPHY2_3P_CLK_SRC] = &csiphy2_3p_clk_src.clkr,
3384c2526597SStephen Boyd 	[JPEG0_CLK_SRC] = &jpeg0_clk_src.clkr,
3385c2526597SStephen Boyd 	[JPEG2_CLK_SRC] = &jpeg2_clk_src.clkr,
3386c2526597SStephen Boyd 	[JPEG_DMA_CLK_SRC] = &jpeg_dma_clk_src.clkr,
3387c2526597SStephen Boyd 	[VFE0_CLK_SRC] = &vfe0_clk_src.clkr,
3388c2526597SStephen Boyd 	[VFE1_CLK_SRC] = &vfe1_clk_src.clkr,
3389c2526597SStephen Boyd 	[CPP_CLK_SRC] = &cpp_clk_src.clkr,
3390c2526597SStephen Boyd 	[CSI0_CLK_SRC] = &csi0_clk_src.clkr,
3391c2526597SStephen Boyd 	[CSI1_CLK_SRC] = &csi1_clk_src.clkr,
3392c2526597SStephen Boyd 	[CSI2_CLK_SRC] = &csi2_clk_src.clkr,
3393c2526597SStephen Boyd 	[CSI3_CLK_SRC] = &csi3_clk_src.clkr,
3394c2526597SStephen Boyd 	[FD_CORE_CLK_SRC] = &fd_core_clk_src.clkr,
3395c2526597SStephen Boyd 	[MMSS_MMAGIC_AHB_CLK] = &mmss_mmagic_ahb_clk.clkr,
3396c2526597SStephen Boyd 	[MMSS_MMAGIC_CFG_AHB_CLK] = &mmss_mmagic_cfg_ahb_clk.clkr,
3397c2526597SStephen Boyd 	[MMSS_MISC_AHB_CLK] = &mmss_misc_ahb_clk.clkr,
3398c2526597SStephen Boyd 	[MMSS_MISC_CXO_CLK] = &mmss_misc_cxo_clk.clkr,
3399c2526597SStephen Boyd 	[MMSS_MMAGIC_MAXI_CLK] = &mmss_mmagic_maxi_clk.clkr,
3400c2526597SStephen Boyd 	[MMAGIC_CAMSS_AXI_CLK] = &mmagic_camss_axi_clk.clkr,
3401c2526597SStephen Boyd 	[MMAGIC_CAMSS_NOC_CFG_AHB_CLK] = &mmagic_camss_noc_cfg_ahb_clk.clkr,
3402c2526597SStephen Boyd 	[SMMU_VFE_AHB_CLK] = &smmu_vfe_ahb_clk.clkr,
3403c2526597SStephen Boyd 	[SMMU_VFE_AXI_CLK] = &smmu_vfe_axi_clk.clkr,
3404c2526597SStephen Boyd 	[SMMU_CPP_AHB_CLK] = &smmu_cpp_ahb_clk.clkr,
3405c2526597SStephen Boyd 	[SMMU_CPP_AXI_CLK] = &smmu_cpp_axi_clk.clkr,
3406c2526597SStephen Boyd 	[SMMU_JPEG_AHB_CLK] = &smmu_jpeg_ahb_clk.clkr,
3407c2526597SStephen Boyd 	[SMMU_JPEG_AXI_CLK] = &smmu_jpeg_axi_clk.clkr,
3408c2526597SStephen Boyd 	[MMAGIC_MDSS_AXI_CLK] = &mmagic_mdss_axi_clk.clkr,
3409c2526597SStephen Boyd 	[MMAGIC_MDSS_NOC_CFG_AHB_CLK] = &mmagic_mdss_noc_cfg_ahb_clk.clkr,
3410c2526597SStephen Boyd 	[SMMU_ROT_AHB_CLK] = &smmu_rot_ahb_clk.clkr,
3411c2526597SStephen Boyd 	[SMMU_ROT_AXI_CLK] = &smmu_rot_axi_clk.clkr,
3412c2526597SStephen Boyd 	[SMMU_MDP_AHB_CLK] = &smmu_mdp_ahb_clk.clkr,
3413c2526597SStephen Boyd 	[SMMU_MDP_AXI_CLK] = &smmu_mdp_axi_clk.clkr,
3414c2526597SStephen Boyd 	[MMAGIC_VIDEO_AXI_CLK] = &mmagic_video_axi_clk.clkr,
3415c2526597SStephen Boyd 	[MMAGIC_VIDEO_NOC_CFG_AHB_CLK] = &mmagic_video_noc_cfg_ahb_clk.clkr,
3416c2526597SStephen Boyd 	[SMMU_VIDEO_AHB_CLK] = &smmu_video_ahb_clk.clkr,
3417c2526597SStephen Boyd 	[SMMU_VIDEO_AXI_CLK] = &smmu_video_axi_clk.clkr,
3418c2526597SStephen Boyd 	[MMAGIC_BIMC_NOC_CFG_AHB_CLK] = &mmagic_bimc_noc_cfg_ahb_clk.clkr,
3419c2526597SStephen Boyd 	[GPU_GX_GFX3D_CLK] = &gpu_gx_gfx3d_clk.clkr,
3420c2526597SStephen Boyd 	[GPU_GX_RBBMTIMER_CLK] = &gpu_gx_rbbmtimer_clk.clkr,
3421c2526597SStephen Boyd 	[GPU_AHB_CLK] = &gpu_ahb_clk.clkr,
3422c2526597SStephen Boyd 	[GPU_AON_ISENSE_CLK] = &gpu_aon_isense_clk.clkr,
3423c2526597SStephen Boyd 	[VMEM_MAXI_CLK] = &vmem_maxi_clk.clkr,
3424c2526597SStephen Boyd 	[VMEM_AHB_CLK] = &vmem_ahb_clk.clkr,
3425c2526597SStephen Boyd 	[MMSS_RBCPR_CLK] = &mmss_rbcpr_clk.clkr,
3426c2526597SStephen Boyd 	[MMSS_RBCPR_AHB_CLK] = &mmss_rbcpr_ahb_clk.clkr,
3427c2526597SStephen Boyd 	[VIDEO_CORE_CLK] = &video_core_clk.clkr,
3428c2526597SStephen Boyd 	[VIDEO_AXI_CLK] = &video_axi_clk.clkr,
3429c2526597SStephen Boyd 	[VIDEO_MAXI_CLK] = &video_maxi_clk.clkr,
3430c2526597SStephen Boyd 	[VIDEO_AHB_CLK] = &video_ahb_clk.clkr,
3431c2526597SStephen Boyd 	[VIDEO_SUBCORE0_CLK] = &video_subcore0_clk.clkr,
3432c2526597SStephen Boyd 	[VIDEO_SUBCORE1_CLK] = &video_subcore1_clk.clkr,
3433c2526597SStephen Boyd 	[MDSS_AHB_CLK] = &mdss_ahb_clk.clkr,
3434c2526597SStephen Boyd 	[MDSS_HDMI_AHB_CLK] = &mdss_hdmi_ahb_clk.clkr,
3435c2526597SStephen Boyd 	[MDSS_AXI_CLK] = &mdss_axi_clk.clkr,
3436c2526597SStephen Boyd 	[MDSS_PCLK0_CLK] = &mdss_pclk0_clk.clkr,
3437c2526597SStephen Boyd 	[MDSS_PCLK1_CLK] = &mdss_pclk1_clk.clkr,
3438c2526597SStephen Boyd 	[MDSS_MDP_CLK] = &mdss_mdp_clk.clkr,
3439c2526597SStephen Boyd 	[MDSS_EXTPCLK_CLK] = &mdss_extpclk_clk.clkr,
3440c2526597SStephen Boyd 	[MDSS_VSYNC_CLK] = &mdss_vsync_clk.clkr,
3441c2526597SStephen Boyd 	[MDSS_HDMI_CLK] = &mdss_hdmi_clk.clkr,
3442c2526597SStephen Boyd 	[MDSS_BYTE0_CLK] = &mdss_byte0_clk.clkr,
3443c2526597SStephen Boyd 	[MDSS_BYTE1_CLK] = &mdss_byte1_clk.clkr,
3444c2526597SStephen Boyd 	[MDSS_ESC0_CLK] = &mdss_esc0_clk.clkr,
3445c2526597SStephen Boyd 	[MDSS_ESC1_CLK] = &mdss_esc1_clk.clkr,
3446c2526597SStephen Boyd 	[CAMSS_TOP_AHB_CLK] = &camss_top_ahb_clk.clkr,
3447c2526597SStephen Boyd 	[CAMSS_AHB_CLK] = &camss_ahb_clk.clkr,
3448c2526597SStephen Boyd 	[CAMSS_MICRO_AHB_CLK] = &camss_micro_ahb_clk.clkr,
3449c2526597SStephen Boyd 	[CAMSS_GP0_CLK] = &camss_gp0_clk.clkr,
3450c2526597SStephen Boyd 	[CAMSS_GP1_CLK] = &camss_gp1_clk.clkr,
3451c2526597SStephen Boyd 	[CAMSS_MCLK0_CLK] = &camss_mclk0_clk.clkr,
3452c2526597SStephen Boyd 	[CAMSS_MCLK1_CLK] = &camss_mclk1_clk.clkr,
3453c2526597SStephen Boyd 	[CAMSS_MCLK2_CLK] = &camss_mclk2_clk.clkr,
3454c2526597SStephen Boyd 	[CAMSS_MCLK3_CLK] = &camss_mclk3_clk.clkr,
3455c2526597SStephen Boyd 	[CAMSS_CCI_CLK] = &camss_cci_clk.clkr,
3456c2526597SStephen Boyd 	[CAMSS_CCI_AHB_CLK] = &camss_cci_ahb_clk.clkr,
3457c2526597SStephen Boyd 	[CAMSS_CSI0PHYTIMER_CLK] = &camss_csi0phytimer_clk.clkr,
3458c2526597SStephen Boyd 	[CAMSS_CSI1PHYTIMER_CLK] = &camss_csi1phytimer_clk.clkr,
3459c2526597SStephen Boyd 	[CAMSS_CSI2PHYTIMER_CLK] = &camss_csi2phytimer_clk.clkr,
3460c2526597SStephen Boyd 	[CAMSS_CSIPHY0_3P_CLK] = &camss_csiphy0_3p_clk.clkr,
3461c2526597SStephen Boyd 	[CAMSS_CSIPHY1_3P_CLK] = &camss_csiphy1_3p_clk.clkr,
3462c2526597SStephen Boyd 	[CAMSS_CSIPHY2_3P_CLK] = &camss_csiphy2_3p_clk.clkr,
3463c2526597SStephen Boyd 	[CAMSS_JPEG0_CLK] = &camss_jpeg0_clk.clkr,
3464c2526597SStephen Boyd 	[CAMSS_JPEG2_CLK] = &camss_jpeg2_clk.clkr,
3465c2526597SStephen Boyd 	[CAMSS_JPEG_DMA_CLK] = &camss_jpeg_dma_clk.clkr,
3466c2526597SStephen Boyd 	[CAMSS_JPEG_AHB_CLK] = &camss_jpeg_ahb_clk.clkr,
3467c2526597SStephen Boyd 	[CAMSS_JPEG_AXI_CLK] = &camss_jpeg_axi_clk.clkr,
3468c2526597SStephen Boyd 	[CAMSS_VFE_AHB_CLK] = &camss_vfe_ahb_clk.clkr,
3469c2526597SStephen Boyd 	[CAMSS_VFE_AXI_CLK] = &camss_vfe_axi_clk.clkr,
3470c2526597SStephen Boyd 	[CAMSS_VFE0_CLK] = &camss_vfe0_clk.clkr,
3471c2526597SStephen Boyd 	[CAMSS_VFE0_STREAM_CLK] = &camss_vfe0_stream_clk.clkr,
3472c2526597SStephen Boyd 	[CAMSS_VFE0_AHB_CLK] = &camss_vfe0_ahb_clk.clkr,
3473c2526597SStephen Boyd 	[CAMSS_VFE1_CLK] = &camss_vfe1_clk.clkr,
3474c2526597SStephen Boyd 	[CAMSS_VFE1_STREAM_CLK] = &camss_vfe1_stream_clk.clkr,
3475c2526597SStephen Boyd 	[CAMSS_VFE1_AHB_CLK] = &camss_vfe1_ahb_clk.clkr,
3476c2526597SStephen Boyd 	[CAMSS_CSI_VFE0_CLK] = &camss_csi_vfe0_clk.clkr,
3477c2526597SStephen Boyd 	[CAMSS_CSI_VFE1_CLK] = &camss_csi_vfe1_clk.clkr,
3478c2526597SStephen Boyd 	[CAMSS_CPP_VBIF_AHB_CLK] = &camss_cpp_vbif_ahb_clk.clkr,
3479c2526597SStephen Boyd 	[CAMSS_CPP_AXI_CLK] = &camss_cpp_axi_clk.clkr,
3480c2526597SStephen Boyd 	[CAMSS_CPP_CLK] = &camss_cpp_clk.clkr,
3481c2526597SStephen Boyd 	[CAMSS_CPP_AHB_CLK] = &camss_cpp_ahb_clk.clkr,
3482c2526597SStephen Boyd 	[CAMSS_CSI0_CLK] = &camss_csi0_clk.clkr,
3483c2526597SStephen Boyd 	[CAMSS_CSI0_AHB_CLK] = &camss_csi0_ahb_clk.clkr,
3484c2526597SStephen Boyd 	[CAMSS_CSI0PHY_CLK] = &camss_csi0phy_clk.clkr,
3485c2526597SStephen Boyd 	[CAMSS_CSI0RDI_CLK] = &camss_csi0rdi_clk.clkr,
3486c2526597SStephen Boyd 	[CAMSS_CSI0PIX_CLK] = &camss_csi0pix_clk.clkr,
3487c2526597SStephen Boyd 	[CAMSS_CSI1_CLK] = &camss_csi1_clk.clkr,
3488c2526597SStephen Boyd 	[CAMSS_CSI1_AHB_CLK] = &camss_csi1_ahb_clk.clkr,
3489c2526597SStephen Boyd 	[CAMSS_CSI1PHY_CLK] = &camss_csi1phy_clk.clkr,
3490c2526597SStephen Boyd 	[CAMSS_CSI1RDI_CLK] = &camss_csi1rdi_clk.clkr,
3491c2526597SStephen Boyd 	[CAMSS_CSI1PIX_CLK] = &camss_csi1pix_clk.clkr,
3492c2526597SStephen Boyd 	[CAMSS_CSI2_CLK] = &camss_csi2_clk.clkr,
3493c2526597SStephen Boyd 	[CAMSS_CSI2_AHB_CLK] = &camss_csi2_ahb_clk.clkr,
3494c2526597SStephen Boyd 	[CAMSS_CSI2PHY_CLK] = &camss_csi2phy_clk.clkr,
3495c2526597SStephen Boyd 	[CAMSS_CSI2RDI_CLK] = &camss_csi2rdi_clk.clkr,
3496c2526597SStephen Boyd 	[CAMSS_CSI2PIX_CLK] = &camss_csi2pix_clk.clkr,
3497c2526597SStephen Boyd 	[CAMSS_CSI3_CLK] = &camss_csi3_clk.clkr,
3498c2526597SStephen Boyd 	[CAMSS_CSI3_AHB_CLK] = &camss_csi3_ahb_clk.clkr,
3499c2526597SStephen Boyd 	[CAMSS_CSI3PHY_CLK] = &camss_csi3phy_clk.clkr,
3500c2526597SStephen Boyd 	[CAMSS_CSI3RDI_CLK] = &camss_csi3rdi_clk.clkr,
3501c2526597SStephen Boyd 	[CAMSS_CSI3PIX_CLK] = &camss_csi3pix_clk.clkr,
3502c2526597SStephen Boyd 	[CAMSS_ISPIF_AHB_CLK] = &camss_ispif_ahb_clk.clkr,
3503c2526597SStephen Boyd 	[FD_CORE_CLK] = &fd_core_clk.clkr,
3504c2526597SStephen Boyd 	[FD_CORE_UAR_CLK] = &fd_core_uar_clk.clkr,
3505c2526597SStephen Boyd 	[FD_AHB_CLK] = &fd_ahb_clk.clkr,
3506c2526597SStephen Boyd };
3507c2526597SStephen Boyd 
35087e824d50SRajendra Nayak static struct gdsc *mmcc_msm8996_gdscs[] = {
350963bb4fd6SRajendra Nayak 	[MMAGIC_BIMC_GDSC] = &mmagic_bimc_gdsc,
35107e824d50SRajendra Nayak 	[MMAGIC_VIDEO_GDSC] = &mmagic_video_gdsc,
35117e824d50SRajendra Nayak 	[MMAGIC_MDSS_GDSC] = &mmagic_mdss_gdsc,
35127e824d50SRajendra Nayak 	[MMAGIC_CAMSS_GDSC] = &mmagic_camss_gdsc,
35137e824d50SRajendra Nayak 	[VENUS_GDSC] = &venus_gdsc,
35147e824d50SRajendra Nayak 	[VENUS_CORE0_GDSC] = &venus_core0_gdsc,
35157e824d50SRajendra Nayak 	[VENUS_CORE1_GDSC] = &venus_core1_gdsc,
35167e824d50SRajendra Nayak 	[CAMSS_GDSC] = &camss_gdsc,
35177e824d50SRajendra Nayak 	[VFE0_GDSC] = &vfe0_gdsc,
35187e824d50SRajendra Nayak 	[VFE1_GDSC] = &vfe1_gdsc,
35197e824d50SRajendra Nayak 	[JPEG_GDSC] = &jpeg_gdsc,
35207e824d50SRajendra Nayak 	[CPP_GDSC] = &cpp_gdsc,
35217e824d50SRajendra Nayak 	[FD_GDSC] = &fd_gdsc,
35227e824d50SRajendra Nayak 	[MDSS_GDSC] = &mdss_gdsc,
35234154f619SRajendra Nayak 	[GPU_GDSC] = &gpu_gdsc,
35244154f619SRajendra Nayak 	[GPU_GX_GDSC] = &gpu_gx_gdsc,
35257e824d50SRajendra Nayak };
35267e824d50SRajendra Nayak 
3527c2526597SStephen Boyd static const struct qcom_reset_map mmcc_msm8996_resets[] = {
3528c2526597SStephen Boyd 	[MMAGICAHB_BCR] = { 0x5020 },
3529c2526597SStephen Boyd 	[MMAGIC_CFG_BCR] = { 0x5050 },
3530c2526597SStephen Boyd 	[MISC_BCR] = { 0x5010 },
3531c2526597SStephen Boyd 	[BTO_BCR] = { 0x5030 },
3532c2526597SStephen Boyd 	[MMAGICAXI_BCR] = { 0x5060 },
3533c2526597SStephen Boyd 	[MMAGICMAXI_BCR] = { 0x5070 },
3534c2526597SStephen Boyd 	[DSA_BCR] = { 0x50a0 },
3535c2526597SStephen Boyd 	[MMAGIC_CAMSS_BCR] = { 0x3c40 },
3536c2526597SStephen Boyd 	[THROTTLE_CAMSS_BCR] = { 0x3c30 },
3537c2526597SStephen Boyd 	[SMMU_VFE_BCR] = { 0x3c00 },
3538c2526597SStephen Boyd 	[SMMU_CPP_BCR] = { 0x3c10 },
3539c2526597SStephen Boyd 	[SMMU_JPEG_BCR] = { 0x3c20 },
3540c2526597SStephen Boyd 	[MMAGIC_MDSS_BCR] = { 0x2470 },
3541c2526597SStephen Boyd 	[THROTTLE_MDSS_BCR] = { 0x2460 },
3542c2526597SStephen Boyd 	[SMMU_ROT_BCR] = { 0x2440 },
3543c2526597SStephen Boyd 	[SMMU_MDP_BCR] = { 0x2450 },
3544c2526597SStephen Boyd 	[MMAGIC_VIDEO_BCR] = { 0x1190 },
3545c2526597SStephen Boyd 	[THROTTLE_VIDEO_BCR] = { 0x1180 },
3546c2526597SStephen Boyd 	[SMMU_VIDEO_BCR] = { 0x1170 },
3547c2526597SStephen Boyd 	[MMAGIC_BIMC_BCR] = { 0x5290 },
3548c2526597SStephen Boyd 	[GPU_GX_BCR] = { 0x4020 },
3549c2526597SStephen Boyd 	[GPU_BCR] = { 0x4030 },
3550c2526597SStephen Boyd 	[GPU_AON_BCR] = { 0x4040 },
3551c2526597SStephen Boyd 	[VMEM_BCR] = { 0x1200 },
3552c2526597SStephen Boyd 	[MMSS_RBCPR_BCR] = { 0x4080 },
3553c2526597SStephen Boyd 	[VIDEO_BCR] = { 0x1020 },
3554c2526597SStephen Boyd 	[MDSS_BCR] = { 0x2300 },
3555c2526597SStephen Boyd 	[CAMSS_TOP_BCR] = { 0x3480 },
3556c2526597SStephen Boyd 	[CAMSS_AHB_BCR] = { 0x3488 },
3557c2526597SStephen Boyd 	[CAMSS_MICRO_BCR] = { 0x3490 },
3558c2526597SStephen Boyd 	[CAMSS_CCI_BCR] = { 0x3340 },
3559c2526597SStephen Boyd 	[CAMSS_PHY0_BCR] = { 0x3020 },
3560c2526597SStephen Boyd 	[CAMSS_PHY1_BCR] = { 0x3050 },
3561c2526597SStephen Boyd 	[CAMSS_PHY2_BCR] = { 0x3080 },
3562c2526597SStephen Boyd 	[CAMSS_CSIPHY0_3P_BCR] = { 0x3230 },
3563c2526597SStephen Boyd 	[CAMSS_CSIPHY1_3P_BCR] = { 0x3250 },
3564c2526597SStephen Boyd 	[CAMSS_CSIPHY2_3P_BCR] = { 0x3270 },
3565c2526597SStephen Boyd 	[CAMSS_JPEG_BCR] = { 0x35a0 },
3566c2526597SStephen Boyd 	[CAMSS_VFE_BCR] = { 0x36a0 },
3567c2526597SStephen Boyd 	[CAMSS_VFE0_BCR] = { 0x3660 },
3568c2526597SStephen Boyd 	[CAMSS_VFE1_BCR] = { 0x3670 },
3569c2526597SStephen Boyd 	[CAMSS_CSI_VFE0_BCR] = { 0x3700 },
3570c2526597SStephen Boyd 	[CAMSS_CSI_VFE1_BCR] = { 0x3710 },
3571c2526597SStephen Boyd 	[CAMSS_CPP_TOP_BCR] = { 0x36c0 },
3572c2526597SStephen Boyd 	[CAMSS_CPP_BCR] = { 0x36d0 },
3573c2526597SStephen Boyd 	[CAMSS_CSI0_BCR] = { 0x30b0 },
3574c2526597SStephen Boyd 	[CAMSS_CSI0RDI_BCR] = { 0x30d0 },
3575c2526597SStephen Boyd 	[CAMSS_CSI0PIX_BCR] = { 0x30e0 },
3576c2526597SStephen Boyd 	[CAMSS_CSI1_BCR] = { 0x3120 },
3577c2526597SStephen Boyd 	[CAMSS_CSI1RDI_BCR] = { 0x3140 },
3578c2526597SStephen Boyd 	[CAMSS_CSI1PIX_BCR] = { 0x3150 },
3579c2526597SStephen Boyd 	[CAMSS_CSI2_BCR] = { 0x3180 },
3580c2526597SStephen Boyd 	[CAMSS_CSI2RDI_BCR] = { 0x31a0 },
3581c2526597SStephen Boyd 	[CAMSS_CSI2PIX_BCR] = { 0x31b0 },
3582c2526597SStephen Boyd 	[CAMSS_CSI3_BCR] = { 0x31e0 },
3583c2526597SStephen Boyd 	[CAMSS_CSI3RDI_BCR] = { 0x3200 },
3584c2526597SStephen Boyd 	[CAMSS_CSI3PIX_BCR] = { 0x3210 },
3585c2526597SStephen Boyd 	[CAMSS_ISPIF_BCR] = { 0x3220 },
3586c2526597SStephen Boyd 	[FD_BCR] = { 0x3b60 },
3587c2526597SStephen Boyd 	[MMSS_SPDM_RM_BCR] = { 0x300 },
3588c2526597SStephen Boyd };
3589c2526597SStephen Boyd 
3590c2526597SStephen Boyd static const struct regmap_config mmcc_msm8996_regmap_config = {
3591c2526597SStephen Boyd 	.reg_bits	= 32,
3592c2526597SStephen Boyd 	.reg_stride	= 4,
3593c2526597SStephen Boyd 	.val_bits	= 32,
3594c2526597SStephen Boyd 	.max_register	= 0xb008,
3595c2526597SStephen Boyd 	.fast_io	= true,
3596c2526597SStephen Boyd };
3597c2526597SStephen Boyd 
3598c2526597SStephen Boyd static const struct qcom_cc_desc mmcc_msm8996_desc = {
3599c2526597SStephen Boyd 	.config = &mmcc_msm8996_regmap_config,
3600c2526597SStephen Boyd 	.clks = mmcc_msm8996_clocks,
3601c2526597SStephen Boyd 	.num_clks = ARRAY_SIZE(mmcc_msm8996_clocks),
3602c2526597SStephen Boyd 	.resets = mmcc_msm8996_resets,
3603c2526597SStephen Boyd 	.num_resets = ARRAY_SIZE(mmcc_msm8996_resets),
36047e824d50SRajendra Nayak 	.gdscs = mmcc_msm8996_gdscs,
36057e824d50SRajendra Nayak 	.num_gdscs = ARRAY_SIZE(mmcc_msm8996_gdscs),
3606760be658SJeffrey Hugo 	.clk_hws = mmcc_msm8996_hws,
3607760be658SJeffrey Hugo 	.num_clk_hws = ARRAY_SIZE(mmcc_msm8996_hws),
3608c2526597SStephen Boyd };
3609c2526597SStephen Boyd 
3610c2526597SStephen Boyd static const struct of_device_id mmcc_msm8996_match_table[] = {
3611c2526597SStephen Boyd 	{ .compatible = "qcom,mmcc-msm8996" },
3612c2526597SStephen Boyd 	{ }
3613c2526597SStephen Boyd };
3614c2526597SStephen Boyd MODULE_DEVICE_TABLE(of, mmcc_msm8996_match_table);
3615c2526597SStephen Boyd 
mmcc_msm8996_probe(struct platform_device * pdev)3616c2526597SStephen Boyd static int mmcc_msm8996_probe(struct platform_device *pdev)
3617c2526597SStephen Boyd {
3618c2526597SStephen Boyd 	struct regmap *regmap;
3619c2526597SStephen Boyd 
3620c2526597SStephen Boyd 	regmap = qcom_cc_map(pdev, &mmcc_msm8996_desc);
3621c2526597SStephen Boyd 	if (IS_ERR(regmap))
3622c2526597SStephen Boyd 		return PTR_ERR(regmap);
3623c2526597SStephen Boyd 
3624c2526597SStephen Boyd 	/* Disable the AHB DCD */
3625c2526597SStephen Boyd 	regmap_update_bits(regmap, 0x50d8, BIT(31), 0);
3626c2526597SStephen Boyd 	/* Disable the NoC FSM for mmss_mmagic_cfg_ahb_clk */
3627c2526597SStephen Boyd 	regmap_update_bits(regmap, 0x5054, BIT(15), 0);
3628c2526597SStephen Boyd 
3629c2526597SStephen Boyd 	return qcom_cc_really_probe(pdev, &mmcc_msm8996_desc, regmap);
3630c2526597SStephen Boyd }
3631c2526597SStephen Boyd 
3632c2526597SStephen Boyd static struct platform_driver mmcc_msm8996_driver = {
3633c2526597SStephen Boyd 	.probe		= mmcc_msm8996_probe,
3634c2526597SStephen Boyd 	.driver		= {
3635c2526597SStephen Boyd 		.name	= "mmcc-msm8996",
3636c2526597SStephen Boyd 		.of_match_table = mmcc_msm8996_match_table,
3637c2526597SStephen Boyd 	},
3638c2526597SStephen Boyd };
3639c2526597SStephen Boyd module_platform_driver(mmcc_msm8996_driver);
3640c2526597SStephen Boyd 
3641c2526597SStephen Boyd MODULE_DESCRIPTION("QCOM MMCC MSM8996 Driver");
3642c2526597SStephen Boyd MODULE_LICENSE("GPL v2");
3643c2526597SStephen Boyd MODULE_ALIAS("platform:mmcc-msm8996");
3644