xref: /openbmc/linux/drivers/clk/qcom/gpucc-sm8450.c (revision a96cbb14)
1728692d4SKonrad Dybcio // SPDX-License-Identifier: GPL-2.0-only
2728692d4SKonrad Dybcio /*
3728692d4SKonrad Dybcio  * Copyright (c) 2020-2021, The Linux Foundation. All rights reserved.
4728692d4SKonrad Dybcio  */
5728692d4SKonrad Dybcio 
6728692d4SKonrad Dybcio #include <linux/clk-provider.h>
7*a96cbb14SRob Herring #include <linux/mod_devicetable.h>
8728692d4SKonrad Dybcio #include <linux/module.h>
9*a96cbb14SRob Herring #include <linux/platform_device.h>
10728692d4SKonrad Dybcio #include <linux/regmap.h>
11728692d4SKonrad Dybcio 
12728692d4SKonrad Dybcio #include <dt-bindings/clock/qcom,sm8450-gpucc.h>
13728692d4SKonrad Dybcio #include <dt-bindings/reset/qcom,sm8450-gpucc.h>
14728692d4SKonrad Dybcio 
15728692d4SKonrad Dybcio #include "clk-alpha-pll.h"
16728692d4SKonrad Dybcio #include "clk-branch.h"
17728692d4SKonrad Dybcio #include "clk-rcg.h"
18728692d4SKonrad Dybcio #include "clk-regmap.h"
19728692d4SKonrad Dybcio #include "clk-regmap-divider.h"
20728692d4SKonrad Dybcio #include "clk-regmap-mux.h"
21728692d4SKonrad Dybcio #include "clk-regmap-phy-mux.h"
22728692d4SKonrad Dybcio #include "gdsc.h"
23728692d4SKonrad Dybcio #include "reset.h"
24728692d4SKonrad Dybcio 
25728692d4SKonrad Dybcio enum {
26728692d4SKonrad Dybcio 	DT_BI_TCXO,
27728692d4SKonrad Dybcio 	DT_GPLL0_OUT_MAIN,
28728692d4SKonrad Dybcio 	DT_GPLL0_OUT_MAIN_DIV,
29728692d4SKonrad Dybcio };
30728692d4SKonrad Dybcio 
31728692d4SKonrad Dybcio enum {
32728692d4SKonrad Dybcio 	P_BI_TCXO,
33728692d4SKonrad Dybcio 	P_GPLL0_OUT_MAIN,
34728692d4SKonrad Dybcio 	P_GPLL0_OUT_MAIN_DIV,
35728692d4SKonrad Dybcio 	P_GPU_CC_PLL0_OUT_MAIN,
36728692d4SKonrad Dybcio 	P_GPU_CC_PLL1_OUT_MAIN,
37728692d4SKonrad Dybcio };
38728692d4SKonrad Dybcio 
39728692d4SKonrad Dybcio static struct pll_vco lucid_evo_vco[] = {
40728692d4SKonrad Dybcio 	{ 249600000, 2000000000, 0 },
41728692d4SKonrad Dybcio };
42728692d4SKonrad Dybcio 
43728692d4SKonrad Dybcio static struct alpha_pll_config gpu_cc_pll0_config = {
44728692d4SKonrad Dybcio 	.l = 0x1d,
45728692d4SKonrad Dybcio 	.alpha = 0xb000,
46728692d4SKonrad Dybcio 	.config_ctl_val = 0x20485699,
47728692d4SKonrad Dybcio 	.config_ctl_hi_val = 0x00182261,
48728692d4SKonrad Dybcio 	.config_ctl_hi1_val = 0x32aa299c,
49728692d4SKonrad Dybcio 	.user_ctl_val = 0x00000000,
50728692d4SKonrad Dybcio 	.user_ctl_hi_val = 0x00000805,
51728692d4SKonrad Dybcio };
52728692d4SKonrad Dybcio 
53728692d4SKonrad Dybcio static struct clk_alpha_pll gpu_cc_pll0 = {
54728692d4SKonrad Dybcio 	.offset = 0x0,
55728692d4SKonrad Dybcio 	.vco_table = lucid_evo_vco,
56728692d4SKonrad Dybcio 	.num_vco = ARRAY_SIZE(lucid_evo_vco),
57728692d4SKonrad Dybcio 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_EVO],
58728692d4SKonrad Dybcio 	.clkr = {
59728692d4SKonrad Dybcio 		.hw.init = &(struct clk_init_data){
60728692d4SKonrad Dybcio 			.name = "gpu_cc_pll0",
61728692d4SKonrad Dybcio 			.parent_data = &(const struct clk_parent_data){
62728692d4SKonrad Dybcio 				.index = DT_BI_TCXO,
63728692d4SKonrad Dybcio 			},
64728692d4SKonrad Dybcio 			.num_parents = 1,
65728692d4SKonrad Dybcio 			.ops = &clk_alpha_pll_lucid_evo_ops,
66728692d4SKonrad Dybcio 		},
67728692d4SKonrad Dybcio 	},
68728692d4SKonrad Dybcio };
69728692d4SKonrad Dybcio 
70728692d4SKonrad Dybcio static struct alpha_pll_config gpu_cc_pll1_config = {
71728692d4SKonrad Dybcio 	.l = 0x34,
72728692d4SKonrad Dybcio 	.alpha = 0x1555,
73728692d4SKonrad Dybcio 	.config_ctl_val = 0x20485699,
74728692d4SKonrad Dybcio 	.config_ctl_hi_val = 0x00182261,
75728692d4SKonrad Dybcio 	.config_ctl_hi1_val = 0x32aa299c,
76728692d4SKonrad Dybcio 	.user_ctl_val = 0x00000000,
77728692d4SKonrad Dybcio 	.user_ctl_hi_val = 0x00000805,
78728692d4SKonrad Dybcio };
79728692d4SKonrad Dybcio 
80728692d4SKonrad Dybcio static struct clk_alpha_pll gpu_cc_pll1 = {
81728692d4SKonrad Dybcio 	.offset = 0x1000,
82728692d4SKonrad Dybcio 	.vco_table = lucid_evo_vco,
83728692d4SKonrad Dybcio 	.num_vco = ARRAY_SIZE(lucid_evo_vco),
84728692d4SKonrad Dybcio 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_EVO],
85728692d4SKonrad Dybcio 	.clkr = {
86728692d4SKonrad Dybcio 		.hw.init = &(struct clk_init_data){
87728692d4SKonrad Dybcio 			.name = "gpu_cc_pll1",
88728692d4SKonrad Dybcio 			.parent_data = &(const struct clk_parent_data){
89728692d4SKonrad Dybcio 				.index = DT_BI_TCXO,
90728692d4SKonrad Dybcio 			},
91728692d4SKonrad Dybcio 			.num_parents = 1,
92728692d4SKonrad Dybcio 			.ops = &clk_alpha_pll_lucid_evo_ops,
93728692d4SKonrad Dybcio 		},
94728692d4SKonrad Dybcio 	},
95728692d4SKonrad Dybcio };
96728692d4SKonrad Dybcio 
97728692d4SKonrad Dybcio static const struct parent_map gpu_cc_parent_map_0[] = {
98728692d4SKonrad Dybcio 	{ P_BI_TCXO, 0 },
99728692d4SKonrad Dybcio 	{ P_GPLL0_OUT_MAIN, 5 },
100728692d4SKonrad Dybcio 	{ P_GPLL0_OUT_MAIN_DIV, 6 },
101728692d4SKonrad Dybcio };
102728692d4SKonrad Dybcio 
103728692d4SKonrad Dybcio static const struct clk_parent_data gpu_cc_parent_data_0[] = {
104728692d4SKonrad Dybcio 	{ .index = DT_BI_TCXO },
105728692d4SKonrad Dybcio 	{ .index = DT_GPLL0_OUT_MAIN },
106728692d4SKonrad Dybcio 	{ .index = DT_GPLL0_OUT_MAIN_DIV },
107728692d4SKonrad Dybcio };
108728692d4SKonrad Dybcio 
109728692d4SKonrad Dybcio static const struct parent_map gpu_cc_parent_map_1[] = {
110728692d4SKonrad Dybcio 	{ P_BI_TCXO, 0 },
111728692d4SKonrad Dybcio 	{ P_GPU_CC_PLL0_OUT_MAIN, 1 },
112728692d4SKonrad Dybcio 	{ P_GPU_CC_PLL1_OUT_MAIN, 3 },
113728692d4SKonrad Dybcio 	{ P_GPLL0_OUT_MAIN, 5 },
114728692d4SKonrad Dybcio 	{ P_GPLL0_OUT_MAIN_DIV, 6 },
115728692d4SKonrad Dybcio };
116728692d4SKonrad Dybcio 
117728692d4SKonrad Dybcio static const struct clk_parent_data gpu_cc_parent_data_1[] = {
118728692d4SKonrad Dybcio 	{ .index = DT_BI_TCXO },
119728692d4SKonrad Dybcio 	{ .hw = &gpu_cc_pll0.clkr.hw },
120728692d4SKonrad Dybcio 	{ .hw = &gpu_cc_pll1.clkr.hw },
121728692d4SKonrad Dybcio 	{ .index = DT_GPLL0_OUT_MAIN },
122728692d4SKonrad Dybcio 	{ .index = DT_GPLL0_OUT_MAIN_DIV },
123728692d4SKonrad Dybcio };
124728692d4SKonrad Dybcio 
125728692d4SKonrad Dybcio static const struct parent_map gpu_cc_parent_map_2[] = {
126728692d4SKonrad Dybcio 	{ P_BI_TCXO, 0 },
127728692d4SKonrad Dybcio 	{ P_GPU_CC_PLL1_OUT_MAIN, 3 },
128728692d4SKonrad Dybcio 	{ P_GPLL0_OUT_MAIN, 5 },
129728692d4SKonrad Dybcio 	{ P_GPLL0_OUT_MAIN_DIV, 6 },
130728692d4SKonrad Dybcio };
131728692d4SKonrad Dybcio 
132728692d4SKonrad Dybcio static const struct clk_parent_data gpu_cc_parent_data_2[] = {
133728692d4SKonrad Dybcio 	{ .index = DT_BI_TCXO },
134728692d4SKonrad Dybcio 	{ .hw = &gpu_cc_pll1.clkr.hw },
135728692d4SKonrad Dybcio 	{ .index = DT_GPLL0_OUT_MAIN },
136728692d4SKonrad Dybcio 	{ .index = DT_GPLL0_OUT_MAIN_DIV },
137728692d4SKonrad Dybcio };
138728692d4SKonrad Dybcio 
139728692d4SKonrad Dybcio static const struct parent_map gpu_cc_parent_map_3[] = {
140728692d4SKonrad Dybcio 	{ P_BI_TCXO, 0 },
141728692d4SKonrad Dybcio };
142728692d4SKonrad Dybcio 
143728692d4SKonrad Dybcio static const struct clk_parent_data gpu_cc_parent_data_3[] = {
144728692d4SKonrad Dybcio 	{ .index = DT_BI_TCXO },
145728692d4SKonrad Dybcio };
146728692d4SKonrad Dybcio 
147728692d4SKonrad Dybcio static const struct freq_tbl ftbl_gpu_cc_ff_clk_src[] = {
148728692d4SKonrad Dybcio 	F(200000000, P_GPLL0_OUT_MAIN_DIV, 1.5, 0, 0),
149728692d4SKonrad Dybcio 	{ }
150728692d4SKonrad Dybcio };
151728692d4SKonrad Dybcio 
152728692d4SKonrad Dybcio static struct clk_rcg2 gpu_cc_ff_clk_src = {
153728692d4SKonrad Dybcio 	.cmd_rcgr = 0x9474,
154728692d4SKonrad Dybcio 	.mnd_width = 0,
155728692d4SKonrad Dybcio 	.hid_width = 5,
156728692d4SKonrad Dybcio 	.parent_map = gpu_cc_parent_map_0,
157728692d4SKonrad Dybcio 	.freq_tbl = ftbl_gpu_cc_ff_clk_src,
158728692d4SKonrad Dybcio 	.hw_clk_ctrl = true,
159728692d4SKonrad Dybcio 	.clkr.hw.init = &(struct clk_init_data){
160728692d4SKonrad Dybcio 		.name = "gpu_cc_ff_clk_src",
161728692d4SKonrad Dybcio 		.parent_data = gpu_cc_parent_data_0,
162728692d4SKonrad Dybcio 		.num_parents = ARRAY_SIZE(gpu_cc_parent_data_0),
163728692d4SKonrad Dybcio 		.flags = CLK_SET_RATE_PARENT,
164728692d4SKonrad Dybcio 		.ops = &clk_rcg2_shared_ops,
165728692d4SKonrad Dybcio 	},
166728692d4SKonrad Dybcio };
167728692d4SKonrad Dybcio 
168728692d4SKonrad Dybcio static const struct freq_tbl ftbl_gpu_cc_gmu_clk_src[] = {
169728692d4SKonrad Dybcio 	F(19200000, P_BI_TCXO, 1, 0, 0),
170728692d4SKonrad Dybcio 	F(200000000, P_GPLL0_OUT_MAIN_DIV, 1.5, 0, 0),
171728692d4SKonrad Dybcio 	F(500000000, P_GPU_CC_PLL1_OUT_MAIN, 2, 0, 0),
172728692d4SKonrad Dybcio 	{ }
173728692d4SKonrad Dybcio };
174728692d4SKonrad Dybcio 
175728692d4SKonrad Dybcio static struct clk_rcg2 gpu_cc_gmu_clk_src = {
176728692d4SKonrad Dybcio 	.cmd_rcgr = 0x9318,
177728692d4SKonrad Dybcio 	.mnd_width = 0,
178728692d4SKonrad Dybcio 	.hid_width = 5,
179728692d4SKonrad Dybcio 	.parent_map = gpu_cc_parent_map_1,
180728692d4SKonrad Dybcio 	.freq_tbl = ftbl_gpu_cc_gmu_clk_src,
181728692d4SKonrad Dybcio 	.hw_clk_ctrl = true,
182728692d4SKonrad Dybcio 	.clkr.hw.init = &(struct clk_init_data){
183728692d4SKonrad Dybcio 		.name = "gpu_cc_gmu_clk_src",
184728692d4SKonrad Dybcio 		.parent_data = gpu_cc_parent_data_1,
185728692d4SKonrad Dybcio 		.num_parents = ARRAY_SIZE(gpu_cc_parent_data_1),
186728692d4SKonrad Dybcio 		.flags = CLK_SET_RATE_PARENT,
187728692d4SKonrad Dybcio 		.ops = &clk_rcg2_shared_ops,
188728692d4SKonrad Dybcio 	},
189728692d4SKonrad Dybcio };
190728692d4SKonrad Dybcio 
191728692d4SKonrad Dybcio static const struct freq_tbl ftbl_gpu_cc_hub_clk_src[] = {
192728692d4SKonrad Dybcio 	F(150000000, P_GPLL0_OUT_MAIN_DIV, 2, 0, 0),
193728692d4SKonrad Dybcio 	F(240000000, P_GPLL0_OUT_MAIN, 2.5, 0, 0),
194728692d4SKonrad Dybcio 	F(300000000, P_GPLL0_OUT_MAIN, 2, 0, 0),
195728692d4SKonrad Dybcio 	{ }
196728692d4SKonrad Dybcio };
197728692d4SKonrad Dybcio 
198728692d4SKonrad Dybcio static struct clk_rcg2 gpu_cc_hub_clk_src = {
199728692d4SKonrad Dybcio 	.cmd_rcgr = 0x93ec,
200728692d4SKonrad Dybcio 	.mnd_width = 0,
201728692d4SKonrad Dybcio 	.hid_width = 5,
202728692d4SKonrad Dybcio 	.parent_map = gpu_cc_parent_map_2,
203728692d4SKonrad Dybcio 	.freq_tbl = ftbl_gpu_cc_hub_clk_src,
204728692d4SKonrad Dybcio 	.hw_clk_ctrl = true,
205728692d4SKonrad Dybcio 	.clkr.hw.init = &(struct clk_init_data){
206728692d4SKonrad Dybcio 		.name = "gpu_cc_hub_clk_src",
207728692d4SKonrad Dybcio 		.parent_data = gpu_cc_parent_data_2,
208728692d4SKonrad Dybcio 		.num_parents = ARRAY_SIZE(gpu_cc_parent_data_2),
209728692d4SKonrad Dybcio 		.flags = CLK_SET_RATE_PARENT,
210728692d4SKonrad Dybcio 		.ops = &clk_rcg2_shared_ops,
211728692d4SKonrad Dybcio 	},
212728692d4SKonrad Dybcio };
213728692d4SKonrad Dybcio 
214728692d4SKonrad Dybcio static const struct freq_tbl ftbl_gpu_cc_xo_clk_src[] = {
215728692d4SKonrad Dybcio 	F(19200000, P_BI_TCXO, 1, 0, 0),
216728692d4SKonrad Dybcio 	{ }
217728692d4SKonrad Dybcio };
218728692d4SKonrad Dybcio 
219728692d4SKonrad Dybcio static struct clk_rcg2 gpu_cc_xo_clk_src = {
220728692d4SKonrad Dybcio 	.cmd_rcgr = 0x9010,
221728692d4SKonrad Dybcio 	.mnd_width = 0,
222728692d4SKonrad Dybcio 	.hid_width = 5,
223728692d4SKonrad Dybcio 	.parent_map = gpu_cc_parent_map_3,
224728692d4SKonrad Dybcio 	.freq_tbl = ftbl_gpu_cc_xo_clk_src,
225728692d4SKonrad Dybcio 	.hw_clk_ctrl = true,
226728692d4SKonrad Dybcio 	.clkr.hw.init = &(struct clk_init_data){
227728692d4SKonrad Dybcio 		.name = "gpu_cc_xo_clk_src",
228728692d4SKonrad Dybcio 		.parent_data = gpu_cc_parent_data_3,
229728692d4SKonrad Dybcio 		.num_parents = ARRAY_SIZE(gpu_cc_parent_data_3),
230728692d4SKonrad Dybcio 		.flags = CLK_SET_RATE_PARENT,
231728692d4SKonrad Dybcio 		.ops = &clk_rcg2_shared_ops,
232728692d4SKonrad Dybcio 	},
233728692d4SKonrad Dybcio };
234728692d4SKonrad Dybcio 
235728692d4SKonrad Dybcio static struct clk_regmap_div gpu_cc_demet_div_clk_src = {
236728692d4SKonrad Dybcio 	.reg = 0x9054,
237728692d4SKonrad Dybcio 	.shift = 0,
238728692d4SKonrad Dybcio 	.width = 4,
239728692d4SKonrad Dybcio 	.clkr.hw.init = &(struct clk_init_data) {
240728692d4SKonrad Dybcio 		.name = "gpu_cc_demet_div_clk_src",
241728692d4SKonrad Dybcio 		.parent_hws = (const struct clk_hw*[]){
242728692d4SKonrad Dybcio 			&gpu_cc_xo_clk_src.clkr.hw,
243728692d4SKonrad Dybcio 		},
244728692d4SKonrad Dybcio 		.num_parents = 1,
245728692d4SKonrad Dybcio 		.flags = CLK_SET_RATE_PARENT,
246728692d4SKonrad Dybcio 		.ops = &clk_regmap_div_ro_ops,
247728692d4SKonrad Dybcio 	},
248728692d4SKonrad Dybcio };
249728692d4SKonrad Dybcio 
250728692d4SKonrad Dybcio static struct clk_regmap_div gpu_cc_hub_ahb_div_clk_src = {
251728692d4SKonrad Dybcio 	.reg = 0x9430,
252728692d4SKonrad Dybcio 	.shift = 0,
253728692d4SKonrad Dybcio 	.width = 4,
254728692d4SKonrad Dybcio 	.clkr.hw.init = &(struct clk_init_data) {
255728692d4SKonrad Dybcio 		.name = "gpu_cc_hub_ahb_div_clk_src",
256728692d4SKonrad Dybcio 		.parent_hws = (const struct clk_hw*[]){
257728692d4SKonrad Dybcio 			&gpu_cc_hub_clk_src.clkr.hw,
258728692d4SKonrad Dybcio 		},
259728692d4SKonrad Dybcio 		.num_parents = 1,
260728692d4SKonrad Dybcio 		.flags = CLK_SET_RATE_PARENT,
261728692d4SKonrad Dybcio 		.ops = &clk_regmap_div_ro_ops,
262728692d4SKonrad Dybcio 	},
263728692d4SKonrad Dybcio };
264728692d4SKonrad Dybcio 
265728692d4SKonrad Dybcio static struct clk_regmap_div gpu_cc_hub_cx_int_div_clk_src = {
266728692d4SKonrad Dybcio 	.reg = 0x942c,
267728692d4SKonrad Dybcio 	.shift = 0,
268728692d4SKonrad Dybcio 	.width = 4,
269728692d4SKonrad Dybcio 	.clkr.hw.init = &(struct clk_init_data) {
270728692d4SKonrad Dybcio 		.name = "gpu_cc_hub_cx_int_div_clk_src",
271728692d4SKonrad Dybcio 		.parent_hws = (const struct clk_hw*[]){
272728692d4SKonrad Dybcio 			&gpu_cc_hub_clk_src.clkr.hw,
273728692d4SKonrad Dybcio 		},
274728692d4SKonrad Dybcio 		.num_parents = 1,
275728692d4SKonrad Dybcio 		.flags = CLK_SET_RATE_PARENT,
276728692d4SKonrad Dybcio 		.ops = &clk_regmap_div_ro_ops,
277728692d4SKonrad Dybcio 	},
278728692d4SKonrad Dybcio };
279728692d4SKonrad Dybcio 
280728692d4SKonrad Dybcio static struct clk_regmap_div gpu_cc_xo_div_clk_src = {
281728692d4SKonrad Dybcio 	.reg = 0x9050,
282728692d4SKonrad Dybcio 	.shift = 0,
283728692d4SKonrad Dybcio 	.width = 4,
284728692d4SKonrad Dybcio 	.clkr.hw.init = &(struct clk_init_data) {
285728692d4SKonrad Dybcio 		.name = "gpu_cc_xo_div_clk_src",
286728692d4SKonrad Dybcio 		.parent_hws = (const struct clk_hw*[]){
287728692d4SKonrad Dybcio 			&gpu_cc_xo_clk_src.clkr.hw,
288728692d4SKonrad Dybcio 		},
289728692d4SKonrad Dybcio 		.num_parents = 1,
290728692d4SKonrad Dybcio 		.flags = CLK_SET_RATE_PARENT,
291728692d4SKonrad Dybcio 		.ops = &clk_regmap_div_ro_ops,
292728692d4SKonrad Dybcio 	},
293728692d4SKonrad Dybcio };
294728692d4SKonrad Dybcio 
295728692d4SKonrad Dybcio static struct clk_branch gpu_cc_ahb_clk = {
296728692d4SKonrad Dybcio 	.halt_reg = 0x911c,
297728692d4SKonrad Dybcio 	.halt_check = BRANCH_HALT_DELAY,
298728692d4SKonrad Dybcio 	.clkr = {
299728692d4SKonrad Dybcio 		.enable_reg = 0x911c,
300728692d4SKonrad Dybcio 		.enable_mask = BIT(0),
301728692d4SKonrad Dybcio 		.hw.init = &(struct clk_init_data){
302728692d4SKonrad Dybcio 			.name = "gpu_cc_ahb_clk",
303728692d4SKonrad Dybcio 			.parent_hws = (const struct clk_hw*[]) {
304728692d4SKonrad Dybcio 				&gpu_cc_hub_ahb_div_clk_src.clkr.hw,
305728692d4SKonrad Dybcio 			},
306728692d4SKonrad Dybcio 			.num_parents = 1,
307728692d4SKonrad Dybcio 			.flags = CLK_SET_RATE_PARENT,
308728692d4SKonrad Dybcio 			.ops = &clk_branch2_ops,
309728692d4SKonrad Dybcio 		},
310728692d4SKonrad Dybcio 	},
311728692d4SKonrad Dybcio };
312728692d4SKonrad Dybcio 
313728692d4SKonrad Dybcio static struct clk_branch gpu_cc_crc_ahb_clk = {
314728692d4SKonrad Dybcio 	.halt_reg = 0x9120,
315728692d4SKonrad Dybcio 	.halt_check = BRANCH_HALT_VOTED,
316728692d4SKonrad Dybcio 	.clkr = {
317728692d4SKonrad Dybcio 		.enable_reg = 0x9120,
318728692d4SKonrad Dybcio 		.enable_mask = BIT(0),
319728692d4SKonrad Dybcio 		.hw.init = &(struct clk_init_data){
320728692d4SKonrad Dybcio 			.name = "gpu_cc_crc_ahb_clk",
321728692d4SKonrad Dybcio 			.parent_hws = (const struct clk_hw*[]) {
322728692d4SKonrad Dybcio 				&gpu_cc_hub_ahb_div_clk_src.clkr.hw,
323728692d4SKonrad Dybcio 			},
324728692d4SKonrad Dybcio 			.num_parents = 1,
325728692d4SKonrad Dybcio 			.flags = CLK_SET_RATE_PARENT,
326728692d4SKonrad Dybcio 			.ops = &clk_branch2_ops,
327728692d4SKonrad Dybcio 		},
328728692d4SKonrad Dybcio 	},
329728692d4SKonrad Dybcio };
330728692d4SKonrad Dybcio 
331728692d4SKonrad Dybcio static struct clk_branch gpu_cc_cx_apb_clk = {
332728692d4SKonrad Dybcio 	.halt_reg = 0x912c,
333728692d4SKonrad Dybcio 	.halt_check = BRANCH_HALT_VOTED,
334728692d4SKonrad Dybcio 	.clkr = {
335728692d4SKonrad Dybcio 		.enable_reg = 0x912c,
336728692d4SKonrad Dybcio 		.enable_mask = BIT(0),
337728692d4SKonrad Dybcio 		.hw.init = &(struct clk_init_data){
338728692d4SKonrad Dybcio 			.name = "gpu_cc_cx_apb_clk",
339728692d4SKonrad Dybcio 			.ops = &clk_branch2_ops,
340728692d4SKonrad Dybcio 		},
341728692d4SKonrad Dybcio 	},
342728692d4SKonrad Dybcio };
343728692d4SKonrad Dybcio 
344728692d4SKonrad Dybcio static struct clk_branch gpu_cc_cx_ff_clk = {
345728692d4SKonrad Dybcio 	.halt_reg = 0x914c,
346728692d4SKonrad Dybcio 	.halt_check = BRANCH_HALT,
347728692d4SKonrad Dybcio 	.clkr = {
348728692d4SKonrad Dybcio 		.enable_reg = 0x914c,
349728692d4SKonrad Dybcio 		.enable_mask = BIT(0),
350728692d4SKonrad Dybcio 		.hw.init = &(struct clk_init_data){
351728692d4SKonrad Dybcio 			.name = "gpu_cc_cx_ff_clk",
352728692d4SKonrad Dybcio 			.parent_hws = (const struct clk_hw*[]) {
353728692d4SKonrad Dybcio 				&gpu_cc_ff_clk_src.clkr.hw,
354728692d4SKonrad Dybcio 			},
355728692d4SKonrad Dybcio 			.num_parents = 1,
356728692d4SKonrad Dybcio 			.flags = CLK_SET_RATE_PARENT,
357728692d4SKonrad Dybcio 			.ops = &clk_branch2_ops,
358728692d4SKonrad Dybcio 		},
359728692d4SKonrad Dybcio 	},
360728692d4SKonrad Dybcio };
361728692d4SKonrad Dybcio 
362728692d4SKonrad Dybcio static struct clk_branch gpu_cc_cx_gmu_clk = {
363728692d4SKonrad Dybcio 	.halt_reg = 0x913c,
364728692d4SKonrad Dybcio 	.halt_check = BRANCH_HALT,
365728692d4SKonrad Dybcio 	.clkr = {
366728692d4SKonrad Dybcio 		.enable_reg = 0x913c,
367728692d4SKonrad Dybcio 		.enable_mask = BIT(0),
368728692d4SKonrad Dybcio 		.hw.init = &(struct clk_init_data){
369728692d4SKonrad Dybcio 			.name = "gpu_cc_cx_gmu_clk",
370728692d4SKonrad Dybcio 			.parent_hws = (const struct clk_hw*[]) {
371728692d4SKonrad Dybcio 				&gpu_cc_gmu_clk_src.clkr.hw,
372728692d4SKonrad Dybcio 			},
373728692d4SKonrad Dybcio 			.num_parents = 1,
374728692d4SKonrad Dybcio 			.flags = CLK_SET_RATE_PARENT,
375728692d4SKonrad Dybcio 			.ops = &clk_branch2_aon_ops,
376728692d4SKonrad Dybcio 		},
377728692d4SKonrad Dybcio 	},
378728692d4SKonrad Dybcio };
379728692d4SKonrad Dybcio 
380728692d4SKonrad Dybcio static struct clk_branch gpu_cc_cx_snoc_dvm_clk = {
381728692d4SKonrad Dybcio 	.halt_reg = 0x9130,
382728692d4SKonrad Dybcio 	.halt_check = BRANCH_HALT_VOTED,
383728692d4SKonrad Dybcio 	.clkr = {
384728692d4SKonrad Dybcio 		.enable_reg = 0x9130,
385728692d4SKonrad Dybcio 		.enable_mask = BIT(0),
386728692d4SKonrad Dybcio 		.hw.init = &(struct clk_init_data){
387728692d4SKonrad Dybcio 			.name = "gpu_cc_cx_snoc_dvm_clk",
388728692d4SKonrad Dybcio 			.ops = &clk_branch2_ops,
389728692d4SKonrad Dybcio 		},
390728692d4SKonrad Dybcio 	},
391728692d4SKonrad Dybcio };
392728692d4SKonrad Dybcio 
393728692d4SKonrad Dybcio static struct clk_branch gpu_cc_cxo_aon_clk = {
394728692d4SKonrad Dybcio 	.halt_reg = 0x9004,
395728692d4SKonrad Dybcio 	.halt_check = BRANCH_HALT_VOTED,
396728692d4SKonrad Dybcio 	.clkr = {
397728692d4SKonrad Dybcio 		.enable_reg = 0x9004,
398728692d4SKonrad Dybcio 		.enable_mask = BIT(0),
399728692d4SKonrad Dybcio 		.hw.init = &(struct clk_init_data){
400728692d4SKonrad Dybcio 			.name = "gpu_cc_cxo_aon_clk",
401728692d4SKonrad Dybcio 			.parent_hws = (const struct clk_hw*[]) {
402728692d4SKonrad Dybcio 				&gpu_cc_xo_clk_src.clkr.hw,
403728692d4SKonrad Dybcio 			},
404728692d4SKonrad Dybcio 			.num_parents = 1,
405728692d4SKonrad Dybcio 			.flags = CLK_SET_RATE_PARENT,
406728692d4SKonrad Dybcio 			.ops = &clk_branch2_ops,
407728692d4SKonrad Dybcio 		},
408728692d4SKonrad Dybcio 	},
409728692d4SKonrad Dybcio };
410728692d4SKonrad Dybcio 
411728692d4SKonrad Dybcio static struct clk_branch gpu_cc_cxo_clk = {
412728692d4SKonrad Dybcio 	.halt_reg = 0x9144,
413728692d4SKonrad Dybcio 	.halt_check = BRANCH_HALT,
414728692d4SKonrad Dybcio 	.clkr = {
415728692d4SKonrad Dybcio 		.enable_reg = 0x9144,
416728692d4SKonrad Dybcio 		.enable_mask = BIT(0),
417728692d4SKonrad Dybcio 		.hw.init = &(struct clk_init_data){
418728692d4SKonrad Dybcio 			.name = "gpu_cc_cxo_clk",
419728692d4SKonrad Dybcio 			.parent_hws = (const struct clk_hw*[]) {
420728692d4SKonrad Dybcio 				&gpu_cc_xo_clk_src.clkr.hw,
421728692d4SKonrad Dybcio 			},
422728692d4SKonrad Dybcio 			.num_parents = 1,
423728692d4SKonrad Dybcio 			.flags = CLK_SET_RATE_PARENT,
424728692d4SKonrad Dybcio 			.ops = &clk_branch2_ops,
425728692d4SKonrad Dybcio 		},
426728692d4SKonrad Dybcio 	},
427728692d4SKonrad Dybcio };
428728692d4SKonrad Dybcio 
429728692d4SKonrad Dybcio static struct clk_branch gpu_cc_demet_clk = {
430728692d4SKonrad Dybcio 	.halt_reg = 0x900c,
431728692d4SKonrad Dybcio 	.halt_check = BRANCH_HALT,
432728692d4SKonrad Dybcio 	.clkr = {
433728692d4SKonrad Dybcio 		.enable_reg = 0x900c,
434728692d4SKonrad Dybcio 		.enable_mask = BIT(0),
435728692d4SKonrad Dybcio 		.hw.init = &(struct clk_init_data){
436728692d4SKonrad Dybcio 			.name = "gpu_cc_demet_clk",
437728692d4SKonrad Dybcio 			.parent_hws = (const struct clk_hw*[]) {
438728692d4SKonrad Dybcio 				&gpu_cc_demet_div_clk_src.clkr.hw,
439728692d4SKonrad Dybcio 			},
440728692d4SKonrad Dybcio 			.num_parents = 1,
441728692d4SKonrad Dybcio 			.flags = CLK_SET_RATE_PARENT,
442728692d4SKonrad Dybcio 			.ops = &clk_branch2_aon_ops,
443728692d4SKonrad Dybcio 		},
444728692d4SKonrad Dybcio 	},
445728692d4SKonrad Dybcio };
446728692d4SKonrad Dybcio 
447728692d4SKonrad Dybcio static struct clk_branch gpu_cc_freq_measure_clk = {
448728692d4SKonrad Dybcio 	.halt_reg = 0x9008,
449728692d4SKonrad Dybcio 	.halt_check = BRANCH_HALT,
450728692d4SKonrad Dybcio 	.clkr = {
451728692d4SKonrad Dybcio 		.enable_reg = 0x9008,
452728692d4SKonrad Dybcio 		.enable_mask = BIT(0),
453728692d4SKonrad Dybcio 		.hw.init = &(struct clk_init_data){
454728692d4SKonrad Dybcio 			.name = "gpu_cc_freq_measure_clk",
455728692d4SKonrad Dybcio 			.parent_hws = (const struct clk_hw*[]) {
456728692d4SKonrad Dybcio 				&gpu_cc_xo_div_clk_src.clkr.hw,
457728692d4SKonrad Dybcio 			},
458728692d4SKonrad Dybcio 			.num_parents = 1,
459728692d4SKonrad Dybcio 			.flags = CLK_SET_RATE_PARENT,
460728692d4SKonrad Dybcio 			.ops = &clk_branch2_ops,
461728692d4SKonrad Dybcio 		},
462728692d4SKonrad Dybcio 	},
463728692d4SKonrad Dybcio };
464728692d4SKonrad Dybcio 
465728692d4SKonrad Dybcio static struct clk_branch gpu_cc_gx_ff_clk = {
466728692d4SKonrad Dybcio 	.halt_reg = 0x90c0,
467728692d4SKonrad Dybcio 	.halt_check = BRANCH_HALT,
468728692d4SKonrad Dybcio 	.clkr = {
469728692d4SKonrad Dybcio 		.enable_reg = 0x90c0,
470728692d4SKonrad Dybcio 		.enable_mask = BIT(0),
471728692d4SKonrad Dybcio 		.hw.init = &(struct clk_init_data){
472728692d4SKonrad Dybcio 			.name = "gpu_cc_gx_ff_clk",
473728692d4SKonrad Dybcio 			.parent_hws = (const struct clk_hw*[]) {
474728692d4SKonrad Dybcio 				&gpu_cc_ff_clk_src.clkr.hw,
475728692d4SKonrad Dybcio 			},
476728692d4SKonrad Dybcio 			.num_parents = 1,
477728692d4SKonrad Dybcio 			.flags = CLK_SET_RATE_PARENT,
478728692d4SKonrad Dybcio 			.ops = &clk_branch2_ops,
479728692d4SKonrad Dybcio 		},
480728692d4SKonrad Dybcio 	},
481728692d4SKonrad Dybcio };
482728692d4SKonrad Dybcio 
483728692d4SKonrad Dybcio static struct clk_branch gpu_cc_gx_gfx3d_clk = {
484728692d4SKonrad Dybcio 	.halt_reg = 0x90a8,
485728692d4SKonrad Dybcio 	.halt_check = BRANCH_HALT,
486728692d4SKonrad Dybcio 	.clkr = {
487728692d4SKonrad Dybcio 		.enable_reg = 0x90a8,
488728692d4SKonrad Dybcio 		.enable_mask = BIT(0),
489728692d4SKonrad Dybcio 		.hw.init = &(struct clk_init_data){
490728692d4SKonrad Dybcio 			.name = "gpu_cc_gx_gfx3d_clk",
491728692d4SKonrad Dybcio 			.ops = &clk_branch2_ops,
492728692d4SKonrad Dybcio 		},
493728692d4SKonrad Dybcio 	},
494728692d4SKonrad Dybcio };
495728692d4SKonrad Dybcio 
496728692d4SKonrad Dybcio static struct clk_branch gpu_cc_gx_gfx3d_rdvm_clk = {
497728692d4SKonrad Dybcio 	.halt_reg = 0x90c8,
498728692d4SKonrad Dybcio 	.halt_check = BRANCH_HALT,
499728692d4SKonrad Dybcio 	.clkr = {
500728692d4SKonrad Dybcio 		.enable_reg = 0x90c8,
501728692d4SKonrad Dybcio 		.enable_mask = BIT(0),
502728692d4SKonrad Dybcio 		.hw.init = &(struct clk_init_data){
503728692d4SKonrad Dybcio 			.name = "gpu_cc_gx_gfx3d_rdvm_clk",
504728692d4SKonrad Dybcio 			.ops = &clk_branch2_ops,
505728692d4SKonrad Dybcio 		},
506728692d4SKonrad Dybcio 	},
507728692d4SKonrad Dybcio };
508728692d4SKonrad Dybcio 
509728692d4SKonrad Dybcio static struct clk_branch gpu_cc_gx_gmu_clk = {
510728692d4SKonrad Dybcio 	.halt_reg = 0x90bc,
511728692d4SKonrad Dybcio 	.halt_check = BRANCH_HALT,
512728692d4SKonrad Dybcio 	.clkr = {
513728692d4SKonrad Dybcio 		.enable_reg = 0x90bc,
514728692d4SKonrad Dybcio 		.enable_mask = BIT(0),
515728692d4SKonrad Dybcio 		.hw.init = &(struct clk_init_data){
516728692d4SKonrad Dybcio 			.name = "gpu_cc_gx_gmu_clk",
517728692d4SKonrad Dybcio 			.parent_hws = (const struct clk_hw*[]) {
518728692d4SKonrad Dybcio 				&gpu_cc_gmu_clk_src.clkr.hw,
519728692d4SKonrad Dybcio 			},
520728692d4SKonrad Dybcio 			.num_parents = 1,
521728692d4SKonrad Dybcio 			.flags = CLK_SET_RATE_PARENT,
522728692d4SKonrad Dybcio 			.ops = &clk_branch2_ops,
523728692d4SKonrad Dybcio 		},
524728692d4SKonrad Dybcio 	},
525728692d4SKonrad Dybcio };
526728692d4SKonrad Dybcio 
527728692d4SKonrad Dybcio static struct clk_branch gpu_cc_gx_vsense_clk = {
528728692d4SKonrad Dybcio 	.halt_reg = 0x90b0,
529728692d4SKonrad Dybcio 	.halt_check = BRANCH_HALT_VOTED,
530728692d4SKonrad Dybcio 	.clkr = {
531728692d4SKonrad Dybcio 		.enable_reg = 0x90b0,
532728692d4SKonrad Dybcio 		.enable_mask = BIT(0),
533728692d4SKonrad Dybcio 		.hw.init = &(struct clk_init_data){
534728692d4SKonrad Dybcio 			.name = "gpu_cc_gx_vsense_clk",
535728692d4SKonrad Dybcio 			.ops = &clk_branch2_ops,
536728692d4SKonrad Dybcio 		},
537728692d4SKonrad Dybcio 	},
538728692d4SKonrad Dybcio };
539728692d4SKonrad Dybcio 
540728692d4SKonrad Dybcio static struct clk_branch gpu_cc_hlos1_vote_gpu_smmu_clk = {
541728692d4SKonrad Dybcio 	.halt_reg = 0x7000,
542728692d4SKonrad Dybcio 	.halt_check = BRANCH_HALT_VOTED,
543728692d4SKonrad Dybcio 	.clkr = {
544728692d4SKonrad Dybcio 		.enable_reg = 0x7000,
545728692d4SKonrad Dybcio 		.enable_mask = BIT(0),
546728692d4SKonrad Dybcio 		.hw.init = &(struct clk_init_data){
547728692d4SKonrad Dybcio 			.name = "gpu_cc_hlos1_vote_gpu_smmu_clk",
548728692d4SKonrad Dybcio 			.ops = &clk_branch2_ops,
549728692d4SKonrad Dybcio 		},
550728692d4SKonrad Dybcio 	},
551728692d4SKonrad Dybcio };
552728692d4SKonrad Dybcio 
553728692d4SKonrad Dybcio static struct clk_branch gpu_cc_hub_aon_clk = {
554728692d4SKonrad Dybcio 	.halt_reg = 0x93e8,
555728692d4SKonrad Dybcio 	.halt_check = BRANCH_HALT,
556728692d4SKonrad Dybcio 	.clkr = {
557728692d4SKonrad Dybcio 		.enable_reg = 0x93e8,
558728692d4SKonrad Dybcio 		.enable_mask = BIT(0),
559728692d4SKonrad Dybcio 		.hw.init = &(struct clk_init_data){
560728692d4SKonrad Dybcio 			.name = "gpu_cc_hub_aon_clk",
561728692d4SKonrad Dybcio 			.parent_hws = (const struct clk_hw*[]) {
562728692d4SKonrad Dybcio 				&gpu_cc_hub_clk_src.clkr.hw,
563728692d4SKonrad Dybcio 			},
564728692d4SKonrad Dybcio 			.num_parents = 1,
565728692d4SKonrad Dybcio 			.flags = CLK_SET_RATE_PARENT,
566728692d4SKonrad Dybcio 			.ops = &clk_branch2_aon_ops,
567728692d4SKonrad Dybcio 		},
568728692d4SKonrad Dybcio 	},
569728692d4SKonrad Dybcio };
570728692d4SKonrad Dybcio 
571728692d4SKonrad Dybcio static struct clk_branch gpu_cc_hub_cx_int_clk = {
572728692d4SKonrad Dybcio 	.halt_reg = 0x9148,
573728692d4SKonrad Dybcio 	.halt_check = BRANCH_HALT,
574728692d4SKonrad Dybcio 	.clkr = {
575728692d4SKonrad Dybcio 		.enable_reg = 0x9148,
576728692d4SKonrad Dybcio 		.enable_mask = BIT(0),
577728692d4SKonrad Dybcio 		.hw.init = &(struct clk_init_data){
578728692d4SKonrad Dybcio 			.name = "gpu_cc_hub_cx_int_clk",
579728692d4SKonrad Dybcio 			.parent_hws = (const struct clk_hw*[]) {
580728692d4SKonrad Dybcio 				&gpu_cc_hub_cx_int_div_clk_src.clkr.hw,
581728692d4SKonrad Dybcio 			},
582728692d4SKonrad Dybcio 			.num_parents = 1,
583728692d4SKonrad Dybcio 			.flags = CLK_SET_RATE_PARENT,
584728692d4SKonrad Dybcio 			.ops = &clk_branch2_aon_ops,
585728692d4SKonrad Dybcio 		},
586728692d4SKonrad Dybcio 	},
587728692d4SKonrad Dybcio };
588728692d4SKonrad Dybcio 
589728692d4SKonrad Dybcio static struct clk_branch gpu_cc_memnoc_gfx_clk = {
590728692d4SKonrad Dybcio 	.halt_reg = 0x9150,
591728692d4SKonrad Dybcio 	.halt_check = BRANCH_HALT,
592728692d4SKonrad Dybcio 	.clkr = {
593728692d4SKonrad Dybcio 		.enable_reg = 0x9150,
594728692d4SKonrad Dybcio 		.enable_mask = BIT(0),
595728692d4SKonrad Dybcio 		.hw.init = &(struct clk_init_data){
596728692d4SKonrad Dybcio 			.name = "gpu_cc_memnoc_gfx_clk",
597728692d4SKonrad Dybcio 			.ops = &clk_branch2_ops,
598728692d4SKonrad Dybcio 		},
599728692d4SKonrad Dybcio 	},
600728692d4SKonrad Dybcio };
601728692d4SKonrad Dybcio 
602728692d4SKonrad Dybcio static struct clk_branch gpu_cc_mnd1x_0_gfx3d_clk = {
603728692d4SKonrad Dybcio 	.halt_reg = 0x9288,
604728692d4SKonrad Dybcio 	.halt_check = BRANCH_HALT,
605728692d4SKonrad Dybcio 	.clkr = {
606728692d4SKonrad Dybcio 		.enable_reg = 0x9288,
607728692d4SKonrad Dybcio 		.enable_mask = BIT(0),
608728692d4SKonrad Dybcio 		.hw.init = &(struct clk_init_data){
609728692d4SKonrad Dybcio 			.name = "gpu_cc_mnd1x_0_gfx3d_clk",
610728692d4SKonrad Dybcio 			.ops = &clk_branch2_ops,
611728692d4SKonrad Dybcio 		},
612728692d4SKonrad Dybcio 	},
613728692d4SKonrad Dybcio };
614728692d4SKonrad Dybcio 
615728692d4SKonrad Dybcio static struct clk_branch gpu_cc_mnd1x_1_gfx3d_clk = {
616728692d4SKonrad Dybcio 	.halt_reg = 0x928c,
617728692d4SKonrad Dybcio 	.halt_check = BRANCH_HALT,
618728692d4SKonrad Dybcio 	.clkr = {
619728692d4SKonrad Dybcio 		.enable_reg = 0x928c,
620728692d4SKonrad Dybcio 		.enable_mask = BIT(0),
621728692d4SKonrad Dybcio 		.hw.init = &(struct clk_init_data){
622728692d4SKonrad Dybcio 			.name = "gpu_cc_mnd1x_1_gfx3d_clk",
623728692d4SKonrad Dybcio 			.ops = &clk_branch2_ops,
624728692d4SKonrad Dybcio 		},
625728692d4SKonrad Dybcio 	},
626728692d4SKonrad Dybcio };
627728692d4SKonrad Dybcio 
628728692d4SKonrad Dybcio static struct clk_branch gpu_cc_sleep_clk = {
629728692d4SKonrad Dybcio 	.halt_reg = 0x9134,
630728692d4SKonrad Dybcio 	.halt_check = BRANCH_HALT_VOTED,
631728692d4SKonrad Dybcio 	.clkr = {
632728692d4SKonrad Dybcio 		.enable_reg = 0x9134,
633728692d4SKonrad Dybcio 		.enable_mask = BIT(0),
634728692d4SKonrad Dybcio 		.hw.init = &(struct clk_init_data){
635728692d4SKonrad Dybcio 			.name = "gpu_cc_sleep_clk",
636728692d4SKonrad Dybcio 			.ops = &clk_branch2_ops,
637728692d4SKonrad Dybcio 		},
638728692d4SKonrad Dybcio 	},
639728692d4SKonrad Dybcio };
640728692d4SKonrad Dybcio 
641728692d4SKonrad Dybcio static struct gdsc gpu_cx_gdsc = {
642728692d4SKonrad Dybcio 	.gdscr = 0x9108,
643728692d4SKonrad Dybcio 	.gds_hw_ctrl = 0x953c,
644728692d4SKonrad Dybcio 	.clk_dis_wait_val = 8,
645728692d4SKonrad Dybcio 	.pd = {
646728692d4SKonrad Dybcio 		.name = "gpu_cx_gdsc",
647728692d4SKonrad Dybcio 	},
648728692d4SKonrad Dybcio 	.pwrsts = PWRSTS_OFF_ON,
649728692d4SKonrad Dybcio 	.flags = VOTABLE | RETAIN_FF_ENABLE,
650728692d4SKonrad Dybcio };
651728692d4SKonrad Dybcio 
652728692d4SKonrad Dybcio static struct gdsc gpu_gx_gdsc = {
653728692d4SKonrad Dybcio 	.gdscr = 0x905c,
654728692d4SKonrad Dybcio 	.clamp_io_ctrl = 0x9504,
655728692d4SKonrad Dybcio 	.resets = (unsigned int []){ GPUCC_GPU_CC_GX_BCR,
656728692d4SKonrad Dybcio 				     GPUCC_GPU_CC_ACD_BCR,
657728692d4SKonrad Dybcio 				     GPUCC_GPU_CC_GX_ACD_IROOT_BCR },
658728692d4SKonrad Dybcio 	.reset_count = 3,
659728692d4SKonrad Dybcio 	.pd = {
660728692d4SKonrad Dybcio 		.name = "gpu_gx_gdsc",
661728692d4SKonrad Dybcio 		.power_on = gdsc_gx_do_nothing_enable,
662728692d4SKonrad Dybcio 	},
663728692d4SKonrad Dybcio 	.pwrsts = PWRSTS_OFF_ON,
664728692d4SKonrad Dybcio 	.flags = CLAMP_IO | AON_RESET | SW_RESET | POLL_CFG_GDSCR,
665728692d4SKonrad Dybcio };
666728692d4SKonrad Dybcio 
667728692d4SKonrad Dybcio static struct clk_regmap *gpu_cc_sm8450_clocks[] = {
668728692d4SKonrad Dybcio 	[GPU_CC_AHB_CLK] = &gpu_cc_ahb_clk.clkr,
669728692d4SKonrad Dybcio 	[GPU_CC_CRC_AHB_CLK] = &gpu_cc_crc_ahb_clk.clkr,
670728692d4SKonrad Dybcio 	[GPU_CC_CX_APB_CLK] = &gpu_cc_cx_apb_clk.clkr,
671728692d4SKonrad Dybcio 	[GPU_CC_CX_FF_CLK] = &gpu_cc_cx_ff_clk.clkr,
672728692d4SKonrad Dybcio 	[GPU_CC_CX_GMU_CLK] = &gpu_cc_cx_gmu_clk.clkr,
673728692d4SKonrad Dybcio 	[GPU_CC_CX_SNOC_DVM_CLK] = &gpu_cc_cx_snoc_dvm_clk.clkr,
674728692d4SKonrad Dybcio 	[GPU_CC_CXO_AON_CLK] = &gpu_cc_cxo_aon_clk.clkr,
675728692d4SKonrad Dybcio 	[GPU_CC_CXO_CLK] = &gpu_cc_cxo_clk.clkr,
676728692d4SKonrad Dybcio 	[GPU_CC_DEMET_CLK] = &gpu_cc_demet_clk.clkr,
677728692d4SKonrad Dybcio 	[GPU_CC_DEMET_DIV_CLK_SRC] = &gpu_cc_demet_div_clk_src.clkr,
678728692d4SKonrad Dybcio 	[GPU_CC_FF_CLK_SRC] = &gpu_cc_ff_clk_src.clkr,
679728692d4SKonrad Dybcio 	[GPU_CC_FREQ_MEASURE_CLK] = &gpu_cc_freq_measure_clk.clkr,
680728692d4SKonrad Dybcio 	[GPU_CC_GMU_CLK_SRC] = &gpu_cc_gmu_clk_src.clkr,
681728692d4SKonrad Dybcio 	[GPU_CC_GX_FF_CLK] = &gpu_cc_gx_ff_clk.clkr,
682728692d4SKonrad Dybcio 	[GPU_CC_GX_GFX3D_CLK] = &gpu_cc_gx_gfx3d_clk.clkr,
683728692d4SKonrad Dybcio 	[GPU_CC_GX_GFX3D_RDVM_CLK] = &gpu_cc_gx_gfx3d_rdvm_clk.clkr,
684728692d4SKonrad Dybcio 	[GPU_CC_GX_GMU_CLK] = &gpu_cc_gx_gmu_clk.clkr,
685728692d4SKonrad Dybcio 	[GPU_CC_GX_VSENSE_CLK] = &gpu_cc_gx_vsense_clk.clkr,
686728692d4SKonrad Dybcio 	[GPU_CC_HLOS1_VOTE_GPU_SMMU_CLK] = &gpu_cc_hlos1_vote_gpu_smmu_clk.clkr,
687728692d4SKonrad Dybcio 	[GPU_CC_HUB_AHB_DIV_CLK_SRC] = &gpu_cc_hub_ahb_div_clk_src.clkr,
688728692d4SKonrad Dybcio 	[GPU_CC_HUB_AON_CLK] = &gpu_cc_hub_aon_clk.clkr,
689728692d4SKonrad Dybcio 	[GPU_CC_HUB_CLK_SRC] = &gpu_cc_hub_clk_src.clkr,
690728692d4SKonrad Dybcio 	[GPU_CC_HUB_CX_INT_CLK] = &gpu_cc_hub_cx_int_clk.clkr,
691728692d4SKonrad Dybcio 	[GPU_CC_HUB_CX_INT_DIV_CLK_SRC] = &gpu_cc_hub_cx_int_div_clk_src.clkr,
692728692d4SKonrad Dybcio 	[GPU_CC_MEMNOC_GFX_CLK] = &gpu_cc_memnoc_gfx_clk.clkr,
693728692d4SKonrad Dybcio 	[GPU_CC_MND1X_0_GFX3D_CLK] = &gpu_cc_mnd1x_0_gfx3d_clk.clkr,
694728692d4SKonrad Dybcio 	[GPU_CC_MND1X_1_GFX3D_CLK] = &gpu_cc_mnd1x_1_gfx3d_clk.clkr,
695728692d4SKonrad Dybcio 	[GPU_CC_PLL0] = &gpu_cc_pll0.clkr,
696728692d4SKonrad Dybcio 	[GPU_CC_PLL1] = &gpu_cc_pll1.clkr,
697728692d4SKonrad Dybcio 	[GPU_CC_SLEEP_CLK] = &gpu_cc_sleep_clk.clkr,
698728692d4SKonrad Dybcio 	[GPU_CC_XO_CLK_SRC] = &gpu_cc_xo_clk_src.clkr,
699728692d4SKonrad Dybcio 	[GPU_CC_XO_DIV_CLK_SRC] = &gpu_cc_xo_div_clk_src.clkr,
700728692d4SKonrad Dybcio };
701728692d4SKonrad Dybcio 
702728692d4SKonrad Dybcio static const struct qcom_reset_map gpu_cc_sm8450_resets[] = {
703728692d4SKonrad Dybcio 	[GPUCC_GPU_CC_XO_BCR] = { 0x9000 },
704728692d4SKonrad Dybcio 	[GPUCC_GPU_CC_GX_BCR] = { 0x9058 },
705728692d4SKonrad Dybcio 	[GPUCC_GPU_CC_CX_BCR] = { 0x9104 },
706728692d4SKonrad Dybcio 	[GPUCC_GPU_CC_GFX3D_AON_BCR] = { 0x9198 },
707728692d4SKonrad Dybcio 	[GPUCC_GPU_CC_ACD_BCR] = { 0x9358 },
708728692d4SKonrad Dybcio 	[GPUCC_GPU_CC_FAST_HUB_BCR] = { 0x93e4 },
709728692d4SKonrad Dybcio 	[GPUCC_GPU_CC_FF_BCR] = { 0x9470 },
710728692d4SKonrad Dybcio 	[GPUCC_GPU_CC_GMU_BCR] = { 0x9314 },
711728692d4SKonrad Dybcio 	[GPUCC_GPU_CC_GX_ACD_IROOT_BCR] = { 0x958c },
712728692d4SKonrad Dybcio };
713728692d4SKonrad Dybcio 
714728692d4SKonrad Dybcio static struct gdsc *gpu_cc_sm8450_gdscs[] = {
715728692d4SKonrad Dybcio 	[GPU_CX_GDSC] = &gpu_cx_gdsc,
716728692d4SKonrad Dybcio 	[GPU_GX_GDSC] = &gpu_gx_gdsc,
717728692d4SKonrad Dybcio };
718728692d4SKonrad Dybcio 
719728692d4SKonrad Dybcio static const struct regmap_config gpu_cc_sm8450_regmap_config = {
720728692d4SKonrad Dybcio 	.reg_bits = 32,
721728692d4SKonrad Dybcio 	.reg_stride = 4,
722728692d4SKonrad Dybcio 	.val_bits = 32,
723728692d4SKonrad Dybcio 	.max_register = 0xa000,
724728692d4SKonrad Dybcio 	.fast_io = true,
725728692d4SKonrad Dybcio };
726728692d4SKonrad Dybcio 
727728692d4SKonrad Dybcio static const struct qcom_cc_desc gpu_cc_sm8450_desc = {
728728692d4SKonrad Dybcio 	.config = &gpu_cc_sm8450_regmap_config,
729728692d4SKonrad Dybcio 	.clks = gpu_cc_sm8450_clocks,
730728692d4SKonrad Dybcio 	.num_clks = ARRAY_SIZE(gpu_cc_sm8450_clocks),
731728692d4SKonrad Dybcio 	.resets = gpu_cc_sm8450_resets,
732728692d4SKonrad Dybcio 	.num_resets = ARRAY_SIZE(gpu_cc_sm8450_resets),
733728692d4SKonrad Dybcio 	.gdscs = gpu_cc_sm8450_gdscs,
734728692d4SKonrad Dybcio 	.num_gdscs = ARRAY_SIZE(gpu_cc_sm8450_gdscs),
735728692d4SKonrad Dybcio };
736728692d4SKonrad Dybcio 
737728692d4SKonrad Dybcio static const struct of_device_id gpu_cc_sm8450_match_table[] = {
738728692d4SKonrad Dybcio 	{ .compatible = "qcom,sm8450-gpucc" },
739728692d4SKonrad Dybcio 	{ }
740728692d4SKonrad Dybcio };
741728692d4SKonrad Dybcio MODULE_DEVICE_TABLE(of, gpu_cc_sm8450_match_table);
742728692d4SKonrad Dybcio 
gpu_cc_sm8450_probe(struct platform_device * pdev)743728692d4SKonrad Dybcio static int gpu_cc_sm8450_probe(struct platform_device *pdev)
744728692d4SKonrad Dybcio {
745728692d4SKonrad Dybcio 	struct regmap *regmap;
746728692d4SKonrad Dybcio 
747728692d4SKonrad Dybcio 	regmap = qcom_cc_map(pdev, &gpu_cc_sm8450_desc);
748728692d4SKonrad Dybcio 	if (IS_ERR(regmap))
749728692d4SKonrad Dybcio 		return PTR_ERR(regmap);
750728692d4SKonrad Dybcio 
751728692d4SKonrad Dybcio 	clk_lucid_evo_pll_configure(&gpu_cc_pll0, regmap, &gpu_cc_pll0_config);
752728692d4SKonrad Dybcio 	clk_lucid_evo_pll_configure(&gpu_cc_pll1, regmap, &gpu_cc_pll1_config);
753728692d4SKonrad Dybcio 
754728692d4SKonrad Dybcio 	return qcom_cc_really_probe(pdev, &gpu_cc_sm8450_desc, regmap);
755728692d4SKonrad Dybcio }
756728692d4SKonrad Dybcio 
757728692d4SKonrad Dybcio static struct platform_driver gpu_cc_sm8450_driver = {
758728692d4SKonrad Dybcio 	.probe = gpu_cc_sm8450_probe,
759728692d4SKonrad Dybcio 	.driver = {
760728692d4SKonrad Dybcio 		.name = "sm8450-gpucc",
761728692d4SKonrad Dybcio 		.of_match_table = gpu_cc_sm8450_match_table,
762728692d4SKonrad Dybcio 	},
763728692d4SKonrad Dybcio };
764728692d4SKonrad Dybcio module_platform_driver(gpu_cc_sm8450_driver);
765728692d4SKonrad Dybcio 
766728692d4SKonrad Dybcio MODULE_DESCRIPTION("QTI GPU_CC SM8450 Driver");
767728692d4SKonrad Dybcio MODULE_LICENSE("GPL");
768