xref: /openbmc/linux/drivers/clk/qcom/gpucc-sc7280.c (revision cb9ce891)
13e0f01d6STaniya Das // SPDX-License-Identifier: GPL-2.0-only
23e0f01d6STaniya Das /*
33e0f01d6STaniya Das  * Copyright (c) 2021, The Linux Foundation. All rights reserved.
43e0f01d6STaniya Das  */
53e0f01d6STaniya Das 
63e0f01d6STaniya Das #include <linux/clk-provider.h>
73e0f01d6STaniya Das #include <linux/module.h>
83e0f01d6STaniya Das #include <linux/platform_device.h>
93e0f01d6STaniya Das #include <linux/regmap.h>
103e0f01d6STaniya Das 
113e0f01d6STaniya Das #include <dt-bindings/clock/qcom,gpucc-sc7280.h>
123e0f01d6STaniya Das 
133e0f01d6STaniya Das #include "clk-alpha-pll.h"
143e0f01d6STaniya Das #include "clk-branch.h"
153e0f01d6STaniya Das #include "clk-rcg.h"
163e0f01d6STaniya Das #include "clk-regmap-divider.h"
173e0f01d6STaniya Das #include "common.h"
183e0f01d6STaniya Das #include "reset.h"
193e0f01d6STaniya Das #include "gdsc.h"
203e0f01d6STaniya Das 
213e0f01d6STaniya Das enum {
223e0f01d6STaniya Das 	P_BI_TCXO,
233e0f01d6STaniya Das 	P_GCC_GPU_GPLL0_CLK_SRC,
243e0f01d6STaniya Das 	P_GCC_GPU_GPLL0_DIV_CLK_SRC,
253e0f01d6STaniya Das 	P_GPU_CC_PLL0_OUT_MAIN,
263e0f01d6STaniya Das 	P_GPU_CC_PLL1_OUT_MAIN,
273e0f01d6STaniya Das };
283e0f01d6STaniya Das 
293e0f01d6STaniya Das static const struct pll_vco lucid_vco[] = {
303e0f01d6STaniya Das 	{ 249600000, 2000000000, 0 },
313e0f01d6STaniya Das };
323e0f01d6STaniya Das 
333e0f01d6STaniya Das static struct clk_alpha_pll gpu_cc_pll0 = {
343e0f01d6STaniya Das 	.offset = 0x0,
353e0f01d6STaniya Das 	.vco_table = lucid_vco,
363e0f01d6STaniya Das 	.num_vco = ARRAY_SIZE(lucid_vco),
373e0f01d6STaniya Das 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
383e0f01d6STaniya Das 	.clkr = {
393e0f01d6STaniya Das 		.hw.init = &(struct clk_init_data){
403e0f01d6STaniya Das 			.name = "gpu_cc_pll0",
413e0f01d6STaniya Das 			.parent_data = &(const struct clk_parent_data){
423e0f01d6STaniya Das 				.fw_name = "bi_tcxo",
433e0f01d6STaniya Das 			},
443e0f01d6STaniya Das 			.num_parents = 1,
453e0f01d6STaniya Das 			.ops = &clk_alpha_pll_lucid_ops,
463e0f01d6STaniya Das 		},
473e0f01d6STaniya Das 	},
483e0f01d6STaniya Das };
493e0f01d6STaniya Das 
503e0f01d6STaniya Das /* 500MHz Configuration */
513e0f01d6STaniya Das static const struct alpha_pll_config gpu_cc_pll1_config = {
523e0f01d6STaniya Das 	.l = 0x1A,
533e0f01d6STaniya Das 	.alpha = 0xAAA,
543e0f01d6STaniya Das 	.config_ctl_val = 0x20485699,
553e0f01d6STaniya Das 	.config_ctl_hi_val = 0x00002261,
563e0f01d6STaniya Das 	.config_ctl_hi1_val = 0x329A299C,
573e0f01d6STaniya Das 	.user_ctl_val = 0x00000001,
583e0f01d6STaniya Das 	.user_ctl_hi_val = 0x00000805,
593e0f01d6STaniya Das 	.user_ctl_hi1_val = 0x00000000,
603e0f01d6STaniya Das };
613e0f01d6STaniya Das 
623e0f01d6STaniya Das static struct clk_alpha_pll gpu_cc_pll1 = {
633e0f01d6STaniya Das 	.offset = 0x100,
643e0f01d6STaniya Das 	.vco_table = lucid_vco,
653e0f01d6STaniya Das 	.num_vco = ARRAY_SIZE(lucid_vco),
663e0f01d6STaniya Das 	.regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
673e0f01d6STaniya Das 	.clkr = {
683e0f01d6STaniya Das 		.hw.init = &(struct clk_init_data){
693e0f01d6STaniya Das 			.name = "gpu_cc_pll1",
703e0f01d6STaniya Das 			.parent_data = &(const struct clk_parent_data){
713e0f01d6STaniya Das 				.fw_name = "bi_tcxo",
723e0f01d6STaniya Das 			},
733e0f01d6STaniya Das 			.num_parents = 1,
743e0f01d6STaniya Das 			.ops = &clk_alpha_pll_lucid_ops,
753e0f01d6STaniya Das 		},
763e0f01d6STaniya Das 	},
773e0f01d6STaniya Das };
783e0f01d6STaniya Das 
793e0f01d6STaniya Das static const struct parent_map gpu_cc_parent_map_0[] = {
803e0f01d6STaniya Das 	{ P_BI_TCXO, 0 },
813e0f01d6STaniya Das 	{ P_GPU_CC_PLL0_OUT_MAIN, 1 },
823e0f01d6STaniya Das 	{ P_GPU_CC_PLL1_OUT_MAIN, 3 },
833e0f01d6STaniya Das 	{ P_GCC_GPU_GPLL0_CLK_SRC, 5 },
843e0f01d6STaniya Das 	{ P_GCC_GPU_GPLL0_DIV_CLK_SRC, 6 },
853e0f01d6STaniya Das };
863e0f01d6STaniya Das 
873e0f01d6STaniya Das static const struct clk_parent_data gpu_cc_parent_data_0[] = {
883e0f01d6STaniya Das 	{ .fw_name = "bi_tcxo" },
893e0f01d6STaniya Das 	{ .hw = &gpu_cc_pll0.clkr.hw },
903e0f01d6STaniya Das 	{ .hw = &gpu_cc_pll1.clkr.hw },
913e0f01d6STaniya Das 	{ .fw_name = "gcc_gpu_gpll0_clk_src" },
923e0f01d6STaniya Das 	{ .fw_name = "gcc_gpu_gpll0_div_clk_src" },
933e0f01d6STaniya Das };
943e0f01d6STaniya Das 
953e0f01d6STaniya Das static const struct parent_map gpu_cc_parent_map_1[] = {
963e0f01d6STaniya Das 	{ P_BI_TCXO, 0 },
973e0f01d6STaniya Das 	{ P_GPU_CC_PLL1_OUT_MAIN, 3 },
983e0f01d6STaniya Das 	{ P_GCC_GPU_GPLL0_CLK_SRC, 5 },
993e0f01d6STaniya Das 	{ P_GCC_GPU_GPLL0_DIV_CLK_SRC, 6 },
1003e0f01d6STaniya Das };
1013e0f01d6STaniya Das 
1023e0f01d6STaniya Das static const struct clk_parent_data gpu_cc_parent_data_1[] = {
1033e0f01d6STaniya Das 	{ .fw_name = "bi_tcxo", },
1043e0f01d6STaniya Das 	{ .hw = &gpu_cc_pll1.clkr.hw },
1053e0f01d6STaniya Das 	{ .fw_name = "gcc_gpu_gpll0_clk_src", },
1063e0f01d6STaniya Das 	{ .fw_name = "gcc_gpu_gpll0_div_clk_src", },
1073e0f01d6STaniya Das };
1083e0f01d6STaniya Das 
1093e0f01d6STaniya Das static const struct freq_tbl ftbl_gpu_cc_gmu_clk_src[] = {
1103e0f01d6STaniya Das 	F(19200000, P_BI_TCXO, 1, 0, 0),
1113e0f01d6STaniya Das 	F(200000000, P_GCC_GPU_GPLL0_DIV_CLK_SRC, 1.5, 0, 0),
1123e0f01d6STaniya Das 	F(500000000, P_GPU_CC_PLL1_OUT_MAIN, 1, 0, 0),
1133e0f01d6STaniya Das 	{ }
1143e0f01d6STaniya Das };
1153e0f01d6STaniya Das 
1163e0f01d6STaniya Das static struct clk_rcg2 gpu_cc_gmu_clk_src = {
1173e0f01d6STaniya Das 	.cmd_rcgr = 0x1120,
1183e0f01d6STaniya Das 	.mnd_width = 0,
1193e0f01d6STaniya Das 	.hid_width = 5,
1203e0f01d6STaniya Das 	.parent_map = gpu_cc_parent_map_0,
1213e0f01d6STaniya Das 	.freq_tbl = ftbl_gpu_cc_gmu_clk_src,
1223e0f01d6STaniya Das 	.clkr.hw.init = &(struct clk_init_data){
1233e0f01d6STaniya Das 		.name = "gpu_cc_gmu_clk_src",
1243e0f01d6STaniya Das 		.parent_data = gpu_cc_parent_data_0,
1253e0f01d6STaniya Das 		.num_parents = ARRAY_SIZE(gpu_cc_parent_data_0),
1263e0f01d6STaniya Das 		.ops = &clk_rcg2_shared_ops,
1273e0f01d6STaniya Das 	},
1283e0f01d6STaniya Das };
1293e0f01d6STaniya Das 
1303e0f01d6STaniya Das static const struct freq_tbl ftbl_gpu_cc_hub_clk_src[] = {
1313e0f01d6STaniya Das 	F(150000000, P_GCC_GPU_GPLL0_DIV_CLK_SRC, 2, 0, 0),
1323e0f01d6STaniya Das 	F(240000000, P_GCC_GPU_GPLL0_CLK_SRC, 2.5, 0, 0),
1333e0f01d6STaniya Das 	F(300000000, P_GCC_GPU_GPLL0_CLK_SRC, 2, 0, 0),
1343e0f01d6STaniya Das 	{ }
1353e0f01d6STaniya Das };
1363e0f01d6STaniya Das 
1373e0f01d6STaniya Das static struct clk_rcg2 gpu_cc_hub_clk_src = {
1383e0f01d6STaniya Das 	.cmd_rcgr = 0x117c,
1393e0f01d6STaniya Das 	.mnd_width = 0,
1403e0f01d6STaniya Das 	.hid_width = 5,
1413e0f01d6STaniya Das 	.parent_map = gpu_cc_parent_map_1,
1423e0f01d6STaniya Das 	.freq_tbl = ftbl_gpu_cc_hub_clk_src,
1433e0f01d6STaniya Das 	.clkr.hw.init = &(struct clk_init_data){
1443e0f01d6STaniya Das 		.name = "gpu_cc_hub_clk_src",
1453e0f01d6STaniya Das 		.parent_data = gpu_cc_parent_data_1,
1463e0f01d6STaniya Das 		.num_parents = ARRAY_SIZE(gpu_cc_parent_data_1),
1473e0f01d6STaniya Das 		.ops = &clk_rcg2_shared_ops,
1483e0f01d6STaniya Das 	},
1493e0f01d6STaniya Das };
1503e0f01d6STaniya Das 
1513e0f01d6STaniya Das static struct clk_regmap_div gpu_cc_hub_ahb_div_clk_src = {
1523e0f01d6STaniya Das 	.reg = 0x11c0,
1533e0f01d6STaniya Das 	.shift = 0,
1543e0f01d6STaniya Das 	.width = 4,
1553e0f01d6STaniya Das 	.clkr.hw.init = &(struct clk_init_data) {
1563e0f01d6STaniya Das 		.name = "gpu_cc_hub_ahb_div_clk_src",
1573e0f01d6STaniya Das 		.parent_hws = (const struct clk_hw*[]){
1583e0f01d6STaniya Das 			&gpu_cc_hub_clk_src.clkr.hw,
1593e0f01d6STaniya Das 		},
1603e0f01d6STaniya Das 		.num_parents = 1,
1613e0f01d6STaniya Das 		.flags = CLK_SET_RATE_PARENT,
1623e0f01d6STaniya Das 		.ops = &clk_regmap_div_ro_ops,
1633e0f01d6STaniya Das 	},
1643e0f01d6STaniya Das };
1653e0f01d6STaniya Das 
1663e0f01d6STaniya Das static struct clk_regmap_div gpu_cc_hub_cx_int_div_clk_src = {
1673e0f01d6STaniya Das 	.reg = 0x11bc,
1683e0f01d6STaniya Das 	.shift = 0,
1693e0f01d6STaniya Das 	.width = 4,
1703e0f01d6STaniya Das 	.clkr.hw.init = &(struct clk_init_data) {
1713e0f01d6STaniya Das 		.name = "gpu_cc_hub_cx_int_div_clk_src",
1723e0f01d6STaniya Das 		.parent_hws = (const struct clk_hw*[]){
1733e0f01d6STaniya Das 			&gpu_cc_hub_clk_src.clkr.hw,
1743e0f01d6STaniya Das 		},
1753e0f01d6STaniya Das 		.num_parents = 1,
1763e0f01d6STaniya Das 		.flags = CLK_SET_RATE_PARENT,
1773e0f01d6STaniya Das 		.ops = &clk_regmap_div_ro_ops,
1783e0f01d6STaniya Das 	},
1793e0f01d6STaniya Das };
1803e0f01d6STaniya Das 
1813e0f01d6STaniya Das static struct clk_branch gpu_cc_ahb_clk = {
1823e0f01d6STaniya Das 	.halt_reg = 0x1078,
1833e0f01d6STaniya Das 	.halt_check = BRANCH_HALT_DELAY,
1843e0f01d6STaniya Das 	.clkr = {
1853e0f01d6STaniya Das 		.enable_reg = 0x1078,
1863e0f01d6STaniya Das 		.enable_mask = BIT(0),
1873e0f01d6STaniya Das 		.hw.init = &(struct clk_init_data){
1883e0f01d6STaniya Das 			.name = "gpu_cc_ahb_clk",
1893e0f01d6STaniya Das 			.parent_hws = (const struct clk_hw*[]){
1903e0f01d6STaniya Das 				&gpu_cc_hub_ahb_div_clk_src.clkr.hw,
1913e0f01d6STaniya Das 			},
1923e0f01d6STaniya Das 			.num_parents = 1,
1933e0f01d6STaniya Das 			.flags = CLK_SET_RATE_PARENT,
1943e0f01d6STaniya Das 			.ops = &clk_branch2_ops,
1953e0f01d6STaniya Das 		},
1963e0f01d6STaniya Das 	},
1973e0f01d6STaniya Das };
1983e0f01d6STaniya Das 
1993e0f01d6STaniya Das static struct clk_branch gpu_cc_crc_ahb_clk = {
2003e0f01d6STaniya Das 	.halt_reg = 0x107c,
2013e0f01d6STaniya Das 	.halt_check = BRANCH_HALT_VOTED,
2023e0f01d6STaniya Das 	.clkr = {
2033e0f01d6STaniya Das 		.enable_reg = 0x107c,
2043e0f01d6STaniya Das 		.enable_mask = BIT(0),
2053e0f01d6STaniya Das 		.hw.init = &(struct clk_init_data){
2063e0f01d6STaniya Das 			.name = "gpu_cc_crc_ahb_clk",
2073e0f01d6STaniya Das 			.parent_hws = (const struct clk_hw*[]){
2083e0f01d6STaniya Das 				&gpu_cc_hub_ahb_div_clk_src.clkr.hw,
2093e0f01d6STaniya Das 			},
2103e0f01d6STaniya Das 			.num_parents = 1,
2113e0f01d6STaniya Das 			.flags = CLK_SET_RATE_PARENT,
2123e0f01d6STaniya Das 			.ops = &clk_branch2_ops,
2133e0f01d6STaniya Das 		},
2143e0f01d6STaniya Das 	},
2153e0f01d6STaniya Das };
2163e0f01d6STaniya Das 
2173e0f01d6STaniya Das static struct clk_branch gpu_cc_cx_gmu_clk = {
2183e0f01d6STaniya Das 	.halt_reg = 0x1098,
2193e0f01d6STaniya Das 	.halt_check = BRANCH_HALT,
2203e0f01d6STaniya Das 	.clkr = {
2213e0f01d6STaniya Das 		.enable_reg = 0x1098,
2223e0f01d6STaniya Das 		.enable_mask = BIT(0),
2233e0f01d6STaniya Das 		.hw.init = &(struct clk_init_data){
2243e0f01d6STaniya Das 			.name = "gpu_cc_cx_gmu_clk",
2253e0f01d6STaniya Das 			.parent_hws = (const struct clk_hw*[]){
2263e0f01d6STaniya Das 				&gpu_cc_gmu_clk_src.clkr.hw,
2273e0f01d6STaniya Das 			},
2283e0f01d6STaniya Das 			.num_parents = 1,
2293e0f01d6STaniya Das 			.flags = CLK_SET_RATE_PARENT,
2303e0f01d6STaniya Das 			.ops = &clk_branch2_aon_ops,
2313e0f01d6STaniya Das 		},
2323e0f01d6STaniya Das 	},
2333e0f01d6STaniya Das };
2343e0f01d6STaniya Das 
2353e0f01d6STaniya Das static struct clk_branch gpu_cc_cx_snoc_dvm_clk = {
2363e0f01d6STaniya Das 	.halt_reg = 0x108c,
2373e0f01d6STaniya Das 	.halt_check = BRANCH_HALT_VOTED,
2383e0f01d6STaniya Das 	.clkr = {
2393e0f01d6STaniya Das 		.enable_reg = 0x108c,
2403e0f01d6STaniya Das 		.enable_mask = BIT(0),
2413e0f01d6STaniya Das 		.hw.init = &(struct clk_init_data){
2423e0f01d6STaniya Das 			.name = "gpu_cc_cx_snoc_dvm_clk",
2433e0f01d6STaniya Das 			.ops = &clk_branch2_ops,
2443e0f01d6STaniya Das 		},
2453e0f01d6STaniya Das 	},
2463e0f01d6STaniya Das };
2473e0f01d6STaniya Das 
2483e0f01d6STaniya Das static struct clk_branch gpu_cc_cxo_aon_clk = {
2493e0f01d6STaniya Das 	.halt_reg = 0x1004,
2503e0f01d6STaniya Das 	.halt_check = BRANCH_HALT_VOTED,
2513e0f01d6STaniya Das 	.clkr = {
2523e0f01d6STaniya Das 		.enable_reg = 0x1004,
2533e0f01d6STaniya Das 		.enable_mask = BIT(0),
2543e0f01d6STaniya Das 		.hw.init = &(struct clk_init_data){
2553e0f01d6STaniya Das 			.name = "gpu_cc_cxo_aon_clk",
2563e0f01d6STaniya Das 			.ops = &clk_branch2_ops,
2573e0f01d6STaniya Das 		},
2583e0f01d6STaniya Das 	},
2593e0f01d6STaniya Das };
2603e0f01d6STaniya Das 
2613e0f01d6STaniya Das static struct clk_branch gpu_cc_cxo_clk = {
2623e0f01d6STaniya Das 	.halt_reg = 0x109c,
2633e0f01d6STaniya Das 	.halt_check = BRANCH_HALT,
2643e0f01d6STaniya Das 	.clkr = {
2653e0f01d6STaniya Das 		.enable_reg = 0x109c,
2663e0f01d6STaniya Das 		.enable_mask = BIT(0),
2673e0f01d6STaniya Das 		.hw.init = &(struct clk_init_data){
2683e0f01d6STaniya Das 			.name = "gpu_cc_cxo_clk",
2693e0f01d6STaniya Das 			.ops = &clk_branch2_aon_ops,
2703e0f01d6STaniya Das 		},
2713e0f01d6STaniya Das 	},
2723e0f01d6STaniya Das };
2733e0f01d6STaniya Das 
2743e0f01d6STaniya Das static struct clk_branch gpu_cc_gx_gmu_clk = {
2753e0f01d6STaniya Das 	.halt_reg = 0x1064,
2763e0f01d6STaniya Das 	.halt_check = BRANCH_HALT,
2773e0f01d6STaniya Das 	.clkr = {
2783e0f01d6STaniya Das 		.enable_reg = 0x1064,
2793e0f01d6STaniya Das 		.enable_mask = BIT(0),
2803e0f01d6STaniya Das 		.hw.init = &(struct clk_init_data){
2813e0f01d6STaniya Das 			.name = "gpu_cc_gx_gmu_clk",
2823e0f01d6STaniya Das 			.parent_hws = (const struct clk_hw*[]){
2833e0f01d6STaniya Das 				&gpu_cc_gmu_clk_src.clkr.hw,
2843e0f01d6STaniya Das 			},
2853e0f01d6STaniya Das 			.num_parents = 1,
2863e0f01d6STaniya Das 			.flags = CLK_SET_RATE_PARENT,
2873e0f01d6STaniya Das 			.ops = &clk_branch2_ops,
2883e0f01d6STaniya Das 		},
2893e0f01d6STaniya Das 	},
2903e0f01d6STaniya Das };
2913e0f01d6STaniya Das 
2923e0f01d6STaniya Das static struct clk_branch gpu_cc_hlos1_vote_gpu_smmu_clk = {
2933e0f01d6STaniya Das 	.halt_reg = 0x5000,
2943e0f01d6STaniya Das 	.halt_check = BRANCH_VOTED,
2953e0f01d6STaniya Das 	.clkr = {
2963e0f01d6STaniya Das 		.enable_reg = 0x5000,
2973e0f01d6STaniya Das 		.enable_mask = BIT(0),
2983e0f01d6STaniya Das 		.hw.init = &(struct clk_init_data){
2993e0f01d6STaniya Das 			.name = "gpu_cc_hlos1_vote_gpu_smmu_clk",
3003e0f01d6STaniya Das 			.ops = &clk_branch2_ops,
3013e0f01d6STaniya Das 		},
3023e0f01d6STaniya Das 	},
3033e0f01d6STaniya Das };
3043e0f01d6STaniya Das 
3053e0f01d6STaniya Das static struct clk_branch gpu_cc_hub_aon_clk = {
3063e0f01d6STaniya Das 	.halt_reg = 0x1178,
3073e0f01d6STaniya Das 	.halt_check = BRANCH_HALT,
3083e0f01d6STaniya Das 	.clkr = {
3093e0f01d6STaniya Das 		.enable_reg = 0x1178,
3103e0f01d6STaniya Das 		.enable_mask = BIT(0),
3113e0f01d6STaniya Das 		.hw.init = &(struct clk_init_data){
3123e0f01d6STaniya Das 			.name = "gpu_cc_hub_aon_clk",
3133e0f01d6STaniya Das 			.parent_hws = (const struct clk_hw*[]){
3143e0f01d6STaniya Das 				&gpu_cc_hub_clk_src.clkr.hw,
3153e0f01d6STaniya Das 			},
3163e0f01d6STaniya Das 			.num_parents = 1,
3173e0f01d6STaniya Das 			.flags = CLK_SET_RATE_PARENT,
3183e0f01d6STaniya Das 			.ops = &clk_branch2_aon_ops,
3193e0f01d6STaniya Das 		},
3203e0f01d6STaniya Das 	},
3213e0f01d6STaniya Das };
3223e0f01d6STaniya Das 
3233e0f01d6STaniya Das static struct clk_branch gpu_cc_hub_cx_int_clk = {
3243e0f01d6STaniya Das 	.halt_reg = 0x1204,
3253e0f01d6STaniya Das 	.halt_check = BRANCH_HALT,
3263e0f01d6STaniya Das 	.clkr = {
3273e0f01d6STaniya Das 		.enable_reg = 0x1204,
3283e0f01d6STaniya Das 		.enable_mask = BIT(0),
3293e0f01d6STaniya Das 		.hw.init = &(struct clk_init_data){
3303e0f01d6STaniya Das 			.name = "gpu_cc_hub_cx_int_clk",
3313e0f01d6STaniya Das 			.parent_hws = (const struct clk_hw*[]){
3323e0f01d6STaniya Das 				&gpu_cc_hub_cx_int_div_clk_src.clkr.hw,
3333e0f01d6STaniya Das 			},
3343e0f01d6STaniya Das 			.num_parents = 1,
3353e0f01d6STaniya Das 			.flags = CLK_SET_RATE_PARENT,
3363e0f01d6STaniya Das 			.ops = &clk_branch2_aon_ops,
3373e0f01d6STaniya Das 		},
3383e0f01d6STaniya Das 	},
3393e0f01d6STaniya Das };
3403e0f01d6STaniya Das 
3413e0f01d6STaniya Das static struct clk_branch gpu_cc_mnd1x_0_gfx3d_clk = {
3423e0f01d6STaniya Das 	.halt_reg = 0x802c,
3433e0f01d6STaniya Das 	.halt_check = BRANCH_HALT_SKIP,
3443e0f01d6STaniya Das 	.clkr = {
3453e0f01d6STaniya Das 		.enable_reg = 0x802c,
3463e0f01d6STaniya Das 		.enable_mask = BIT(0),
3473e0f01d6STaniya Das 		.hw.init = &(struct clk_init_data){
3483e0f01d6STaniya Das 			.name = "gpu_cc_mnd1x_0_gfx3d_clk",
3493e0f01d6STaniya Das 			.ops = &clk_branch2_ops,
3503e0f01d6STaniya Das 		},
3513e0f01d6STaniya Das 	},
3523e0f01d6STaniya Das };
3533e0f01d6STaniya Das 
3543e0f01d6STaniya Das static struct clk_branch gpu_cc_mnd1x_1_gfx3d_clk = {
3553e0f01d6STaniya Das 	.halt_reg = 0x8030,
3563e0f01d6STaniya Das 	.halt_check = BRANCH_HALT_SKIP,
3573e0f01d6STaniya Das 	.clkr = {
3583e0f01d6STaniya Das 		.enable_reg = 0x8030,
3593e0f01d6STaniya Das 		.enable_mask = BIT(0),
3603e0f01d6STaniya Das 		.hw.init = &(struct clk_init_data){
3613e0f01d6STaniya Das 			.name = "gpu_cc_mnd1x_1_gfx3d_clk",
3623e0f01d6STaniya Das 			.ops = &clk_branch2_ops,
3633e0f01d6STaniya Das 		},
3643e0f01d6STaniya Das 	},
3653e0f01d6STaniya Das };
3663e0f01d6STaniya Das 
3673e0f01d6STaniya Das static struct clk_branch gpu_cc_sleep_clk = {
3683e0f01d6STaniya Das 	.halt_reg = 0x1090,
3693e0f01d6STaniya Das 	.halt_check = BRANCH_HALT_VOTED,
3703e0f01d6STaniya Das 	.clkr = {
3713e0f01d6STaniya Das 		.enable_reg = 0x1090,
3723e0f01d6STaniya Das 		.enable_mask = BIT(0),
3733e0f01d6STaniya Das 		.hw.init = &(struct clk_init_data){
3743e0f01d6STaniya Das 			.name = "gpu_cc_sleep_clk",
3753e0f01d6STaniya Das 			.ops = &clk_branch2_ops,
3763e0f01d6STaniya Das 		},
3773e0f01d6STaniya Das 	},
3783e0f01d6STaniya Das };
3793e0f01d6STaniya Das 
3803e0f01d6STaniya Das static struct gdsc cx_gdsc = {
3813e0f01d6STaniya Das 	.gdscr = 0x106c,
3823e0f01d6STaniya Das 	.gds_hw_ctrl = 0x1540,
3833e0f01d6STaniya Das 	.pd = {
3843e0f01d6STaniya Das 		.name = "cx_gdsc",
3853e0f01d6STaniya Das 	},
3863e0f01d6STaniya Das 	.pwrsts = PWRSTS_OFF_ON,
3873e0f01d6STaniya Das 	.flags = VOTABLE | RETAIN_FF_ENABLE,
3883e0f01d6STaniya Das };
3893e0f01d6STaniya Das 
3903e0f01d6STaniya Das static struct gdsc gx_gdsc = {
3913e0f01d6STaniya Das 	.gdscr = 0x100c,
3923e0f01d6STaniya Das 	.clamp_io_ctrl = 0x1508,
3933e0f01d6STaniya Das 	.pd = {
3943e0f01d6STaniya Das 		.name = "gx_gdsc",
3953e0f01d6STaniya Das 		.power_on = gdsc_gx_do_nothing_enable,
3963e0f01d6STaniya Das 	},
3973e0f01d6STaniya Das 	.pwrsts = PWRSTS_OFF_ON,
3983e0f01d6STaniya Das 	.flags = CLAMP_IO | RETAIN_FF_ENABLE,
3993e0f01d6STaniya Das };
4003e0f01d6STaniya Das 
4013e0f01d6STaniya Das static struct gdsc *gpu_cc_sc7180_gdscs[] = {
4023e0f01d6STaniya Das 	[GPU_CC_CX_GDSC] = &cx_gdsc,
4033e0f01d6STaniya Das 	[GPU_CC_GX_GDSC] = &gx_gdsc,
4043e0f01d6STaniya Das };
4053e0f01d6STaniya Das 
4063e0f01d6STaniya Das static struct clk_regmap *gpu_cc_sc7280_clocks[] = {
4073e0f01d6STaniya Das 	[GPU_CC_AHB_CLK] = &gpu_cc_ahb_clk.clkr,
4083e0f01d6STaniya Das 	[GPU_CC_CRC_AHB_CLK] = &gpu_cc_crc_ahb_clk.clkr,
4093e0f01d6STaniya Das 	[GPU_CC_CX_GMU_CLK] = &gpu_cc_cx_gmu_clk.clkr,
4103e0f01d6STaniya Das 	[GPU_CC_CX_SNOC_DVM_CLK] = &gpu_cc_cx_snoc_dvm_clk.clkr,
4113e0f01d6STaniya Das 	[GPU_CC_CXO_AON_CLK] = &gpu_cc_cxo_aon_clk.clkr,
4123e0f01d6STaniya Das 	[GPU_CC_CXO_CLK] = &gpu_cc_cxo_clk.clkr,
4133e0f01d6STaniya Das 	[GPU_CC_GMU_CLK_SRC] = &gpu_cc_gmu_clk_src.clkr,
4143e0f01d6STaniya Das 	[GPU_CC_GX_GMU_CLK] = &gpu_cc_gx_gmu_clk.clkr,
4153e0f01d6STaniya Das 	[GPU_CC_HLOS1_VOTE_GPU_SMMU_CLK] = &gpu_cc_hlos1_vote_gpu_smmu_clk.clkr,
4163e0f01d6STaniya Das 	[GPU_CC_HUB_AHB_DIV_CLK_SRC] = &gpu_cc_hub_ahb_div_clk_src.clkr,
4173e0f01d6STaniya Das 	[GPU_CC_HUB_AON_CLK] = &gpu_cc_hub_aon_clk.clkr,
4183e0f01d6STaniya Das 	[GPU_CC_HUB_CLK_SRC] = &gpu_cc_hub_clk_src.clkr,
4193e0f01d6STaniya Das 	[GPU_CC_HUB_CX_INT_CLK] = &gpu_cc_hub_cx_int_clk.clkr,
4203e0f01d6STaniya Das 	[GPU_CC_HUB_CX_INT_DIV_CLK_SRC] = &gpu_cc_hub_cx_int_div_clk_src.clkr,
4213e0f01d6STaniya Das 	[GPU_CC_MND1X_0_GFX3D_CLK] = &gpu_cc_mnd1x_0_gfx3d_clk.clkr,
4223e0f01d6STaniya Das 	[GPU_CC_MND1X_1_GFX3D_CLK] = &gpu_cc_mnd1x_1_gfx3d_clk.clkr,
4233e0f01d6STaniya Das 	[GPU_CC_PLL0] = &gpu_cc_pll0.clkr,
4243e0f01d6STaniya Das 	[GPU_CC_PLL1] = &gpu_cc_pll1.clkr,
4253e0f01d6STaniya Das 	[GPU_CC_SLEEP_CLK] = &gpu_cc_sleep_clk.clkr,
4263e0f01d6STaniya Das };
4273e0f01d6STaniya Das 
4283e0f01d6STaniya Das static const struct regmap_config gpu_cc_sc7280_regmap_config = {
4293e0f01d6STaniya Das 	.reg_bits = 32,
4303e0f01d6STaniya Das 	.reg_stride = 4,
4313e0f01d6STaniya Das 	.val_bits = 32,
4323e0f01d6STaniya Das 	.max_register = 0x8030,
4333e0f01d6STaniya Das 	.fast_io = true,
4343e0f01d6STaniya Das };
4353e0f01d6STaniya Das 
4363e0f01d6STaniya Das static const struct qcom_cc_desc gpu_cc_sc7280_desc = {
4373e0f01d6STaniya Das 	.config = &gpu_cc_sc7280_regmap_config,
4383e0f01d6STaniya Das 	.clks = gpu_cc_sc7280_clocks,
4393e0f01d6STaniya Das 	.num_clks = ARRAY_SIZE(gpu_cc_sc7280_clocks),
4403e0f01d6STaniya Das 	.gdscs = gpu_cc_sc7180_gdscs,
4413e0f01d6STaniya Das 	.num_gdscs = ARRAY_SIZE(gpu_cc_sc7180_gdscs),
4423e0f01d6STaniya Das };
4433e0f01d6STaniya Das 
4443e0f01d6STaniya Das static const struct of_device_id gpu_cc_sc7280_match_table[] = {
4453e0f01d6STaniya Das 	{ .compatible = "qcom,sc7280-gpucc" },
4463e0f01d6STaniya Das 	{ }
4473e0f01d6STaniya Das };
4483e0f01d6STaniya Das MODULE_DEVICE_TABLE(of, gpu_cc_sc7280_match_table);
4493e0f01d6STaniya Das 
gpu_cc_sc7280_probe(struct platform_device * pdev)4503e0f01d6STaniya Das static int gpu_cc_sc7280_probe(struct platform_device *pdev)
4513e0f01d6STaniya Das {
4523e0f01d6STaniya Das 	struct regmap *regmap;
4533e0f01d6STaniya Das 
4543e0f01d6STaniya Das 	regmap = qcom_cc_map(pdev, &gpu_cc_sc7280_desc);
4553e0f01d6STaniya Das 	if (IS_ERR(regmap))
4563e0f01d6STaniya Das 		return PTR_ERR(regmap);
4573e0f01d6STaniya Das 
4583e0f01d6STaniya Das 	clk_lucid_pll_configure(&gpu_cc_pll1, regmap, &gpu_cc_pll1_config);
4593e0f01d6STaniya Das 
4603e0f01d6STaniya Das 	/*
4613e0f01d6STaniya Das 	 * Keep the clocks always-ON
4623e0f01d6STaniya Das 	 * GPU_CC_CB_CLK, GPUCC_CX_GMU_CLK
4633e0f01d6STaniya Das 	 */
4643e0f01d6STaniya Das 	regmap_update_bits(regmap, 0x1170, BIT(0), BIT(0));
4653e0f01d6STaniya Das 	regmap_update_bits(regmap, 0x1098, BIT(0), BIT(0));
466cb9ce891STaniya Das 	regmap_update_bits(regmap, 0x1098, BIT(13), BIT(13));
4673e0f01d6STaniya Das 
4683e0f01d6STaniya Das 	return qcom_cc_really_probe(pdev, &gpu_cc_sc7280_desc, regmap);
4693e0f01d6STaniya Das }
4703e0f01d6STaniya Das 
4713e0f01d6STaniya Das static struct platform_driver gpu_cc_sc7280_driver = {
4723e0f01d6STaniya Das 	.probe = gpu_cc_sc7280_probe,
4733e0f01d6STaniya Das 	.driver = {
4743e0f01d6STaniya Das 		.name = "gpu_cc-sc7280",
4753e0f01d6STaniya Das 		.of_match_table = gpu_cc_sc7280_match_table,
4763e0f01d6STaniya Das 	},
4773e0f01d6STaniya Das };
4783e0f01d6STaniya Das 
gpu_cc_sc7280_init(void)4793e0f01d6STaniya Das static int __init gpu_cc_sc7280_init(void)
4803e0f01d6STaniya Das {
4813e0f01d6STaniya Das 	return platform_driver_register(&gpu_cc_sc7280_driver);
4823e0f01d6STaniya Das }
4833e0f01d6STaniya Das subsys_initcall(gpu_cc_sc7280_init);
4843e0f01d6STaniya Das 
gpu_cc_sc7280_exit(void)4853e0f01d6STaniya Das static void __exit gpu_cc_sc7280_exit(void)
4863e0f01d6STaniya Das {
4873e0f01d6STaniya Das 	platform_driver_unregister(&gpu_cc_sc7280_driver);
4883e0f01d6STaniya Das }
4893e0f01d6STaniya Das module_exit(gpu_cc_sc7280_exit);
4903e0f01d6STaniya Das 
4913e0f01d6STaniya Das MODULE_DESCRIPTION("QTI GPU_CC SC7280 Driver");
4923e0f01d6STaniya Das MODULE_LICENSE("GPL v2");
493