xref: /openbmc/linux/drivers/clk/qcom/gdsc.c (revision 8b6af3b5)
197fb5e8dSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
245dd0e55SStephen Boyd /*
34e7c4d36STaniya Das  * Copyright (c) 2015, 2017-2018, 2022, The Linux Foundation. All rights reserved.
445dd0e55SStephen Boyd  */
545dd0e55SStephen Boyd 
645dd0e55SStephen Boyd #include <linux/bitops.h>
745dd0e55SStephen Boyd #include <linux/delay.h>
845dd0e55SStephen Boyd #include <linux/err.h>
9413d84b8SStephen Boyd #include <linux/export.h>
1045dd0e55SStephen Boyd #include <linux/jiffies.h>
1145dd0e55SStephen Boyd #include <linux/kernel.h>
1277b1067aSRajendra Nayak #include <linux/ktime.h>
1345dd0e55SStephen Boyd #include <linux/pm_domain.h>
1445dd0e55SStephen Boyd #include <linux/regmap.h>
1537416e55SBjorn Andersson #include <linux/regulator/consumer.h>
163c53f5e2SRajendra Nayak #include <linux/reset-controller.h>
1745dd0e55SStephen Boyd #include <linux/slab.h>
1845dd0e55SStephen Boyd #include "gdsc.h"
1945dd0e55SStephen Boyd 
2045dd0e55SStephen Boyd #define PWR_ON_MASK		BIT(31)
2145dd0e55SStephen Boyd #define EN_REST_WAIT_MASK	GENMASK_ULL(23, 20)
2245dd0e55SStephen Boyd #define EN_FEW_WAIT_MASK	GENMASK_ULL(19, 16)
2345dd0e55SStephen Boyd #define CLK_DIS_WAIT_MASK	GENMASK_ULL(15, 12)
2445dd0e55SStephen Boyd #define SW_OVERRIDE_MASK	BIT(2)
2545dd0e55SStephen Boyd #define HW_CONTROL_MASK		BIT(1)
2645dd0e55SStephen Boyd #define SW_COLLAPSE_MASK	BIT(0)
27e7cc455fSRajendra Nayak #define GMEM_CLAMP_IO_MASK	BIT(0)
2844dbeebfSAmit Nischal #define GMEM_RESET_MASK		BIT(4)
2945dd0e55SStephen Boyd 
30e892e17dSAmit Nischal /* CFG_GDSCR */
31e892e17dSAmit Nischal #define GDSC_POWER_UP_COMPLETE		BIT(16)
32e892e17dSAmit Nischal #define GDSC_POWER_DOWN_COMPLETE	BIT(15)
3317372299STaniya Das #define GDSC_RETAIN_FF_ENABLE		BIT(11)
34e892e17dSAmit Nischal #define CFG_GDSCR_OFFSET		0x4
3545dd0e55SStephen Boyd 
3645dd0e55SStephen Boyd /* Wait 2^n CXO cycles between all states. Here, n=2 (4 cycles). */
374e7c4d36STaniya Das #define EN_REST_WAIT_VAL	0x2
384e7c4d36STaniya Das #define EN_FEW_WAIT_VAL		0x8
394e7c4d36STaniya Das #define CLK_DIS_WAIT_VAL	0x2
404e7c4d36STaniya Das 
414e7c4d36STaniya Das /* Transition delay shifts */
424e7c4d36STaniya Das #define EN_REST_WAIT_SHIFT	20
434e7c4d36STaniya Das #define EN_FEW_WAIT_SHIFT	16
444e7c4d36STaniya Das #define CLK_DIS_WAIT_SHIFT	12
4545dd0e55SStephen Boyd 
46014e193cSRajendra Nayak #define RETAIN_MEM		BIT(14)
47014e193cSRajendra Nayak #define RETAIN_PERIPH		BIT(13)
48014e193cSRajendra Nayak 
497364379dSAbel Vesa #define STATUS_POLL_TIMEOUT_US	1500
509fb38caeSAmit Nischal #define TIMEOUT_US		500
5145dd0e55SStephen Boyd 
5245dd0e55SStephen Boyd #define domain_to_gdsc(domain) container_of(domain, struct gdsc, pd)
5345dd0e55SStephen Boyd 
5488051f55SStephen Boyd enum gdsc_status {
5588051f55SStephen Boyd 	GDSC_OFF,
5688051f55SStephen Boyd 	GDSC_ON
5788051f55SStephen Boyd };
5888051f55SStephen Boyd 
5988051f55SStephen Boyd /* Returns 1 if GDSC status is status, 0 if not, and < 0 on error */
gdsc_check_status(struct gdsc * sc,enum gdsc_status status)6088051f55SStephen Boyd static int gdsc_check_status(struct gdsc *sc, enum gdsc_status status)
6145dd0e55SStephen Boyd {
62e892e17dSAmit Nischal 	unsigned int reg;
6345dd0e55SStephen Boyd 	u32 val;
6445dd0e55SStephen Boyd 	int ret;
6545dd0e55SStephen Boyd 
66e892e17dSAmit Nischal 	if (sc->flags & POLL_CFG_GDSCR)
67e892e17dSAmit Nischal 		reg = sc->gdscr + CFG_GDSCR_OFFSET;
6888051f55SStephen Boyd 	else if (sc->gds_hw_ctrl)
6988051f55SStephen Boyd 		reg = sc->gds_hw_ctrl;
70e892e17dSAmit Nischal 	else
7188051f55SStephen Boyd 		reg = sc->gdscr;
72e892e17dSAmit Nischal 
7377b1067aSRajendra Nayak 	ret = regmap_read(sc->regmap, reg, &val);
7445dd0e55SStephen Boyd 	if (ret)
7545dd0e55SStephen Boyd 		return ret;
7645dd0e55SStephen Boyd 
77e892e17dSAmit Nischal 	if (sc->flags & POLL_CFG_GDSCR) {
7888051f55SStephen Boyd 		switch (status) {
7988051f55SStephen Boyd 		case GDSC_ON:
80e892e17dSAmit Nischal 			return !!(val & GDSC_POWER_UP_COMPLETE);
8188051f55SStephen Boyd 		case GDSC_OFF:
8288051f55SStephen Boyd 			return !!(val & GDSC_POWER_DOWN_COMPLETE);
8388051f55SStephen Boyd 		}
84e892e17dSAmit Nischal 	}
85e892e17dSAmit Nischal 
8688051f55SStephen Boyd 	switch (status) {
8788051f55SStephen Boyd 	case GDSC_ON:
8845dd0e55SStephen Boyd 		return !!(val & PWR_ON_MASK);
8988051f55SStephen Boyd 	case GDSC_OFF:
9088051f55SStephen Boyd 		return !(val & PWR_ON_MASK);
9188051f55SStephen Boyd 	}
9288051f55SStephen Boyd 
9388051f55SStephen Boyd 	return -EINVAL;
9445dd0e55SStephen Boyd }
9545dd0e55SStephen Boyd 
gdsc_hwctrl(struct gdsc * sc,bool en)96904bb4f5SRajendra Nayak static int gdsc_hwctrl(struct gdsc *sc, bool en)
97904bb4f5SRajendra Nayak {
98904bb4f5SRajendra Nayak 	u32 val = en ? HW_CONTROL_MASK : 0;
99904bb4f5SRajendra Nayak 
100904bb4f5SRajendra Nayak 	return regmap_update_bits(sc->regmap, sc->gdscr, HW_CONTROL_MASK, val);
101904bb4f5SRajendra Nayak }
102904bb4f5SRajendra Nayak 
gdsc_poll_status(struct gdsc * sc,enum gdsc_status status)10388051f55SStephen Boyd static int gdsc_poll_status(struct gdsc *sc, enum gdsc_status status)
104843be1e7SRajendra Nayak {
105843be1e7SRajendra Nayak 	ktime_t start;
106843be1e7SRajendra Nayak 
107843be1e7SRajendra Nayak 	start = ktime_get();
108843be1e7SRajendra Nayak 	do {
10988051f55SStephen Boyd 		if (gdsc_check_status(sc, status))
110843be1e7SRajendra Nayak 			return 0;
1117364379dSAbel Vesa 	} while (ktime_us_delta(ktime_get(), start) < STATUS_POLL_TIMEOUT_US);
112843be1e7SRajendra Nayak 
11388051f55SStephen Boyd 	if (gdsc_check_status(sc, status))
114843be1e7SRajendra Nayak 		return 0;
115843be1e7SRajendra Nayak 
116843be1e7SRajendra Nayak 	return -ETIMEDOUT;
117843be1e7SRajendra Nayak }
118843be1e7SRajendra Nayak 
gdsc_update_collapse_bit(struct gdsc * sc,bool val)119e73cb852SJohan Hovold static int gdsc_update_collapse_bit(struct gdsc *sc, bool val)
120e73cb852SJohan Hovold {
121e73cb852SJohan Hovold 	u32 reg, mask;
122e73cb852SJohan Hovold 	int ret;
123e73cb852SJohan Hovold 
12477ea2bd7SJohan Hovold 	if (sc->collapse_mask) {
12577ea2bd7SJohan Hovold 		reg = sc->collapse_ctrl;
12677ea2bd7SJohan Hovold 		mask = sc->collapse_mask;
12777ea2bd7SJohan Hovold 	} else {
128e73cb852SJohan Hovold 		reg = sc->gdscr;
129e73cb852SJohan Hovold 		mask = SW_COLLAPSE_MASK;
13077ea2bd7SJohan Hovold 	}
131e73cb852SJohan Hovold 
132e73cb852SJohan Hovold 	ret = regmap_update_bits(sc->regmap, reg, mask, val ? mask : 0);
133e73cb852SJohan Hovold 	if (ret)
134e73cb852SJohan Hovold 		return ret;
135e73cb852SJohan Hovold 
136e73cb852SJohan Hovold 	return 0;
137e73cb852SJohan Hovold }
138e73cb852SJohan Hovold 
gdsc_toggle_logic(struct gdsc * sc,enum gdsc_status status,bool wait)139*8b6af3b5SAkhil P Oommen static int gdsc_toggle_logic(struct gdsc *sc, enum gdsc_status status,
140*8b6af3b5SAkhil P Oommen 		bool wait)
14145dd0e55SStephen Boyd {
14245dd0e55SStephen Boyd 	int ret;
14345dd0e55SStephen Boyd 
14437416e55SBjorn Andersson 	if (status == GDSC_ON && sc->rsupply) {
14537416e55SBjorn Andersson 		ret = regulator_enable(sc->rsupply);
14637416e55SBjorn Andersson 		if (ret < 0)
14737416e55SBjorn Andersson 			return ret;
14837416e55SBjorn Andersson 	}
14937416e55SBjorn Andersson 
150e73cb852SJohan Hovold 	ret = gdsc_update_collapse_bit(sc, status == GDSC_OFF);
15145dd0e55SStephen Boyd 
152a823bb9fSRajendra Nayak 	/* If disabling votable gdscs, don't poll on status */
153*8b6af3b5SAkhil P Oommen 	if ((sc->flags & VOTABLE) && status == GDSC_OFF && !wait) {
154a823bb9fSRajendra Nayak 		/*
155a823bb9fSRajendra Nayak 		 * Add a short delay here to ensure that an enable
156a823bb9fSRajendra Nayak 		 * right after it was disabled does not put it in an
157a823bb9fSRajendra Nayak 		 * unknown state
158a823bb9fSRajendra Nayak 		 */
159a823bb9fSRajendra Nayak 		udelay(TIMEOUT_US);
160a823bb9fSRajendra Nayak 		return 0;
161a823bb9fSRajendra Nayak 	}
162a823bb9fSRajendra Nayak 
16377b1067aSRajendra Nayak 	if (sc->gds_hw_ctrl) {
16477b1067aSRajendra Nayak 		/*
16577b1067aSRajendra Nayak 		 * The gds hw controller asserts/de-asserts the status bit soon
16677b1067aSRajendra Nayak 		 * after it receives a power on/off request from a master.
16777b1067aSRajendra Nayak 		 * The controller then takes around 8 xo cycles to start its
16877b1067aSRajendra Nayak 		 * internal state machine and update the status bit. During
16977b1067aSRajendra Nayak 		 * this time, the status bit does not reflect the true status
17077b1067aSRajendra Nayak 		 * of the core.
17177b1067aSRajendra Nayak 		 * Add a delay of 1 us between writing to the SW_COLLAPSE bit
17277b1067aSRajendra Nayak 		 * and polling the status bit.
17377b1067aSRajendra Nayak 		 */
17477b1067aSRajendra Nayak 		udelay(1);
17577b1067aSRajendra Nayak 	}
17677b1067aSRajendra Nayak 
177f02fba3aSBjorn Andersson 	ret = gdsc_poll_status(sc, status);
178f02fba3aSBjorn Andersson 	WARN(ret, "%s status stuck at 'o%s'", sc->pd.name, status ? "ff" : "n");
17937416e55SBjorn Andersson 
18037416e55SBjorn Andersson 	if (!ret && status == GDSC_OFF && sc->rsupply) {
18137416e55SBjorn Andersson 		ret = regulator_disable(sc->rsupply);
18237416e55SBjorn Andersson 		if (ret < 0)
18337416e55SBjorn Andersson 			return ret;
18437416e55SBjorn Andersson 	}
18537416e55SBjorn Andersson 
186f02fba3aSBjorn Andersson 	return ret;
18745dd0e55SStephen Boyd }
18845dd0e55SStephen Boyd 
gdsc_deassert_reset(struct gdsc * sc)1893c53f5e2SRajendra Nayak static inline int gdsc_deassert_reset(struct gdsc *sc)
1903c53f5e2SRajendra Nayak {
1913c53f5e2SRajendra Nayak 	int i;
1923c53f5e2SRajendra Nayak 
1933c53f5e2SRajendra Nayak 	for (i = 0; i < sc->reset_count; i++)
1943c53f5e2SRajendra Nayak 		sc->rcdev->ops->deassert(sc->rcdev, sc->resets[i]);
1953c53f5e2SRajendra Nayak 	return 0;
1963c53f5e2SRajendra Nayak }
1973c53f5e2SRajendra Nayak 
gdsc_assert_reset(struct gdsc * sc)1983c53f5e2SRajendra Nayak static inline int gdsc_assert_reset(struct gdsc *sc)
1993c53f5e2SRajendra Nayak {
2003c53f5e2SRajendra Nayak 	int i;
2013c53f5e2SRajendra Nayak 
2023c53f5e2SRajendra Nayak 	for (i = 0; i < sc->reset_count; i++)
2033c53f5e2SRajendra Nayak 		sc->rcdev->ops->assert(sc->rcdev, sc->resets[i]);
2043c53f5e2SRajendra Nayak 	return 0;
2053c53f5e2SRajendra Nayak }
2063c53f5e2SRajendra Nayak 
gdsc_force_mem_on(struct gdsc * sc)207014e193cSRajendra Nayak static inline void gdsc_force_mem_on(struct gdsc *sc)
208014e193cSRajendra Nayak {
209014e193cSRajendra Nayak 	int i;
210785c02ebSAngeloGioacchino Del Regno 	u32 mask = RETAIN_MEM;
211785c02ebSAngeloGioacchino Del Regno 
212785c02ebSAngeloGioacchino Del Regno 	if (!(sc->flags & NO_RET_PERIPH))
213785c02ebSAngeloGioacchino Del Regno 		mask |= RETAIN_PERIPH;
214014e193cSRajendra Nayak 
215014e193cSRajendra Nayak 	for (i = 0; i < sc->cxc_count; i++)
216014e193cSRajendra Nayak 		regmap_update_bits(sc->regmap, sc->cxcs[i], mask, mask);
217014e193cSRajendra Nayak }
218014e193cSRajendra Nayak 
gdsc_clear_mem_on(struct gdsc * sc)219014e193cSRajendra Nayak static inline void gdsc_clear_mem_on(struct gdsc *sc)
220014e193cSRajendra Nayak {
221014e193cSRajendra Nayak 	int i;
222785c02ebSAngeloGioacchino Del Regno 	u32 mask = RETAIN_MEM;
223785c02ebSAngeloGioacchino Del Regno 
224785c02ebSAngeloGioacchino Del Regno 	if (!(sc->flags & NO_RET_PERIPH))
225785c02ebSAngeloGioacchino Del Regno 		mask |= RETAIN_PERIPH;
226014e193cSRajendra Nayak 
227014e193cSRajendra Nayak 	for (i = 0; i < sc->cxc_count; i++)
228014e193cSRajendra Nayak 		regmap_update_bits(sc->regmap, sc->cxcs[i], mask, 0);
229014e193cSRajendra Nayak }
230014e193cSRajendra Nayak 
gdsc_deassert_clamp_io(struct gdsc * sc)231e7cc455fSRajendra Nayak static inline void gdsc_deassert_clamp_io(struct gdsc *sc)
232e7cc455fSRajendra Nayak {
233e7cc455fSRajendra Nayak 	regmap_update_bits(sc->regmap, sc->clamp_io_ctrl,
234e7cc455fSRajendra Nayak 			   GMEM_CLAMP_IO_MASK, 0);
235e7cc455fSRajendra Nayak }
236e7cc455fSRajendra Nayak 
gdsc_assert_clamp_io(struct gdsc * sc)237e7cc455fSRajendra Nayak static inline void gdsc_assert_clamp_io(struct gdsc *sc)
238e7cc455fSRajendra Nayak {
239e7cc455fSRajendra Nayak 	regmap_update_bits(sc->regmap, sc->clamp_io_ctrl,
240e7cc455fSRajendra Nayak 			   GMEM_CLAMP_IO_MASK, 1);
241e7cc455fSRajendra Nayak }
242e7cc455fSRajendra Nayak 
gdsc_assert_reset_aon(struct gdsc * sc)24344dbeebfSAmit Nischal static inline void gdsc_assert_reset_aon(struct gdsc *sc)
24444dbeebfSAmit Nischal {
24544dbeebfSAmit Nischal 	regmap_update_bits(sc->regmap, sc->clamp_io_ctrl,
24644dbeebfSAmit Nischal 			   GMEM_RESET_MASK, 1);
24744dbeebfSAmit Nischal 	udelay(1);
24844dbeebfSAmit Nischal 	regmap_update_bits(sc->regmap, sc->clamp_io_ctrl,
24944dbeebfSAmit Nischal 			   GMEM_RESET_MASK, 0);
25044dbeebfSAmit Nischal }
25117372299STaniya Das 
gdsc_retain_ff_on(struct gdsc * sc)25217372299STaniya Das static void gdsc_retain_ff_on(struct gdsc *sc)
25317372299STaniya Das {
25417372299STaniya Das 	u32 mask = GDSC_RETAIN_FF_ENABLE;
25517372299STaniya Das 
25617372299STaniya Das 	regmap_update_bits(sc->regmap, sc->gdscr, mask, mask);
25717372299STaniya Das }
25817372299STaniya Das 
gdsc_enable(struct generic_pm_domain * domain)2594cc47e8aSStephen Boyd static int gdsc_enable(struct generic_pm_domain *domain)
26045dd0e55SStephen Boyd {
2614cc47e8aSStephen Boyd 	struct gdsc *sc = domain_to_gdsc(domain);
26245dd0e55SStephen Boyd 	int ret;
26345dd0e55SStephen Boyd 
2643c53f5e2SRajendra Nayak 	if (sc->pwrsts == PWRSTS_ON)
2653c53f5e2SRajendra Nayak 		return gdsc_deassert_reset(sc);
2663c53f5e2SRajendra Nayak 
26744dbeebfSAmit Nischal 	if (sc->flags & SW_RESET) {
26844dbeebfSAmit Nischal 		gdsc_assert_reset(sc);
26944dbeebfSAmit Nischal 		udelay(1);
27044dbeebfSAmit Nischal 		gdsc_deassert_reset(sc);
27144dbeebfSAmit Nischal 	}
272e7cc455fSRajendra Nayak 
27344dbeebfSAmit Nischal 	if (sc->flags & CLAMP_IO) {
27444dbeebfSAmit Nischal 		if (sc->flags & AON_RESET)
27544dbeebfSAmit Nischal 			gdsc_assert_reset_aon(sc);
27645dd0e55SStephen Boyd 		gdsc_deassert_clamp_io(sc);
27744dbeebfSAmit Nischal 	}
27845dd0e55SStephen Boyd 
279*8b6af3b5SAkhil P Oommen 	ret = gdsc_toggle_logic(sc, GDSC_ON, false);
28045dd0e55SStephen Boyd 	if (ret)
28145dd0e55SStephen Boyd 		return ret;
282014e193cSRajendra Nayak 
283014e193cSRajendra Nayak 	if (sc->pwrsts & PWRSTS_OFF)
284014e193cSRajendra Nayak 		gdsc_force_mem_on(sc);
285014e193cSRajendra Nayak 
28645dd0e55SStephen Boyd 	/*
28745dd0e55SStephen Boyd 	 * If clocks to this power domain were already on, they will take an
28845dd0e55SStephen Boyd 	 * additional 4 clock cycles to re-enable after the power domain is
28945dd0e55SStephen Boyd 	 * enabled. Delay to account for this. A delay is also needed to ensure
29045dd0e55SStephen Boyd 	 * clocks are not enabled within 400ns of enabling power to the
29145dd0e55SStephen Boyd 	 * memories.
29245dd0e55SStephen Boyd 	 */
29345dd0e55SStephen Boyd 	udelay(1);
29445dd0e55SStephen Boyd 
295904bb4f5SRajendra Nayak 	/* Turn on HW trigger mode if supported */
296843be1e7SRajendra Nayak 	if (sc->flags & HW_CTRL) {
297843be1e7SRajendra Nayak 		ret = gdsc_hwctrl(sc, true);
298843be1e7SRajendra Nayak 		if (ret)
299843be1e7SRajendra Nayak 			return ret;
300843be1e7SRajendra Nayak 		/*
301843be1e7SRajendra Nayak 		 * Wait for the GDSC to go through a power down and
302843be1e7SRajendra Nayak 		 * up cycle.  In case a firmware ends up polling status
303843be1e7SRajendra Nayak 		 * bits for the gdsc, it might read an 'on' status before
304843be1e7SRajendra Nayak 		 * the GDSC can finish the power cycle.
305843be1e7SRajendra Nayak 		 * We wait 1us before returning to ensure the firmware
306843be1e7SRajendra Nayak 		 * can't immediately poll the status bits.
307843be1e7SRajendra Nayak 		 */
308843be1e7SRajendra Nayak 		udelay(1);
309843be1e7SRajendra Nayak 	}
310904bb4f5SRajendra Nayak 
31117372299STaniya Das 	if (sc->flags & RETAIN_FF_ENABLE)
31217372299STaniya Das 		gdsc_retain_ff_on(sc);
31317372299STaniya Das 
31445dd0e55SStephen Boyd 	return 0;
31545dd0e55SStephen Boyd }
31645dd0e55SStephen Boyd 
gdsc_disable(struct generic_pm_domain * domain)3174cc47e8aSStephen Boyd static int gdsc_disable(struct generic_pm_domain *domain)
31845dd0e55SStephen Boyd {
31945dd0e55SStephen Boyd 	struct gdsc *sc = domain_to_gdsc(domain);
320e7cc455fSRajendra Nayak 	int ret;
32145dd0e55SStephen Boyd 
3223c53f5e2SRajendra Nayak 	if (sc->pwrsts == PWRSTS_ON)
3233c53f5e2SRajendra Nayak 		return gdsc_assert_reset(sc);
3243c53f5e2SRajendra Nayak 
325904bb4f5SRajendra Nayak 	/* Turn off HW trigger mode if supported */
326904bb4f5SRajendra Nayak 	if (sc->flags & HW_CTRL) {
327904bb4f5SRajendra Nayak 		ret = gdsc_hwctrl(sc, false);
328904bb4f5SRajendra Nayak 		if (ret < 0)
329904bb4f5SRajendra Nayak 			return ret;
330843be1e7SRajendra Nayak 		/*
331843be1e7SRajendra Nayak 		 * Wait for the GDSC to go through a power down and
332843be1e7SRajendra Nayak 		 * up cycle.  In case we end up polling status
333843be1e7SRajendra Nayak 		 * bits for the gdsc before the power cycle is completed
334843be1e7SRajendra Nayak 		 * it might read an 'on' status wrongly.
335843be1e7SRajendra Nayak 		 */
336843be1e7SRajendra Nayak 		udelay(1);
337843be1e7SRajendra Nayak 
33888051f55SStephen Boyd 		ret = gdsc_poll_status(sc, GDSC_ON);
339843be1e7SRajendra Nayak 		if (ret)
340843be1e7SRajendra Nayak 			return ret;
341904bb4f5SRajendra Nayak 	}
342904bb4f5SRajendra Nayak 
343014e193cSRajendra Nayak 	if (sc->pwrsts & PWRSTS_OFF)
344014e193cSRajendra Nayak 		gdsc_clear_mem_on(sc);
345014e193cSRajendra Nayak 
346d3997239SRajendra Nayak 	/*
347d3997239SRajendra Nayak 	 * If the GDSC supports only a Retention state, apart from ON,
348d3997239SRajendra Nayak 	 * leave it in ON state.
349d3997239SRajendra Nayak 	 * There is no SW control to transition the GDSC into
350d3997239SRajendra Nayak 	 * Retention state. This happens in HW when the parent
351d3997239SRajendra Nayak 	 * domain goes down to a Low power state
352d3997239SRajendra Nayak 	 */
353d3997239SRajendra Nayak 	if (sc->pwrsts == PWRSTS_RET_ON)
354d3997239SRajendra Nayak 		return 0;
355d3997239SRajendra Nayak 
356*8b6af3b5SAkhil P Oommen 	ret = gdsc_toggle_logic(sc, GDSC_OFF, domain->synced_poweroff);
357e7cc455fSRajendra Nayak 	if (ret)
358e7cc455fSRajendra Nayak 		return ret;
359e7cc455fSRajendra Nayak 
360e7cc455fSRajendra Nayak 	if (sc->flags & CLAMP_IO)
361e7cc455fSRajendra Nayak 		gdsc_assert_clamp_io(sc);
362e7cc455fSRajendra Nayak 
363e7cc455fSRajendra Nayak 	return 0;
36445dd0e55SStephen Boyd }
36545dd0e55SStephen Boyd 
gdsc_init(struct gdsc * sc)36645dd0e55SStephen Boyd static int gdsc_init(struct gdsc *sc)
36745dd0e55SStephen Boyd {
36845dd0e55SStephen Boyd 	u32 mask, val;
36945dd0e55SStephen Boyd 	int on, ret;
37045dd0e55SStephen Boyd 
37145dd0e55SStephen Boyd 	/*
37245dd0e55SStephen Boyd 	 * Disable HW trigger: collapse/restore occur based on registers writes.
37345dd0e55SStephen Boyd 	 * Disable SW override: Use hardware state-machine for sequencing.
37445dd0e55SStephen Boyd 	 * Configure wait time between states.
37545dd0e55SStephen Boyd 	 */
37645dd0e55SStephen Boyd 	mask = HW_CONTROL_MASK | SW_OVERRIDE_MASK |
37745dd0e55SStephen Boyd 	       EN_REST_WAIT_MASK | EN_FEW_WAIT_MASK | CLK_DIS_WAIT_MASK;
3784e7c4d36STaniya Das 
3794e7c4d36STaniya Das 	if (!sc->en_rest_wait_val)
3804e7c4d36STaniya Das 		sc->en_rest_wait_val = EN_REST_WAIT_VAL;
3814e7c4d36STaniya Das 	if (!sc->en_few_wait_val)
3824e7c4d36STaniya Das 		sc->en_few_wait_val = EN_FEW_WAIT_VAL;
3834e7c4d36STaniya Das 	if (!sc->clk_dis_wait_val)
3844e7c4d36STaniya Das 		sc->clk_dis_wait_val = CLK_DIS_WAIT_VAL;
3854e7c4d36STaniya Das 
3864e7c4d36STaniya Das 	val = sc->en_rest_wait_val << EN_REST_WAIT_SHIFT |
3874e7c4d36STaniya Das 		sc->en_few_wait_val << EN_FEW_WAIT_SHIFT |
3884e7c4d36STaniya Das 		sc->clk_dis_wait_val << CLK_DIS_WAIT_SHIFT;
3894e7c4d36STaniya Das 
39045dd0e55SStephen Boyd 	ret = regmap_update_bits(sc->regmap, sc->gdscr, mask, val);
39145dd0e55SStephen Boyd 	if (ret)
39245dd0e55SStephen Boyd 		return ret;
39345dd0e55SStephen Boyd 
3943c53f5e2SRajendra Nayak 	/* Force gdsc ON if only ON state is supported */
3953c53f5e2SRajendra Nayak 	if (sc->pwrsts == PWRSTS_ON) {
396*8b6af3b5SAkhil P Oommen 		ret = gdsc_toggle_logic(sc, GDSC_ON, false);
3973c53f5e2SRajendra Nayak 		if (ret)
3983c53f5e2SRajendra Nayak 			return ret;
3993c53f5e2SRajendra Nayak 	}
4003c53f5e2SRajendra Nayak 
40188051f55SStephen Boyd 	on = gdsc_check_status(sc, GDSC_ON);
40245dd0e55SStephen Boyd 	if (on < 0)
40345dd0e55SStephen Boyd 		return on;
40445dd0e55SStephen Boyd 
4059711759aSBjorn Andersson 	if (on) {
4069711759aSBjorn Andersson 		/* The regulator must be on, sync the kernel state */
4079711759aSBjorn Andersson 		if (sc->rsupply) {
4089711759aSBjorn Andersson 			ret = regulator_enable(sc->rsupply);
4099711759aSBjorn Andersson 			if (ret < 0)
4109711759aSBjorn Andersson 				return ret;
4119711759aSBjorn Andersson 		}
4129711759aSBjorn Andersson 
413a823bb9fSRajendra Nayak 		/*
414a823bb9fSRajendra Nayak 		 * Votable GDSCs can be ON due to Vote from other masters.
415a823bb9fSRajendra Nayak 		 * If a Votable GDSC is ON, make sure we have a Vote.
416a823bb9fSRajendra Nayak 		 */
4179711759aSBjorn Andersson 		if (sc->flags & VOTABLE) {
418e73cb852SJohan Hovold 			ret = gdsc_update_collapse_bit(sc, false);
4199711759aSBjorn Andersson 			if (ret)
4204cc47e8aSStephen Boyd 				goto err_disable_supply;
4219711759aSBjorn Andersson 		}
4229711759aSBjorn Andersson 
4239711759aSBjorn Andersson 		/* Turn on HW trigger mode if supported */
4249711759aSBjorn Andersson 		if (sc->flags & HW_CTRL) {
4259711759aSBjorn Andersson 			ret = gdsc_hwctrl(sc, true);
4269711759aSBjorn Andersson 			if (ret < 0)
4274cc47e8aSStephen Boyd 				goto err_disable_supply;
4289711759aSBjorn Andersson 		}
429a823bb9fSRajendra Nayak 
430fda48bf5SStephen Boyd 		/*
4319711759aSBjorn Andersson 		 * Make sure the retain bit is set if the GDSC is already on,
4329711759aSBjorn Andersson 		 * otherwise we end up turning off the GDSC and destroying all
4339711759aSBjorn Andersson 		 * the register contents that we thought we were saving.
434fda48bf5SStephen Boyd 		 */
4359711759aSBjorn Andersson 		if (sc->flags & RETAIN_FF_ENABLE)
436fda48bf5SStephen Boyd 			gdsc_retain_ff_on(sc);
4379711759aSBjorn Andersson 	} else if (sc->flags & ALWAYS_ON) {
438fb55bea1SRajendra Nayak 		/* If ALWAYS_ON GDSCs are not ON, turn them ON */
439fb55bea1SRajendra Nayak 		gdsc_enable(&sc->pd);
440fb55bea1SRajendra Nayak 		on = true;
441fb55bea1SRajendra Nayak 	}
442fb55bea1SRajendra Nayak 
443014e193cSRajendra Nayak 	if (on || (sc->pwrsts & PWRSTS_RET))
444014e193cSRajendra Nayak 		gdsc_force_mem_on(sc);
445014e193cSRajendra Nayak 	else
446014e193cSRajendra Nayak 		gdsc_clear_mem_on(sc);
447014e193cSRajendra Nayak 
4489711759aSBjorn Andersson 	if (sc->flags & ALWAYS_ON)
4499711759aSBjorn Andersson 		sc->pd.flags |= GENPD_FLAG_ALWAYS_ON;
4507895861aSJordan Crouse 	if (!sc->pd.power_off)
45145dd0e55SStephen Boyd 		sc->pd.power_off = gdsc_disable;
4527895861aSJordan Crouse 	if (!sc->pd.power_on)
45345dd0e55SStephen Boyd 		sc->pd.power_on = gdsc_enable;
454eab4c1ebSJohan Hovold 
455eab4c1ebSJohan Hovold 	ret = pm_genpd_init(&sc->pd, NULL, !on);
456eab4c1ebSJohan Hovold 	if (ret)
4574cc47e8aSStephen Boyd 		goto err_disable_supply;
45845dd0e55SStephen Boyd 
45945dd0e55SStephen Boyd 	return 0;
460eab4c1ebSJohan Hovold 
461eab4c1ebSJohan Hovold err_disable_supply:
462eab4c1ebSJohan Hovold 	if (on && sc->rsupply)
463eab4c1ebSJohan Hovold 		regulator_disable(sc->rsupply);
464eab4c1ebSJohan Hovold 
465eab4c1ebSJohan Hovold 	return ret;
46645dd0e55SStephen Boyd }
46745dd0e55SStephen Boyd 
gdsc_register(struct gdsc_desc * desc,struct reset_controller_dev * rcdev,struct regmap * regmap)468c2c7f0a4SRajendra Nayak int gdsc_register(struct gdsc_desc *desc,
4693c53f5e2SRajendra Nayak 		  struct reset_controller_dev *rcdev, struct regmap *regmap)
47045dd0e55SStephen Boyd {
47145dd0e55SStephen Boyd 	int i, ret;
47245dd0e55SStephen Boyd 	struct genpd_onecell_data *data;
473c2c7f0a4SRajendra Nayak 	struct device *dev = desc->dev;
474c2c7f0a4SRajendra Nayak 	struct gdsc **scs = desc->scs;
475c2c7f0a4SRajendra Nayak 	size_t num = desc->num;
47645dd0e55SStephen Boyd 
47745dd0e55SStephen Boyd 	data = devm_kzalloc(dev, sizeof(*data), GFP_KERNEL);
47845dd0e55SStephen Boyd 	if (!data)
47945dd0e55SStephen Boyd 		return -ENOMEM;
48045dd0e55SStephen Boyd 
48145dd0e55SStephen Boyd 	data->domains = devm_kcalloc(dev, num, sizeof(*data->domains),
48245dd0e55SStephen Boyd 				     GFP_KERNEL);
48345dd0e55SStephen Boyd 	if (!data->domains)
48445dd0e55SStephen Boyd 		return -ENOMEM;
48545dd0e55SStephen Boyd 
48637416e55SBjorn Andersson 	for (i = 0; i < num; i++) {
48737416e55SBjorn Andersson 		if (!scs[i] || !scs[i]->supply)
48837416e55SBjorn Andersson 			continue;
48937416e55SBjorn Andersson 
49037416e55SBjorn Andersson 		scs[i]->rsupply = devm_regulator_get(dev, scs[i]->supply);
49137416e55SBjorn Andersson 		if (IS_ERR(scs[i]->rsupply))
49237416e55SBjorn Andersson 			return PTR_ERR(scs[i]->rsupply);
49337416e55SBjorn Andersson 	}
49437416e55SBjorn Andersson 
49545dd0e55SStephen Boyd 	data->num_domains = num;
49645dd0e55SStephen Boyd 	for (i = 0; i < num; i++) {
49745dd0e55SStephen Boyd 		if (!scs[i])
49845dd0e55SStephen Boyd 			continue;
49945dd0e55SStephen Boyd 		scs[i]->regmap = regmap;
5003c53f5e2SRajendra Nayak 		scs[i]->rcdev = rcdev;
50145dd0e55SStephen Boyd 		ret = gdsc_init(scs[i]);
50245dd0e55SStephen Boyd 		if (ret)
50345dd0e55SStephen Boyd 			return ret;
50445dd0e55SStephen Boyd 		data->domains[i] = &scs[i]->pd;
50545dd0e55SStephen Boyd 	}
50645dd0e55SStephen Boyd 
507c2c7f0a4SRajendra Nayak 	/* Add subdomains */
508c2c7f0a4SRajendra Nayak 	for (i = 0; i < num; i++) {
509c2c7f0a4SRajendra Nayak 		if (!scs[i])
510c2c7f0a4SRajendra Nayak 			continue;
511c2c7f0a4SRajendra Nayak 		if (scs[i]->parent)
512c2c7f0a4SRajendra Nayak 			pm_genpd_add_subdomain(scs[i]->parent, &scs[i]->pd);
5131b771839SDmitry Baryshkov 		else if (!IS_ERR_OR_NULL(dev->pm_domain))
5141b771839SDmitry Baryshkov 			pm_genpd_add_subdomain(pd_to_genpd(dev->pm_domain), &scs[i]->pd);
515c2c7f0a4SRajendra Nayak 	}
516c2c7f0a4SRajendra Nayak 
51745dd0e55SStephen Boyd 	return of_genpd_add_provider_onecell(dev->of_node, data);
51845dd0e55SStephen Boyd }
51945dd0e55SStephen Boyd 
gdsc_unregister(struct gdsc_desc * desc)520c2c7f0a4SRajendra Nayak void gdsc_unregister(struct gdsc_desc *desc)
52145dd0e55SStephen Boyd {
522c2c7f0a4SRajendra Nayak 	int i;
523c2c7f0a4SRajendra Nayak 	struct device *dev = desc->dev;
524c2c7f0a4SRajendra Nayak 	struct gdsc **scs = desc->scs;
525c2c7f0a4SRajendra Nayak 	size_t num = desc->num;
526c2c7f0a4SRajendra Nayak 
527c2c7f0a4SRajendra Nayak 	/* Remove subdomains */
528c2c7f0a4SRajendra Nayak 	for (i = 0; i < num; i++) {
529c2c7f0a4SRajendra Nayak 		if (!scs[i])
530c2c7f0a4SRajendra Nayak 			continue;
531c2c7f0a4SRajendra Nayak 		if (scs[i]->parent)
532c2c7f0a4SRajendra Nayak 			pm_genpd_remove_subdomain(scs[i]->parent, &scs[i]->pd);
5331b771839SDmitry Baryshkov 		else if (!IS_ERR_OR_NULL(dev->pm_domain))
5341b771839SDmitry Baryshkov 			pm_genpd_remove_subdomain(pd_to_genpd(dev->pm_domain), &scs[i]->pd);
535c2c7f0a4SRajendra Nayak 	}
53645dd0e55SStephen Boyd 	of_genpd_del_provider(dev->of_node);
53745dd0e55SStephen Boyd }
5380638226dSJonathan Marek 
5390638226dSJonathan Marek /*
5400638226dSJonathan Marek  * On SDM845+ the GPU GX domain is *almost* entirely controlled by the GMU
5410638226dSJonathan Marek  * running in the CX domain so the CPU doesn't need to know anything about the
5420638226dSJonathan Marek  * GX domain EXCEPT....
5430638226dSJonathan Marek  *
5440638226dSJonathan Marek  * Hardware constraints dictate that the GX be powered down before the CX. If
5450638226dSJonathan Marek  * the GMU crashes it could leave the GX on. In order to successfully bring back
5460638226dSJonathan Marek  * the device the CPU needs to disable the GX headswitch. There being no sane
5470638226dSJonathan Marek  * way to reach in and touch that register from deep inside the GPU driver we
5480638226dSJonathan Marek  * need to set up the infrastructure to be able to ensure that the GPU can
5490638226dSJonathan Marek  * ensure that the GX is off during this super special case. We do this by
5500638226dSJonathan Marek  * defining a GX gdsc with a dummy enable function and a "default" disable
5510638226dSJonathan Marek  * function.
5520638226dSJonathan Marek  *
5530638226dSJonathan Marek  * This allows us to attach with genpd_dev_pm_attach_by_name() in the GPU
5540638226dSJonathan Marek  * driver. During power up, nothing will happen from the CPU (and the GMU will
5550638226dSJonathan Marek  * power up normally but during power down this will ensure that the GX domain
5560638226dSJonathan Marek  * is *really* off - this gives us a semi standard way of doing what we need.
5570638226dSJonathan Marek  */
gdsc_gx_do_nothing_enable(struct generic_pm_domain * domain)5580638226dSJonathan Marek int gdsc_gx_do_nothing_enable(struct generic_pm_domain *domain)
5590638226dSJonathan Marek {
5600638226dSJonathan Marek 	/* Do nothing but give genpd the impression that we were successful */
5610638226dSJonathan Marek 	return 0;
5620638226dSJonathan Marek }
563413d84b8SStephen Boyd EXPORT_SYMBOL_GPL(gdsc_gx_do_nothing_enable);
564