xref: /openbmc/linux/drivers/clk/qcom/clk-cpu-8996.c (revision f387d1c4)
103e342dcSLoic Poulain // SPDX-License-Identifier: GPL-2.0
203e342dcSLoic Poulain /*
303e342dcSLoic Poulain  * Copyright (c) 2020, The Linux Foundation. All rights reserved.
403e342dcSLoic Poulain  */
503e342dcSLoic Poulain 
603e342dcSLoic Poulain /*
703e342dcSLoic Poulain  * Each of the CPU clusters (Power and Perf) on msm8996 are
803e342dcSLoic Poulain  * clocked via 2 PLLs, a primary and alternate. There are also
903e342dcSLoic Poulain  * 2 Mux'es, a primary and secondary all connected together
1003e342dcSLoic Poulain  * as shown below
1103e342dcSLoic Poulain  *
1203e342dcSLoic Poulain  *                              +-------+
1303e342dcSLoic Poulain  *               XO             |       |
1403e342dcSLoic Poulain  *           +------------------>0      |
1503e342dcSLoic Poulain  *                              |       |
1603e342dcSLoic Poulain  *                    PLL/2     | SMUX  +----+
1703e342dcSLoic Poulain  *                      +------->1      |    |
1803e342dcSLoic Poulain  *                      |       |       |    |
1903e342dcSLoic Poulain  *                      |       +-------+    |    +-------+
2003e342dcSLoic Poulain  *                      |                    +---->0      |
2103e342dcSLoic Poulain  *                      |                         |       |
2203e342dcSLoic Poulain  * +---------------+    |             +----------->1      | CPU clk
2303e342dcSLoic Poulain  * |Primary PLL    +----+ PLL_EARLY   |           |       +------>
2403e342dcSLoic Poulain  * |               +------+-----------+    +------>2 PMUX |
2503e342dcSLoic Poulain  * +---------------+      |                |      |       |
2603e342dcSLoic Poulain  *                        |   +------+     |   +-->3      |
2703e342dcSLoic Poulain  *                        +--^+  ACD +-----+   |  +-------+
2803e342dcSLoic Poulain  * +---------------+          +------+         |
2903e342dcSLoic Poulain  * |Alt PLL        |                           |
3003e342dcSLoic Poulain  * |               +---------------------------+
3103e342dcSLoic Poulain  * +---------------+         PLL_EARLY
3203e342dcSLoic Poulain  *
3303e342dcSLoic Poulain  * The primary PLL is what drives the CPU clk, except for times
3403e342dcSLoic Poulain  * when we are reprogramming the PLL itself (for rate changes) when
3503e342dcSLoic Poulain  * we temporarily switch to an alternate PLL.
3603e342dcSLoic Poulain  *
3703e342dcSLoic Poulain  * The primary PLL operates on a single VCO range, between 600MHz
3803e342dcSLoic Poulain  * and 3GHz. However the CPUs do support OPPs with frequencies
3903e342dcSLoic Poulain  * between 300MHz and 600MHz. In order to support running the CPUs
4003e342dcSLoic Poulain  * at those frequencies we end up having to lock the PLL at twice
4103e342dcSLoic Poulain  * the rate and drive the CPU clk via the PLL/2 output and SMUX.
4203e342dcSLoic Poulain  *
4303e342dcSLoic Poulain  * So for frequencies above 600MHz we follow the following path
4403e342dcSLoic Poulain  *  Primary PLL --> PLL_EARLY --> PMUX(1) --> CPU clk
4503e342dcSLoic Poulain  * and for frequencies between 300MHz and 600MHz we follow
4603e342dcSLoic Poulain  *  Primary PLL --> PLL/2 --> SMUX(1) --> PMUX(0) --> CPU clk
4703e342dcSLoic Poulain  *
4803e342dcSLoic Poulain  * ACD stands for Adaptive Clock Distribution and is used to
4903e342dcSLoic Poulain  * detect voltage droops.
5003e342dcSLoic Poulain  */
5103e342dcSLoic Poulain 
5203e342dcSLoic Poulain #include <linux/clk.h>
5303e342dcSLoic Poulain #include <linux/clk-provider.h>
5403e342dcSLoic Poulain #include <linux/io.h>
5503e342dcSLoic Poulain #include <linux/module.h>
5603e342dcSLoic Poulain #include <linux/platform_device.h>
5703e342dcSLoic Poulain #include <linux/regmap.h>
5803e342dcSLoic Poulain #include <soc/qcom/kryo-l2-accessors.h>
5903e342dcSLoic Poulain 
6003e342dcSLoic Poulain #include "clk-alpha-pll.h"
6103e342dcSLoic Poulain #include "clk-regmap.h"
629a9f5f9aSYassine Oudjana #include "clk-regmap-mux.h"
6303e342dcSLoic Poulain 
6403e342dcSLoic Poulain enum _pmux_input {
651ba0a3bbSYassine Oudjana 	SMUX_INDEX = 0,
6603e342dcSLoic Poulain 	PLL_INDEX,
6703e342dcSLoic Poulain 	ACD_INDEX,
6803e342dcSLoic Poulain 	ALT_INDEX,
6903e342dcSLoic Poulain 	NUM_OF_PMUX_INPUTS
7003e342dcSLoic Poulain };
7103e342dcSLoic Poulain 
7203e342dcSLoic Poulain #define DIV_2_THRESHOLD		600000000
7303e342dcSLoic Poulain #define PWRCL_REG_OFFSET 0x0
7403e342dcSLoic Poulain #define PERFCL_REG_OFFSET 0x80000
7503e342dcSLoic Poulain #define MUX_OFFSET	0x40
7603e342dcSLoic Poulain #define ALT_PLL_OFFSET	0x100
7703e342dcSLoic Poulain #define SSSCTL_OFFSET 0x160
7803e342dcSLoic Poulain 
7903e342dcSLoic Poulain static const u8 prim_pll_regs[PLL_OFF_MAX_REGS] = {
8003e342dcSLoic Poulain 	[PLL_OFF_L_VAL] = 0x04,
8103e342dcSLoic Poulain 	[PLL_OFF_ALPHA_VAL] = 0x08,
8203e342dcSLoic Poulain 	[PLL_OFF_USER_CTL] = 0x10,
8303e342dcSLoic Poulain 	[PLL_OFF_CONFIG_CTL] = 0x18,
8403e342dcSLoic Poulain 	[PLL_OFF_CONFIG_CTL_U] = 0x1c,
8503e342dcSLoic Poulain 	[PLL_OFF_TEST_CTL] = 0x20,
8603e342dcSLoic Poulain 	[PLL_OFF_TEST_CTL_U] = 0x24,
8703e342dcSLoic Poulain 	[PLL_OFF_STATUS] = 0x28,
8803e342dcSLoic Poulain };
8903e342dcSLoic Poulain 
9003e342dcSLoic Poulain static const u8 alt_pll_regs[PLL_OFF_MAX_REGS] = {
9103e342dcSLoic Poulain 	[PLL_OFF_L_VAL] = 0x04,
9203e342dcSLoic Poulain 	[PLL_OFF_ALPHA_VAL] = 0x08,
9303e342dcSLoic Poulain 	[PLL_OFF_ALPHA_VAL_U] = 0x0c,
9403e342dcSLoic Poulain 	[PLL_OFF_USER_CTL] = 0x10,
9503e342dcSLoic Poulain 	[PLL_OFF_USER_CTL_U] = 0x14,
9603e342dcSLoic Poulain 	[PLL_OFF_CONFIG_CTL] = 0x18,
9703e342dcSLoic Poulain 	[PLL_OFF_TEST_CTL] = 0x20,
9803e342dcSLoic Poulain 	[PLL_OFF_TEST_CTL_U] = 0x24,
9903e342dcSLoic Poulain 	[PLL_OFF_STATUS] = 0x28,
10003e342dcSLoic Poulain };
10103e342dcSLoic Poulain 
10203e342dcSLoic Poulain /* PLLs */
10303e342dcSLoic Poulain 
10403e342dcSLoic Poulain static const struct alpha_pll_config hfpll_config = {
10503e342dcSLoic Poulain 	.l = 60,
10603e342dcSLoic Poulain 	.config_ctl_val = 0x200d4aa8,
10703e342dcSLoic Poulain 	.config_ctl_hi_val = 0x006,
10803e342dcSLoic Poulain 	.pre_div_mask = BIT(12),
10903e342dcSLoic Poulain 	.post_div_mask = 0x3 << 8,
11003e342dcSLoic Poulain 	.post_div_val = 0x1 << 8,
11103e342dcSLoic Poulain 	.main_output_mask = BIT(0),
11203e342dcSLoic Poulain 	.early_output_mask = BIT(3),
11303e342dcSLoic Poulain };
11403e342dcSLoic Poulain 
115da5daae8SYassine Oudjana static const struct clk_parent_data pll_parent[] = {
116da5daae8SYassine Oudjana 	{ .fw_name = "xo" },
117da5daae8SYassine Oudjana };
118da5daae8SYassine Oudjana 
11903e342dcSLoic Poulain static struct clk_alpha_pll pwrcl_pll = {
12003e342dcSLoic Poulain 	.offset = PWRCL_REG_OFFSET,
12103e342dcSLoic Poulain 	.regs = prim_pll_regs,
12203e342dcSLoic Poulain 	.flags = SUPPORTS_DYNAMIC_UPDATE | SUPPORTS_FSM_MODE,
12303e342dcSLoic Poulain 	.clkr.hw.init = &(struct clk_init_data){
12403e342dcSLoic Poulain 		.name = "pwrcl_pll",
125da5daae8SYassine Oudjana 		.parent_data = pll_parent,
126da5daae8SYassine Oudjana 		.num_parents = ARRAY_SIZE(pll_parent),
12703e342dcSLoic Poulain 		.ops = &clk_alpha_pll_huayra_ops,
12803e342dcSLoic Poulain 	},
12903e342dcSLoic Poulain };
13003e342dcSLoic Poulain 
131382139bfSYassine Oudjana static struct clk_alpha_pll perfcl_pll = {
132382139bfSYassine Oudjana 	.offset = PERFCL_REG_OFFSET,
133382139bfSYassine Oudjana 	.regs = prim_pll_regs,
134382139bfSYassine Oudjana 	.flags = SUPPORTS_DYNAMIC_UPDATE | SUPPORTS_FSM_MODE,
135382139bfSYassine Oudjana 	.clkr.hw.init = &(struct clk_init_data){
136382139bfSYassine Oudjana 		.name = "perfcl_pll",
137da5daae8SYassine Oudjana 		.parent_data = pll_parent,
138da5daae8SYassine Oudjana 		.num_parents = ARRAY_SIZE(pll_parent),
139382139bfSYassine Oudjana 		.ops = &clk_alpha_pll_huayra_ops,
140382139bfSYassine Oudjana 	},
141382139bfSYassine Oudjana };
142382139bfSYassine Oudjana 
143de37e021SYassine Oudjana static struct clk_fixed_factor pwrcl_pll_postdiv = {
144de37e021SYassine Oudjana 	.mult = 1,
145de37e021SYassine Oudjana 	.div = 2,
146de37e021SYassine Oudjana 	.hw.init = &(struct clk_init_data){
147de37e021SYassine Oudjana 		.name = "pwrcl_pll_postdiv",
148de37e021SYassine Oudjana 		.parent_data = &(const struct clk_parent_data){
149de37e021SYassine Oudjana 			.hw = &pwrcl_pll.clkr.hw
150de37e021SYassine Oudjana 		},
151de37e021SYassine Oudjana 		.num_parents = 1,
152de37e021SYassine Oudjana 		.ops = &clk_fixed_factor_ops,
153de37e021SYassine Oudjana 		.flags = CLK_SET_RATE_PARENT,
154de37e021SYassine Oudjana 	},
155de37e021SYassine Oudjana };
156de37e021SYassine Oudjana 
157de37e021SYassine Oudjana static struct clk_fixed_factor perfcl_pll_postdiv = {
158de37e021SYassine Oudjana 	.mult = 1,
159de37e021SYassine Oudjana 	.div = 2,
160de37e021SYassine Oudjana 	.hw.init = &(struct clk_init_data){
161de37e021SYassine Oudjana 		.name = "perfcl_pll_postdiv",
162de37e021SYassine Oudjana 		.parent_data = &(const struct clk_parent_data){
163de37e021SYassine Oudjana 			.hw = &perfcl_pll.clkr.hw
164de37e021SYassine Oudjana 		},
165de37e021SYassine Oudjana 		.num_parents = 1,
166de37e021SYassine Oudjana 		.ops = &clk_fixed_factor_ops,
167de37e021SYassine Oudjana 		.flags = CLK_SET_RATE_PARENT,
168de37e021SYassine Oudjana 	},
169de37e021SYassine Oudjana };
170de37e021SYassine Oudjana 
171f1e3fcc4SDmitry Baryshkov static struct clk_fixed_factor perfcl_pll_acd = {
172f1e3fcc4SDmitry Baryshkov 	.mult = 1,
173f1e3fcc4SDmitry Baryshkov 	.div = 1,
174f1e3fcc4SDmitry Baryshkov 	.hw.init = &(struct clk_init_data){
175f1e3fcc4SDmitry Baryshkov 		.name = "perfcl_pll_acd",
176f1e3fcc4SDmitry Baryshkov 		.parent_data = &(const struct clk_parent_data){
177f1e3fcc4SDmitry Baryshkov 			.hw = &perfcl_pll.clkr.hw
178f1e3fcc4SDmitry Baryshkov 		},
179f1e3fcc4SDmitry Baryshkov 		.num_parents = 1,
180f1e3fcc4SDmitry Baryshkov 		.ops = &clk_fixed_factor_ops,
181f1e3fcc4SDmitry Baryshkov 		.flags = CLK_SET_RATE_PARENT,
182f1e3fcc4SDmitry Baryshkov 	},
183f1e3fcc4SDmitry Baryshkov };
184f1e3fcc4SDmitry Baryshkov 
185f1e3fcc4SDmitry Baryshkov static struct clk_fixed_factor pwrcl_pll_acd = {
186f1e3fcc4SDmitry Baryshkov 	.mult = 1,
187f1e3fcc4SDmitry Baryshkov 	.div = 1,
188f1e3fcc4SDmitry Baryshkov 	.hw.init = &(struct clk_init_data){
189f1e3fcc4SDmitry Baryshkov 		.name = "pwrcl_pll_acd",
190f1e3fcc4SDmitry Baryshkov 		.parent_data = &(const struct clk_parent_data){
191f1e3fcc4SDmitry Baryshkov 			.hw = &pwrcl_pll.clkr.hw
192f1e3fcc4SDmitry Baryshkov 		},
193f1e3fcc4SDmitry Baryshkov 		.num_parents = 1,
194f1e3fcc4SDmitry Baryshkov 		.ops = &clk_fixed_factor_ops,
195f1e3fcc4SDmitry Baryshkov 		.flags = CLK_SET_RATE_PARENT,
196f1e3fcc4SDmitry Baryshkov 	},
197f1e3fcc4SDmitry Baryshkov };
198f1e3fcc4SDmitry Baryshkov 
19903e342dcSLoic Poulain static const struct pll_vco alt_pll_vco_modes[] = {
20003e342dcSLoic Poulain 	VCO(3,  250000000,  500000000),
20103e342dcSLoic Poulain 	VCO(2,  500000000,  750000000),
20203e342dcSLoic Poulain 	VCO(1,  750000000, 1000000000),
20303e342dcSLoic Poulain 	VCO(0, 1000000000, 2150400000),
20403e342dcSLoic Poulain };
20503e342dcSLoic Poulain 
20603e342dcSLoic Poulain static const struct alpha_pll_config altpll_config = {
20703e342dcSLoic Poulain 	.l = 16,
20803e342dcSLoic Poulain 	.vco_val = 0x3 << 20,
20903e342dcSLoic Poulain 	.vco_mask = 0x3 << 20,
21003e342dcSLoic Poulain 	.config_ctl_val = 0x4001051b,
21103e342dcSLoic Poulain 	.post_div_mask = 0x3 << 8,
21203e342dcSLoic Poulain 	.post_div_val = 0x1 << 8,
21303e342dcSLoic Poulain 	.main_output_mask = BIT(0),
21403e342dcSLoic Poulain 	.early_output_mask = BIT(3),
21503e342dcSLoic Poulain };
21603e342dcSLoic Poulain 
21703e342dcSLoic Poulain static struct clk_alpha_pll pwrcl_alt_pll = {
21803e342dcSLoic Poulain 	.offset = PWRCL_REG_OFFSET + ALT_PLL_OFFSET,
21903e342dcSLoic Poulain 	.regs = alt_pll_regs,
22003e342dcSLoic Poulain 	.vco_table = alt_pll_vco_modes,
22103e342dcSLoic Poulain 	.num_vco = ARRAY_SIZE(alt_pll_vco_modes),
22203e342dcSLoic Poulain 	.flags = SUPPORTS_OFFLINE_REQ | SUPPORTS_FSM_MODE,
22303e342dcSLoic Poulain 	.clkr.hw.init = &(struct clk_init_data) {
22403e342dcSLoic Poulain 		.name = "pwrcl_alt_pll",
225da5daae8SYassine Oudjana 		.parent_data = pll_parent,
226da5daae8SYassine Oudjana 		.num_parents = ARRAY_SIZE(pll_parent),
22703e342dcSLoic Poulain 		.ops = &clk_alpha_pll_hwfsm_ops,
22803e342dcSLoic Poulain 	},
22903e342dcSLoic Poulain };
23003e342dcSLoic Poulain 
231382139bfSYassine Oudjana static struct clk_alpha_pll perfcl_alt_pll = {
232382139bfSYassine Oudjana 	.offset = PERFCL_REG_OFFSET + ALT_PLL_OFFSET,
233382139bfSYassine Oudjana 	.regs = alt_pll_regs,
234382139bfSYassine Oudjana 	.vco_table = alt_pll_vco_modes,
235382139bfSYassine Oudjana 	.num_vco = ARRAY_SIZE(alt_pll_vco_modes),
236382139bfSYassine Oudjana 	.flags = SUPPORTS_OFFLINE_REQ | SUPPORTS_FSM_MODE,
237382139bfSYassine Oudjana 	.clkr.hw.init = &(struct clk_init_data) {
238382139bfSYassine Oudjana 		.name = "perfcl_alt_pll",
239da5daae8SYassine Oudjana 		.parent_data = pll_parent,
240da5daae8SYassine Oudjana 		.num_parents = ARRAY_SIZE(pll_parent),
241382139bfSYassine Oudjana 		.ops = &clk_alpha_pll_hwfsm_ops,
242382139bfSYassine Oudjana 	},
243382139bfSYassine Oudjana };
244382139bfSYassine Oudjana 
2459a9f5f9aSYassine Oudjana struct clk_cpu_8996_pmux {
24603e342dcSLoic Poulain 	u32	reg;
24703e342dcSLoic Poulain 	u8	shift;
24803e342dcSLoic Poulain 	u8	width;
24903e342dcSLoic Poulain 	struct notifier_block nb;
25003e342dcSLoic Poulain 	struct clk_regmap clkr;
25103e342dcSLoic Poulain };
25203e342dcSLoic Poulain 
25303e342dcSLoic Poulain static int cpu_clk_notifier_cb(struct notifier_block *nb, unsigned long event,
25403e342dcSLoic Poulain 			       void *data);
25503e342dcSLoic Poulain 
2569a9f5f9aSYassine Oudjana #define to_clk_cpu_8996_pmux_nb(_nb) \
2579a9f5f9aSYassine Oudjana 	container_of(_nb, struct clk_cpu_8996_pmux, nb)
25803e342dcSLoic Poulain 
2599a9f5f9aSYassine Oudjana static inline struct clk_cpu_8996_pmux *to_clk_cpu_8996_pmux_hw(struct clk_hw *hw)
26003e342dcSLoic Poulain {
2619a9f5f9aSYassine Oudjana 	return container_of(to_clk_regmap(hw), struct clk_cpu_8996_pmux, clkr);
26203e342dcSLoic Poulain }
26303e342dcSLoic Poulain 
2649a9f5f9aSYassine Oudjana static u8 clk_cpu_8996_pmux_get_parent(struct clk_hw *hw)
26503e342dcSLoic Poulain {
26603e342dcSLoic Poulain 	struct clk_regmap *clkr = to_clk_regmap(hw);
2679a9f5f9aSYassine Oudjana 	struct clk_cpu_8996_pmux *cpuclk = to_clk_cpu_8996_pmux_hw(hw);
26803e342dcSLoic Poulain 	u32 mask = GENMASK(cpuclk->width - 1, 0);
26903e342dcSLoic Poulain 	u32 val;
27003e342dcSLoic Poulain 
27103e342dcSLoic Poulain 	regmap_read(clkr->regmap, cpuclk->reg, &val);
27203e342dcSLoic Poulain 	val >>= cpuclk->shift;
27303e342dcSLoic Poulain 
27403e342dcSLoic Poulain 	return val & mask;
27503e342dcSLoic Poulain }
27603e342dcSLoic Poulain 
2779a9f5f9aSYassine Oudjana static int clk_cpu_8996_pmux_set_parent(struct clk_hw *hw, u8 index)
27803e342dcSLoic Poulain {
27903e342dcSLoic Poulain 	struct clk_regmap *clkr = to_clk_regmap(hw);
2809a9f5f9aSYassine Oudjana 	struct clk_cpu_8996_pmux *cpuclk = to_clk_cpu_8996_pmux_hw(hw);
28103e342dcSLoic Poulain 	u32 mask = GENMASK(cpuclk->width + cpuclk->shift - 1, cpuclk->shift);
28203e342dcSLoic Poulain 	u32 val;
28303e342dcSLoic Poulain 
28403e342dcSLoic Poulain 	val = index;
28503e342dcSLoic Poulain 	val <<= cpuclk->shift;
28603e342dcSLoic Poulain 
28703e342dcSLoic Poulain 	return regmap_update_bits(clkr->regmap, cpuclk->reg, mask, val);
28803e342dcSLoic Poulain }
28903e342dcSLoic Poulain 
2909a9f5f9aSYassine Oudjana static int clk_cpu_8996_pmux_determine_rate(struct clk_hw *hw,
29103e342dcSLoic Poulain 					   struct clk_rate_request *req)
29203e342dcSLoic Poulain {
293*f387d1c4SDmitry Baryshkov 	struct clk_hw *parent;
29403e342dcSLoic Poulain 
29503e342dcSLoic Poulain 	if (req->rate < (DIV_2_THRESHOLD / 2))
29603e342dcSLoic Poulain 		return -EINVAL;
29703e342dcSLoic Poulain 
298*f387d1c4SDmitry Baryshkov 	if (req->rate < DIV_2_THRESHOLD)
299*f387d1c4SDmitry Baryshkov 		parent = clk_hw_get_parent_by_index(hw, SMUX_INDEX);
300*f387d1c4SDmitry Baryshkov 	else
301*f387d1c4SDmitry Baryshkov 		parent = clk_hw_get_parent_by_index(hw, ACD_INDEX);
302*f387d1c4SDmitry Baryshkov 	if (!parent)
303*f387d1c4SDmitry Baryshkov 		return -EINVAL;
30403e342dcSLoic Poulain 
30503e342dcSLoic Poulain 	req->best_parent_rate = clk_hw_round_rate(parent, req->rate);
30603e342dcSLoic Poulain 	req->best_parent_hw = parent;
30703e342dcSLoic Poulain 
30803e342dcSLoic Poulain 	return 0;
30903e342dcSLoic Poulain }
31003e342dcSLoic Poulain 
3119a9f5f9aSYassine Oudjana static const struct clk_ops clk_cpu_8996_pmux_ops = {
3129a9f5f9aSYassine Oudjana 	.set_parent = clk_cpu_8996_pmux_set_parent,
3139a9f5f9aSYassine Oudjana 	.get_parent = clk_cpu_8996_pmux_get_parent,
3149a9f5f9aSYassine Oudjana 	.determine_rate = clk_cpu_8996_pmux_determine_rate,
31503e342dcSLoic Poulain };
31603e342dcSLoic Poulain 
317da5daae8SYassine Oudjana static const struct clk_parent_data pwrcl_smux_parents[] = {
318da5daae8SYassine Oudjana 	{ .fw_name = "xo" },
319da5daae8SYassine Oudjana 	{ .hw = &pwrcl_pll_postdiv.hw },
320da5daae8SYassine Oudjana };
321da5daae8SYassine Oudjana 
322da5daae8SYassine Oudjana static const struct clk_parent_data perfcl_smux_parents[] = {
323da5daae8SYassine Oudjana 	{ .fw_name = "xo" },
324da5daae8SYassine Oudjana 	{ .hw = &perfcl_pll_postdiv.hw },
325da5daae8SYassine Oudjana };
326da5daae8SYassine Oudjana 
3279a9f5f9aSYassine Oudjana static struct clk_regmap_mux pwrcl_smux = {
32803e342dcSLoic Poulain 	.reg = PWRCL_REG_OFFSET + MUX_OFFSET,
32903e342dcSLoic Poulain 	.shift = 2,
33003e342dcSLoic Poulain 	.width = 2,
33103e342dcSLoic Poulain 	.clkr.hw.init = &(struct clk_init_data) {
33203e342dcSLoic Poulain 		.name = "pwrcl_smux",
333da5daae8SYassine Oudjana 		.parent_data = pwrcl_smux_parents,
334da5daae8SYassine Oudjana 		.num_parents = ARRAY_SIZE(pwrcl_smux_parents),
3359a9f5f9aSYassine Oudjana 		.ops = &clk_regmap_mux_closest_ops,
33603e342dcSLoic Poulain 		.flags = CLK_SET_RATE_PARENT,
33703e342dcSLoic Poulain 	},
33803e342dcSLoic Poulain };
33903e342dcSLoic Poulain 
3409a9f5f9aSYassine Oudjana static struct clk_regmap_mux perfcl_smux = {
34103e342dcSLoic Poulain 	.reg = PERFCL_REG_OFFSET + MUX_OFFSET,
34203e342dcSLoic Poulain 	.shift = 2,
34303e342dcSLoic Poulain 	.width = 2,
34403e342dcSLoic Poulain 	.clkr.hw.init = &(struct clk_init_data) {
34503e342dcSLoic Poulain 		.name = "perfcl_smux",
346da5daae8SYassine Oudjana 		.parent_data = perfcl_smux_parents,
347da5daae8SYassine Oudjana 		.num_parents = ARRAY_SIZE(perfcl_smux_parents),
3489a9f5f9aSYassine Oudjana 		.ops = &clk_regmap_mux_closest_ops,
34903e342dcSLoic Poulain 		.flags = CLK_SET_RATE_PARENT,
35003e342dcSLoic Poulain 	},
35103e342dcSLoic Poulain };
35203e342dcSLoic Poulain 
353da5daae8SYassine Oudjana static const struct clk_hw *pwrcl_pmux_parents[] = {
354da5daae8SYassine Oudjana 	[SMUX_INDEX] = &pwrcl_smux.clkr.hw,
355da5daae8SYassine Oudjana 	[PLL_INDEX] = &pwrcl_pll.clkr.hw,
356f1e3fcc4SDmitry Baryshkov 	[ACD_INDEX] = &pwrcl_pll_acd.hw,
357da5daae8SYassine Oudjana 	[ALT_INDEX] = &pwrcl_alt_pll.clkr.hw,
358da5daae8SYassine Oudjana };
359da5daae8SYassine Oudjana 
360da5daae8SYassine Oudjana static const struct clk_hw *perfcl_pmux_parents[] = {
361da5daae8SYassine Oudjana 	[SMUX_INDEX] = &perfcl_smux.clkr.hw,
362da5daae8SYassine Oudjana 	[PLL_INDEX] = &perfcl_pll.clkr.hw,
363f1e3fcc4SDmitry Baryshkov 	[ACD_INDEX] = &perfcl_pll_acd.hw,
364da5daae8SYassine Oudjana 	[ALT_INDEX] = &perfcl_alt_pll.clkr.hw,
365da5daae8SYassine Oudjana };
366da5daae8SYassine Oudjana 
3679a9f5f9aSYassine Oudjana static struct clk_cpu_8996_pmux pwrcl_pmux = {
36803e342dcSLoic Poulain 	.reg = PWRCL_REG_OFFSET + MUX_OFFSET,
36903e342dcSLoic Poulain 	.shift = 0,
37003e342dcSLoic Poulain 	.width = 2,
37103e342dcSLoic Poulain 	.nb.notifier_call = cpu_clk_notifier_cb,
37203e342dcSLoic Poulain 	.clkr.hw.init = &(struct clk_init_data) {
37303e342dcSLoic Poulain 		.name = "pwrcl_pmux",
374da5daae8SYassine Oudjana 		.parent_hws = pwrcl_pmux_parents,
375da5daae8SYassine Oudjana 		.num_parents = ARRAY_SIZE(pwrcl_pmux_parents),
3769a9f5f9aSYassine Oudjana 		.ops = &clk_cpu_8996_pmux_ops,
37703e342dcSLoic Poulain 		/* CPU clock is critical and should never be gated */
37803e342dcSLoic Poulain 		.flags = CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
37903e342dcSLoic Poulain 	},
38003e342dcSLoic Poulain };
38103e342dcSLoic Poulain 
3829a9f5f9aSYassine Oudjana static struct clk_cpu_8996_pmux perfcl_pmux = {
38303e342dcSLoic Poulain 	.reg = PERFCL_REG_OFFSET + MUX_OFFSET,
38403e342dcSLoic Poulain 	.shift = 0,
38503e342dcSLoic Poulain 	.width = 2,
38603e342dcSLoic Poulain 	.nb.notifier_call = cpu_clk_notifier_cb,
38703e342dcSLoic Poulain 	.clkr.hw.init = &(struct clk_init_data) {
38803e342dcSLoic Poulain 		.name = "perfcl_pmux",
389da5daae8SYassine Oudjana 		.parent_hws = perfcl_pmux_parents,
390da5daae8SYassine Oudjana 		.num_parents = ARRAY_SIZE(perfcl_pmux_parents),
3919a9f5f9aSYassine Oudjana 		.ops = &clk_cpu_8996_pmux_ops,
39203e342dcSLoic Poulain 		/* CPU clock is critical and should never be gated */
39303e342dcSLoic Poulain 		.flags = CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
39403e342dcSLoic Poulain 	},
39503e342dcSLoic Poulain };
39603e342dcSLoic Poulain 
39703e342dcSLoic Poulain static const struct regmap_config cpu_msm8996_regmap_config = {
39803e342dcSLoic Poulain 	.reg_bits		= 32,
39903e342dcSLoic Poulain 	.reg_stride		= 4,
40003e342dcSLoic Poulain 	.val_bits		= 32,
40103e342dcSLoic Poulain 	.max_register		= 0x80210,
40203e342dcSLoic Poulain 	.fast_io		= true,
40303e342dcSLoic Poulain 	.val_format_endian	= REGMAP_ENDIAN_LITTLE,
40403e342dcSLoic Poulain };
40503e342dcSLoic Poulain 
406f1e3fcc4SDmitry Baryshkov static struct clk_hw *cpu_msm8996_hw_clks[] = {
407f1e3fcc4SDmitry Baryshkov 	&pwrcl_pll_postdiv.hw,
408f1e3fcc4SDmitry Baryshkov 	&perfcl_pll_postdiv.hw,
409f1e3fcc4SDmitry Baryshkov 	&pwrcl_pll_acd.hw,
410f1e3fcc4SDmitry Baryshkov 	&perfcl_pll_acd.hw,
411f1e3fcc4SDmitry Baryshkov };
412f1e3fcc4SDmitry Baryshkov 
4138607fa16SWei Yongjun static struct clk_regmap *cpu_msm8996_clks[] = {
41403e342dcSLoic Poulain 	&pwrcl_pll.clkr,
415382139bfSYassine Oudjana 	&perfcl_pll.clkr,
41603e342dcSLoic Poulain 	&pwrcl_alt_pll.clkr,
417382139bfSYassine Oudjana 	&perfcl_alt_pll.clkr,
41803e342dcSLoic Poulain 	&pwrcl_smux.clkr,
419382139bfSYassine Oudjana 	&perfcl_smux.clkr,
42003e342dcSLoic Poulain 	&pwrcl_pmux.clkr,
421382139bfSYassine Oudjana 	&perfcl_pmux.clkr,
42203e342dcSLoic Poulain };
42303e342dcSLoic Poulain 
42403e342dcSLoic Poulain static int qcom_cpu_clk_msm8996_register_clks(struct device *dev,
42503e342dcSLoic Poulain 					      struct regmap *regmap)
42603e342dcSLoic Poulain {
42703e342dcSLoic Poulain 	int i, ret;
42803e342dcSLoic Poulain 
429f1e3fcc4SDmitry Baryshkov 	for (i = 0; i < ARRAY_SIZE(cpu_msm8996_hw_clks); i++) {
430f1e3fcc4SDmitry Baryshkov 		ret = devm_clk_hw_register(dev, cpu_msm8996_hw_clks[i]);
431f1e3fcc4SDmitry Baryshkov 		if (ret)
432de37e021SYassine Oudjana 			return ret;
43303e342dcSLoic Poulain 	}
43403e342dcSLoic Poulain 
43503e342dcSLoic Poulain 	for (i = 0; i < ARRAY_SIZE(cpu_msm8996_clks); i++) {
43603e342dcSLoic Poulain 		ret = devm_clk_register_regmap(dev, cpu_msm8996_clks[i]);
437de37e021SYassine Oudjana 		if (ret)
43803e342dcSLoic Poulain 			return ret;
43903e342dcSLoic Poulain 	}
44003e342dcSLoic Poulain 
44103e342dcSLoic Poulain 	clk_alpha_pll_configure(&pwrcl_pll, regmap, &hfpll_config);
442382139bfSYassine Oudjana 	clk_alpha_pll_configure(&perfcl_pll, regmap, &hfpll_config);
44303e342dcSLoic Poulain 	clk_alpha_pll_configure(&pwrcl_alt_pll, regmap, &altpll_config);
444382139bfSYassine Oudjana 	clk_alpha_pll_configure(&perfcl_alt_pll, regmap, &altpll_config);
44503e342dcSLoic Poulain 
44603e342dcSLoic Poulain 	/* Enable alt PLLs */
44703e342dcSLoic Poulain 	clk_prepare_enable(pwrcl_alt_pll.clkr.hw.clk);
44803e342dcSLoic Poulain 	clk_prepare_enable(perfcl_alt_pll.clkr.hw.clk);
44903e342dcSLoic Poulain 
450a808c784SDmitry Baryshkov 	devm_clk_notifier_register(dev, pwrcl_pmux.clkr.hw.clk, &pwrcl_pmux.nb);
451a808c784SDmitry Baryshkov 	devm_clk_notifier_register(dev, perfcl_pmux.clkr.hw.clk, &perfcl_pmux.nb);
45203e342dcSLoic Poulain 
45303e342dcSLoic Poulain 	return ret;
45403e342dcSLoic Poulain }
45503e342dcSLoic Poulain 
45603e342dcSLoic Poulain #define CPU_AFINITY_MASK 0xFFF
45703e342dcSLoic Poulain #define PWRCL_CPU_REG_MASK 0x3
45803e342dcSLoic Poulain #define PERFCL_CPU_REG_MASK 0x103
45903e342dcSLoic Poulain 
46003e342dcSLoic Poulain #define L2ACDCR_REG 0x580ULL
46103e342dcSLoic Poulain #define L2ACDTD_REG 0x581ULL
46203e342dcSLoic Poulain #define L2ACDDVMRC_REG 0x584ULL
46303e342dcSLoic Poulain #define L2ACDSSCR_REG 0x589ULL
46403e342dcSLoic Poulain 
46503e342dcSLoic Poulain static DEFINE_SPINLOCK(qcom_clk_acd_lock);
46603e342dcSLoic Poulain static void __iomem *base;
46703e342dcSLoic Poulain 
46803e342dcSLoic Poulain static void qcom_cpu_clk_msm8996_acd_init(void __iomem *base)
46903e342dcSLoic Poulain {
47003e342dcSLoic Poulain 	u64 hwid;
47103e342dcSLoic Poulain 	unsigned long flags;
47203e342dcSLoic Poulain 
47303e342dcSLoic Poulain 	spin_lock_irqsave(&qcom_clk_acd_lock, flags);
47403e342dcSLoic Poulain 
47503e342dcSLoic Poulain 	hwid = read_cpuid_mpidr() & CPU_AFINITY_MASK;
47603e342dcSLoic Poulain 
47703e342dcSLoic Poulain 	kryo_l2_set_indirect_reg(L2ACDTD_REG, 0x00006a11);
47803e342dcSLoic Poulain 	kryo_l2_set_indirect_reg(L2ACDDVMRC_REG, 0x000e0f0f);
47903e342dcSLoic Poulain 	kryo_l2_set_indirect_reg(L2ACDSSCR_REG, 0x00000601);
48003e342dcSLoic Poulain 
48103e342dcSLoic Poulain 	if (PWRCL_CPU_REG_MASK == (hwid | PWRCL_CPU_REG_MASK)) {
48203e342dcSLoic Poulain 		writel(0xf, base + PWRCL_REG_OFFSET + SSSCTL_OFFSET);
48303e342dcSLoic Poulain 		kryo_l2_set_indirect_reg(L2ACDCR_REG, 0x002c5ffd);
48403e342dcSLoic Poulain 	}
48503e342dcSLoic Poulain 
48603e342dcSLoic Poulain 	if (PERFCL_CPU_REG_MASK == (hwid | PERFCL_CPU_REG_MASK)) {
48703e342dcSLoic Poulain 		kryo_l2_set_indirect_reg(L2ACDCR_REG, 0x002c5ffd);
48803e342dcSLoic Poulain 		writel(0xf, base + PERFCL_REG_OFFSET + SSSCTL_OFFSET);
48903e342dcSLoic Poulain 	}
49003e342dcSLoic Poulain 
49103e342dcSLoic Poulain 	spin_unlock_irqrestore(&qcom_clk_acd_lock, flags);
49203e342dcSLoic Poulain }
49303e342dcSLoic Poulain 
49403e342dcSLoic Poulain static int cpu_clk_notifier_cb(struct notifier_block *nb, unsigned long event,
49503e342dcSLoic Poulain 			       void *data)
49603e342dcSLoic Poulain {
4979a9f5f9aSYassine Oudjana 	struct clk_cpu_8996_pmux *cpuclk = to_clk_cpu_8996_pmux_nb(nb);
49803e342dcSLoic Poulain 	struct clk_notifier_data *cnd = data;
49903e342dcSLoic Poulain 	int ret;
50003e342dcSLoic Poulain 
50103e342dcSLoic Poulain 	switch (event) {
50203e342dcSLoic Poulain 	case PRE_RATE_CHANGE:
5039a9f5f9aSYassine Oudjana 		ret = clk_cpu_8996_pmux_set_parent(&cpuclk->clkr.hw, ALT_INDEX);
50403e342dcSLoic Poulain 		qcom_cpu_clk_msm8996_acd_init(base);
50503e342dcSLoic Poulain 		break;
50603e342dcSLoic Poulain 	case POST_RATE_CHANGE:
50703e342dcSLoic Poulain 		if (cnd->new_rate < DIV_2_THRESHOLD)
5089a9f5f9aSYassine Oudjana 			ret = clk_cpu_8996_pmux_set_parent(&cpuclk->clkr.hw,
5091ba0a3bbSYassine Oudjana 							   SMUX_INDEX);
51003e342dcSLoic Poulain 		else
5119a9f5f9aSYassine Oudjana 			ret = clk_cpu_8996_pmux_set_parent(&cpuclk->clkr.hw,
51203e342dcSLoic Poulain 							   ACD_INDEX);
51303e342dcSLoic Poulain 		break;
51403e342dcSLoic Poulain 	default:
51503e342dcSLoic Poulain 		ret = 0;
51603e342dcSLoic Poulain 		break;
51703e342dcSLoic Poulain 	}
51803e342dcSLoic Poulain 
51903e342dcSLoic Poulain 	return notifier_from_errno(ret);
52003e342dcSLoic Poulain };
52103e342dcSLoic Poulain 
52203e342dcSLoic Poulain static int qcom_cpu_clk_msm8996_driver_probe(struct platform_device *pdev)
52303e342dcSLoic Poulain {
52403e342dcSLoic Poulain 	struct regmap *regmap;
52503e342dcSLoic Poulain 	struct clk_hw_onecell_data *data;
52603e342dcSLoic Poulain 	struct device *dev = &pdev->dev;
52703e342dcSLoic Poulain 	int ret;
52803e342dcSLoic Poulain 
52903e342dcSLoic Poulain 	data = devm_kzalloc(dev, struct_size(data, hws, 2), GFP_KERNEL);
53003e342dcSLoic Poulain 	if (!data)
53103e342dcSLoic Poulain 		return -ENOMEM;
53203e342dcSLoic Poulain 
53303e342dcSLoic Poulain 	base = devm_platform_ioremap_resource(pdev, 0);
53403e342dcSLoic Poulain 	if (IS_ERR(base))
53503e342dcSLoic Poulain 		return PTR_ERR(base);
53603e342dcSLoic Poulain 
53703e342dcSLoic Poulain 	regmap = devm_regmap_init_mmio(dev, base, &cpu_msm8996_regmap_config);
53803e342dcSLoic Poulain 	if (IS_ERR(regmap))
53903e342dcSLoic Poulain 		return PTR_ERR(regmap);
54003e342dcSLoic Poulain 
54103e342dcSLoic Poulain 	ret = qcom_cpu_clk_msm8996_register_clks(dev, regmap);
54203e342dcSLoic Poulain 	if (ret)
54303e342dcSLoic Poulain 		return ret;
54403e342dcSLoic Poulain 
54503e342dcSLoic Poulain 	qcom_cpu_clk_msm8996_acd_init(base);
54603e342dcSLoic Poulain 
54703e342dcSLoic Poulain 	data->hws[0] = &pwrcl_pmux.clkr.hw;
54803e342dcSLoic Poulain 	data->hws[1] = &perfcl_pmux.clkr.hw;
54903e342dcSLoic Poulain 	data->num = 2;
55003e342dcSLoic Poulain 
55103e342dcSLoic Poulain 	return devm_of_clk_add_hw_provider(dev, of_clk_hw_onecell_get, data);
55203e342dcSLoic Poulain }
55303e342dcSLoic Poulain 
55403e342dcSLoic Poulain static const struct of_device_id qcom_cpu_clk_msm8996_match_table[] = {
55503e342dcSLoic Poulain 	{ .compatible = "qcom,msm8996-apcc" },
55603e342dcSLoic Poulain 	{}
55703e342dcSLoic Poulain };
55803e342dcSLoic Poulain MODULE_DEVICE_TABLE(of, qcom_cpu_clk_msm8996_match_table);
55903e342dcSLoic Poulain 
56003e342dcSLoic Poulain static struct platform_driver qcom_cpu_clk_msm8996_driver = {
56103e342dcSLoic Poulain 	.probe = qcom_cpu_clk_msm8996_driver_probe,
56203e342dcSLoic Poulain 	.driver = {
56303e342dcSLoic Poulain 		.name = "qcom-msm8996-apcc",
56403e342dcSLoic Poulain 		.of_match_table = qcom_cpu_clk_msm8996_match_table,
56503e342dcSLoic Poulain 	},
56603e342dcSLoic Poulain };
56703e342dcSLoic Poulain module_platform_driver(qcom_cpu_clk_msm8996_driver);
56803e342dcSLoic Poulain 
56903e342dcSLoic Poulain MODULE_DESCRIPTION("QCOM MSM8996 CPU Clock Driver");
57003e342dcSLoic Poulain MODULE_LICENSE("GPL v2");
571