1db077febSFabien Parent // SPDX-License-Identifier: GPL-2.0
2db077febSFabien Parent /*
3db077febSFabien Parent  * Copyright (c) 2019 MediaTek Inc.
4db077febSFabien Parent  * Author: James Liao <jamesjj.liao@mediatek.com>
5db077febSFabien Parent  *         Fabien Parent <fparent@baylibre.com>
6db077febSFabien Parent  */
7db077febSFabien Parent 
8db077febSFabien Parent #include <linux/delay.h>
9db077febSFabien Parent #include <linux/of.h>
10db077febSFabien Parent #include <linux/of_address.h>
11db077febSFabien Parent #include <linux/slab.h>
12db077febSFabien Parent #include <linux/mfd/syscon.h>
13db077febSFabien Parent 
14db077febSFabien Parent #include "clk-gate.h"
15*39691fb6SChen-Yu Tsai #include "clk-mtk.h"
16*39691fb6SChen-Yu Tsai #include "clk-pll.h"
17db077febSFabien Parent 
18db077febSFabien Parent #include <dt-bindings/clock/mt8516-clk.h>
19db077febSFabien Parent 
20db077febSFabien Parent static DEFINE_SPINLOCK(mt8516_clk_lock);
21db077febSFabien Parent 
22db077febSFabien Parent static const struct mtk_fixed_clk fixed_clks[] __initconst = {
23db077febSFabien Parent 	FIXED_CLK(CLK_TOP_CLK_NULL, "clk_null", NULL, 0),
24db077febSFabien Parent 	FIXED_CLK(CLK_TOP_I2S_INFRA_BCK, "i2s_infra_bck", "clk_null", 26000000),
25db077febSFabien Parent 	FIXED_CLK(CLK_TOP_MEMPLL, "mempll", "clk26m", 800000000),
26db077febSFabien Parent };
27db077febSFabien Parent 
28db077febSFabien Parent static const struct mtk_fixed_factor top_divs[] __initconst = {
29db077febSFabien Parent 	FACTOR(CLK_TOP_DMPLL, "dmpll_ck", "mempll", 1, 1),
30db077febSFabien Parent 	FACTOR(CLK_TOP_MAINPLL_D2, "mainpll_d2", "mainpll", 1, 2),
31db077febSFabien Parent 	FACTOR(CLK_TOP_MAINPLL_D4, "mainpll_d4", "mainpll", 1, 4),
32db077febSFabien Parent 	FACTOR(CLK_TOP_MAINPLL_D8, "mainpll_d8", "mainpll", 1, 8),
33db077febSFabien Parent 	FACTOR(CLK_TOP_MAINPLL_D16, "mainpll_d16", "mainpll", 1, 16),
34db077febSFabien Parent 	FACTOR(CLK_TOP_MAINPLL_D11, "mainpll_d11", "mainpll", 1, 11),
35db077febSFabien Parent 	FACTOR(CLK_TOP_MAINPLL_D22, "mainpll_d22", "mainpll", 1, 22),
36db077febSFabien Parent 	FACTOR(CLK_TOP_MAINPLL_D3, "mainpll_d3", "mainpll", 1, 3),
37db077febSFabien Parent 	FACTOR(CLK_TOP_MAINPLL_D6, "mainpll_d6", "mainpll", 1, 6),
38db077febSFabien Parent 	FACTOR(CLK_TOP_MAINPLL_D12, "mainpll_d12", "mainpll", 1, 12),
39db077febSFabien Parent 	FACTOR(CLK_TOP_MAINPLL_D5, "mainpll_d5", "mainpll", 1, 5),
40db077febSFabien Parent 	FACTOR(CLK_TOP_MAINPLL_D10, "mainpll_d10", "mainpll", 1, 10),
41db077febSFabien Parent 	FACTOR(CLK_TOP_MAINPLL_D20, "mainpll_d20", "mainpll", 1, 20),
42db077febSFabien Parent 	FACTOR(CLK_TOP_MAINPLL_D40, "mainpll_d40", "mainpll", 1, 40),
43db077febSFabien Parent 	FACTOR(CLK_TOP_MAINPLL_D7, "mainpll_d7", "mainpll", 1, 7),
44db077febSFabien Parent 	FACTOR(CLK_TOP_MAINPLL_D14, "mainpll_d14", "mainpll", 1, 14),
45db077febSFabien Parent 	FACTOR(CLK_TOP_UNIVPLL_D2, "univpll_d2", "univpll", 1, 2),
46db077febSFabien Parent 	FACTOR(CLK_TOP_UNIVPLL_D4, "univpll_d4", "univpll", 1, 4),
47db077febSFabien Parent 	FACTOR(CLK_TOP_UNIVPLL_D8, "univpll_d8", "univpll", 1, 8),
48db077febSFabien Parent 	FACTOR(CLK_TOP_UNIVPLL_D16, "univpll_d16", "univpll", 1, 16),
49db077febSFabien Parent 	FACTOR(CLK_TOP_UNIVPLL_D3, "univpll_d3", "univpll", 1, 3),
50db077febSFabien Parent 	FACTOR(CLK_TOP_UNIVPLL_D6, "univpll_d6", "univpll", 1, 6),
51db077febSFabien Parent 	FACTOR(CLK_TOP_UNIVPLL_D12, "univpll_d12", "univpll", 1, 12),
52db077febSFabien Parent 	FACTOR(CLK_TOP_UNIVPLL_D24, "univpll_d24", "univpll", 1, 24),
53db077febSFabien Parent 	FACTOR(CLK_TOP_UNIVPLL_D5, "univpll_d5", "univpll", 1, 5),
54db077febSFabien Parent 	FACTOR(CLK_TOP_UNIVPLL_D20, "univpll_d20", "univpll", 1, 20),
55db077febSFabien Parent 	FACTOR(CLK_TOP_MMPLL380M, "mmpll380m", "mmpll", 1, 1),
56db077febSFabien Parent 	FACTOR(CLK_TOP_MMPLL_D2, "mmpll_d2", "mmpll", 1, 2),
57db077febSFabien Parent 	FACTOR(CLK_TOP_MMPLL_200M, "mmpll_200m", "mmpll", 1, 3),
58db077febSFabien Parent 	FACTOR(CLK_TOP_USB_PHY48M, "usb_phy48m_ck", "univpll", 1, 26),
59db077febSFabien Parent 	FACTOR(CLK_TOP_APLL1, "apll1_ck", "apll1", 1, 1),
60db077febSFabien Parent 	FACTOR(CLK_TOP_APLL1_D2, "apll1_d2", "apll1_ck", 1, 2),
61db077febSFabien Parent 	FACTOR(CLK_TOP_APLL1_D4, "apll1_d4", "rg_apll1_d2_en", 1, 2),
62db077febSFabien Parent 	FACTOR(CLK_TOP_APLL1_D8, "apll1_d8", "rg_apll1_d4_en", 1, 2),
63db077febSFabien Parent 	FACTOR(CLK_TOP_APLL2, "apll2_ck", "apll2", 1, 1),
64db077febSFabien Parent 	FACTOR(CLK_TOP_APLL2_D2, "apll2_d2", "apll2_ck", 1, 2),
65db077febSFabien Parent 	FACTOR(CLK_TOP_APLL2_D4, "apll2_d4", "rg_apll2_d2_en", 1, 2),
66db077febSFabien Parent 	FACTOR(CLK_TOP_APLL2_D8, "apll2_d8", "rg_apll2_d4_en", 1, 2),
67db077febSFabien Parent 	FACTOR(CLK_TOP_CLK26M, "clk26m_ck", "clk26m", 1, 1),
68db077febSFabien Parent 	FACTOR(CLK_TOP_CLK26M_D2, "clk26m_d2", "clk26m", 1, 2),
69db077febSFabien Parent 	FACTOR(CLK_TOP_AHB_INFRA_D2, "ahb_infra_d2", "ahb_infra_sel", 1, 2),
70db077febSFabien Parent 	FACTOR(CLK_TOP_NFI1X, "nfi1x_ck", "nfi2x_pad_sel", 1, 2),
71db077febSFabien Parent 	FACTOR(CLK_TOP_ETH_D2, "eth_d2_ck", "eth_sel", 1, 2),
72db077febSFabien Parent };
73db077febSFabien Parent 
74db077febSFabien Parent static const char * const uart0_parents[] __initconst = {
75db077febSFabien Parent 	"clk26m_ck",
76db077febSFabien Parent 	"univpll_d24"
77db077febSFabien Parent };
78db077febSFabien Parent 
79db077febSFabien Parent static const char * const ahb_infra_parents[] __initconst = {
80db077febSFabien Parent 	"clk_null",
81db077febSFabien Parent 	"clk26m_ck",
82db077febSFabien Parent 	"mainpll_d11",
83db077febSFabien Parent 	"clk_null",
84db077febSFabien Parent 	"mainpll_d12",
85db077febSFabien Parent 	"clk_null",
86db077febSFabien Parent 	"clk_null",
87db077febSFabien Parent 	"clk_null",
88db077febSFabien Parent 	"clk_null",
89db077febSFabien Parent 	"clk_null",
90db077febSFabien Parent 	"clk_null",
91db077febSFabien Parent 	"clk_null",
92db077febSFabien Parent 	"mainpll_d10"
93db077febSFabien Parent };
94db077febSFabien Parent 
95db077febSFabien Parent static const char * const msdc0_parents[] __initconst = {
96db077febSFabien Parent 	"clk26m_ck",
97db077febSFabien Parent 	"univpll_d6",
98db077febSFabien Parent 	"mainpll_d8",
99db077febSFabien Parent 	"univpll_d8",
100db077febSFabien Parent 	"mainpll_d16",
101db077febSFabien Parent 	"mmpll_200m",
102db077febSFabien Parent 	"mainpll_d12",
103db077febSFabien Parent 	"mmpll_d2"
104db077febSFabien Parent };
105db077febSFabien Parent 
106db077febSFabien Parent static const char * const uart1_parents[] __initconst = {
107db077febSFabien Parent 	"clk26m_ck",
108db077febSFabien Parent 	"univpll_d24"
109db077febSFabien Parent };
110db077febSFabien Parent 
111db077febSFabien Parent static const char * const msdc1_parents[] __initconst = {
112db077febSFabien Parent 	"clk26m_ck",
113db077febSFabien Parent 	"univpll_d6",
114db077febSFabien Parent 	"mainpll_d8",
115db077febSFabien Parent 	"univpll_d8",
116db077febSFabien Parent 	"mainpll_d16",
117db077febSFabien Parent 	"mmpll_200m",
118db077febSFabien Parent 	"mainpll_d12",
119db077febSFabien Parent 	"mmpll_d2"
120db077febSFabien Parent };
121db077febSFabien Parent 
122db077febSFabien Parent static const char * const pmicspi_parents[] __initconst = {
123db077febSFabien Parent 	"univpll_d20",
124db077febSFabien Parent 	"usb_phy48m_ck",
125db077febSFabien Parent 	"univpll_d16",
126db077febSFabien Parent 	"clk26m_ck"
127db077febSFabien Parent };
128db077febSFabien Parent 
129db077febSFabien Parent static const char * const qaxi_aud26m_parents[] __initconst = {
130db077febSFabien Parent 	"clk26m_ck",
131db077febSFabien Parent 	"ahb_infra_sel"
132db077febSFabien Parent };
133db077febSFabien Parent 
134db077febSFabien Parent static const char * const aud_intbus_parents[] __initconst = {
135db077febSFabien Parent 	"clk_null",
136db077febSFabien Parent 	"clk26m_ck",
137db077febSFabien Parent 	"mainpll_d22",
138db077febSFabien Parent 	"clk_null",
139db077febSFabien Parent 	"mainpll_d11"
140db077febSFabien Parent };
141db077febSFabien Parent 
142db077febSFabien Parent static const char * const nfi2x_pad_parents[] __initconst = {
143db077febSFabien Parent 	"clk_null",
144db077febSFabien Parent 	"clk_null",
145db077febSFabien Parent 	"clk_null",
146db077febSFabien Parent 	"clk_null",
147db077febSFabien Parent 	"clk_null",
148db077febSFabien Parent 	"clk_null",
149db077febSFabien Parent 	"clk_null",
150db077febSFabien Parent 	"clk_null",
151db077febSFabien Parent 	"clk26m_ck",
152db077febSFabien Parent 	"clk_null",
153db077febSFabien Parent 	"clk_null",
154db077febSFabien Parent 	"clk_null",
155db077febSFabien Parent 	"clk_null",
156db077febSFabien Parent 	"clk_null",
157db077febSFabien Parent 	"clk_null",
158db077febSFabien Parent 	"clk_null",
159db077febSFabien Parent 	"clk_null",
160db077febSFabien Parent 	"mainpll_d12",
161db077febSFabien Parent 	"mainpll_d8",
162db077febSFabien Parent 	"clk_null",
163db077febSFabien Parent 	"mainpll_d6",
164db077febSFabien Parent 	"clk_null",
165db077febSFabien Parent 	"clk_null",
166db077febSFabien Parent 	"clk_null",
167db077febSFabien Parent 	"clk_null",
168db077febSFabien Parent 	"clk_null",
169db077febSFabien Parent 	"clk_null",
170db077febSFabien Parent 	"clk_null",
171db077febSFabien Parent 	"clk_null",
172db077febSFabien Parent 	"clk_null",
173db077febSFabien Parent 	"clk_null",
174db077febSFabien Parent 	"clk_null",
175db077febSFabien Parent 	"mainpll_d4",
176db077febSFabien Parent 	"clk_null",
177db077febSFabien Parent 	"clk_null",
178db077febSFabien Parent 	"clk_null",
179db077febSFabien Parent 	"clk_null",
180db077febSFabien Parent 	"clk_null",
181db077febSFabien Parent 	"clk_null",
182db077febSFabien Parent 	"clk_null",
183db077febSFabien Parent 	"clk_null",
184db077febSFabien Parent 	"clk_null",
185db077febSFabien Parent 	"clk_null",
186db077febSFabien Parent 	"clk_null",
187db077febSFabien Parent 	"clk_null",
188db077febSFabien Parent 	"clk_null",
189db077febSFabien Parent 	"clk_null",
190db077febSFabien Parent 	"clk_null",
191db077febSFabien Parent 	"clk_null",
192db077febSFabien Parent 	"clk_null",
193db077febSFabien Parent 	"clk_null",
194db077febSFabien Parent 	"clk_null",
195db077febSFabien Parent 	"clk_null",
196db077febSFabien Parent 	"clk_null",
197db077febSFabien Parent 	"clk_null",
198db077febSFabien Parent 	"clk_null",
199db077febSFabien Parent 	"clk_null",
200db077febSFabien Parent 	"clk_null",
201db077febSFabien Parent 	"clk_null",
202db077febSFabien Parent 	"clk_null",
203db077febSFabien Parent 	"clk_null",
204db077febSFabien Parent 	"clk_null",
205db077febSFabien Parent 	"clk_null",
206db077febSFabien Parent 	"clk_null",
207db077febSFabien Parent 	"clk_null",
208db077febSFabien Parent 	"clk_null",
209db077febSFabien Parent 	"clk_null",
210db077febSFabien Parent 	"clk_null",
211db077febSFabien Parent 	"clk_null",
212db077febSFabien Parent 	"clk_null",
213db077febSFabien Parent 	"clk_null",
214db077febSFabien Parent 	"clk_null",
215db077febSFabien Parent 	"clk_null",
216db077febSFabien Parent 	"clk_null",
217db077febSFabien Parent 	"clk_null",
218db077febSFabien Parent 	"clk_null",
219db077febSFabien Parent 	"clk_null",
220db077febSFabien Parent 	"clk_null",
221db077febSFabien Parent 	"clk_null",
222db077febSFabien Parent 	"clk_null",
223db077febSFabien Parent 	"clk_null",
224db077febSFabien Parent 	"mainpll_d10",
225db077febSFabien Parent 	"mainpll_d7",
226db077febSFabien Parent 	"clk_null",
227db077febSFabien Parent 	"mainpll_d5"
228db077febSFabien Parent };
229db077febSFabien Parent 
230db077febSFabien Parent static const char * const nfi1x_pad_parents[] __initconst = {
231db077febSFabien Parent 	"ahb_infra_sel",
232db077febSFabien Parent 	"nfi1x_ck"
233db077febSFabien Parent };
234db077febSFabien Parent 
235db077febSFabien Parent static const char * const usb_78m_parents[] __initconst = {
236db077febSFabien Parent 	"clk_null",
237db077febSFabien Parent 	"clk26m_ck",
238db077febSFabien Parent 	"univpll_d16",
239db077febSFabien Parent 	"clk_null",
240db077febSFabien Parent 	"mainpll_d20"
241db077febSFabien Parent };
242db077febSFabien Parent 
243db077febSFabien Parent static const char * const spinor_parents[] __initconst = {
244db077febSFabien Parent 	"clk26m_d2",
245db077febSFabien Parent 	"clk26m_ck",
246db077febSFabien Parent 	"mainpll_d40",
247db077febSFabien Parent 	"univpll_d24",
248db077febSFabien Parent 	"univpll_d20",
249db077febSFabien Parent 	"mainpll_d20",
250db077febSFabien Parent 	"mainpll_d16",
251db077febSFabien Parent 	"univpll_d12"
252db077febSFabien Parent };
253db077febSFabien Parent 
254db077febSFabien Parent static const char * const msdc2_parents[] __initconst = {
255db077febSFabien Parent 	"clk26m_ck",
256db077febSFabien Parent 	"univpll_d6",
257db077febSFabien Parent 	"mainpll_d8",
258db077febSFabien Parent 	"univpll_d8",
259db077febSFabien Parent 	"mainpll_d16",
260db077febSFabien Parent 	"mmpll_200m",
261db077febSFabien Parent 	"mainpll_d12",
262db077febSFabien Parent 	"mmpll_d2"
263db077febSFabien Parent };
264db077febSFabien Parent 
265db077febSFabien Parent static const char * const eth_parents[] __initconst = {
266db077febSFabien Parent 	"clk26m_ck",
267db077febSFabien Parent 	"mainpll_d40",
268db077febSFabien Parent 	"univpll_d24",
269db077febSFabien Parent 	"univpll_d20",
270db077febSFabien Parent 	"mainpll_d20"
271db077febSFabien Parent };
272db077febSFabien Parent 
273db077febSFabien Parent static const char * const aud1_parents[] __initconst = {
274db077febSFabien Parent 	"clk26m_ck",
275db077febSFabien Parent 	"apll1_ck"
276db077febSFabien Parent };
277db077febSFabien Parent 
278db077febSFabien Parent static const char * const aud2_parents[] __initconst = {
279db077febSFabien Parent 	"clk26m_ck",
280db077febSFabien Parent 	"apll2_ck"
281db077febSFabien Parent };
282db077febSFabien Parent 
283db077febSFabien Parent static const char * const aud_engen1_parents[] __initconst = {
284db077febSFabien Parent 	"clk26m_ck",
285db077febSFabien Parent 	"rg_apll1_d2_en",
286db077febSFabien Parent 	"rg_apll1_d4_en",
287db077febSFabien Parent 	"rg_apll1_d8_en"
288db077febSFabien Parent };
289db077febSFabien Parent 
290db077febSFabien Parent static const char * const aud_engen2_parents[] __initconst = {
291db077febSFabien Parent 	"clk26m_ck",
292db077febSFabien Parent 	"rg_apll2_d2_en",
293db077febSFabien Parent 	"rg_apll2_d4_en",
294db077febSFabien Parent 	"rg_apll2_d8_en"
295db077febSFabien Parent };
296db077febSFabien Parent 
297db077febSFabien Parent static const char * const i2c_parents[] __initconst = {
298db077febSFabien Parent 	"clk26m_ck",
299db077febSFabien Parent 	"univpll_d20",
300db077febSFabien Parent 	"univpll_d16",
301db077febSFabien Parent 	"univpll_d12"
302db077febSFabien Parent };
303db077febSFabien Parent 
304db077febSFabien Parent static const char * const aud_i2s0_m_parents[] __initconst = {
305db077febSFabien Parent 	"rg_aud1",
306db077febSFabien Parent 	"rg_aud2"
307db077febSFabien Parent };
308db077febSFabien Parent 
309db077febSFabien Parent static const char * const pwm_parents[] __initconst = {
310db077febSFabien Parent 	"clk26m_ck",
311db077febSFabien Parent 	"univpll_d12"
312db077febSFabien Parent };
313db077febSFabien Parent 
314db077febSFabien Parent static const char * const spi_parents[] __initconst = {
315db077febSFabien Parent 	"clk26m_ck",
316db077febSFabien Parent 	"univpll_d12",
317db077febSFabien Parent 	"univpll_d8",
318db077febSFabien Parent 	"univpll_d6"
319db077febSFabien Parent };
320db077febSFabien Parent 
321db077febSFabien Parent static const char * const aud_spdifin_parents[] __initconst = {
322db077febSFabien Parent 	"clk26m_ck",
323db077febSFabien Parent 	"univpll_d2"
324db077febSFabien Parent };
325db077febSFabien Parent 
326db077febSFabien Parent static const char * const uart2_parents[] __initconst = {
327db077febSFabien Parent 	"clk26m_ck",
328db077febSFabien Parent 	"univpll_d24"
329db077febSFabien Parent };
330db077febSFabien Parent 
331db077febSFabien Parent static const char * const bsi_parents[] __initconst = {
332db077febSFabien Parent 	"clk26m_ck",
333db077febSFabien Parent 	"mainpll_d10",
334db077febSFabien Parent 	"mainpll_d12",
335db077febSFabien Parent 	"mainpll_d20"
336db077febSFabien Parent };
337db077febSFabien Parent 
338db077febSFabien Parent static const char * const dbg_atclk_parents[] __initconst = {
339db077febSFabien Parent 	"clk_null",
340db077febSFabien Parent 	"clk26m_ck",
341db077febSFabien Parent 	"mainpll_d5",
342db077febSFabien Parent 	"clk_null",
343db077febSFabien Parent 	"univpll_d5"
344db077febSFabien Parent };
345db077febSFabien Parent 
346db077febSFabien Parent static const char * const csw_nfiecc_parents[] __initconst = {
347db077febSFabien Parent 	"clk_null",
348db077febSFabien Parent 	"mainpll_d7",
349db077febSFabien Parent 	"mainpll_d6",
350db077febSFabien Parent 	"clk_null",
351db077febSFabien Parent 	"mainpll_d5"
352db077febSFabien Parent };
353db077febSFabien Parent 
354db077febSFabien Parent static const char * const nfiecc_parents[] __initconst = {
355db077febSFabien Parent 	"clk_null",
356db077febSFabien Parent 	"nfi2x_pad_sel",
357db077febSFabien Parent 	"mainpll_d4",
358db077febSFabien Parent 	"clk_null",
359db077febSFabien Parent 	"csw_nfiecc_sel"
360db077febSFabien Parent };
361db077febSFabien Parent 
362db077febSFabien Parent static struct mtk_composite top_muxes[] __initdata = {
363db077febSFabien Parent 	/* CLK_MUX_SEL0 */
364db077febSFabien Parent 	MUX(CLK_TOP_UART0_SEL, "uart0_sel", uart0_parents,
365db077febSFabien Parent 		0x000, 0, 1),
366db077febSFabien Parent 	MUX(CLK_TOP_AHB_INFRA_SEL, "ahb_infra_sel", ahb_infra_parents,
367db077febSFabien Parent 		0x000, 4, 4),
368db077febSFabien Parent 	MUX(CLK_TOP_MSDC0_SEL, "msdc0_sel", msdc0_parents,
369db077febSFabien Parent 		0x000, 11, 3),
370db077febSFabien Parent 	MUX(CLK_TOP_UART1_SEL, "uart1_sel", uart1_parents,
371db077febSFabien Parent 		0x000, 19, 1),
372db077febSFabien Parent 	MUX(CLK_TOP_MSDC1_SEL, "msdc1_sel", msdc1_parents,
373db077febSFabien Parent 		0x000, 20, 3),
374db077febSFabien Parent 	MUX(CLK_TOP_PMICSPI_SEL, "pmicspi_sel", pmicspi_parents,
375db077febSFabien Parent 		0x000, 24, 2),
376db077febSFabien Parent 	MUX(CLK_TOP_QAXI_AUD26M_SEL, "qaxi_aud26m_sel", qaxi_aud26m_parents,
377db077febSFabien Parent 		0x000, 26, 1),
378db077febSFabien Parent 	MUX(CLK_TOP_AUD_INTBUS_SEL, "aud_intbus_sel", aud_intbus_parents,
379db077febSFabien Parent 		0x000, 27, 3),
380db077febSFabien Parent 	/* CLK_MUX_SEL1 */
381db077febSFabien Parent 	MUX(CLK_TOP_NFI2X_PAD_SEL, "nfi2x_pad_sel", nfi2x_pad_parents,
382db077febSFabien Parent 		0x004, 0, 7),
383db077febSFabien Parent 	MUX(CLK_TOP_NFI1X_PAD_SEL, "nfi1x_pad_sel", nfi1x_pad_parents,
384db077febSFabien Parent 		0x004, 7, 1),
385db077febSFabien Parent 	MUX(CLK_TOP_USB_78M_SEL, "usb_78m_sel", usb_78m_parents,
386db077febSFabien Parent 		0x004, 20, 3),
387db077febSFabien Parent 	/* CLK_MUX_SEL8 */
388db077febSFabien Parent 	MUX(CLK_TOP_SPINOR_SEL, "spinor_sel", spinor_parents,
389db077febSFabien Parent 		0x040, 0, 3),
390db077febSFabien Parent 	MUX(CLK_TOP_MSDC2_SEL, "msdc2_sel", msdc2_parents,
391db077febSFabien Parent 		0x040, 3, 3),
392db077febSFabien Parent 	MUX(CLK_TOP_ETH_SEL, "eth_sel", eth_parents,
393db077febSFabien Parent 		0x040, 6, 3),
394db077febSFabien Parent 	MUX(CLK_TOP_AUD1_SEL, "aud1_sel", aud1_parents,
395db077febSFabien Parent 		0x040, 22, 1),
396db077febSFabien Parent 	MUX(CLK_TOP_AUD2_SEL, "aud2_sel", aud2_parents,
397db077febSFabien Parent 		0x040, 23, 1),
398db077febSFabien Parent 	MUX(CLK_TOP_AUD_ENGEN1_SEL, "aud_engen1_sel", aud_engen1_parents,
399db077febSFabien Parent 		0x040, 24, 2),
400db077febSFabien Parent 	MUX(CLK_TOP_AUD_ENGEN2_SEL, "aud_engen2_sel", aud_engen2_parents,
401db077febSFabien Parent 		0x040, 26, 2),
402db077febSFabien Parent 	MUX(CLK_TOP_I2C_SEL, "i2c_sel", i2c_parents,
403db077febSFabien Parent 		0x040, 28, 2),
404db077febSFabien Parent 	/* CLK_SEL_9 */
405db077febSFabien Parent 	MUX(CLK_TOP_AUD_I2S0_M_SEL, "aud_i2s0_m_sel", aud_i2s0_m_parents,
406db077febSFabien Parent 		0x044, 12, 1),
407db077febSFabien Parent 	MUX(CLK_TOP_AUD_I2S1_M_SEL, "aud_i2s1_m_sel", aud_i2s0_m_parents,
408db077febSFabien Parent 		0x044, 13, 1),
409db077febSFabien Parent 	MUX(CLK_TOP_AUD_I2S2_M_SEL, "aud_i2s2_m_sel", aud_i2s0_m_parents,
410db077febSFabien Parent 		0x044, 14, 1),
411db077febSFabien Parent 	MUX(CLK_TOP_AUD_I2S3_M_SEL, "aud_i2s3_m_sel", aud_i2s0_m_parents,
412db077febSFabien Parent 		0x044, 15, 1),
413db077febSFabien Parent 	MUX(CLK_TOP_AUD_I2S4_M_SEL, "aud_i2s4_m_sel", aud_i2s0_m_parents,
414db077febSFabien Parent 		0x044, 16, 1),
415db077febSFabien Parent 	MUX(CLK_TOP_AUD_I2S5_M_SEL, "aud_i2s5_m_sel", aud_i2s0_m_parents,
416db077febSFabien Parent 		0x044, 17, 1),
417db077febSFabien Parent 	MUX(CLK_TOP_AUD_SPDIF_B_SEL, "aud_spdif_b_sel", aud_i2s0_m_parents,
418db077febSFabien Parent 		0x044, 18, 1),
419db077febSFabien Parent 	/* CLK_MUX_SEL13 */
420db077febSFabien Parent 	MUX(CLK_TOP_PWM_SEL, "pwm_sel", pwm_parents,
421db077febSFabien Parent 		0x07c, 0, 1),
422db077febSFabien Parent 	MUX(CLK_TOP_SPI_SEL, "spi_sel", spi_parents,
423db077febSFabien Parent 		0x07c, 1, 2),
424db077febSFabien Parent 	MUX(CLK_TOP_AUD_SPDIFIN_SEL, "aud_spdifin_sel", aud_spdifin_parents,
425db077febSFabien Parent 		0x07c, 3, 1),
426db077febSFabien Parent 	MUX(CLK_TOP_UART2_SEL, "uart2_sel", uart2_parents,
427db077febSFabien Parent 		0x07c, 4, 1),
428db077febSFabien Parent 	MUX(CLK_TOP_BSI_SEL, "bsi_sel", bsi_parents,
429db077febSFabien Parent 		0x07c, 5, 2),
430db077febSFabien Parent 	MUX(CLK_TOP_DBG_ATCLK_SEL, "dbg_atclk_sel", dbg_atclk_parents,
431db077febSFabien Parent 		0x07c, 7, 3),
432db077febSFabien Parent 	MUX(CLK_TOP_CSW_NFIECC_SEL, "csw_nfiecc_sel", csw_nfiecc_parents,
433db077febSFabien Parent 		0x07c, 10, 3),
434db077febSFabien Parent 	MUX(CLK_TOP_NFIECC_SEL, "nfiecc_sel", nfiecc_parents,
435db077febSFabien Parent 		0x07c, 13, 3),
436db077febSFabien Parent };
437db077febSFabien Parent 
438db077febSFabien Parent static const char * const ifr_mux1_parents[] __initconst = {
439db077febSFabien Parent 	"clk26m_ck",
440db077febSFabien Parent 	"armpll",
441db077febSFabien Parent 	"univpll",
442db077febSFabien Parent 	"mainpll_d2"
443db077febSFabien Parent };
444db077febSFabien Parent 
445db077febSFabien Parent static const char * const ifr_eth_25m_parents[] __initconst = {
446db077febSFabien Parent 	"eth_d2_ck",
447db077febSFabien Parent 	"rg_eth"
448db077febSFabien Parent };
449db077febSFabien Parent 
450db077febSFabien Parent static const char * const ifr_i2c0_parents[] __initconst = {
451db077febSFabien Parent 	"ahb_infra_d2",
452db077febSFabien Parent 	"rg_i2c"
453db077febSFabien Parent };
454db077febSFabien Parent 
455db077febSFabien Parent static const struct mtk_composite ifr_muxes[] __initconst = {
456db077febSFabien Parent 	MUX(CLK_IFR_MUX1_SEL, "ifr_mux1_sel", ifr_mux1_parents, 0x000,
457db077febSFabien Parent 		2, 2),
458db077febSFabien Parent 	MUX(CLK_IFR_ETH_25M_SEL, "ifr_eth_25m_sel", ifr_eth_25m_parents, 0x080,
459db077febSFabien Parent 		0, 1),
460db077febSFabien Parent 	MUX(CLK_IFR_I2C0_SEL, "ifr_i2c0_sel", ifr_i2c0_parents, 0x080,
461db077febSFabien Parent 		1, 1),
462db077febSFabien Parent 	MUX(CLK_IFR_I2C1_SEL, "ifr_i2c1_sel", ifr_i2c0_parents, 0x080,
463db077febSFabien Parent 		2, 1),
464db077febSFabien Parent 	MUX(CLK_IFR_I2C2_SEL, "ifr_i2c2_sel", ifr_i2c0_parents, 0x080,
465db077febSFabien Parent 		3, 1),
466db077febSFabien Parent };
467db077febSFabien Parent 
468db077febSFabien Parent #define DIV_ADJ(_id, _name, _parent, _reg, _shift, _width) {	\
469db077febSFabien Parent 		.id = _id,					\
470db077febSFabien Parent 		.name = _name,					\
471db077febSFabien Parent 		.parent_name = _parent,				\
472db077febSFabien Parent 		.div_reg = _reg,				\
473db077febSFabien Parent 		.div_shift = _shift,				\
474db077febSFabien Parent 		.div_width = _width,				\
475db077febSFabien Parent }
476db077febSFabien Parent 
477db077febSFabien Parent static const struct mtk_clk_divider top_adj_divs[] = {
478db077febSFabien Parent 	DIV_ADJ(CLK_TOP_APLL12_CK_DIV0, "apll12_ck_div0", "aud_i2s0_m_sel",
479db077febSFabien Parent 		0x0048, 0, 8),
480db077febSFabien Parent 	DIV_ADJ(CLK_TOP_APLL12_CK_DIV1, "apll12_ck_div1", "aud_i2s1_m_sel",
481db077febSFabien Parent 		0x0048, 8, 8),
482db077febSFabien Parent 	DIV_ADJ(CLK_TOP_APLL12_CK_DIV2, "apll12_ck_div2", "aud_i2s2_m_sel",
483db077febSFabien Parent 		0x0048, 16, 8),
484db077febSFabien Parent 	DIV_ADJ(CLK_TOP_APLL12_CK_DIV3, "apll12_ck_div3", "aud_i2s3_m_sel",
485db077febSFabien Parent 		0x0048, 24, 8),
486db077febSFabien Parent 	DIV_ADJ(CLK_TOP_APLL12_CK_DIV4, "apll12_ck_div4", "aud_i2s4_m_sel",
487db077febSFabien Parent 		0x004c, 0, 8),
488db077febSFabien Parent 	DIV_ADJ(CLK_TOP_APLL12_CK_DIV4B, "apll12_ck_div4b", "apll12_div4",
489db077febSFabien Parent 		0x004c, 8, 8),
490db077febSFabien Parent 	DIV_ADJ(CLK_TOP_APLL12_CK_DIV5, "apll12_ck_div5", "aud_i2s5_m_sel",
491db077febSFabien Parent 		0x004c, 16, 8),
492db077febSFabien Parent 	DIV_ADJ(CLK_TOP_APLL12_CK_DIV5B, "apll12_ck_div5b", "apll12_div5",
493db077febSFabien Parent 		0x004c, 24, 8),
494db077febSFabien Parent 	DIV_ADJ(CLK_TOP_APLL12_CK_DIV6, "apll12_ck_div6", "aud_spdif_b_sel",
495db077febSFabien Parent 		0x0078, 0, 8),
496db077febSFabien Parent };
497db077febSFabien Parent 
498db077febSFabien Parent static const struct mtk_gate_regs top1_cg_regs = {
499db077febSFabien Parent 	.set_ofs = 0x54,
500db077febSFabien Parent 	.clr_ofs = 0x84,
501db077febSFabien Parent 	.sta_ofs = 0x24,
502db077febSFabien Parent };
503db077febSFabien Parent 
504db077febSFabien Parent static const struct mtk_gate_regs top2_cg_regs = {
505db077febSFabien Parent 	.set_ofs = 0x6c,
506db077febSFabien Parent 	.clr_ofs = 0x9c,
507db077febSFabien Parent 	.sta_ofs = 0x3c,
508db077febSFabien Parent };
509db077febSFabien Parent 
510db077febSFabien Parent static const struct mtk_gate_regs top3_cg_regs = {
511db077febSFabien Parent 	.set_ofs = 0xa0,
512db077febSFabien Parent 	.clr_ofs = 0xb0,
513db077febSFabien Parent 	.sta_ofs = 0x70,
514db077febSFabien Parent };
515db077febSFabien Parent 
516db077febSFabien Parent static const struct mtk_gate_regs top4_cg_regs = {
517db077febSFabien Parent 	.set_ofs = 0xa4,
518db077febSFabien Parent 	.clr_ofs = 0xb4,
519db077febSFabien Parent 	.sta_ofs = 0x74,
520db077febSFabien Parent };
521db077febSFabien Parent 
522db077febSFabien Parent static const struct mtk_gate_regs top5_cg_regs = {
523db077febSFabien Parent 	.set_ofs = 0x44,
524db077febSFabien Parent 	.clr_ofs = 0x44,
525db077febSFabien Parent 	.sta_ofs = 0x44,
526db077febSFabien Parent };
527db077febSFabien Parent 
528db077febSFabien Parent #define GATE_TOP1(_id, _name, _parent, _shift) {	\
529db077febSFabien Parent 		.id = _id,				\
530db077febSFabien Parent 		.name = _name,				\
531db077febSFabien Parent 		.parent_name = _parent,			\
532db077febSFabien Parent 		.regs = &top1_cg_regs,			\
533db077febSFabien Parent 		.shift = _shift,			\
534db077febSFabien Parent 		.ops = &mtk_clk_gate_ops_setclr,	\
535db077febSFabien Parent 	}
536db077febSFabien Parent 
537db077febSFabien Parent #define GATE_TOP2(_id, _name, _parent, _shift) {	\
538db077febSFabien Parent 		.id = _id,				\
539db077febSFabien Parent 		.name = _name,				\
540db077febSFabien Parent 		.parent_name = _parent,			\
541db077febSFabien Parent 		.regs = &top2_cg_regs,			\
542db077febSFabien Parent 		.shift = _shift,			\
543db077febSFabien Parent 		.ops = &mtk_clk_gate_ops_setclr,	\
544db077febSFabien Parent 	}
545db077febSFabien Parent 
546db077febSFabien Parent #define GATE_TOP2_I(_id, _name, _parent, _shift) {	\
547db077febSFabien Parent 		.id = _id,				\
548db077febSFabien Parent 		.name = _name,				\
549db077febSFabien Parent 		.parent_name = _parent,			\
550db077febSFabien Parent 		.regs = &top2_cg_regs,			\
551db077febSFabien Parent 		.shift = _shift,			\
552db077febSFabien Parent 		.ops = &mtk_clk_gate_ops_setclr_inv,	\
553db077febSFabien Parent 	}
554db077febSFabien Parent 
555db077febSFabien Parent #define GATE_TOP3(_id, _name, _parent, _shift) {	\
556db077febSFabien Parent 		.id = _id,				\
557db077febSFabien Parent 		.name = _name,				\
558db077febSFabien Parent 		.parent_name = _parent,			\
559db077febSFabien Parent 		.regs = &top3_cg_regs,			\
560db077febSFabien Parent 		.shift = _shift,			\
561db077febSFabien Parent 		.ops = &mtk_clk_gate_ops_setclr,	\
562db077febSFabien Parent 	}
563db077febSFabien Parent 
564db077febSFabien Parent #define GATE_TOP4_I(_id, _name, _parent, _shift) {	\
565db077febSFabien Parent 		.id = _id,				\
566db077febSFabien Parent 		.name = _name,				\
567db077febSFabien Parent 		.parent_name = _parent,			\
568db077febSFabien Parent 		.regs = &top4_cg_regs,			\
569db077febSFabien Parent 		.shift = _shift,			\
570db077febSFabien Parent 		.ops = &mtk_clk_gate_ops_setclr_inv,	\
571db077febSFabien Parent 	}
572db077febSFabien Parent 
573db077febSFabien Parent #define GATE_TOP5(_id, _name, _parent, _shift) {	\
574db077febSFabien Parent 		.id = _id,				\
575db077febSFabien Parent 		.name = _name,				\
576db077febSFabien Parent 		.parent_name = _parent,			\
577db077febSFabien Parent 		.regs = &top5_cg_regs,			\
578db077febSFabien Parent 		.shift = _shift,			\
579db077febSFabien Parent 		.ops = &mtk_clk_gate_ops_no_setclr,	\
580db077febSFabien Parent 	}
581db077febSFabien Parent 
582db077febSFabien Parent static const struct mtk_gate top_clks[] __initconst = {
583db077febSFabien Parent 	/* TOP1 */
584db077febSFabien Parent 	GATE_TOP1(CLK_TOP_THEM, "them", "ahb_infra_sel", 1),
585db077febSFabien Parent 	GATE_TOP1(CLK_TOP_APDMA, "apdma", "ahb_infra_sel", 2),
586db077febSFabien Parent 	GATE_TOP1(CLK_TOP_I2C0, "i2c0", "ifr_i2c0_sel", 3),
587db077febSFabien Parent 	GATE_TOP1(CLK_TOP_I2C1, "i2c1", "ifr_i2c1_sel", 4),
588db077febSFabien Parent 	GATE_TOP1(CLK_TOP_AUXADC1, "auxadc1", "ahb_infra_sel", 5),
589db077febSFabien Parent 	GATE_TOP1(CLK_TOP_NFI, "nfi", "nfi1x_pad_sel", 6),
590db077febSFabien Parent 	GATE_TOP1(CLK_TOP_NFIECC, "nfiecc", "rg_nfiecc", 7),
591db077febSFabien Parent 	GATE_TOP1(CLK_TOP_DEBUGSYS, "debugsys", "rg_dbg_atclk", 8),
592db077febSFabien Parent 	GATE_TOP1(CLK_TOP_PWM, "pwm", "ahb_infra_sel", 9),
593db077febSFabien Parent 	GATE_TOP1(CLK_TOP_UART0, "uart0", "uart0_sel", 10),
594db077febSFabien Parent 	GATE_TOP1(CLK_TOP_UART1, "uart1", "uart1_sel", 11),
595db077febSFabien Parent 	GATE_TOP1(CLK_TOP_BTIF, "btif", "ahb_infra_sel", 12),
596db077febSFabien Parent 	GATE_TOP1(CLK_TOP_USB, "usb", "usb_78m", 13),
597db077febSFabien Parent 	GATE_TOP1(CLK_TOP_FLASHIF_26M, "flashif_26m", "clk26m_ck", 14),
598db077febSFabien Parent 	GATE_TOP1(CLK_TOP_AUXADC2, "auxadc2", "ahb_infra_sel", 15),
599db077febSFabien Parent 	GATE_TOP1(CLK_TOP_I2C2, "i2c2", "ifr_i2c2_sel", 16),
600db077febSFabien Parent 	GATE_TOP1(CLK_TOP_MSDC0, "msdc0", "msdc0_sel", 17),
601db077febSFabien Parent 	GATE_TOP1(CLK_TOP_MSDC1, "msdc1", "msdc1_sel", 18),
602db077febSFabien Parent 	GATE_TOP1(CLK_TOP_NFI2X, "nfi2x", "nfi2x_pad_sel", 19),
603db077febSFabien Parent 	GATE_TOP1(CLK_TOP_PMICWRAP_AP, "pwrap_ap", "clk26m_ck", 20),
604db077febSFabien Parent 	GATE_TOP1(CLK_TOP_SEJ, "sej", "ahb_infra_sel", 21),
605db077febSFabien Parent 	GATE_TOP1(CLK_TOP_MEMSLP_DLYER, "memslp_dlyer", "clk26m_ck", 22),
606db077febSFabien Parent 	GATE_TOP1(CLK_TOP_SPI, "spi", "spi_sel", 23),
607db077febSFabien Parent 	GATE_TOP1(CLK_TOP_APXGPT, "apxgpt", "clk26m_ck", 24),
608db077febSFabien Parent 	GATE_TOP1(CLK_TOP_AUDIO, "audio", "clk26m_ck", 25),
609db077febSFabien Parent 	GATE_TOP1(CLK_TOP_PMICWRAP_MD, "pwrap_md", "clk26m_ck", 27),
610db077febSFabien Parent 	GATE_TOP1(CLK_TOP_PMICWRAP_CONN, "pwrap_conn", "clk26m_ck", 28),
611db077febSFabien Parent 	GATE_TOP1(CLK_TOP_PMICWRAP_26M, "pwrap_26m", "clk26m_ck", 29),
612db077febSFabien Parent 	GATE_TOP1(CLK_TOP_AUX_ADC, "aux_adc", "clk26m_ck", 30),
613db077febSFabien Parent 	GATE_TOP1(CLK_TOP_AUX_TP, "aux_tp", "clk26m_ck", 31),
614db077febSFabien Parent 	/* TOP2 */
615db077febSFabien Parent 	GATE_TOP2(CLK_TOP_MSDC2, "msdc2", "ahb_infra_sel", 0),
616db077febSFabien Parent 	GATE_TOP2(CLK_TOP_RBIST, "rbist", "univpll_d12", 1),
617db077febSFabien Parent 	GATE_TOP2(CLK_TOP_NFI_BUS, "nfi_bus", "ahb_infra_sel", 2),
618db077febSFabien Parent 	GATE_TOP2(CLK_TOP_GCE, "gce", "ahb_infra_sel", 4),
619db077febSFabien Parent 	GATE_TOP2(CLK_TOP_TRNG, "trng", "ahb_infra_sel", 5),
620db077febSFabien Parent 	GATE_TOP2(CLK_TOP_SEJ_13M, "sej_13m", "clk26m_ck", 6),
621db077febSFabien Parent 	GATE_TOP2(CLK_TOP_AES, "aes", "ahb_infra_sel", 7),
622db077febSFabien Parent 	GATE_TOP2(CLK_TOP_PWM_B, "pwm_b", "rg_pwm_infra", 8),
623db077febSFabien Parent 	GATE_TOP2(CLK_TOP_PWM1_FB, "pwm1_fb", "rg_pwm_infra", 9),
624db077febSFabien Parent 	GATE_TOP2(CLK_TOP_PWM2_FB, "pwm2_fb", "rg_pwm_infra", 10),
625db077febSFabien Parent 	GATE_TOP2(CLK_TOP_PWM3_FB, "pwm3_fb", "rg_pwm_infra", 11),
626db077febSFabien Parent 	GATE_TOP2(CLK_TOP_PWM4_FB, "pwm4_fb", "rg_pwm_infra", 12),
627db077febSFabien Parent 	GATE_TOP2(CLK_TOP_PWM5_FB, "pwm5_fb", "rg_pwm_infra", 13),
628db077febSFabien Parent 	GATE_TOP2(CLK_TOP_USB_1P, "usb_1p", "usb_78m", 14),
629db077febSFabien Parent 	GATE_TOP2(CLK_TOP_FLASHIF_FREERUN, "flashif_freerun", "ahb_infra_sel",
630db077febSFabien Parent 		15),
631db077febSFabien Parent 	GATE_TOP2(CLK_TOP_66M_ETH, "eth_66m", "ahb_infra_d2", 19),
632db077febSFabien Parent 	GATE_TOP2(CLK_TOP_133M_ETH, "eth_133m", "ahb_infra_sel", 20),
633db077febSFabien Parent 	GATE_TOP2(CLK_TOP_FETH_25M, "feth_25m", "ifr_eth_25m_sel", 21),
634db077febSFabien Parent 	GATE_TOP2(CLK_TOP_FETH_50M, "feth_50m", "rg_eth", 22),
635db077febSFabien Parent 	GATE_TOP2(CLK_TOP_FLASHIF_AXI, "flashif_axi", "ahb_infra_sel", 23),
636db077febSFabien Parent 	GATE_TOP2(CLK_TOP_USBIF, "usbif", "ahb_infra_sel", 24),
637db077febSFabien Parent 	GATE_TOP2(CLK_TOP_UART2, "uart2", "rg_uart2", 25),
638db077febSFabien Parent 	GATE_TOP2(CLK_TOP_BSI, "bsi", "ahb_infra_sel", 26),
639db077febSFabien Parent 	GATE_TOP2_I(CLK_TOP_MSDC0_INFRA, "msdc0_infra", "msdc0", 28),
640db077febSFabien Parent 	GATE_TOP2_I(CLK_TOP_MSDC1_INFRA, "msdc1_infra", "msdc1", 29),
641db077febSFabien Parent 	GATE_TOP2_I(CLK_TOP_MSDC2_INFRA, "msdc2_infra", "rg_msdc2", 30),
642db077febSFabien Parent 	GATE_TOP2(CLK_TOP_USB_78M, "usb_78m", "usb_78m_sel", 31),
643db077febSFabien Parent 	/* TOP3 */
644db077febSFabien Parent 	GATE_TOP3(CLK_TOP_RG_SPINOR, "rg_spinor", "spinor_sel", 0),
645db077febSFabien Parent 	GATE_TOP3(CLK_TOP_RG_MSDC2, "rg_msdc2", "msdc2_sel", 1),
646db077febSFabien Parent 	GATE_TOP3(CLK_TOP_RG_ETH, "rg_eth", "eth_sel", 2),
647db077febSFabien Parent 	GATE_TOP3(CLK_TOP_RG_AUD1, "rg_aud1", "aud1_sel", 8),
648db077febSFabien Parent 	GATE_TOP3(CLK_TOP_RG_AUD2, "rg_aud2", "aud2_sel", 9),
649db077febSFabien Parent 	GATE_TOP3(CLK_TOP_RG_AUD_ENGEN1, "rg_aud_engen1", "aud_engen1_sel", 10),
650db077febSFabien Parent 	GATE_TOP3(CLK_TOP_RG_AUD_ENGEN2, "rg_aud_engen2", "aud_engen2_sel", 11),
651db077febSFabien Parent 	GATE_TOP3(CLK_TOP_RG_I2C, "rg_i2c", "i2c_sel", 12),
652db077febSFabien Parent 	GATE_TOP3(CLK_TOP_RG_PWM_INFRA, "rg_pwm_infra", "pwm_sel", 13),
653db077febSFabien Parent 	GATE_TOP3(CLK_TOP_RG_AUD_SPDIF_IN, "rg_aud_spdif_in", "aud_spdifin_sel",
654db077febSFabien Parent 		14),
655db077febSFabien Parent 	GATE_TOP3(CLK_TOP_RG_UART2, "rg_uart2", "uart2_sel", 15),
656db077febSFabien Parent 	GATE_TOP3(CLK_TOP_RG_BSI, "rg_bsi", "bsi_sel", 16),
657db077febSFabien Parent 	GATE_TOP3(CLK_TOP_RG_DBG_ATCLK, "rg_dbg_atclk", "dbg_atclk_sel", 17),
658db077febSFabien Parent 	GATE_TOP3(CLK_TOP_RG_NFIECC, "rg_nfiecc", "nfiecc_sel", 18),
659db077febSFabien Parent 	/* TOP4 */
660db077febSFabien Parent 	GATE_TOP4_I(CLK_TOP_RG_APLL1_D2_EN, "rg_apll1_d2_en", "apll1_d2", 8),
661db077febSFabien Parent 	GATE_TOP4_I(CLK_TOP_RG_APLL1_D4_EN, "rg_apll1_d4_en", "apll1_d4", 9),
662db077febSFabien Parent 	GATE_TOP4_I(CLK_TOP_RG_APLL1_D8_EN, "rg_apll1_d8_en", "apll1_d8", 10),
663db077febSFabien Parent 	GATE_TOP4_I(CLK_TOP_RG_APLL2_D2_EN, "rg_apll2_d2_en", "apll2_d2", 11),
664db077febSFabien Parent 	GATE_TOP4_I(CLK_TOP_RG_APLL2_D4_EN, "rg_apll2_d4_en", "apll2_d4", 12),
665db077febSFabien Parent 	GATE_TOP4_I(CLK_TOP_RG_APLL2_D8_EN, "rg_apll2_d8_en", "apll2_d8", 13),
666db077febSFabien Parent 	/* TOP5 */
667db077febSFabien Parent 	GATE_TOP5(CLK_TOP_APLL12_DIV0, "apll12_div0", "apll12_ck_div0", 0),
668db077febSFabien Parent 	GATE_TOP5(CLK_TOP_APLL12_DIV1, "apll12_div1", "apll12_ck_div1", 1),
669db077febSFabien Parent 	GATE_TOP5(CLK_TOP_APLL12_DIV2, "apll12_div2", "apll12_ck_div2", 2),
670db077febSFabien Parent 	GATE_TOP5(CLK_TOP_APLL12_DIV3, "apll12_div3", "apll12_ck_div3", 3),
671db077febSFabien Parent 	GATE_TOP5(CLK_TOP_APLL12_DIV4, "apll12_div4", "apll12_ck_div4", 4),
672db077febSFabien Parent 	GATE_TOP5(CLK_TOP_APLL12_DIV4B, "apll12_div4b", "apll12_ck_div4b", 5),
673db077febSFabien Parent 	GATE_TOP5(CLK_TOP_APLL12_DIV5, "apll12_div5", "apll12_ck_div5", 6),
674db077febSFabien Parent 	GATE_TOP5(CLK_TOP_APLL12_DIV5B, "apll12_div5b", "apll12_ck_div5b", 7),
675db077febSFabien Parent 	GATE_TOP5(CLK_TOP_APLL12_DIV6, "apll12_div6", "apll12_ck_div6", 8),
676db077febSFabien Parent };
677db077febSFabien Parent 
678db077febSFabien Parent static void __init mtk_topckgen_init(struct device_node *node)
679db077febSFabien Parent {
680db077febSFabien Parent 	struct clk_onecell_data *clk_data;
681db077febSFabien Parent 	int r;
682db077febSFabien Parent 	void __iomem *base;
683db077febSFabien Parent 
684db077febSFabien Parent 	base = of_iomap(node, 0);
685db077febSFabien Parent 	if (!base) {
686db077febSFabien Parent 		pr_err("%s(): ioremap failed\n", __func__);
687db077febSFabien Parent 		return;
688db077febSFabien Parent 	}
689db077febSFabien Parent 
690db077febSFabien Parent 	clk_data = mtk_alloc_clk_data(CLK_TOP_NR_CLK);
691db077febSFabien Parent 
692db077febSFabien Parent 	mtk_clk_register_fixed_clks(fixed_clks, ARRAY_SIZE(fixed_clks),
693db077febSFabien Parent 				    clk_data);
694db077febSFabien Parent 	mtk_clk_register_gates(node, top_clks, ARRAY_SIZE(top_clks), clk_data);
695db077febSFabien Parent 
696db077febSFabien Parent 	mtk_clk_register_factors(top_divs, ARRAY_SIZE(top_divs), clk_data);
697db077febSFabien Parent 	mtk_clk_register_composites(top_muxes, ARRAY_SIZE(top_muxes), base,
698db077febSFabien Parent 		&mt8516_clk_lock, clk_data);
699db077febSFabien Parent 	mtk_clk_register_dividers(top_adj_divs, ARRAY_SIZE(top_adj_divs),
700db077febSFabien Parent 				base, &mt8516_clk_lock, clk_data);
701db077febSFabien Parent 
702db077febSFabien Parent 	r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
703db077febSFabien Parent 	if (r)
704db077febSFabien Parent 		pr_err("%s(): could not register clock provider: %d\n",
705db077febSFabien Parent 			__func__, r);
706db077febSFabien Parent }
707db077febSFabien Parent CLK_OF_DECLARE(mtk_topckgen, "mediatek,mt8516-topckgen", mtk_topckgen_init);
708db077febSFabien Parent 
709db077febSFabien Parent static void __init mtk_infracfg_init(struct device_node *node)
710db077febSFabien Parent {
711db077febSFabien Parent 	struct clk_onecell_data *clk_data;
712db077febSFabien Parent 	int r;
713db077febSFabien Parent 	void __iomem *base;
714db077febSFabien Parent 
715db077febSFabien Parent 	base = of_iomap(node, 0);
716db077febSFabien Parent 	if (!base) {
717db077febSFabien Parent 		pr_err("%s(): ioremap failed\n", __func__);
718db077febSFabien Parent 		return;
719db077febSFabien Parent 	}
720db077febSFabien Parent 
721db077febSFabien Parent 	clk_data = mtk_alloc_clk_data(CLK_IFR_NR_CLK);
722db077febSFabien Parent 
723db077febSFabien Parent 	mtk_clk_register_composites(ifr_muxes, ARRAY_SIZE(ifr_muxes), base,
724db077febSFabien Parent 		&mt8516_clk_lock, clk_data);
725db077febSFabien Parent 
726db077febSFabien Parent 	r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
727db077febSFabien Parent 	if (r)
728db077febSFabien Parent 		pr_err("%s(): could not register clock provider: %d\n",
729db077febSFabien Parent 			__func__, r);
730db077febSFabien Parent }
731db077febSFabien Parent CLK_OF_DECLARE(mtk_infracfg, "mediatek,mt8516-infracfg", mtk_infracfg_init);
732db077febSFabien Parent 
733db077febSFabien Parent #define MT8516_PLL_FMAX		(1502UL * MHZ)
734db077febSFabien Parent 
735db077febSFabien Parent #define CON0_MT8516_RST_BAR	BIT(27)
736db077febSFabien Parent 
737db077febSFabien Parent #define PLL_B(_id, _name, _reg, _pwr_reg, _en_mask, _flags, _pcwbits,	\
738db077febSFabien Parent 			_pd_reg, _pd_shift, _tuner_reg, _pcw_reg,	\
739db077febSFabien Parent 			_pcw_shift, _div_table) {			\
740db077febSFabien Parent 		.id = _id,						\
741db077febSFabien Parent 		.name = _name,						\
742db077febSFabien Parent 		.reg = _reg,						\
743db077febSFabien Parent 		.pwr_reg = _pwr_reg,					\
744db077febSFabien Parent 		.en_mask = _en_mask,					\
745db077febSFabien Parent 		.flags = _flags,					\
746db077febSFabien Parent 		.rst_bar_mask = CON0_MT8516_RST_BAR,			\
747db077febSFabien Parent 		.fmax = MT8516_PLL_FMAX,				\
748db077febSFabien Parent 		.pcwbits = _pcwbits,					\
749db077febSFabien Parent 		.pd_reg = _pd_reg,					\
750db077febSFabien Parent 		.pd_shift = _pd_shift,					\
751db077febSFabien Parent 		.tuner_reg = _tuner_reg,				\
752db077febSFabien Parent 		.pcw_reg = _pcw_reg,					\
753db077febSFabien Parent 		.pcw_shift = _pcw_shift,				\
754db077febSFabien Parent 		.div_table = _div_table,				\
755db077febSFabien Parent 	}
756db077febSFabien Parent 
757db077febSFabien Parent #define PLL(_id, _name, _reg, _pwr_reg, _en_mask, _flags, _pcwbits,	\
758db077febSFabien Parent 			_pd_reg, _pd_shift, _tuner_reg, _pcw_reg,	\
759db077febSFabien Parent 			_pcw_shift)					\
760db077febSFabien Parent 		PLL_B(_id, _name, _reg, _pwr_reg, _en_mask, _flags, _pcwbits, \
761db077febSFabien Parent 			_pd_reg, _pd_shift, _tuner_reg, _pcw_reg, _pcw_shift, \
762db077febSFabien Parent 			NULL)
763db077febSFabien Parent 
764db077febSFabien Parent static const struct mtk_pll_div_table mmpll_div_table[] = {
765db077febSFabien Parent 	{ .div = 0, .freq = MT8516_PLL_FMAX },
766db077febSFabien Parent 	{ .div = 1, .freq = 1000000000 },
767db077febSFabien Parent 	{ .div = 2, .freq = 604500000 },
768db077febSFabien Parent 	{ .div = 3, .freq = 253500000 },
769db077febSFabien Parent 	{ .div = 4, .freq = 126750000 },
770db077febSFabien Parent 	{ } /* sentinel */
771db077febSFabien Parent };
772db077febSFabien Parent 
773db077febSFabien Parent static const struct mtk_pll_data plls[] = {
774db077febSFabien Parent 	PLL(CLK_APMIXED_ARMPLL, "armpll", 0x0100, 0x0110, 0x00000001, 0,
775db077febSFabien Parent 		21, 0x0104, 24, 0, 0x0104, 0),
776db077febSFabien Parent 	PLL(CLK_APMIXED_MAINPLL, "mainpll", 0x0120, 0x0130, 0x00000001,
777db077febSFabien Parent 		HAVE_RST_BAR, 21, 0x0124, 24, 0, 0x0124, 0),
778db077febSFabien Parent 	PLL(CLK_APMIXED_UNIVPLL, "univpll", 0x0140, 0x0150, 0x30000001,
779db077febSFabien Parent 		HAVE_RST_BAR, 7, 0x0144, 24, 0, 0x0144, 0),
780db077febSFabien Parent 	PLL_B(CLK_APMIXED_MMPLL, "mmpll", 0x0160, 0x0170, 0x00000001, 0,
781db077febSFabien Parent 		21, 0x0164, 24, 0, 0x0164, 0, mmpll_div_table),
782db077febSFabien Parent 	PLL(CLK_APMIXED_APLL1, "apll1", 0x0180, 0x0190, 0x00000001, 0,
783db077febSFabien Parent 		31, 0x0180, 1, 0x0194, 0x0184, 0),
784db077febSFabien Parent 	PLL(CLK_APMIXED_APLL2, "apll2", 0x01A0, 0x01B0, 0x00000001, 0,
785db077febSFabien Parent 		31, 0x01A0, 1, 0x01B4, 0x01A4, 0),
786db077febSFabien Parent };
787db077febSFabien Parent 
788db077febSFabien Parent static void __init mtk_apmixedsys_init(struct device_node *node)
789db077febSFabien Parent {
790db077febSFabien Parent 	struct clk_onecell_data *clk_data;
791db077febSFabien Parent 	void __iomem *base;
792db077febSFabien Parent 	int r;
793db077febSFabien Parent 
794db077febSFabien Parent 	base = of_iomap(node, 0);
795db077febSFabien Parent 	if (!base) {
796db077febSFabien Parent 		pr_err("%s(): ioremap failed\n", __func__);
797db077febSFabien Parent 		return;
798db077febSFabien Parent 	}
799db077febSFabien Parent 
800db077febSFabien Parent 	clk_data = mtk_alloc_clk_data(CLK_APMIXED_NR_CLK);
801db077febSFabien Parent 
802db077febSFabien Parent 	mtk_clk_register_plls(node, plls, ARRAY_SIZE(plls), clk_data);
803db077febSFabien Parent 
804db077febSFabien Parent 	r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
805db077febSFabien Parent 	if (r)
806db077febSFabien Parent 		pr_err("%s(): could not register clock provider: %d\n",
807db077febSFabien Parent 			__func__, r);
808db077febSFabien Parent 
809db077febSFabien Parent }
810db077febSFabien Parent CLK_OF_DECLARE(mtk_apmixedsys, "mediatek,mt8516-apmixedsys",
811db077febSFabien Parent 		mtk_apmixedsys_init);
812