1d46adccbSFabien Parent // SPDX-License-Identifier: GPL-2.0
2d46adccbSFabien Parent /*
3d46adccbSFabien Parent  * Copyright (C) 2022 MediaTek Inc.
4905b7430SAngeloGioacchino Del Regno  * Copyright (C) 2023 Collabora Ltd.
5905b7430SAngeloGioacchino Del Regno  *                    AngeloGioacchino Del Regno <angelogioacchino.delregno@collabora.com>
6d46adccbSFabien Parent  */
7d46adccbSFabien Parent 
8d46adccbSFabien Parent #include <dt-bindings/clock/mediatek,mt8365-clk.h>
9d46adccbSFabien Parent #include <linux/clk.h>
10d46adccbSFabien Parent #include <linux/clk-provider.h>
11d46adccbSFabien Parent #include <linux/delay.h>
12d46adccbSFabien Parent #include <linux/mfd/syscon.h>
13d46adccbSFabien Parent #include <linux/of.h>
14d46adccbSFabien Parent #include <linux/of_address.h>
15d46adccbSFabien Parent #include <linux/of_device.h>
16d46adccbSFabien Parent #include <linux/platform_device.h>
17d46adccbSFabien Parent #include <linux/slab.h>
18d46adccbSFabien Parent 
19d46adccbSFabien Parent #include "clk-gate.h"
20d46adccbSFabien Parent #include "clk-mtk.h"
21d46adccbSFabien Parent #include "clk-mux.h"
22d46adccbSFabien Parent 
23d46adccbSFabien Parent static DEFINE_SPINLOCK(mt8365_clk_lock);
24d46adccbSFabien Parent 
25d46adccbSFabien Parent static const struct mtk_fixed_clk top_fixed_clks[] = {
26d46adccbSFabien Parent 	FIXED_CLK(CLK_TOP_I2S0_BCK, "i2s0_bck", NULL, 26000000),
27d46adccbSFabien Parent 	FIXED_CLK(CLK_TOP_DSI0_LNTC_DSICK, "dsi0_lntc_dsick", "clk26m",
28d46adccbSFabien Parent 		  75000000),
29d46adccbSFabien Parent 	FIXED_CLK(CLK_TOP_VPLL_DPIX, "vpll_dpix", "clk26m", 75000000),
30d46adccbSFabien Parent 	FIXED_CLK(CLK_TOP_LVDSTX_CLKDIG_CTS, "lvdstx_dig_cts", "clk26m",
31d46adccbSFabien Parent 		  52500000),
32d46adccbSFabien Parent };
33d46adccbSFabien Parent 
34d46adccbSFabien Parent static const struct mtk_fixed_factor top_divs[] = {
35d46adccbSFabien Parent 	FACTOR(CLK_TOP_SYS_26M_D2, "sys_26m_d2", "clk26m", 1, 2),
36d46adccbSFabien Parent 	FACTOR(CLK_TOP_SYSPLL_D2, "syspll_d2", "mainpll", 1, 2),
37d46adccbSFabien Parent 	FACTOR(CLK_TOP_SYSPLL1_D2, "syspll1_d2", "mainpll", 1, 4),
38d46adccbSFabien Parent 	FACTOR(CLK_TOP_SYSPLL1_D4, "syspll1_d4", "mainpll", 1, 8),
39d46adccbSFabien Parent 	FACTOR(CLK_TOP_SYSPLL1_D8, "syspll1_d8", "mainpll", 1, 16),
40d46adccbSFabien Parent 	FACTOR(CLK_TOP_SYSPLL1_D16, "syspll1_d16", "mainpll", 1, 32),
41d46adccbSFabien Parent 	FACTOR(CLK_TOP_SYSPLL_D3, "syspll_d3", "mainpll", 1, 3),
42d46adccbSFabien Parent 	FACTOR(CLK_TOP_SYSPLL2_D2, "syspll2_d2", "mainpll", 1, 6),
43d46adccbSFabien Parent 	FACTOR(CLK_TOP_SYSPLL2_D4, "syspll2_d4", "mainpll", 1, 12),
44d46adccbSFabien Parent 	FACTOR(CLK_TOP_SYSPLL2_D8, "syspll2_d8", "mainpll", 1, 24),
45d46adccbSFabien Parent 	FACTOR(CLK_TOP_SYSPLL_D5, "syspll_d5", "mainpll", 1, 5),
46d46adccbSFabien Parent 	FACTOR(CLK_TOP_SYSPLL3_D2, "syspll3_d2", "mainpll", 1, 10),
47d46adccbSFabien Parent 	FACTOR(CLK_TOP_SYSPLL3_D4, "syspll3_d4", "mainpll", 1, 20),
48d46adccbSFabien Parent 	FACTOR(CLK_TOP_SYSPLL_D7, "syspll_d7", "mainpll", 1, 7),
49d46adccbSFabien Parent 	FACTOR(CLK_TOP_SYSPLL4_D2, "syspll4_d2", "mainpll", 1, 14),
50d46adccbSFabien Parent 	FACTOR(CLK_TOP_SYSPLL4_D4, "syspll4_d4", "mainpll", 1, 28),
51d46adccbSFabien Parent 	FACTOR(CLK_TOP_UNIVPLL, "univpll", "univ_en", 1, 2),
52d46adccbSFabien Parent 	FACTOR(CLK_TOP_UNIVPLL_D2, "univpll_d2", "univpll", 1, 2),
53d46adccbSFabien Parent 	FACTOR(CLK_TOP_UNIVPLL1_D2, "univpll1_d2", "univpll", 1, 4),
54d46adccbSFabien Parent 	FACTOR(CLK_TOP_UNIVPLL1_D4, "univpll1_d4", "univpll", 1, 8),
55d46adccbSFabien Parent 	FACTOR(CLK_TOP_UNIVPLL_D3, "univpll_d3", "univpll", 1, 3),
56d46adccbSFabien Parent 	FACTOR(CLK_TOP_UNIVPLL2_D2, "univpll2_d2", "univpll", 1, 6),
57d46adccbSFabien Parent 	FACTOR(CLK_TOP_UNIVPLL2_D4, "univpll2_d4", "univpll", 1, 12),
58d46adccbSFabien Parent 	FACTOR(CLK_TOP_UNIVPLL2_D8, "univpll2_d8", "univpll", 1, 24),
59d46adccbSFabien Parent 	FACTOR(CLK_TOP_UNIVPLL2_D32, "univpll2_d32", "univpll", 1, 96),
60d46adccbSFabien Parent 	FACTOR(CLK_TOP_UNIVPLL_D5, "univpll_d5", "univpll", 1, 5),
61d46adccbSFabien Parent 	FACTOR(CLK_TOP_UNIVPLL3_D2, "univpll3_d2", "univpll", 1, 10),
62d46adccbSFabien Parent 	FACTOR(CLK_TOP_UNIVPLL3_D4, "univpll3_d4", "univpll", 1, 20),
63d46adccbSFabien Parent 	FACTOR(CLK_TOP_MMPLL, "mmpll_ck", "mmpll", 1, 1),
64d46adccbSFabien Parent 	FACTOR(CLK_TOP_MMPLL_D2, "mmpll_d2", "mmpll", 1, 2),
65d46adccbSFabien Parent 	FACTOR(CLK_TOP_MFGPLL, "mfgpll_ck", "mfgpll", 1, 1),
66d46adccbSFabien Parent 	FACTOR(CLK_TOP_LVDSPLL_D2, "lvdspll_d2", "lvdspll", 1, 2),
67d46adccbSFabien Parent 	FACTOR(CLK_TOP_LVDSPLL_D4, "lvdspll_d4", "lvdspll", 1, 4),
68d46adccbSFabien Parent 	FACTOR(CLK_TOP_LVDSPLL_D8, "lvdspll_d8", "lvdspll", 1, 8),
69d46adccbSFabien Parent 	FACTOR(CLK_TOP_LVDSPLL_D16, "lvdspll_d16", "lvdspll", 1, 16),
70d46adccbSFabien Parent 	FACTOR(CLK_TOP_USB20_192M, "usb20_192m_ck", "usb20_en", 1, 13),
71d46adccbSFabien Parent 	FACTOR(CLK_TOP_USB20_192M_D4, "usb20_192m_d4", "usb20_192m_ck", 1, 4),
72d46adccbSFabien Parent 	FACTOR(CLK_TOP_USB20_192M_D8, "usb20_192m_d8", "usb20_192m_ck", 1, 8),
73d46adccbSFabien Parent 	FACTOR(CLK_TOP_USB20_192M_D16, "usb20_192m_d16", "usb20_192m_ck",
74d46adccbSFabien Parent 	       1, 16),
75d46adccbSFabien Parent 	FACTOR(CLK_TOP_USB20_192M_D32, "usb20_192m_d32", "usb20_192m_ck",
76d46adccbSFabien Parent 	       1, 32),
77d46adccbSFabien Parent 	FACTOR(CLK_TOP_APLL1, "apll1_ck", "apll1", 1, 1),
78d46adccbSFabien Parent 	FACTOR(CLK_TOP_APLL1_D2, "apll1_d2", "apll1_ck", 1, 2),
79d46adccbSFabien Parent 	FACTOR(CLK_TOP_APLL1_D4, "apll1_d4", "apll1_ck", 1, 4),
80d46adccbSFabien Parent 	FACTOR(CLK_TOP_APLL1_D8, "apll1_d8", "apll1_ck", 1, 8),
81d46adccbSFabien Parent 	FACTOR(CLK_TOP_APLL2, "apll2_ck", "apll2", 1, 1),
82d46adccbSFabien Parent 	FACTOR(CLK_TOP_APLL2_D2, "apll2_d2", "apll2_ck", 1, 2),
83d46adccbSFabien Parent 	FACTOR(CLK_TOP_APLL2_D4, "apll2_d4", "apll2_ck", 1, 4),
84d46adccbSFabien Parent 	FACTOR(CLK_TOP_APLL2_D8, "apll2_d8", "apll2_ck", 1, 8),
85d46adccbSFabien Parent 	FACTOR(CLK_TOP_MSDCPLL, "msdcpll_ck", "msdcpll", 1, 1),
86d46adccbSFabien Parent 	FACTOR(CLK_TOP_MSDCPLL_D2, "msdcpll_d2", "msdcpll", 1, 2),
87d46adccbSFabien Parent 	FACTOR(CLK_TOP_DSPPLL, "dsppll_ck", "dsppll", 1, 1),
88d46adccbSFabien Parent 	FACTOR(CLK_TOP_DSPPLL_D2, "dsppll_d2", "dsppll", 1, 2),
89d46adccbSFabien Parent 	FACTOR(CLK_TOP_DSPPLL_D4, "dsppll_d4", "dsppll", 1, 4),
90d46adccbSFabien Parent 	FACTOR(CLK_TOP_DSPPLL_D8, "dsppll_d8", "dsppll", 1, 8),
91d46adccbSFabien Parent 	FACTOR(CLK_TOP_APUPLL, "apupll_ck", "apupll", 1, 1),
92d46adccbSFabien Parent 	FACTOR(CLK_TOP_CLK26M_D52, "clk26m_d52", "clk26m", 1, 52),
93d46adccbSFabien Parent };
94d46adccbSFabien Parent 
95d46adccbSFabien Parent static const char * const axi_parents[] = {
96d46adccbSFabien Parent 	"clk26m",
97d46adccbSFabien Parent 	"syspll_d7",
98d46adccbSFabien Parent 	"syspll1_d4",
99d46adccbSFabien Parent 	"syspll3_d2"
100d46adccbSFabien Parent };
101d46adccbSFabien Parent 
102d46adccbSFabien Parent static const char * const mem_parents[] = {
103d46adccbSFabien Parent 	"clk26m",
104d46adccbSFabien Parent 	"mmpll_ck",
105d46adccbSFabien Parent 	"syspll_d3",
106d46adccbSFabien Parent 	"syspll1_d2"
107d46adccbSFabien Parent };
108d46adccbSFabien Parent 
109d46adccbSFabien Parent static const char * const mm_parents[] = {
110d46adccbSFabien Parent 	"clk26m",
111d46adccbSFabien Parent 	"mmpll_ck",
112d46adccbSFabien Parent 	"syspll1_d2",
113d46adccbSFabien Parent 	"syspll_d5",
114d46adccbSFabien Parent 	"syspll1_d4",
115d46adccbSFabien Parent 	"univpll_d5",
116d46adccbSFabien Parent 	"univpll1_d2",
117d46adccbSFabien Parent 	"mmpll_d2"
118d46adccbSFabien Parent };
119d46adccbSFabien Parent 
120d46adccbSFabien Parent static const char * const scp_parents[] = {
121d46adccbSFabien Parent 	"clk26m",
122d46adccbSFabien Parent 	"syspll4_d2",
123d46adccbSFabien Parent 	"univpll2_d2",
124d46adccbSFabien Parent 	"syspll1_d2",
125d46adccbSFabien Parent 	"univpll1_d2",
126d46adccbSFabien Parent 	"syspll_d3",
127d46adccbSFabien Parent 	"univpll_d3"
128d46adccbSFabien Parent };
129d46adccbSFabien Parent 
130d46adccbSFabien Parent static const char * const mfg_parents[] = {
131d46adccbSFabien Parent 	"clk26m",
132d46adccbSFabien Parent 	"mfgpll_ck",
133d46adccbSFabien Parent 	"syspll_d3",
134d46adccbSFabien Parent 	"univpll_d3"
135d46adccbSFabien Parent };
136d46adccbSFabien Parent 
137d46adccbSFabien Parent static const char * const atb_parents[] = {
138d46adccbSFabien Parent 	"clk26m",
139d46adccbSFabien Parent 	"syspll1_d4",
140d46adccbSFabien Parent 	"syspll1_d2"
141d46adccbSFabien Parent };
142d46adccbSFabien Parent 
143d46adccbSFabien Parent static const char * const camtg_parents[] = {
144d46adccbSFabien Parent 	"clk26m",
145d46adccbSFabien Parent 	"usb20_192m_d8",
146d46adccbSFabien Parent 	"univpll2_d8",
147d46adccbSFabien Parent 	"usb20_192m_d4",
148d46adccbSFabien Parent 	"univpll2_d32",
149d46adccbSFabien Parent 	"usb20_192m_d16",
150d46adccbSFabien Parent 	"usb20_192m_d32"
151d46adccbSFabien Parent };
152d46adccbSFabien Parent 
153d46adccbSFabien Parent static const char * const uart_parents[] = {
154d46adccbSFabien Parent 	"clk26m",
155d46adccbSFabien Parent 	"univpll2_d8"
156d46adccbSFabien Parent };
157d46adccbSFabien Parent 
158d46adccbSFabien Parent static const char * const spi_parents[] = {
159d46adccbSFabien Parent 	"clk26m",
160d46adccbSFabien Parent 	"univpll2_d2",
161d46adccbSFabien Parent 	"univpll2_d4",
162d46adccbSFabien Parent 	"univpll2_d8"
163d46adccbSFabien Parent };
164d46adccbSFabien Parent 
165d46adccbSFabien Parent static const char * const msdc50_0_hc_parents[] = {
166d46adccbSFabien Parent 	"clk26m",
167d46adccbSFabien Parent 	"syspll1_d2",
168d46adccbSFabien Parent 	"univpll1_d4",
169d46adccbSFabien Parent 	"syspll2_d2"
170d46adccbSFabien Parent };
171d46adccbSFabien Parent 
172d46adccbSFabien Parent static const char * const msdc50_0_parents[] = {
173d46adccbSFabien Parent 	"clk26m",
174d46adccbSFabien Parent 	"msdcpll_ck",
175d46adccbSFabien Parent 	"univpll1_d2",
176d46adccbSFabien Parent 	"syspll1_d2",
177d46adccbSFabien Parent 	"univpll_d5",
178d46adccbSFabien Parent 	"syspll2_d2",
179d46adccbSFabien Parent 	"univpll1_d4",
180d46adccbSFabien Parent 	"syspll4_d2"
181d46adccbSFabien Parent };
182d46adccbSFabien Parent 
183d46adccbSFabien Parent static const char * const msdc50_2_parents[] = {
184d46adccbSFabien Parent 	"clk26m",
185d46adccbSFabien Parent 	"msdcpll_ck",
186d46adccbSFabien Parent 	"univpll_d3",
187d46adccbSFabien Parent 	"univpll1_d2",
188d46adccbSFabien Parent 	"syspll1_d2",
189d46adccbSFabien Parent 	"univpll2_d2",
190d46adccbSFabien Parent 	"syspll2_d2",
191d46adccbSFabien Parent 	"univpll1_d4"
192d46adccbSFabien Parent };
193d46adccbSFabien Parent 
194d46adccbSFabien Parent static const char * const msdc30_1_parents[] = {
195d46adccbSFabien Parent 	"clk26m",
196d46adccbSFabien Parent 	"msdcpll_d2",
197d46adccbSFabien Parent 	"univpll2_d2",
198d46adccbSFabien Parent 	"syspll2_d2",
199d46adccbSFabien Parent 	"univpll1_d4",
200d46adccbSFabien Parent 	"syspll1_d4",
201d46adccbSFabien Parent 	"syspll2_d4",
202d46adccbSFabien Parent 	"univpll2_d8"
203d46adccbSFabien Parent };
204d46adccbSFabien Parent 
205d46adccbSFabien Parent static const char * const audio_parents[] = {
206d46adccbSFabien Parent 	"clk26m",
207d46adccbSFabien Parent 	"syspll3_d4",
208d46adccbSFabien Parent 	"syspll4_d4",
209d46adccbSFabien Parent 	"syspll1_d16"
210d46adccbSFabien Parent };
211d46adccbSFabien Parent 
212d46adccbSFabien Parent static const char * const aud_intbus_parents[] = {
213d46adccbSFabien Parent 	"clk26m",
214d46adccbSFabien Parent 	"syspll1_d4",
215d46adccbSFabien Parent 	"syspll4_d2"
216d46adccbSFabien Parent };
217d46adccbSFabien Parent 
218d46adccbSFabien Parent static const char * const aud_1_parents[] = {
219d46adccbSFabien Parent 	"clk26m",
220d46adccbSFabien Parent 	"apll1_ck"
221d46adccbSFabien Parent };
222d46adccbSFabien Parent 
223d46adccbSFabien Parent static const char * const aud_2_parents[] = {
224d46adccbSFabien Parent 	"clk26m",
225d46adccbSFabien Parent 	"apll2_ck"
226d46adccbSFabien Parent };
227d46adccbSFabien Parent 
228d46adccbSFabien Parent static const char * const aud_engen1_parents[] = {
229d46adccbSFabien Parent 	"clk26m",
230d46adccbSFabien Parent 	"apll1_d2",
231d46adccbSFabien Parent 	"apll1_d4",
232d46adccbSFabien Parent 	"apll1_d8"
233d46adccbSFabien Parent };
234d46adccbSFabien Parent 
235d46adccbSFabien Parent static const char * const aud_engen2_parents[] = {
236d46adccbSFabien Parent 	"clk26m",
237d46adccbSFabien Parent 	"apll2_d2",
238d46adccbSFabien Parent 	"apll2_d4",
239d46adccbSFabien Parent 	"apll2_d8"
240d46adccbSFabien Parent };
241d46adccbSFabien Parent 
242d46adccbSFabien Parent static const char * const aud_spdif_parents[] = {
243d46adccbSFabien Parent 	"clk26m",
244d46adccbSFabien Parent 	"univpll_d2"
245d46adccbSFabien Parent };
246d46adccbSFabien Parent 
247d46adccbSFabien Parent static const char * const disp_pwm_parents[] = {
248d46adccbSFabien Parent 	"clk26m",
249d46adccbSFabien Parent 	"univpll2_d4"
250d46adccbSFabien Parent };
251d46adccbSFabien Parent 
252d46adccbSFabien Parent static const char * const dxcc_parents[] = {
253d46adccbSFabien Parent 	"clk26m",
254d46adccbSFabien Parent 	"syspll1_d2",
255d46adccbSFabien Parent 	"syspll1_d4",
256d46adccbSFabien Parent 	"syspll1_d8"
257d46adccbSFabien Parent };
258d46adccbSFabien Parent 
259d46adccbSFabien Parent static const char * const ssusb_sys_parents[] = {
260d46adccbSFabien Parent 	"clk26m",
261d46adccbSFabien Parent 	"univpll3_d4",
262d46adccbSFabien Parent 	"univpll2_d4",
263d46adccbSFabien Parent 	"univpll3_d2"
264d46adccbSFabien Parent };
265d46adccbSFabien Parent 
266d46adccbSFabien Parent static const char * const spm_parents[] = {
267d46adccbSFabien Parent 	"clk26m",
268d46adccbSFabien Parent 	"syspll1_d8"
269d46adccbSFabien Parent };
270d46adccbSFabien Parent 
271d46adccbSFabien Parent static const char * const i2c_parents[] = {
272d46adccbSFabien Parent 	"clk26m",
273d46adccbSFabien Parent 	"univpll3_d4",
274d46adccbSFabien Parent 	"univpll3_d2",
275d46adccbSFabien Parent 	"syspll1_d8",
276d46adccbSFabien Parent 	"syspll2_d8"
277d46adccbSFabien Parent };
278d46adccbSFabien Parent 
279d46adccbSFabien Parent static const char * const pwm_parents[] = {
280d46adccbSFabien Parent 	"clk26m",
281d46adccbSFabien Parent 	"univpll3_d4",
282d46adccbSFabien Parent 	"syspll1_d8"
283d46adccbSFabien Parent };
284d46adccbSFabien Parent 
285d46adccbSFabien Parent static const char * const senif_parents[] = {
286d46adccbSFabien Parent 	"clk26m",
287d46adccbSFabien Parent 	"univpll1_d4",
288d46adccbSFabien Parent 	"univpll1_d2",
289d46adccbSFabien Parent 	"univpll2_d2"
290d46adccbSFabien Parent };
291d46adccbSFabien Parent 
292d46adccbSFabien Parent static const char * const aes_fde_parents[] = {
293d46adccbSFabien Parent 	"clk26m",
294d46adccbSFabien Parent 	"msdcpll_ck",
295d46adccbSFabien Parent 	"univpll_d3",
296d46adccbSFabien Parent 	"univpll2_d2",
297d46adccbSFabien Parent 	"univpll1_d2",
298d46adccbSFabien Parent 	"syspll1_d2"
299d46adccbSFabien Parent };
300d46adccbSFabien Parent 
301d46adccbSFabien Parent static const char * const dpi0_parents[] = {
302d46adccbSFabien Parent 	"clk26m",
303d46adccbSFabien Parent 	"lvdspll_d2",
304d46adccbSFabien Parent 	"lvdspll_d4",
305d46adccbSFabien Parent 	"lvdspll_d8",
306d46adccbSFabien Parent 	"lvdspll_d16"
307d46adccbSFabien Parent };
308d46adccbSFabien Parent 
309d46adccbSFabien Parent static const char * const dsp_parents[] = {
310d46adccbSFabien Parent 	"clk26m",
311d46adccbSFabien Parent 	"sys_26m_d2",
312d46adccbSFabien Parent 	"dsppll_ck",
313d46adccbSFabien Parent 	"dsppll_d2",
314d46adccbSFabien Parent 	"dsppll_d4",
315d46adccbSFabien Parent 	"dsppll_d8"
316d46adccbSFabien Parent };
317d46adccbSFabien Parent 
318d46adccbSFabien Parent static const char * const nfi2x_parents[] = {
319d46adccbSFabien Parent 	"clk26m",
320d46adccbSFabien Parent 	"syspll2_d2",
321d46adccbSFabien Parent 	"syspll_d7",
322d46adccbSFabien Parent 	"syspll_d3",
323d46adccbSFabien Parent 	"syspll2_d4",
324d46adccbSFabien Parent 	"msdcpll_d2",
325d46adccbSFabien Parent 	"univpll1_d2",
326d46adccbSFabien Parent 	"univpll_d5"
327d46adccbSFabien Parent };
328d46adccbSFabien Parent 
329d46adccbSFabien Parent static const char * const nfiecc_parents[] = {
330d46adccbSFabien Parent 	"clk26m",
331d46adccbSFabien Parent 	"syspll4_d2",
332d46adccbSFabien Parent 	"univpll2_d4",
333d46adccbSFabien Parent 	"syspll_d7",
334d46adccbSFabien Parent 	"univpll1_d2",
335d46adccbSFabien Parent 	"syspll1_d2",
336d46adccbSFabien Parent 	"univpll2_d2",
337d46adccbSFabien Parent 	"syspll_d5"
338d46adccbSFabien Parent };
339d46adccbSFabien Parent 
340d46adccbSFabien Parent static const char * const ecc_parents[] = {
341d46adccbSFabien Parent 	"clk26m",
342d46adccbSFabien Parent 	"univpll2_d2",
343d46adccbSFabien Parent 	"univpll1_d2",
344d46adccbSFabien Parent 	"univpll_d3",
345d46adccbSFabien Parent 	"syspll_d2"
346d46adccbSFabien Parent };
347d46adccbSFabien Parent 
348d46adccbSFabien Parent static const char * const eth_parents[] = {
349d46adccbSFabien Parent 	"clk26m",
350d46adccbSFabien Parent 	"univpll2_d8",
351d46adccbSFabien Parent 	"syspll4_d4",
352d46adccbSFabien Parent 	"syspll1_d8",
353d46adccbSFabien Parent 	"syspll4_d2"
354d46adccbSFabien Parent };
355d46adccbSFabien Parent 
356d46adccbSFabien Parent static const char * const gcpu_parents[] = {
357d46adccbSFabien Parent 	"clk26m",
358d46adccbSFabien Parent 	"univpll_d3",
359d46adccbSFabien Parent 	"univpll2_d2",
360d46adccbSFabien Parent 	"syspll_d3",
361d46adccbSFabien Parent 	"syspll2_d2"
362d46adccbSFabien Parent };
363d46adccbSFabien Parent 
364d46adccbSFabien Parent static const char * const gcpu_cpm_parents[] = {
365d46adccbSFabien Parent 	"clk26m",
366d46adccbSFabien Parent 	"univpll2_d2",
367d46adccbSFabien Parent 	"syspll2_d2"
368d46adccbSFabien Parent };
369d46adccbSFabien Parent 
370d46adccbSFabien Parent static const char * const apu_parents[] = {
371d46adccbSFabien Parent 	"clk26m",
372d46adccbSFabien Parent 	"univpll_d2",
373d46adccbSFabien Parent 	"apupll_ck",
374d46adccbSFabien Parent 	"mmpll_ck",
375d46adccbSFabien Parent 	"syspll_d3",
376d46adccbSFabien Parent 	"univpll1_d2",
377d46adccbSFabien Parent 	"syspll1_d2",
378d46adccbSFabien Parent 	"syspll1_d4"
379d46adccbSFabien Parent };
380d46adccbSFabien Parent 
381d46adccbSFabien Parent static const char * const mbist_diag_parents[] = {
382d46adccbSFabien Parent 	"clk26m",
383d46adccbSFabien Parent 	"syspll4_d4",
384d46adccbSFabien Parent 	"univpll2_d8"
385d46adccbSFabien Parent };
386d46adccbSFabien Parent 
387*ff962100SAngeloGioacchino Del Regno static const char * const apll_i2s_parents[] = {
388d46adccbSFabien Parent 	"aud_1_sel",
389d46adccbSFabien Parent 	"aud_2_sel"
390d46adccbSFabien Parent };
391d46adccbSFabien Parent 
392*ff962100SAngeloGioacchino Del Regno static struct mtk_composite top_misc_muxes[] = {
393d46adccbSFabien Parent 	/* CLK_CFG_11 */
394d46adccbSFabien Parent 	MUX_GATE(CLK_TOP_MBIST_DIAG_SEL, "mbist_diag_sel", mbist_diag_parents,
395d46adccbSFabien Parent 		 0x0ec, 0, 2, 7),
396*ff962100SAngeloGioacchino Del Regno 	/* Audio MUX */
397*ff962100SAngeloGioacchino Del Regno 	MUX(CLK_TOP_APLL_I2S0_SEL, "apll_i2s0_sel", apll_i2s_parents, 0x0320, 11, 1),
398*ff962100SAngeloGioacchino Del Regno 	MUX(CLK_TOP_APLL_I2S1_SEL, "apll_i2s1_sel", apll_i2s_parents, 0x0320, 12, 1),
399*ff962100SAngeloGioacchino Del Regno 	MUX(CLK_TOP_APLL_I2S2_SEL, "apll_i2s2_sel", apll_i2s_parents, 0x0320, 13, 1),
400*ff962100SAngeloGioacchino Del Regno 	MUX(CLK_TOP_APLL_I2S3_SEL, "apll_i2s3_sel", apll_i2s_parents, 0x0320, 14, 1),
401*ff962100SAngeloGioacchino Del Regno 	MUX(CLK_TOP_APLL_TDMOUT_SEL, "apll_tdmout_sel", apll_i2s_parents, 0x0320, 15, 1),
402*ff962100SAngeloGioacchino Del Regno 	MUX(CLK_TOP_APLL_TDMIN_SEL, "apll_tdmin_sel", apll_i2s_parents, 0x0320, 16, 1),
403*ff962100SAngeloGioacchino Del Regno 	MUX(CLK_TOP_APLL_SPDIF_SEL, "apll_spdif_sel", apll_i2s_parents, 0x0320, 17, 1),
404d46adccbSFabien Parent };
405d46adccbSFabien Parent 
406d46adccbSFabien Parent #define CLK_CFG_UPDATE 0x004
407d46adccbSFabien Parent #define CLK_CFG_UPDATE1 0x008
408d46adccbSFabien Parent 
409d46adccbSFabien Parent static const struct mtk_mux top_muxes[] = {
410d46adccbSFabien Parent 	/* CLK_CFG_0 */
411d46adccbSFabien Parent 	MUX_GATE_CLR_SET_UPD_FLAGS(CLK_TOP_AXI_SEL, "axi_sel", axi_parents,
412d46adccbSFabien Parent 				   0x040, 0x044, 0x048, 0, 2, 7, CLK_CFG_UPDATE,
413d46adccbSFabien Parent 				   0, CLK_IS_CRITICAL),
414d46adccbSFabien Parent 	MUX_GATE_CLR_SET_UPD(CLK_TOP_MEM_SEL, "mem_sel", mem_parents, 0x040,
415d46adccbSFabien Parent 			     0x044, 0x048, 8, 2, 15, CLK_CFG_UPDATE, 1),
416d46adccbSFabien Parent 	MUX_GATE_CLR_SET_UPD(CLK_TOP_MM_SEL, "mm_sel", mm_parents, 0x040, 0x044,
417d46adccbSFabien Parent 			     0x048, 16, 3, 23, CLK_CFG_UPDATE, 2),
418d46adccbSFabien Parent 	MUX_GATE_CLR_SET_UPD(CLK_TOP_SCP_SEL, "scp_sel", scp_parents, 0x040,
419d46adccbSFabien Parent 			     0x044, 0x048, 24, 3, 31, CLK_CFG_UPDATE, 3),
420d46adccbSFabien Parent 	/* CLK_CFG_1 */
421d46adccbSFabien Parent 	MUX_GATE_CLR_SET_UPD(CLK_TOP_MFG_SEL, "mfg_sel", mfg_parents, 0x050,
422d46adccbSFabien Parent 			     0x054, 0x058, 0, 2, 7, CLK_CFG_UPDATE, 4),
423d46adccbSFabien Parent 	MUX_GATE_CLR_SET_UPD(CLK_TOP_ATB_SEL, "atb_sel", atb_parents, 0x050,
424d46adccbSFabien Parent 			     0x054, 0x058, 8, 2, 15, CLK_CFG_UPDATE, 5),
425d46adccbSFabien Parent 	MUX_GATE_CLR_SET_UPD(CLK_TOP_CAMTG_SEL, "camtg_sel", camtg_parents,
426d46adccbSFabien Parent 			     0x050, 0x054, 0x058, 16, 3, 23, CLK_CFG_UPDATE, 6),
427d46adccbSFabien Parent 	MUX_GATE_CLR_SET_UPD(CLK_TOP_CAMTG1_SEL, "camtg1_sel", camtg_parents,
428d46adccbSFabien Parent 			     0x050, 0x054, 0x058, 24, 3, 31, CLK_CFG_UPDATE, 7),
429d46adccbSFabien Parent 	/* CLK_CFG_2 */
430d46adccbSFabien Parent 	MUX_GATE_CLR_SET_UPD(CLK_TOP_UART_SEL, "uart_sel", uart_parents, 0x060,
431d46adccbSFabien Parent 			     0x064, 0x068, 0, 1, 7, CLK_CFG_UPDATE, 8),
432d46adccbSFabien Parent 	MUX_GATE_CLR_SET_UPD(CLK_TOP_SPI_SEL, "spi_sel", spi_parents, 0x060,
433d46adccbSFabien Parent 			     0x064, 0x068, 8, 2, 15, CLK_CFG_UPDATE, 9),
434d46adccbSFabien Parent 	MUX_GATE_CLR_SET_UPD(CLK_TOP_MSDC50_0_HC_SEL, "msdc50_0_hc_sel",
435d46adccbSFabien Parent 			     msdc50_0_hc_parents, 0x060, 0x064, 0x068, 16, 2,
436d46adccbSFabien Parent 			     23, CLK_CFG_UPDATE, 10),
437d46adccbSFabien Parent 	MUX_GATE_CLR_SET_UPD(CLK_TOP_MSDC2_2_HC_SEL, "msdc2_2_hc_sel",
438d46adccbSFabien Parent 			     msdc50_0_hc_parents, 0x060, 0x064, 0x068, 24, 2,
439d46adccbSFabien Parent 			     31, CLK_CFG_UPDATE, 11),
440d46adccbSFabien Parent 	/* CLK_CFG_3 */
441d46adccbSFabien Parent 	MUX_GATE_CLR_SET_UPD(CLK_TOP_MSDC50_0_SEL, "msdc50_0_sel",
442d46adccbSFabien Parent 			     msdc50_0_parents, 0x070, 0x074, 0x078, 0, 3, 7,
443d46adccbSFabien Parent 			     CLK_CFG_UPDATE, 12),
444d46adccbSFabien Parent 	MUX_GATE_CLR_SET_UPD(CLK_TOP_MSDC50_2_SEL, "msdc50_2_sel",
445d46adccbSFabien Parent 			     msdc50_2_parents, 0x070, 0x074, 0x078, 8, 3, 15,
446d46adccbSFabien Parent 			     CLK_CFG_UPDATE, 13),
447d46adccbSFabien Parent 	MUX_GATE_CLR_SET_UPD(CLK_TOP_MSDC30_1_SEL, "msdc30_1_sel",
448d46adccbSFabien Parent 			     msdc30_1_parents, 0x070, 0x074, 0x078, 16, 3, 23,
449d46adccbSFabien Parent 			     CLK_CFG_UPDATE, 14),
450d46adccbSFabien Parent 	MUX_GATE_CLR_SET_UPD(CLK_TOP_AUDIO_SEL, "audio_sel", audio_parents,
451d46adccbSFabien Parent 			     0x070, 0x074, 0x078, 24, 2, 31, CLK_CFG_UPDATE,
452d46adccbSFabien Parent 			     15),
453d46adccbSFabien Parent 	/* CLK_CFG_4 */
454d46adccbSFabien Parent 	MUX_GATE_CLR_SET_UPD(CLK_TOP_AUD_INTBUS_SEL, "aud_intbus_sel",
455d46adccbSFabien Parent 			     aud_intbus_parents, 0x080, 0x084, 0x088, 0, 2, 7,
456d46adccbSFabien Parent 			     CLK_CFG_UPDATE, 16),
457d46adccbSFabien Parent 	MUX_GATE_CLR_SET_UPD(CLK_TOP_AUD_1_SEL, "aud_1_sel", aud_1_parents,
458d46adccbSFabien Parent 			     0x080, 0x084, 0x088, 8, 1, 15, CLK_CFG_UPDATE, 17),
459d46adccbSFabien Parent 	MUX_GATE_CLR_SET_UPD(CLK_TOP_AUD_2_SEL, "aud_2_sel", aud_2_parents,
460d46adccbSFabien Parent 			     0x080, 0x084, 0x088, 16, 1, 23, CLK_CFG_UPDATE,
461d46adccbSFabien Parent 			     18),
462d46adccbSFabien Parent 	MUX_GATE_CLR_SET_UPD(CLK_TOP_AUD_ENGEN1_SEL, "aud_engen1_sel",
463d46adccbSFabien Parent 			     aud_engen1_parents, 0x080, 0x084, 0x088, 24, 2, 31,
464d46adccbSFabien Parent 			     CLK_CFG_UPDATE, 19),
465d46adccbSFabien Parent 	/* CLK_CFG_5 */
466d46adccbSFabien Parent 	MUX_GATE_CLR_SET_UPD(CLK_TOP_AUD_ENGEN2_SEL, "aud_engen2_sel",
467d46adccbSFabien Parent 			     aud_engen2_parents, 0x090, 0x094, 0x098, 0, 2, 7,
468d46adccbSFabien Parent 			     CLK_CFG_UPDATE, 20),
469d46adccbSFabien Parent 	MUX_GATE_CLR_SET_UPD(CLK_TOP_AUD_SPDIF_SEL, "aud_spdif_sel",
470d46adccbSFabien Parent 			     aud_spdif_parents, 0x090, 0x094, 0x098, 8, 1, 15,
471d46adccbSFabien Parent 			     CLK_CFG_UPDATE, 21),
472d46adccbSFabien Parent 	MUX_GATE_CLR_SET_UPD(CLK_TOP_DISP_PWM_SEL, "disp_pwm_sel",
473d46adccbSFabien Parent 			     disp_pwm_parents, 0x090, 0x094, 0x098, 16, 2, 23,
474d46adccbSFabien Parent 			     CLK_CFG_UPDATE, 22),
475d46adccbSFabien Parent 	/* CLK_CFG_6 */
476d46adccbSFabien Parent 	MUX_GATE_CLR_SET_UPD_FLAGS(CLK_TOP_DXCC_SEL, "dxcc_sel", dxcc_parents,
477d46adccbSFabien Parent 				   0x0a0, 0x0a4, 0x0a8, 0, 2, 7, CLK_CFG_UPDATE,
478d46adccbSFabien Parent 				   24, CLK_IS_CRITICAL),
479d46adccbSFabien Parent 	MUX_GATE_CLR_SET_UPD(CLK_TOP_SSUSB_SYS_SEL, "ssusb_sys_sel",
480d46adccbSFabien Parent 			     ssusb_sys_parents, 0x0a0, 0x0a4, 0x0a8, 8, 2, 15,
481d46adccbSFabien Parent 			     CLK_CFG_UPDATE, 25),
482d46adccbSFabien Parent 	MUX_GATE_CLR_SET_UPD(CLK_TOP_SSUSB_XHCI_SEL, "ssusb_xhci_sel",
483d46adccbSFabien Parent 			     ssusb_sys_parents, 0x0a0, 0x0a4, 0x0a8, 16, 2, 23,
484d46adccbSFabien Parent 			     CLK_CFG_UPDATE, 26),
485d46adccbSFabien Parent 	MUX_GATE_CLR_SET_UPD_FLAGS(CLK_TOP_SPM_SEL, "spm_sel", spm_parents,
486d46adccbSFabien Parent 				   0x0a0, 0x0a4, 0x0a8, 24, 1, 31,
487d46adccbSFabien Parent 				   CLK_CFG_UPDATE, 27, CLK_IS_CRITICAL),
488d46adccbSFabien Parent 	/* CLK_CFG_7 */
489d46adccbSFabien Parent 	MUX_GATE_CLR_SET_UPD(CLK_TOP_I2C_SEL, "i2c_sel", i2c_parents, 0x0b0,
490d46adccbSFabien Parent 			     0x0b4, 0x0b8, 0, 3, 7, CLK_CFG_UPDATE, 28),
491d46adccbSFabien Parent 	MUX_GATE_CLR_SET_UPD(CLK_TOP_PWM_SEL, "pwm_sel", pwm_parents, 0x0b0,
492d46adccbSFabien Parent 			     0x0b4, 0x0b8, 8, 2, 15, CLK_CFG_UPDATE, 29),
493d46adccbSFabien Parent 	MUX_GATE_CLR_SET_UPD(CLK_TOP_SENIF_SEL, "senif_sel", senif_parents,
494d46adccbSFabien Parent 			     0x0b0, 0x0b4, 0x0b8, 16, 2, 23, CLK_CFG_UPDATE,
495d46adccbSFabien Parent 			     30),
496d46adccbSFabien Parent 	MUX_GATE_CLR_SET_UPD(CLK_TOP_AES_FDE_SEL, "aes_fde_sel",
497d46adccbSFabien Parent 			     aes_fde_parents, 0x0b0, 0x0b4, 0x0b8, 24, 3, 31,
498d46adccbSFabien Parent 			     CLK_CFG_UPDATE, 31),
499d46adccbSFabien Parent 	/* CLK_CFG_8 */
500d46adccbSFabien Parent 	MUX_GATE_CLR_SET_UPD(CLK_TOP_CAMTM_SEL, "camtm_sel", senif_parents,
501d46adccbSFabien Parent 			     0x0c0, 0x0c4, 0x0c8, 0, 2, 7, CLK_CFG_UPDATE1, 0),
502d46adccbSFabien Parent 	MUX_GATE_CLR_SET_UPD(CLK_TOP_DPI0_SEL, "dpi0_sel", dpi0_parents, 0x0c0,
503d46adccbSFabien Parent 			     0x0c4, 0x0c8, 8, 3, 15, CLK_CFG_UPDATE1, 1),
504d46adccbSFabien Parent 	MUX_GATE_CLR_SET_UPD(CLK_TOP_DPI1_SEL, "dpi1_sel", dpi0_parents, 0x0c0,
505d46adccbSFabien Parent 			     0x0c4, 0x0c8, 16, 3, 23, CLK_CFG_UPDATE1, 2),
506d46adccbSFabien Parent 	MUX_GATE_CLR_SET_UPD(CLK_TOP_DSP_SEL, "dsp_sel", dsp_parents, 0x0c0,
507d46adccbSFabien Parent 			     0x0c4, 0x0c8, 24, 3, 31, CLK_CFG_UPDATE1, 3),
508d46adccbSFabien Parent 	/* CLK_CFG_9 */
509d46adccbSFabien Parent 	MUX_GATE_CLR_SET_UPD(CLK_TOP_NFI2X_SEL, "nfi2x_sel", nfi2x_parents,
510d46adccbSFabien Parent 			     0x0d0, 0x0d4, 0x0d8, 0, 3, 7, CLK_CFG_UPDATE1, 4),
511d46adccbSFabien Parent 	MUX_GATE_CLR_SET_UPD(CLK_TOP_NFIECC_SEL, "nfiecc_sel", nfiecc_parents,
512d46adccbSFabien Parent 			     0x0d0, 0x0d4, 0x0d8, 8, 3, 15, CLK_CFG_UPDATE1, 5),
513d46adccbSFabien Parent 	MUX_GATE_CLR_SET_UPD(CLK_TOP_ECC_SEL, "ecc_sel", ecc_parents, 0x0d0,
514d46adccbSFabien Parent 			     0x0d4, 0x0d8, 16, 3, 23, CLK_CFG_UPDATE1, 6),
515d46adccbSFabien Parent 	MUX_GATE_CLR_SET_UPD(CLK_TOP_ETH_SEL, "eth_sel", eth_parents, 0x0d0,
516d46adccbSFabien Parent 			     0x0d4, 0x0d8, 24, 3, 31, CLK_CFG_UPDATE1, 7),
517d46adccbSFabien Parent 	/* CLK_CFG_10 */
518d46adccbSFabien Parent 	MUX_GATE_CLR_SET_UPD(CLK_TOP_GCPU_SEL, "gcpu_sel", gcpu_parents, 0x0e0,
519d46adccbSFabien Parent 			     0x0e4, 0x0e8, 0, 3, 7, CLK_CFG_UPDATE1, 8),
520d46adccbSFabien Parent 	MUX_GATE_CLR_SET_UPD(CLK_TOP_GCPU_CPM_SEL, "gcpu_cpm_sel",
521d46adccbSFabien Parent 			     gcpu_cpm_parents, 0x0e0, 0x0e4, 0x0e8, 8, 2, 15,
522d46adccbSFabien Parent 			     CLK_CFG_UPDATE1, 9),
523d46adccbSFabien Parent 	MUX_GATE_CLR_SET_UPD(CLK_TOP_APU_SEL, "apu_sel", apu_parents, 0x0e0,
524d46adccbSFabien Parent 			     0x0e4, 0x0e8, 16, 3, 23, CLK_CFG_UPDATE1, 10),
525d46adccbSFabien Parent 	MUX_GATE_CLR_SET_UPD(CLK_TOP_APU_IF_SEL, "apu_if_sel", apu_parents,
526d46adccbSFabien Parent 			     0x0e0, 0x0e4, 0x0e8, 24, 3, 31, CLK_CFG_UPDATE1,
527d46adccbSFabien Parent 			     11),
528d46adccbSFabien Parent };
529d46adccbSFabien Parent 
530d46adccbSFabien Parent static const char * const mcu_bus_parents[] = {
531d46adccbSFabien Parent 	"clk26m",
532d46adccbSFabien Parent 	"armpll",
533d46adccbSFabien Parent 	"mainpll",
534d46adccbSFabien Parent 	"univpll_d2"
535d46adccbSFabien Parent };
536d46adccbSFabien Parent 
537d46adccbSFabien Parent static struct mtk_composite mcu_muxes[] = {
538d46adccbSFabien Parent 	/* bus_pll_divider_cfg */
539d46adccbSFabien Parent 	MUX_GATE_FLAGS(CLK_MCU_BUS_SEL, "mcu_bus_sel", mcu_bus_parents, 0x7C0,
540d46adccbSFabien Parent 		       9, 2, -1, CLK_SET_RATE_PARENT | CLK_IS_CRITICAL),
541d46adccbSFabien Parent };
542d46adccbSFabien Parent 
543d46adccbSFabien Parent #define DIV_ADJ_F(_id, _name, _parent, _reg, _shift, _width, _flags) {	\
544d46adccbSFabien Parent 		.id = _id,					\
545d46adccbSFabien Parent 		.name = _name,					\
546d46adccbSFabien Parent 		.parent_name = _parent,				\
547d46adccbSFabien Parent 		.div_reg = _reg,				\
548d46adccbSFabien Parent 		.div_shift = _shift,				\
549d46adccbSFabien Parent 		.div_width = _width,				\
550d46adccbSFabien Parent 		.clk_divider_flags = _flags,			\
551d46adccbSFabien Parent }
552d46adccbSFabien Parent 
553d46adccbSFabien Parent static const struct mtk_clk_divider top_adj_divs[] = {
554d46adccbSFabien Parent 	DIV_ADJ_F(CLK_TOP_APLL12_CK_DIV0, "apll12_ck_div0", "apll_i2s0_sel",
555d46adccbSFabien Parent 		  0x324, 0, 8, CLK_DIVIDER_ROUND_CLOSEST),
556d46adccbSFabien Parent 	DIV_ADJ_F(CLK_TOP_APLL12_CK_DIV1, "apll12_ck_div1", "apll_i2s1_sel",
557d46adccbSFabien Parent 		  0x324, 8, 8, CLK_DIVIDER_ROUND_CLOSEST),
558d46adccbSFabien Parent 	DIV_ADJ_F(CLK_TOP_APLL12_CK_DIV2, "apll12_ck_div2", "apll_i2s2_sel",
559d46adccbSFabien Parent 		  0x324, 16, 8, CLK_DIVIDER_ROUND_CLOSEST),
560d46adccbSFabien Parent 	DIV_ADJ_F(CLK_TOP_APLL12_CK_DIV3, "apll12_ck_div3", "apll_i2s3_sel",
561d46adccbSFabien Parent 		  0x324, 24, 8, CLK_DIVIDER_ROUND_CLOSEST),
562d46adccbSFabien Parent 	DIV_ADJ_F(CLK_TOP_APLL12_CK_DIV6, "apll12_ck_div6", "apll_spdif_sel",
563d46adccbSFabien Parent 		  0x32c, 0, 8, CLK_DIVIDER_ROUND_CLOSEST),
564d46adccbSFabien Parent };
565d46adccbSFabien Parent 
566905b7430SAngeloGioacchino Del Regno static const struct mtk_gate_regs top0_cg_regs = {
567905b7430SAngeloGioacchino Del Regno 	.set_ofs = 0,
568905b7430SAngeloGioacchino Del Regno 	.clr_ofs = 0,
569905b7430SAngeloGioacchino Del Regno 	.sta_ofs = 0,
570d46adccbSFabien Parent };
571d46adccbSFabien Parent 
572905b7430SAngeloGioacchino Del Regno static const struct mtk_gate_regs top1_cg_regs = {
573905b7430SAngeloGioacchino Del Regno 	.set_ofs = 0x104,
574905b7430SAngeloGioacchino Del Regno 	.clr_ofs = 0x104,
575905b7430SAngeloGioacchino Del Regno 	.sta_ofs = 0x104,
576905b7430SAngeloGioacchino Del Regno };
577905b7430SAngeloGioacchino Del Regno 
578905b7430SAngeloGioacchino Del Regno static const struct mtk_gate_regs top2_cg_regs = {
579905b7430SAngeloGioacchino Del Regno 	.set_ofs = 0x320,
580905b7430SAngeloGioacchino Del Regno 	.clr_ofs = 0x320,
581905b7430SAngeloGioacchino Del Regno 	.sta_ofs = 0x320,
582905b7430SAngeloGioacchino Del Regno };
583905b7430SAngeloGioacchino Del Regno 
584905b7430SAngeloGioacchino Del Regno #define GATE_TOP0(_id, _name, _parent, _shift)			\
585905b7430SAngeloGioacchino Del Regno 	GATE_MTK(_id, _name, _parent, &top0_cg_regs,		\
586905b7430SAngeloGioacchino Del Regno 		 _shift, &mtk_clk_gate_ops_no_setclr_inv)
587905b7430SAngeloGioacchino Del Regno 
588905b7430SAngeloGioacchino Del Regno #define GATE_TOP1(_id, _name, _parent, _shift)			\
589905b7430SAngeloGioacchino Del Regno 	GATE_MTK(_id, _name, _parent, &top1_cg_regs,		\
590905b7430SAngeloGioacchino Del Regno 		 _shift, &mtk_clk_gate_ops_no_setclr)
591905b7430SAngeloGioacchino Del Regno 
592905b7430SAngeloGioacchino Del Regno #define GATE_TOP2(_id, _name, _parent, _shift)			\
593905b7430SAngeloGioacchino Del Regno 	GATE_MTK(_id, _name, _parent, &top2_cg_regs,		\
594905b7430SAngeloGioacchino Del Regno 		 _shift, &mtk_clk_gate_ops_no_setclr)
595905b7430SAngeloGioacchino Del Regno 
596905b7430SAngeloGioacchino Del Regno static const struct mtk_gate top_clk_gates[] = {
597905b7430SAngeloGioacchino Del Regno 	GATE_TOP0(CLK_TOP_CONN_32K, "conn_32k", "clk32k", 10),
598905b7430SAngeloGioacchino Del Regno 	GATE_TOP0(CLK_TOP_CONN_26M, "conn_26m", "clk26m", 11),
599905b7430SAngeloGioacchino Del Regno 	GATE_TOP0(CLK_TOP_DSP_32K, "dsp_32k", "clk32k", 16),
600905b7430SAngeloGioacchino Del Regno 	GATE_TOP0(CLK_TOP_DSP_26M, "dsp_26m", "clk26m", 17),
601905b7430SAngeloGioacchino Del Regno 	GATE_TOP1(CLK_TOP_USB20_48M_EN, "usb20_48m_en", "usb20_192m_d4", 8),
602905b7430SAngeloGioacchino Del Regno 	GATE_TOP1(CLK_TOP_UNIVPLL_48M_EN, "univpll_48m_en", "usb20_192m_d4", 9),
603905b7430SAngeloGioacchino Del Regno 	GATE_TOP1(CLK_TOP_LVDSTX_CLKDIG_EN, "lvdstx_dig_en", "lvdstx_dig_cts", 20),
604905b7430SAngeloGioacchino Del Regno 	GATE_TOP1(CLK_TOP_VPLL_DPIX_EN, "vpll_dpix_en", "vpll_dpix", 21),
605905b7430SAngeloGioacchino Del Regno 	GATE_TOP1(CLK_TOP_SSUSB_TOP_CK_EN, "ssusb_top_ck_en", NULL, 22),
606905b7430SAngeloGioacchino Del Regno 	GATE_TOP1(CLK_TOP_SSUSB_PHY_CK_EN, "ssusb_phy_ck_en", NULL, 23),
607905b7430SAngeloGioacchino Del Regno 	GATE_TOP2(CLK_TOP_AUD_I2S0_M, "aud_i2s0_m_ck", "apll12_ck_div0", 0),
608905b7430SAngeloGioacchino Del Regno 	GATE_TOP2(CLK_TOP_AUD_I2S1_M, "aud_i2s1_m_ck", "apll12_ck_div1", 1),
609905b7430SAngeloGioacchino Del Regno 	GATE_TOP2(CLK_TOP_AUD_I2S2_M, "aud_i2s2_m_ck", "apll12_ck_div2", 2),
610905b7430SAngeloGioacchino Del Regno 	GATE_TOP2(CLK_TOP_AUD_I2S3_M, "aud_i2s3_m_ck", "apll12_ck_div3", 3),
611905b7430SAngeloGioacchino Del Regno 	GATE_TOP2(CLK_TOP_AUD_TDMOUT_M, "aud_tdmout_m_ck", "apll12_ck_div4", 4),
612905b7430SAngeloGioacchino Del Regno 	GATE_TOP2(CLK_TOP_AUD_TDMOUT_B, "aud_tdmout_b_ck", "apll12_ck_div4b", 5),
613905b7430SAngeloGioacchino Del Regno 	GATE_TOP2(CLK_TOP_AUD_TDMIN_M, "aud_tdmin_m_ck", "apll12_ck_div5", 6),
614905b7430SAngeloGioacchino Del Regno 	GATE_TOP2(CLK_TOP_AUD_TDMIN_B, "aud_tdmin_b_ck", "apll12_ck_div5b", 7),
615905b7430SAngeloGioacchino Del Regno 	GATE_TOP2(CLK_TOP_AUD_SPDIF_M, "aud_spdif_m_ck", "apll12_ck_div6", 8),
616d46adccbSFabien Parent };
617d46adccbSFabien Parent 
618d46adccbSFabien Parent static const struct mtk_gate_regs ifr2_cg_regs = {
619d46adccbSFabien Parent 	.set_ofs = 0x80,
620d46adccbSFabien Parent 	.clr_ofs = 0x84,
621d46adccbSFabien Parent 	.sta_ofs = 0x90,
622d46adccbSFabien Parent };
623d46adccbSFabien Parent 
624d46adccbSFabien Parent static const struct mtk_gate_regs ifr3_cg_regs = {
625d46adccbSFabien Parent 	.set_ofs = 0x88,
626d46adccbSFabien Parent 	.clr_ofs = 0x8c,
627d46adccbSFabien Parent 	.sta_ofs = 0x94,
628d46adccbSFabien Parent };
629d46adccbSFabien Parent 
630d46adccbSFabien Parent static const struct mtk_gate_regs ifr4_cg_regs = {
631d46adccbSFabien Parent 	.set_ofs = 0xa4,
632d46adccbSFabien Parent 	.clr_ofs = 0xa8,
633d46adccbSFabien Parent 	.sta_ofs = 0xac,
634d46adccbSFabien Parent };
635d46adccbSFabien Parent 
636d46adccbSFabien Parent static const struct mtk_gate_regs ifr5_cg_regs = {
637d46adccbSFabien Parent 	.set_ofs = 0xc0,
638d46adccbSFabien Parent 	.clr_ofs = 0xc4,
639d46adccbSFabien Parent 	.sta_ofs = 0xc8,
640d46adccbSFabien Parent };
641d46adccbSFabien Parent 
642d46adccbSFabien Parent static const struct mtk_gate_regs ifr6_cg_regs = {
643d46adccbSFabien Parent 	.set_ofs = 0xd0,
644d46adccbSFabien Parent 	.clr_ofs = 0xd4,
645d46adccbSFabien Parent 	.sta_ofs = 0xd8,
646d46adccbSFabien Parent };
647d46adccbSFabien Parent 
648905b7430SAngeloGioacchino Del Regno #define GATE_IFRX(_id, _name, _parent, _shift, _regs)	\
649905b7430SAngeloGioacchino Del Regno 	GATE_MTK(_id, _name, _parent, _regs, _shift,	\
650905b7430SAngeloGioacchino Del Regno 		 &mtk_clk_gate_ops_setclr)
651d46adccbSFabien Parent 
652905b7430SAngeloGioacchino Del Regno #define GATE_IFR2(_id, _name, _parent, _shift)		\
653905b7430SAngeloGioacchino Del Regno 	GATE_IFRX(_id, _name, _parent, _shift, &ifr2_cg_regs)
654d46adccbSFabien Parent 
655905b7430SAngeloGioacchino Del Regno #define GATE_IFR3(_id, _name, _parent, _shift)		\
656905b7430SAngeloGioacchino Del Regno 	GATE_IFRX(_id, _name, _parent, _shift, &ifr3_cg_regs)
657d46adccbSFabien Parent 
658905b7430SAngeloGioacchino Del Regno #define GATE_IFR4(_id, _name, _parent, _shift)		\
659905b7430SAngeloGioacchino Del Regno 	GATE_IFRX(_id, _name, _parent, _shift, &ifr4_cg_regs)
660d46adccbSFabien Parent 
661905b7430SAngeloGioacchino Del Regno #define GATE_IFR5(_id, _name, _parent, _shift)		\
662905b7430SAngeloGioacchino Del Regno 	GATE_IFRX(_id, _name, _parent, _shift, &ifr5_cg_regs)
663905b7430SAngeloGioacchino Del Regno 
664905b7430SAngeloGioacchino Del Regno #define GATE_IFR6(_id, _name, _parent, _shift)		\
665905b7430SAngeloGioacchino Del Regno 	GATE_IFRX(_id, _name, _parent, _shift, &ifr6_cg_regs)
666d46adccbSFabien Parent 
667d46adccbSFabien Parent static const struct mtk_gate ifr_clks[] = {
668d46adccbSFabien Parent 	/* IFR2 */
669d46adccbSFabien Parent 	GATE_IFR2(CLK_IFR_PMIC_TMR, "ifr_pmic_tmr", "clk26m", 0),
670d46adccbSFabien Parent 	GATE_IFR2(CLK_IFR_PMIC_AP, "ifr_pmic_ap", "clk26m", 1),
671d46adccbSFabien Parent 	GATE_IFR2(CLK_IFR_PMIC_MD, "ifr_pmic_md", "clk26m", 2),
672d46adccbSFabien Parent 	GATE_IFR2(CLK_IFR_PMIC_CONN, "ifr_pmic_conn", "clk26m", 3),
673d46adccbSFabien Parent 	GATE_IFR2(CLK_IFR_ICUSB, "ifr_icusb", "axi_sel", 8),
674d46adccbSFabien Parent 	GATE_IFR2(CLK_IFR_GCE, "ifr_gce", "axi_sel", 9),
675d46adccbSFabien Parent 	GATE_IFR2(CLK_IFR_THERM, "ifr_therm", "axi_sel", 10),
676d46adccbSFabien Parent 	GATE_IFR2(CLK_IFR_PWM_HCLK, "ifr_pwm_hclk", "axi_sel", 15),
677d46adccbSFabien Parent 	GATE_IFR2(CLK_IFR_PWM1, "ifr_pwm1", "pwm_sel", 16),
678d46adccbSFabien Parent 	GATE_IFR2(CLK_IFR_PWM2, "ifr_pwm2", "pwm_sel", 17),
679d46adccbSFabien Parent 	GATE_IFR2(CLK_IFR_PWM3, "ifr_pwm3", "pwm_sel", 18),
680d46adccbSFabien Parent 	GATE_IFR2(CLK_IFR_PWM4, "ifr_pwm4", "pwm_sel", 19),
681d46adccbSFabien Parent 	GATE_IFR2(CLK_IFR_PWM5, "ifr_pwm5", "pwm_sel", 20),
682d46adccbSFabien Parent 	GATE_IFR2(CLK_IFR_PWM, "ifr_pwm", "pwm_sel", 21),
683d46adccbSFabien Parent 	GATE_IFR2(CLK_IFR_UART0, "ifr_uart0", "uart_sel", 22),
684d46adccbSFabien Parent 	GATE_IFR2(CLK_IFR_UART1, "ifr_uart1", "uart_sel", 23),
685d46adccbSFabien Parent 	GATE_IFR2(CLK_IFR_UART2, "ifr_uart2", "uart_sel", 24),
686d46adccbSFabien Parent 	GATE_IFR2(CLK_IFR_DSP_UART, "ifr_dsp_uart", "uart_sel", 26),
687d46adccbSFabien Parent 	GATE_IFR2(CLK_IFR_GCE_26M, "ifr_gce_26m", "clk26m", 27),
688d46adccbSFabien Parent 	GATE_IFR2(CLK_IFR_CQ_DMA_FPC, "ifr_cq_dma_fpc", "axi_sel", 28),
689d46adccbSFabien Parent 	GATE_IFR2(CLK_IFR_BTIF, "ifr_btif", "axi_sel", 31),
690d46adccbSFabien Parent 	/* IFR3 */
691d46adccbSFabien Parent 	GATE_IFR3(CLK_IFR_SPI0, "ifr_spi0", "spi_sel", 1),
692d46adccbSFabien Parent 	GATE_IFR3(CLK_IFR_MSDC0_HCLK, "ifr_msdc0", "msdc50_0_hc_sel", 2),
693d46adccbSFabien Parent 	GATE_IFR3(CLK_IFR_MSDC2_HCLK, "ifr_msdc2", "msdc2_2_hc_sel", 3),
694d46adccbSFabien Parent 	GATE_IFR3(CLK_IFR_MSDC1_HCLK, "ifr_msdc1", "axi_sel", 4),
695d46adccbSFabien Parent 	GATE_IFR3(CLK_IFR_DVFSRC, "ifr_dvfsrc", "clk26m", 7),
696d46adccbSFabien Parent 	GATE_IFR3(CLK_IFR_GCPU, "ifr_gcpu", "axi_sel", 8),
697d46adccbSFabien Parent 	GATE_IFR3(CLK_IFR_TRNG, "ifr_trng", "axi_sel", 9),
698d46adccbSFabien Parent 	GATE_IFR3(CLK_IFR_AUXADC, "ifr_auxadc", "clk26m", 10),
699d46adccbSFabien Parent 	GATE_IFR3(CLK_IFR_AUXADC_MD, "ifr_auxadc_md", "clk26m", 14),
700d46adccbSFabien Parent 	GATE_IFR3(CLK_IFR_AP_DMA, "ifr_ap_dma", "axi_sel", 18),
701d46adccbSFabien Parent 	GATE_IFR3(CLK_IFR_DEBUGSYS, "ifr_debugsys", "axi_sel", 24),
702d46adccbSFabien Parent 	GATE_IFR3(CLK_IFR_AUDIO, "ifr_audio", "axi_sel", 25),
703d46adccbSFabien Parent 	/* IFR4 */
704d46adccbSFabien Parent 	GATE_IFR4(CLK_IFR_PWM_FBCLK6, "ifr_pwm_fbclk6", "pwm_sel", 0),
705d46adccbSFabien Parent 	GATE_IFR4(CLK_IFR_DISP_PWM, "ifr_disp_pwm", "disp_pwm_sel", 2),
706d46adccbSFabien Parent 	GATE_IFR4(CLK_IFR_AUD_26M_BK, "ifr_aud_26m_bk", "clk26m", 4),
707d46adccbSFabien Parent 	GATE_IFR4(CLK_IFR_CQ_DMA, "ifr_cq_dma", "axi_sel", 27),
708d46adccbSFabien Parent 	/* IFR5 */
709d46adccbSFabien Parent 	GATE_IFR5(CLK_IFR_MSDC0_SF, "ifr_msdc0_sf", "msdc50_0_sel", 0),
710d46adccbSFabien Parent 	GATE_IFR5(CLK_IFR_MSDC1_SF, "ifr_msdc1_sf", "msdc50_0_sel", 1),
711d46adccbSFabien Parent 	GATE_IFR5(CLK_IFR_MSDC2_SF, "ifr_msdc2_sf", "msdc50_0_sel", 2),
712d46adccbSFabien Parent 	GATE_IFR5(CLK_IFR_AP_MSDC0, "ifr_ap_msdc0", "msdc50_0_sel", 7),
713d46adccbSFabien Parent 	GATE_IFR5(CLK_IFR_MD_MSDC0, "ifr_md_msdc0", "msdc50_0_sel", 8),
714d46adccbSFabien Parent 	GATE_IFR5(CLK_IFR_MSDC0_SRC, "ifr_msdc0_src", "msdc50_0_sel", 9),
715d46adccbSFabien Parent 	GATE_IFR5(CLK_IFR_MSDC1_SRC, "ifr_msdc1_src", "msdc30_1_sel", 10),
716d46adccbSFabien Parent 	GATE_IFR5(CLK_IFR_MSDC2_SRC, "ifr_msdc2_src", "msdc50_2_sel", 11),
717d46adccbSFabien Parent 	GATE_IFR5(CLK_IFR_PWRAP_TMR, "ifr_pwrap_tmr", "clk26m", 12),
718d46adccbSFabien Parent 	GATE_IFR5(CLK_IFR_PWRAP_SPI, "ifr_pwrap_spi", "clk26m", 13),
719d46adccbSFabien Parent 	GATE_IFR5(CLK_IFR_PWRAP_SYS, "ifr_pwrap_sys", "clk26m", 14),
720d46adccbSFabien Parent 	GATE_IFR5(CLK_IFR_IRRX_26M, "ifr_irrx_26m", "clk26m", 22),
721d46adccbSFabien Parent 	GATE_IFR5(CLK_IFR_IRRX_32K, "ifr_irrx_32k", "clk32k", 23),
722d46adccbSFabien Parent 	GATE_IFR5(CLK_IFR_I2C0_AXI, "ifr_i2c0_axi", "i2c_sel", 24),
723d46adccbSFabien Parent 	GATE_IFR5(CLK_IFR_I2C1_AXI, "ifr_i2c1_axi", "i2c_sel", 25),
724d46adccbSFabien Parent 	GATE_IFR5(CLK_IFR_I2C2_AXI, "ifr_i2c2_axi", "i2c_sel", 26),
725d46adccbSFabien Parent 	GATE_IFR5(CLK_IFR_I2C3_AXI, "ifr_i2c3_axi", "i2c_sel", 27),
726d46adccbSFabien Parent 	GATE_IFR5(CLK_IFR_NIC_AXI, "ifr_nic_axi", "axi_sel", 28),
727d46adccbSFabien Parent 	GATE_IFR5(CLK_IFR_NIC_SLV_AXI, "ifr_nic_slv_axi", "axi_sel", 29),
728d46adccbSFabien Parent 	GATE_IFR5(CLK_IFR_APU_AXI, "ifr_apu_axi", "axi_sel", 30),
729d46adccbSFabien Parent 	/* IFR6 */
730d46adccbSFabien Parent 	GATE_IFR6(CLK_IFR_NFIECC, "ifr_nfiecc", "nfiecc_sel", 0),
731d46adccbSFabien Parent 	GATE_IFR6(CLK_IFR_NFI1X_BK, "ifr_nfi1x_bk", "nfi2x_sel", 1),
732d46adccbSFabien Parent 	GATE_IFR6(CLK_IFR_NFIECC_BK, "ifr_nfiecc_bk", "nfi2x_sel", 2),
733d46adccbSFabien Parent 	GATE_IFR6(CLK_IFR_NFI_BK, "ifr_nfi_bk", "axi_sel", 3),
734d46adccbSFabien Parent 	GATE_IFR6(CLK_IFR_MSDC2_AP_BK, "ifr_msdc2_ap_bk", "axi_sel", 4),
735d46adccbSFabien Parent 	GATE_IFR6(CLK_IFR_MSDC2_MD_BK, "ifr_msdc2_md_bk", "axi_sel", 5),
736d46adccbSFabien Parent 	GATE_IFR6(CLK_IFR_MSDC2_BK, "ifr_msdc2_bk", "axi_sel", 6),
737d46adccbSFabien Parent 	GATE_IFR6(CLK_IFR_SUSB_133_BK, "ifr_susb_133_bk", "axi_sel", 7),
738d46adccbSFabien Parent 	GATE_IFR6(CLK_IFR_SUSB_66_BK, "ifr_susb_66_bk", "axi_sel", 8),
739d46adccbSFabien Parent 	GATE_IFR6(CLK_IFR_SSUSB_SYS, "ifr_ssusb_sys", "ssusb_sys_sel", 9),
740d46adccbSFabien Parent 	GATE_IFR6(CLK_IFR_SSUSB_REF, "ifr_ssusb_ref", "ssusb_sys_sel", 10),
741d46adccbSFabien Parent 	GATE_IFR6(CLK_IFR_SSUSB_XHCI, "ifr_ssusb_xhci", "ssusb_xhci_sel", 11),
742d46adccbSFabien Parent };
743d46adccbSFabien Parent 
744905b7430SAngeloGioacchino Del Regno static const struct mtk_gate_regs peri_cg_regs = {
745905b7430SAngeloGioacchino Del Regno 	.set_ofs = 0x20c,
746905b7430SAngeloGioacchino Del Regno 	.clr_ofs = 0x20c,
747905b7430SAngeloGioacchino Del Regno 	.sta_ofs = 0x20c,
748d46adccbSFabien Parent };
749d46adccbSFabien Parent 
750905b7430SAngeloGioacchino Del Regno static const struct mtk_gate peri_clks[] = {
751905b7430SAngeloGioacchino Del Regno 	GATE_MTK(CLK_PERIAXI, "periaxi", "axi_sel", &peri_cg_regs, 31,
752905b7430SAngeloGioacchino Del Regno 		 &mtk_clk_gate_ops_no_setclr),
753905b7430SAngeloGioacchino Del Regno };
754d46adccbSFabien Parent 
755d46adccbSFabien Parent static int clk_mt8365_top_probe(struct platform_device *pdev)
756d46adccbSFabien Parent {
757d46adccbSFabien Parent 	void __iomem *base;
758d46adccbSFabien Parent 	struct clk_hw_onecell_data *clk_data;
759d46adccbSFabien Parent 	struct device_node *node = pdev->dev.of_node;
760d46adccbSFabien Parent 	struct device *dev = &pdev->dev;
761d46adccbSFabien Parent 	int ret;
762d46adccbSFabien Parent 	int i;
763d46adccbSFabien Parent 
764d46adccbSFabien Parent 	base = devm_platform_ioremap_resource(pdev, 0);
765d46adccbSFabien Parent 	if (IS_ERR(base))
766d46adccbSFabien Parent 		return PTR_ERR(base);
767d46adccbSFabien Parent 
768d46adccbSFabien Parent 	clk_data = mtk_alloc_clk_data(CLK_TOP_NR_CLK);
769d46adccbSFabien Parent 	if (!clk_data)
770d46adccbSFabien Parent 		return -ENOMEM;
771d46adccbSFabien Parent 
772d46adccbSFabien Parent 	ret = mtk_clk_register_fixed_clks(top_fixed_clks,
773d46adccbSFabien Parent 					  ARRAY_SIZE(top_fixed_clks), clk_data);
774d46adccbSFabien Parent 	if (ret)
775d46adccbSFabien Parent 		goto free_clk_data;
776d46adccbSFabien Parent 
777d46adccbSFabien Parent 	ret = mtk_clk_register_factors(top_divs, ARRAY_SIZE(top_divs),
778d46adccbSFabien Parent 				       clk_data);
779d46adccbSFabien Parent 	if (ret)
780d46adccbSFabien Parent 		goto unregister_fixed_clks;
781d46adccbSFabien Parent 
782d3d6bd5eSAngeloGioacchino Del Regno 	ret = mtk_clk_register_muxes(&pdev->dev, top_muxes,
783d3d6bd5eSAngeloGioacchino Del Regno 				     ARRAY_SIZE(top_muxes), node,
784d46adccbSFabien Parent 				     &mt8365_clk_lock, clk_data);
785d46adccbSFabien Parent 	if (ret)
786d46adccbSFabien Parent 		goto unregister_factors;
787d46adccbSFabien Parent 
788*ff962100SAngeloGioacchino Del Regno 	ret = mtk_clk_register_composites(&pdev->dev, top_misc_muxes,
789*ff962100SAngeloGioacchino Del Regno 					  ARRAY_SIZE(top_misc_muxes), base,
790d46adccbSFabien Parent 					  &mt8365_clk_lock, clk_data);
791d46adccbSFabien Parent 	if (ret)
792d46adccbSFabien Parent 		goto unregister_muxes;
793d46adccbSFabien Parent 
794d46adccbSFabien Parent 	ret = mtk_clk_register_dividers(top_adj_divs, ARRAY_SIZE(top_adj_divs),
795d46adccbSFabien Parent 					base, &mt8365_clk_lock, clk_data);
796d46adccbSFabien Parent 	if (ret)
797d46adccbSFabien Parent 		goto unregister_composites;
798d46adccbSFabien Parent 
799905b7430SAngeloGioacchino Del Regno 	ret = mtk_clk_register_gates(&pdev->dev, node, top_clk_gates,
800905b7430SAngeloGioacchino Del Regno 				     ARRAY_SIZE(top_clk_gates), clk_data);
801d46adccbSFabien Parent 	if (ret)
802d46adccbSFabien Parent 		goto unregister_dividers;
803d46adccbSFabien Parent 
804d46adccbSFabien Parent 	ret = of_clk_add_hw_provider(node, of_clk_hw_onecell_get, clk_data);
805d46adccbSFabien Parent 	if (ret)
806905b7430SAngeloGioacchino Del Regno 		goto unregister_gates;
807d46adccbSFabien Parent 
808d46adccbSFabien Parent 	return 0;
809905b7430SAngeloGioacchino Del Regno unregister_gates:
810905b7430SAngeloGioacchino Del Regno 	mtk_clk_unregister_gates(top_clk_gates, ARRAY_SIZE(top_clk_gates), clk_data);
811d46adccbSFabien Parent unregister_dividers:
812d46adccbSFabien Parent 	mtk_clk_unregister_dividers(top_adj_divs, ARRAY_SIZE(top_adj_divs),
813d46adccbSFabien Parent 				    clk_data);
814d46adccbSFabien Parent unregister_composites:
815*ff962100SAngeloGioacchino Del Regno 	mtk_clk_unregister_composites(top_misc_muxes,
816*ff962100SAngeloGioacchino Del Regno 				      ARRAY_SIZE(top_misc_muxes), clk_data);
817d46adccbSFabien Parent unregister_muxes:
818d46adccbSFabien Parent 	mtk_clk_unregister_muxes(top_muxes, ARRAY_SIZE(top_muxes), clk_data);
819d46adccbSFabien Parent unregister_factors:
820d46adccbSFabien Parent 	mtk_clk_unregister_factors(top_divs, ARRAY_SIZE(top_divs), clk_data);
821d46adccbSFabien Parent unregister_fixed_clks:
822d46adccbSFabien Parent 	mtk_clk_unregister_fixed_clks(top_fixed_clks,
823d46adccbSFabien Parent 				      ARRAY_SIZE(top_fixed_clks), clk_data);
824d46adccbSFabien Parent free_clk_data:
825d46adccbSFabien Parent 	mtk_free_clk_data(clk_data);
826d46adccbSFabien Parent 
827d46adccbSFabien Parent 	return ret;
828d46adccbSFabien Parent }
829d46adccbSFabien Parent 
830d46adccbSFabien Parent static int clk_mt8365_infra_probe(struct platform_device *pdev)
831d46adccbSFabien Parent {
832d46adccbSFabien Parent 	struct clk_hw_onecell_data *clk_data;
833d46adccbSFabien Parent 	struct device_node *node = pdev->dev.of_node;
834d46adccbSFabien Parent 	int ret;
835d46adccbSFabien Parent 
836d46adccbSFabien Parent 	clk_data = mtk_alloc_clk_data(CLK_IFR_NR_CLK);
837d46adccbSFabien Parent 	if (!clk_data)
838d46adccbSFabien Parent 		return -ENOMEM;
839d46adccbSFabien Parent 
84020498d52SAngeloGioacchino Del Regno 	ret = mtk_clk_register_gates(&pdev->dev, node, ifr_clks,
84120498d52SAngeloGioacchino Del Regno 				     ARRAY_SIZE(ifr_clks), clk_data);
842d46adccbSFabien Parent 	if (ret)
843d46adccbSFabien Parent 		goto free_clk_data;
844d46adccbSFabien Parent 
845d46adccbSFabien Parent 	ret = of_clk_add_hw_provider(node, of_clk_hw_onecell_get, clk_data);
846d46adccbSFabien Parent 	if (ret)
847d46adccbSFabien Parent 		goto unregister_gates;
848d46adccbSFabien Parent 
849d46adccbSFabien Parent 	return 0;
850d46adccbSFabien Parent 
851d46adccbSFabien Parent unregister_gates:
852d46adccbSFabien Parent 	mtk_clk_unregister_gates(ifr_clks, ARRAY_SIZE(ifr_clks), clk_data);
853d46adccbSFabien Parent free_clk_data:
854d46adccbSFabien Parent 	mtk_free_clk_data(clk_data);
855d46adccbSFabien Parent 
856d46adccbSFabien Parent 	return ret;
857d46adccbSFabien Parent }
858d46adccbSFabien Parent 
859d46adccbSFabien Parent static int clk_mt8365_peri_probe(struct platform_device *pdev)
860d46adccbSFabien Parent {
861d46adccbSFabien Parent 	void __iomem *base;
862d46adccbSFabien Parent 	struct clk_hw_onecell_data *clk_data;
863d46adccbSFabien Parent 	struct device *dev = &pdev->dev;
864d46adccbSFabien Parent 	struct device_node *node = dev->of_node;
865d46adccbSFabien Parent 	int ret;
866d46adccbSFabien Parent 
867d46adccbSFabien Parent 	base = devm_platform_ioremap_resource(pdev, 0);
868d46adccbSFabien Parent 	if (IS_ERR(base))
869d46adccbSFabien Parent 		return PTR_ERR(base);
870d46adccbSFabien Parent 
871d46adccbSFabien Parent 	clk_data = mtk_devm_alloc_clk_data(dev, CLK_PERI_NR_CLK);
872d46adccbSFabien Parent 	if (!clk_data)
873d46adccbSFabien Parent 		return -ENOMEM;
874d46adccbSFabien Parent 
875905b7430SAngeloGioacchino Del Regno 
876905b7430SAngeloGioacchino Del Regno 	ret = mtk_clk_register_gates(&pdev->dev, node, peri_clks,
877905b7430SAngeloGioacchino Del Regno 				     ARRAY_SIZE(peri_clks), clk_data);
878d46adccbSFabien Parent 	if (ret)
879d46adccbSFabien Parent 		return ret;
880d46adccbSFabien Parent 
881d46adccbSFabien Parent 	ret = of_clk_add_hw_provider(node, of_clk_hw_onecell_get, clk_data);
882d46adccbSFabien Parent 
883d46adccbSFabien Parent 	return ret;
884d46adccbSFabien Parent }
885d46adccbSFabien Parent 
886d46adccbSFabien Parent static int clk_mt8365_mcu_probe(struct platform_device *pdev)
887d46adccbSFabien Parent {
888d46adccbSFabien Parent 	struct clk_hw_onecell_data *clk_data;
889d46adccbSFabien Parent 	struct device_node *node = pdev->dev.of_node;
890d46adccbSFabien Parent 	void __iomem *base;
891d46adccbSFabien Parent 	int ret;
892d46adccbSFabien Parent 
893d46adccbSFabien Parent 	base = devm_platform_ioremap_resource(pdev, 0);
894d46adccbSFabien Parent 	if (IS_ERR(base))
895d46adccbSFabien Parent 		return PTR_ERR(base);
896d46adccbSFabien Parent 
897d46adccbSFabien Parent 	clk_data = mtk_alloc_clk_data(CLK_MCU_NR_CLK);
898d46adccbSFabien Parent 	if (!clk_data)
899d46adccbSFabien Parent 		return -ENOMEM;
900d46adccbSFabien Parent 
90101a6c1abSAngeloGioacchino Del Regno 	ret = mtk_clk_register_composites(&pdev->dev, mcu_muxes,
90201a6c1abSAngeloGioacchino Del Regno 					  ARRAY_SIZE(mcu_muxes), base,
90301a6c1abSAngeloGioacchino Del Regno 					  &mt8365_clk_lock, clk_data);
904d46adccbSFabien Parent 	if (ret)
905d46adccbSFabien Parent 		goto free_clk_data;
906d46adccbSFabien Parent 
907d46adccbSFabien Parent 	ret = of_clk_add_hw_provider(node, of_clk_hw_onecell_get, clk_data);
908d46adccbSFabien Parent 	if (ret)
909d46adccbSFabien Parent 		goto unregister_composites;
910d46adccbSFabien Parent 
911d46adccbSFabien Parent 	return 0;
912d46adccbSFabien Parent 
913d46adccbSFabien Parent unregister_composites:
914d46adccbSFabien Parent 	mtk_clk_unregister_composites(mcu_muxes, ARRAY_SIZE(mcu_muxes),
915d46adccbSFabien Parent 				      clk_data);
916d46adccbSFabien Parent free_clk_data:
917d46adccbSFabien Parent 	mtk_free_clk_data(clk_data);
918d46adccbSFabien Parent 
919d46adccbSFabien Parent 	return ret;
920d46adccbSFabien Parent }
921d46adccbSFabien Parent 
922d46adccbSFabien Parent static const struct of_device_id of_match_clk_mt8365[] = {
923d46adccbSFabien Parent 	{
924d46adccbSFabien Parent 		.compatible = "mediatek,mt8365-topckgen",
925d46adccbSFabien Parent 		.data = clk_mt8365_top_probe,
926d46adccbSFabien Parent 	}, {
927d46adccbSFabien Parent 		.compatible = "mediatek,mt8365-infracfg",
928d46adccbSFabien Parent 		.data = clk_mt8365_infra_probe,
929d46adccbSFabien Parent 	}, {
930d46adccbSFabien Parent 		.compatible = "mediatek,mt8365-pericfg",
931d46adccbSFabien Parent 		.data = clk_mt8365_peri_probe,
932d46adccbSFabien Parent 	}, {
933d46adccbSFabien Parent 		.compatible = "mediatek,mt8365-mcucfg",
934d46adccbSFabien Parent 		.data = clk_mt8365_mcu_probe,
935d46adccbSFabien Parent 	}, {
936d46adccbSFabien Parent 		/* sentinel */
937d46adccbSFabien Parent 	}
938d46adccbSFabien Parent };
939d46adccbSFabien Parent 
940d46adccbSFabien Parent static int clk_mt8365_probe(struct platform_device *pdev)
941d46adccbSFabien Parent {
942d46adccbSFabien Parent 	int (*clk_probe)(struct platform_device *pdev);
943d46adccbSFabien Parent 	int ret;
944d46adccbSFabien Parent 
945d46adccbSFabien Parent 	clk_probe = of_device_get_match_data(&pdev->dev);
946d46adccbSFabien Parent 	if (!clk_probe)
947d46adccbSFabien Parent 		return -EINVAL;
948d46adccbSFabien Parent 
949d46adccbSFabien Parent 	ret = clk_probe(pdev);
950d46adccbSFabien Parent 	if (ret)
951d46adccbSFabien Parent 		dev_err(&pdev->dev,
952d46adccbSFabien Parent 			"%s: could not register clock provider: %d\n",
953d46adccbSFabien Parent 			pdev->name, ret);
954d46adccbSFabien Parent 
955d46adccbSFabien Parent 	return ret;
956d46adccbSFabien Parent }
957d46adccbSFabien Parent 
958d46adccbSFabien Parent static struct platform_driver clk_mt8365_drv = {
959d46adccbSFabien Parent 	.probe = clk_mt8365_probe,
960d46adccbSFabien Parent 	.driver = {
961d46adccbSFabien Parent 		.name = "clk-mt8365",
962d46adccbSFabien Parent 		.of_match_table = of_match_clk_mt8365,
963d46adccbSFabien Parent 	},
964d46adccbSFabien Parent };
965d46adccbSFabien Parent 
966d46adccbSFabien Parent static int __init clk_mt8365_init(void)
967d46adccbSFabien Parent {
968d46adccbSFabien Parent 	return platform_driver_register(&clk_mt8365_drv);
969d46adccbSFabien Parent }
970d46adccbSFabien Parent arch_initcall(clk_mt8365_init);
971d46adccbSFabien Parent MODULE_LICENSE("GPL");
972