11802d0beSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
2e9862118SShunli Wang /*
3e9862118SShunli Wang  * Copyright (c) 2014 MediaTek Inc.
4e9862118SShunli Wang  * Author: Shunli Wang <shunli.wang@mediatek.com>
5e9862118SShunli Wang  */
6e9862118SShunli Wang 
7e9862118SShunli Wang #include <linux/clk-provider.h>
8e9862118SShunli Wang #include <linux/platform_device.h>
9e9862118SShunli Wang 
10e9862118SShunli Wang #include "clk-mtk.h"
11e9862118SShunli Wang #include "clk-gate.h"
12e9862118SShunli Wang 
13e9862118SShunli Wang #include <dt-bindings/clock/mt2701-clk.h>
14e9862118SShunli Wang 
15e9862118SShunli Wang static const struct mtk_gate_regs disp0_cg_regs = {
16e9862118SShunli Wang 	.set_ofs = 0x0104,
17e9862118SShunli Wang 	.clr_ofs = 0x0108,
18e9862118SShunli Wang 	.sta_ofs = 0x0100,
19e9862118SShunli Wang };
20e9862118SShunli Wang 
21e9862118SShunli Wang static const struct mtk_gate_regs disp1_cg_regs = {
22e9862118SShunli Wang 	.set_ofs = 0x0114,
23e9862118SShunli Wang 	.clr_ofs = 0x0118,
24e9862118SShunli Wang 	.sta_ofs = 0x0110,
25e9862118SShunli Wang };
26e9862118SShunli Wang 
274c85e20bSAngeloGioacchino Del Regno #define GATE_DISP0(_id, _name, _parent, _shift)	\
284c85e20bSAngeloGioacchino Del Regno 	GATE_MTK(_id, _name, _parent, &disp0_cg_regs, _shift, &mtk_clk_gate_ops_setclr)
29e9862118SShunli Wang 
304c85e20bSAngeloGioacchino Del Regno #define GATE_DISP1(_id, _name, _parent, _shift)	\
314c85e20bSAngeloGioacchino Del Regno 	GATE_MTK(_id, _name, _parent, &disp1_cg_regs, _shift, &mtk_clk_gate_ops_setclr)
32e9862118SShunli Wang 
33e9862118SShunli Wang static const struct mtk_gate mm_clks[] = {
34e9862118SShunli Wang 	GATE_DISP0(CLK_MM_SMI_COMMON, "mm_smi_comm", "mm_sel", 0),
35e9862118SShunli Wang 	GATE_DISP0(CLK_MM_SMI_LARB0, "mm_smi_larb0", "mm_sel", 1),
36e9862118SShunli Wang 	GATE_DISP0(CLK_MM_CMDQ, "mm_cmdq", "mm_sel", 2),
37e9862118SShunli Wang 	GATE_DISP0(CLK_MM_MUTEX, "mm_mutex", "mm_sel", 3),
38e9862118SShunli Wang 	GATE_DISP0(CLK_MM_DISP_COLOR, "mm_disp_color", "mm_sel", 4),
39e9862118SShunli Wang 	GATE_DISP0(CLK_MM_DISP_BLS, "mm_disp_bls", "mm_sel", 5),
40e9862118SShunli Wang 	GATE_DISP0(CLK_MM_DISP_WDMA, "mm_disp_wdma", "mm_sel", 6),
41e9862118SShunli Wang 	GATE_DISP0(CLK_MM_DISP_RDMA, "mm_disp_rdma", "mm_sel", 7),
42e9862118SShunli Wang 	GATE_DISP0(CLK_MM_DISP_OVL, "mm_disp_ovl", "mm_sel", 8),
43e9862118SShunli Wang 	GATE_DISP0(CLK_MM_MDP_TDSHP, "mm_mdp_tdshp", "mm_sel", 9),
44e9862118SShunli Wang 	GATE_DISP0(CLK_MM_MDP_WROT, "mm_mdp_wrot", "mm_sel", 10),
45e9862118SShunli Wang 	GATE_DISP0(CLK_MM_MDP_WDMA, "mm_mdp_wdma", "mm_sel", 11),
46e9862118SShunli Wang 	GATE_DISP0(CLK_MM_MDP_RSZ1, "mm_mdp_rsz1", "mm_sel", 12),
47e9862118SShunli Wang 	GATE_DISP0(CLK_MM_MDP_RSZ0, "mm_mdp_rsz0", "mm_sel", 13),
48e9862118SShunli Wang 	GATE_DISP0(CLK_MM_MDP_RDMA, "mm_mdp_rdma", "mm_sel", 14),
49e9862118SShunli Wang 	GATE_DISP0(CLK_MM_MDP_BLS_26M, "mm_mdp_bls_26m", "pwm_sel", 15),
50e9862118SShunli Wang 	GATE_DISP0(CLK_MM_CAM_MDP, "mm_cam_mdp", "mm_sel", 16),
51e9862118SShunli Wang 	GATE_DISP0(CLK_MM_FAKE_ENG, "mm_fake_eng", "mm_sel", 17),
52e9862118SShunli Wang 	GATE_DISP0(CLK_MM_MUTEX_32K, "mm_mutex_32k", "rtc_sel", 18),
53e9862118SShunli Wang 	GATE_DISP0(CLK_MM_DISP_RDMA1, "mm_disp_rdma1", "mm_sel", 19),
54e9862118SShunli Wang 	GATE_DISP0(CLK_MM_DISP_UFOE, "mm_disp_ufoe", "mm_sel", 20),
55e9862118SShunli Wang 	GATE_DISP1(CLK_MM_DSI_ENGINE, "mm_dsi_eng", "mm_sel", 0),
56e9862118SShunli Wang 	GATE_DISP1(CLK_MM_DSI_DIG, "mm_dsi_dig", "dsi0_lntc_dsi", 1),
57e9862118SShunli Wang 	GATE_DISP1(CLK_MM_DPI_DIGL, "mm_dpi_digl", "dpi0_sel", 2),
58e9862118SShunli Wang 	GATE_DISP1(CLK_MM_DPI_ENGINE, "mm_dpi_eng", "mm_sel", 3),
59e9862118SShunli Wang 	GATE_DISP1(CLK_MM_DPI1_DIGL, "mm_dpi1_digl", "dpi1_sel", 4),
60e9862118SShunli Wang 	GATE_DISP1(CLK_MM_DPI1_ENGINE, "mm_dpi1_eng", "mm_sel", 5),
61e9862118SShunli Wang 	GATE_DISP1(CLK_MM_TVE_OUTPUT, "mm_tve_output", "tve_sel", 6),
62e9862118SShunli Wang 	GATE_DISP1(CLK_MM_TVE_INPUT, "mm_tve_input", "dpi0_sel", 7),
63e9862118SShunli Wang 	GATE_DISP1(CLK_MM_HDMI_PIXEL, "mm_hdmi_pixel", "dpi1_sel", 8),
64e9862118SShunli Wang 	GATE_DISP1(CLK_MM_HDMI_PLL, "mm_hdmi_pll", "hdmi_sel", 9),
65e9862118SShunli Wang 	GATE_DISP1(CLK_MM_HDMI_AUDIO, "mm_hdmi_audio", "apll_sel", 10),
66e9862118SShunli Wang 	GATE_DISP1(CLK_MM_HDMI_SPDIF, "mm_hdmi_spdif", "apll_sel", 11),
67e9862118SShunli Wang 	GATE_DISP1(CLK_MM_TVE_FMM, "mm_tve_fmm", "mm_sel", 14),
68e9862118SShunli Wang };
69e9862118SShunli Wang 
7065c10c50SAngeloGioacchino Del Regno static const struct mtk_clk_desc mm_desc = {
7165c10c50SAngeloGioacchino Del Regno 	.clks = mm_clks,
7265c10c50SAngeloGioacchino Del Regno 	.num_clks = ARRAY_SIZE(mm_clks),
7365c10c50SAngeloGioacchino Del Regno };
74e9862118SShunli Wang 
7565c10c50SAngeloGioacchino Del Regno static const struct platform_device_id clk_mt2701_mm_id_table[] = {
7665c10c50SAngeloGioacchino Del Regno 	{ .name = "clk-mt2701-mm", .driver_data = (kernel_ulong_t)&mm_desc },
7765c10c50SAngeloGioacchino Del Regno 	{ /* sentinel */ }
7865c10c50SAngeloGioacchino Del Regno };
7965c9ad77SAngeloGioacchino Del Regno MODULE_DEVICE_TABLE(platform, clk_mt2701_mm_id_table);
80e9862118SShunli Wang 
81e9862118SShunli Wang static struct platform_driver clk_mt2701_mm_drv = {
8265c10c50SAngeloGioacchino Del Regno 	.probe = mtk_clk_pdev_probe,
83*b3bc7275SUwe Kleine-König 	.remove_new = mtk_clk_pdev_remove,
84e9862118SShunli Wang 	.driver = {
85e9862118SShunli Wang 		.name = "clk-mt2701-mm",
86e9862118SShunli Wang 	},
8765c10c50SAngeloGioacchino Del Regno 	.id_table = clk_mt2701_mm_id_table,
88e9862118SShunli Wang };
89164d240dSAngeloGioacchino Del Regno module_platform_driver(clk_mt2701_mm_drv);
90a451da86SAngeloGioacchino Del Regno MODULE_LICENSE("GPL");
91