xref: /openbmc/linux/drivers/clk/imx/clk-imx7d.c (revision 4ae9afba)
1fcaf2036SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-or-later
28f6d8094SFrank Li /*
38f6d8094SFrank Li  * Copyright (C) 2014-2015 Freescale Semiconductor, Inc.
48f6d8094SFrank Li  */
58f6d8094SFrank Li 
68f6d8094SFrank Li #include <dt-bindings/clock/imx7d-clock.h>
78f6d8094SFrank Li #include <linux/clk.h>
88f6d8094SFrank Li #include <linux/clkdev.h>
91df37992SStephen Rothwell #include <linux/clk-provider.h>
108f6d8094SFrank Li #include <linux/err.h>
118f6d8094SFrank Li #include <linux/init.h>
128f6d8094SFrank Li #include <linux/io.h>
138f6d8094SFrank Li #include <linux/of.h>
148f6d8094SFrank Li #include <linux/of_address.h>
158f6d8094SFrank Li #include <linux/of_irq.h>
168f6d8094SFrank Li #include <linux/types.h>
178f6d8094SFrank Li 
188f6d8094SFrank Li #include "clk.h"
198f6d8094SFrank Li 
2006981025SFabio Estevam static u32 share_count_sai1;
2106981025SFabio Estevam static u32 share_count_sai2;
2206981025SFabio Estevam static u32 share_count_sai3;
2322039d15SStefan Agner static u32 share_count_nand;
249c7150daSAnson Huang static u32 share_count_enet1;
259c7150daSAnson Huang static u32 share_count_enet2;
2606981025SFabio Estevam 
27fdda6ee9SArvind Yadav static const struct clk_div_table test_div_table[] = {
2854fe0791SFabio Estevam 	{ .val = 3, .div = 1, },
2954fe0791SFabio Estevam 	{ .val = 2, .div = 1, },
3054fe0791SFabio Estevam 	{ .val = 1, .div = 2, },
3154fe0791SFabio Estevam 	{ .val = 0, .div = 4, },
3254fe0791SFabio Estevam 	{ }
3354fe0791SFabio Estevam };
3454fe0791SFabio Estevam 
35fdda6ee9SArvind Yadav static const struct clk_div_table post_div_table[] = {
3654fe0791SFabio Estevam 	{ .val = 3, .div = 4, },
3754fe0791SFabio Estevam 	{ .val = 2, .div = 1, },
3854fe0791SFabio Estevam 	{ .val = 1, .div = 2, },
3954fe0791SFabio Estevam 	{ .val = 0, .div = 1, },
4054fe0791SFabio Estevam 	{ }
4154fe0791SFabio Estevam };
4254fe0791SFabio Estevam 
438f6d8094SFrank Li static const char *arm_a7_sel[] = { "osc", "pll_arm_main_clk",
448f6d8094SFrank Li 	"pll_enet_500m_clk", "pll_dram_main_clk",
4554fe0791SFabio Estevam 	"pll_sys_main_clk", "pll_sys_pfd0_392m_clk", "pll_audio_post_div",
468f6d8094SFrank Li 	"pll_usb_main_clk", };
478f6d8094SFrank Li 
488f6d8094SFrank Li static const char *arm_m4_sel[] = { "osc", "pll_sys_main_240m_clk",
498f6d8094SFrank Li 	"pll_enet_250m_clk", "pll_sys_pfd2_270m_clk",
50b716aad9SAnson Huang 	"pll_dram_533m_clk", "pll_audio_post_div", "pll_video_post_div",
518f6d8094SFrank Li 	"pll_usb_main_clk", };
528f6d8094SFrank Li 
538f6d8094SFrank Li static const char *axi_sel[] = { "osc", "pll_sys_pfd1_332m_clk",
548f6d8094SFrank Li 	"pll_dram_533m_clk", "pll_enet_250m_clk", "pll_sys_pfd5_clk",
55b716aad9SAnson Huang 	"pll_audio_post_div", "pll_video_post_div", "pll_sys_pfd7_clk", };
568f6d8094SFrank Li 
578f6d8094SFrank Li static const char *disp_axi_sel[] = { "osc", "pll_sys_pfd1_332m_clk",
588f6d8094SFrank Li 	"pll_dram_533m_clk", "pll_enet_250m_clk", "pll_sys_pfd6_clk",
59b716aad9SAnson Huang 	"pll_sys_pfd7_clk", "pll_audio_post_div", "pll_video_post_div", };
608f6d8094SFrank Li 
618f6d8094SFrank Li static const char *enet_axi_sel[] = { "osc", "pll_sys_pfd2_270m_clk",
628f6d8094SFrank Li 	"pll_dram_533m_clk", "pll_enet_250m_clk",
63b716aad9SAnson Huang 	"pll_sys_main_240m_clk", "pll_audio_post_div", "pll_video_post_div",
648f6d8094SFrank Li 	"pll_sys_pfd4_clk", };
658f6d8094SFrank Li 
668f6d8094SFrank Li static const char *nand_usdhc_bus_sel[] = { "osc", "pll_sys_pfd2_270m_clk",
678f6d8094SFrank Li 	"pll_dram_533m_clk", "pll_sys_main_240m_clk",
688f6d8094SFrank Li 	"pll_sys_pfd2_135m_clk", "pll_sys_pfd6_clk", "pll_enet_250m_clk",
6954fe0791SFabio Estevam 	"pll_audio_post_div", };
708f6d8094SFrank Li 
7192a847e3SStefan Agner static const char *ahb_channel_sel[] = { "osc", "pll_sys_pfd2_270m_clk",
728f6d8094SFrank Li 	"pll_dram_533m_clk", "pll_sys_pfd0_392m_clk",
73a12ec8b6SAnson Huang 	"pll_enet_250m_clk", "pll_usb_main_clk", "pll_audio_post_div",
74b716aad9SAnson Huang 	"pll_video_post_div", };
758f6d8094SFrank Li 
768f6d8094SFrank Li static const char *dram_phym_sel[] = { "pll_dram_main_clk",
778f6d8094SFrank Li 	"dram_phym_alt_clk", };
788f6d8094SFrank Li 
798f6d8094SFrank Li static const char *dram_sel[] = { "pll_dram_main_clk",
807e797d9fSAnson Huang 	"dram_alt_root_clk", };
818f6d8094SFrank Li 
828f6d8094SFrank Li static const char *dram_phym_alt_sel[] = { "osc", "pll_dram_533m_clk",
838f6d8094SFrank Li 	"pll_sys_main_clk", "pll_enet_500m_clk",
8454fe0791SFabio Estevam 	"pll_usb_main_clk", "pll_sys_pfd7_clk", "pll_audio_post_div",
85b716aad9SAnson Huang 	"pll_video_post_div", };
868f6d8094SFrank Li 
878f6d8094SFrank Li static const char *dram_alt_sel[] = { "osc", "pll_dram_533m_clk",
888f6d8094SFrank Li 	"pll_sys_main_clk", "pll_enet_500m_clk",
898f6d8094SFrank Li 	"pll_enet_250m_clk", "pll_sys_pfd0_392m_clk",
9054fe0791SFabio Estevam 	"pll_audio_post_div", "pll_sys_pfd2_270m_clk", };
918f6d8094SFrank Li 
928f6d8094SFrank Li static const char *usb_hsic_sel[] = { "osc", "pll_sys_main_clk",
938f6d8094SFrank Li 	"pll_usb_main_clk", "pll_sys_pfd3_clk", "pll_sys_pfd4_clk",
948f6d8094SFrank Li 	"pll_sys_pfd5_clk", "pll_sys_pfd6_clk", "pll_sys_pfd7_clk", };
958f6d8094SFrank Li 
968f6d8094SFrank Li static const char *pcie_ctrl_sel[] = { "osc", "pll_enet_250m_clk",
978f6d8094SFrank Li 	"pll_sys_main_240m_clk", "pll_sys_pfd2_270m_clk",
988f6d8094SFrank Li 	"pll_dram_533m_clk", "pll_enet_500m_clk",
998f6d8094SFrank Li 	"pll_sys_pfd1_332m_clk", "pll_sys_pfd6_clk", };
1008f6d8094SFrank Li 
1018f6d8094SFrank Li static const char *pcie_phy_sel[] = { "osc", "pll_enet_100m_clk",
1028f6d8094SFrank Li 	"pll_enet_500m_clk", "ext_clk_1", "ext_clk_2", "ext_clk_3",
1038f6d8094SFrank Li 	"ext_clk_4", "pll_sys_pfd0_392m_clk", };
1048f6d8094SFrank Li 
1058f6d8094SFrank Li static const char *epdc_pixel_sel[] = { "osc", "pll_sys_pfd1_332m_clk",
1068f6d8094SFrank Li 	"pll_dram_533m_clk", "pll_sys_main_clk", "pll_sys_pfd5_clk",
107b716aad9SAnson Huang 	"pll_sys_pfd6_clk", "pll_sys_pfd7_clk", "pll_video_post_div", };
1088f6d8094SFrank Li 
1098f6d8094SFrank Li static const char *lcdif_pixel_sel[] = { "osc", "pll_sys_pfd5_clk",
1108f6d8094SFrank Li 	"pll_dram_533m_clk", "ext_clk_3", "pll_sys_pfd4_clk",
111b716aad9SAnson Huang 	"pll_sys_pfd2_270m_clk", "pll_video_post_div",
1128f6d8094SFrank Li 	"pll_usb_main_clk", };
1138f6d8094SFrank Li 
1148f6d8094SFrank Li static const char *mipi_dsi_sel[] = { "osc", "pll_sys_pfd5_clk",
1158f6d8094SFrank Li 	"pll_sys_pfd3_clk", "pll_sys_main_clk", "pll_sys_pfd0_196m_clk",
116b716aad9SAnson Huang 	"pll_dram_533m_clk", "pll_video_post_div", "pll_audio_post_div", };
1178f6d8094SFrank Li 
1188f6d8094SFrank Li static const char *mipi_csi_sel[] = { "osc", "pll_sys_pfd4_clk",
1198f6d8094SFrank Li 	"pll_sys_pfd3_clk", "pll_sys_main_clk", "pll_sys_pfd0_196m_clk",
120b716aad9SAnson Huang 	"pll_dram_533m_clk", "pll_video_post_div", "pll_audio_post_div", };
1218f6d8094SFrank Li 
1228f6d8094SFrank Li static const char *mipi_dphy_sel[] = { "osc", "pll_sys_main_120m_clk",
1238f6d8094SFrank Li 	"pll_dram_533m_clk", "pll_sys_pfd5_clk", "ref_1m_clk", "ext_clk_2",
124b716aad9SAnson Huang 	"pll_video_post_div", "ext_clk_3", };
1258f6d8094SFrank Li 
1268f6d8094SFrank Li static const char *sai1_sel[] = { "osc", "pll_sys_pfd2_135m_clk",
127b716aad9SAnson Huang 	"pll_audio_post_div", "pll_dram_533m_clk", "pll_video_post_div",
1288f6d8094SFrank Li 	"pll_sys_pfd4_clk", "pll_enet_125m_clk", "ext_clk_2", };
1298f6d8094SFrank Li 
1308f6d8094SFrank Li static const char *sai2_sel[] = { "osc", "pll_sys_pfd2_135m_clk",
131b716aad9SAnson Huang 	"pll_audio_post_div", "pll_dram_533m_clk", "pll_video_post_div",
1328f6d8094SFrank Li 	"pll_sys_pfd4_clk", "pll_enet_125m_clk", "ext_clk_2", };
1338f6d8094SFrank Li 
1348f6d8094SFrank Li static const char *sai3_sel[] = { "osc", "pll_sys_pfd2_135m_clk",
135b716aad9SAnson Huang 	"pll_audio_post_div", "pll_dram_533m_clk", "pll_video_post_div",
1368f6d8094SFrank Li 	"pll_sys_pfd4_clk", "pll_enet_125m_clk", "ext_clk_3", };
1378f6d8094SFrank Li 
1388f6d8094SFrank Li static const char *spdif_sel[] = { "osc", "pll_sys_pfd2_135m_clk",
139b716aad9SAnson Huang 	"pll_audio_post_div", "pll_dram_533m_clk", "pll_video_post_div",
1408f6d8094SFrank Li 	"pll_sys_pfd4_clk", "pll_enet_125m_clk", "ext_3_clk", };
1418f6d8094SFrank Li 
1428f6d8094SFrank Li static const char *enet1_ref_sel[] = { "osc", "pll_enet_125m_clk",
1438f6d8094SFrank Li 	"pll_enet_50m_clk", "pll_enet_25m_clk",
144b716aad9SAnson Huang 	"pll_sys_main_120m_clk", "pll_audio_post_div", "pll_video_post_div",
1458f6d8094SFrank Li 	"ext_clk_4", };
1468f6d8094SFrank Li 
1478f6d8094SFrank Li static const char *enet1_time_sel[] = { "osc", "pll_enet_100m_clk",
14854fe0791SFabio Estevam 	"pll_audio_post_div", "ext_clk_1", "ext_clk_2", "ext_clk_3",
149b716aad9SAnson Huang 	"ext_clk_4", "pll_video_post_div", };
1508f6d8094SFrank Li 
1518f6d8094SFrank Li static const char *enet2_ref_sel[] = { "osc", "pll_enet_125m_clk",
1528f6d8094SFrank Li 	"pll_enet_50m_clk", "pll_enet_25m_clk",
153b716aad9SAnson Huang 	"pll_sys_main_120m_clk", "pll_audio_post_div", "pll_video_post_div",
1548f6d8094SFrank Li 	"ext_clk_4", };
1558f6d8094SFrank Li 
1568f6d8094SFrank Li static const char *enet2_time_sel[] = { "osc", "pll_enet_100m_clk",
15754fe0791SFabio Estevam 	"pll_audio_post_div", "ext_clk_1", "ext_clk_2", "ext_clk_3",
158b716aad9SAnson Huang 	"ext_clk_4", "pll_video_post_div", };
1598f6d8094SFrank Li 
1608f6d8094SFrank Li static const char *enet_phy_ref_sel[] = { "osc", "pll_enet_25m_clk",
1618f6d8094SFrank Li 	"pll_enet_50m_clk", "pll_enet_125m_clk",
162b716aad9SAnson Huang 	"pll_dram_533m_clk", "pll_audio_post_div", "pll_video_post_div",
1638f6d8094SFrank Li 	"pll_sys_pfd3_clk", };
1648f6d8094SFrank Li 
1658f6d8094SFrank Li static const char *eim_sel[] = { "osc", "pll_sys_pfd2_135m_clk",
1668f6d8094SFrank Li 	"pll_sys_main_120m_clk", "pll_dram_533m_clk",
1678f6d8094SFrank Li 	"pll_sys_pfd2_270m_clk", "pll_sys_pfd3_clk", "pll_enet_125m_clk",
1688f6d8094SFrank Li 	"pll_usb_main_clk", };
1698f6d8094SFrank Li 
1708f6d8094SFrank Li static const char *nand_sel[] = { "osc", "pll_sys_main_clk",
1718f6d8094SFrank Li 	"pll_dram_533m_clk", "pll_sys_pfd0_392m_clk", "pll_sys_pfd3_clk",
1728f6d8094SFrank Li 	"pll_enet_500m_clk", "pll_enet_250m_clk",
173b716aad9SAnson Huang 	"pll_video_post_div", };
1748f6d8094SFrank Li 
1758f6d8094SFrank Li static const char *qspi_sel[] = { "osc", "pll_sys_pfd4_clk",
1768f6d8094SFrank Li 	"pll_dram_533m_clk", "pll_enet_500m_clk", "pll_sys_pfd3_clk",
1778f6d8094SFrank Li 	"pll_sys_pfd2_270m_clk", "pll_sys_pfd6_clk", "pll_sys_pfd7_clk", };
1788f6d8094SFrank Li 
1798f6d8094SFrank Li static const char *usdhc1_sel[] = { "osc", "pll_sys_pfd0_392m_clk",
1808f6d8094SFrank Li 	"pll_dram_533m_clk", "pll_enet_500m_clk", "pll_sys_pfd4_clk",
1818f6d8094SFrank Li 	"pll_sys_pfd2_270m_clk", "pll_sys_pfd6_clk", "pll_sys_pfd7_clk", };
1828f6d8094SFrank Li 
1838f6d8094SFrank Li static const char *usdhc2_sel[] = { "osc", "pll_sys_pfd0_392m_clk",
1848f6d8094SFrank Li 	"pll_dram_533m_clk", "pll_enet_500m_clk", "pll_sys_pfd4_clk",
1858f6d8094SFrank Li 	"pll_sys_pfd2_270m_clk", "pll_sys_pfd6_clk", "pll_sys_pfd7_clk", };
1868f6d8094SFrank Li 
1878f6d8094SFrank Li static const char *usdhc3_sel[] = { "osc", "pll_sys_pfd0_392m_clk",
1888f6d8094SFrank Li 	"pll_dram_533m_clk", "pll_enet_500m_clk", "pll_sys_pfd4_clk",
1898f6d8094SFrank Li 	"pll_sys_pfd2_270m_clk", "pll_sys_pfd6_clk", "pll_sys_pfd7_clk", };
1908f6d8094SFrank Li 
1918f6d8094SFrank Li static const char *can1_sel[] = { "osc", "pll_sys_main_120m_clk",
1928f6d8094SFrank Li 	"pll_dram_533m_clk", "pll_sys_main_clk",
1938f6d8094SFrank Li 	"pll_enet_40m_clk", "pll_usb_main_clk", "ext_clk_1",
1948f6d8094SFrank Li 	"ext_clk_4", };
1958f6d8094SFrank Li 
1968f6d8094SFrank Li static const char *can2_sel[] = { "osc", "pll_sys_main_120m_clk",
1978f6d8094SFrank Li 	"pll_dram_533m_clk", "pll_sys_main_clk",
1988f6d8094SFrank Li 	"pll_enet_40m_clk", "pll_usb_main_clk", "ext_clk_1",
1998f6d8094SFrank Li 	"ext_clk_3", };
2008f6d8094SFrank Li 
2018f6d8094SFrank Li static const char *i2c1_sel[] = { "osc", "pll_sys_main_120m_clk",
2028f6d8094SFrank Li 	"pll_enet_50m_clk", "pll_dram_533m_clk",
203b716aad9SAnson Huang 	"pll_audio_post_div", "pll_video_post_div", "pll_usb_main_clk",
2048f6d8094SFrank Li 	"pll_sys_pfd2_135m_clk", };
2058f6d8094SFrank Li 
2068f6d8094SFrank Li static const char *i2c2_sel[] = { "osc", "pll_sys_main_120m_clk",
2078f6d8094SFrank Li 	"pll_enet_50m_clk", "pll_dram_533m_clk",
208b716aad9SAnson Huang 	"pll_audio_post_div", "pll_video_post_div", "pll_usb_main_clk",
2098f6d8094SFrank Li 	"pll_sys_pfd2_135m_clk", };
2108f6d8094SFrank Li 
2118f6d8094SFrank Li static const char *i2c3_sel[] = { "osc", "pll_sys_main_120m_clk",
2128f6d8094SFrank Li 	"pll_enet_50m_clk", "pll_dram_533m_clk",
213b716aad9SAnson Huang 	"pll_audio_post_div", "pll_video_post_div", "pll_usb_main_clk",
2148f6d8094SFrank Li 	"pll_sys_pfd2_135m_clk", };
2158f6d8094SFrank Li 
2168f6d8094SFrank Li static const char *i2c4_sel[] = { "osc", "pll_sys_main_120m_clk",
2178f6d8094SFrank Li 	"pll_enet_50m_clk", "pll_dram_533m_clk",
218b716aad9SAnson Huang 	"pll_audio_post_div", "pll_video_post_div", "pll_usb_main_clk",
2198f6d8094SFrank Li 	"pll_sys_pfd2_135m_clk", };
2208f6d8094SFrank Li 
2218f6d8094SFrank Li static const char *uart1_sel[] = { "osc", "pll_sys_main_240m_clk",
2228f6d8094SFrank Li 	"pll_enet_40m_clk", "pll_enet_100m_clk",
2238f6d8094SFrank Li 	"pll_sys_main_clk", "ext_clk_2", "ext_clk_4",
2248f6d8094SFrank Li 	"pll_usb_main_clk", };
2258f6d8094SFrank Li 
2268f6d8094SFrank Li static const char *uart2_sel[] = { "osc", "pll_sys_main_240m_clk",
2278f6d8094SFrank Li 	"pll_enet_40m_clk", "pll_enet_100m_clk",
2288f6d8094SFrank Li 	"pll_sys_main_clk", "ext_clk_2", "ext_clk_3",
2298f6d8094SFrank Li 	"pll_usb_main_clk", };
2308f6d8094SFrank Li 
2318f6d8094SFrank Li static const char *uart3_sel[] = { "osc", "pll_sys_main_240m_clk",
2328f6d8094SFrank Li 	"pll_enet_40m_clk", "pll_enet_100m_clk",
2338f6d8094SFrank Li 	"pll_sys_main_clk", "ext_clk_2", "ext_clk_4",
2348f6d8094SFrank Li 	"pll_usb_main_clk", };
2358f6d8094SFrank Li 
2368f6d8094SFrank Li static const char *uart4_sel[] = { "osc", "pll_sys_main_240m_clk",
2378f6d8094SFrank Li 	"pll_enet_40m_clk", "pll_enet_100m_clk",
2388f6d8094SFrank Li 	"pll_sys_main_clk", "ext_clk_2", "ext_clk_3",
2398f6d8094SFrank Li 	"pll_usb_main_clk", };
2408f6d8094SFrank Li 
2418f6d8094SFrank Li static const char *uart5_sel[] = { "osc", "pll_sys_main_240m_clk",
2428f6d8094SFrank Li 	"pll_enet_40m_clk", "pll_enet_100m_clk",
2438f6d8094SFrank Li 	"pll_sys_main_clk", "ext_clk_2", "ext_clk_4",
2448f6d8094SFrank Li 	"pll_usb_main_clk", };
2458f6d8094SFrank Li 
2468f6d8094SFrank Li static const char *uart6_sel[] = { "osc", "pll_sys_main_240m_clk",
2478f6d8094SFrank Li 	"pll_enet_40m_clk", "pll_enet_100m_clk",
2488f6d8094SFrank Li 	"pll_sys_main_clk", "ext_clk_2", "ext_clk_3",
2498f6d8094SFrank Li 	"pll_usb_main_clk", };
2508f6d8094SFrank Li 
2518f6d8094SFrank Li static const char *uart7_sel[] = { "osc", "pll_sys_main_240m_clk",
2528f6d8094SFrank Li 	"pll_enet_40m_clk", "pll_enet_100m_clk",
2538f6d8094SFrank Li 	"pll_sys_main_clk", "ext_clk_2", "ext_clk_4",
2548f6d8094SFrank Li 	"pll_usb_main_clk", };
2558f6d8094SFrank Li 
2568f6d8094SFrank Li static const char *ecspi1_sel[] = { "osc", "pll_sys_main_240m_clk",
2578f6d8094SFrank Li 	"pll_enet_40m_clk", "pll_sys_main_120m_clk",
2588f6d8094SFrank Li 	"pll_sys_main_clk", "pll_sys_pfd4_clk", "pll_enet_250m_clk",
2598f6d8094SFrank Li 	"pll_usb_main_clk", };
2608f6d8094SFrank Li 
2618f6d8094SFrank Li static const char *ecspi2_sel[] = { "osc", "pll_sys_main_240m_clk",
2628f6d8094SFrank Li 	"pll_enet_40m_clk", "pll_sys_main_120m_clk",
2638f6d8094SFrank Li 	"pll_sys_main_clk", "pll_sys_pfd4_clk", "pll_enet_250m_clk",
2648f6d8094SFrank Li 	"pll_usb_main_clk", };
2658f6d8094SFrank Li 
2668f6d8094SFrank Li static const char *ecspi3_sel[] = { "osc", "pll_sys_main_240m_clk",
2678f6d8094SFrank Li 	"pll_enet_40m_clk", "pll_sys_main_120m_clk",
2688f6d8094SFrank Li 	"pll_sys_main_clk", "pll_sys_pfd4_clk", "pll_enet_250m_clk",
2698f6d8094SFrank Li 	"pll_usb_main_clk", };
2708f6d8094SFrank Li 
2718f6d8094SFrank Li static const char *ecspi4_sel[] = { "osc", "pll_sys_main_240m_clk",
2728f6d8094SFrank Li 	"pll_enet_40m_clk", "pll_sys_main_120m_clk",
2738f6d8094SFrank Li 	"pll_sys_main_clk", "pll_sys_pfd4_clk", "pll_enet_250m_clk",
2748f6d8094SFrank Li 	"pll_usb_main_clk", };
2758f6d8094SFrank Li 
2768f6d8094SFrank Li static const char *pwm1_sel[] = { "osc", "pll_enet_100m_clk",
27754fe0791SFabio Estevam 	"pll_sys_main_120m_clk", "pll_enet_40m_clk", "pll_audio_post_div",
278b716aad9SAnson Huang 	"ext_clk_1", "ref_1m_clk", "pll_video_post_div", };
2798f6d8094SFrank Li 
2808f6d8094SFrank Li static const char *pwm2_sel[] = { "osc", "pll_enet_100m_clk",
28154fe0791SFabio Estevam 	"pll_sys_main_120m_clk", "pll_enet_40m_clk", "pll_audio_post_div",
282b716aad9SAnson Huang 	"ext_clk_1", "ref_1m_clk", "pll_video_post_div", };
2838f6d8094SFrank Li 
2848f6d8094SFrank Li static const char *pwm3_sel[] = { "osc", "pll_enet_100m_clk",
28554fe0791SFabio Estevam 	"pll_sys_main_120m_clk", "pll_enet_40m_clk", "pll_audio_post_div",
286b716aad9SAnson Huang 	"ext_clk_2", "ref_1m_clk", "pll_video_post_div", };
2878f6d8094SFrank Li 
2888f6d8094SFrank Li static const char *pwm4_sel[] = { "osc", "pll_enet_100m_clk",
28954fe0791SFabio Estevam 	"pll_sys_main_120m_clk", "pll_enet_40m_clk", "pll_audio_post_div",
290b716aad9SAnson Huang 	"ext_clk_2", "ref_1m_clk", "pll_video_post_div", };
2918f6d8094SFrank Li 
2928f6d8094SFrank Li static const char *flextimer1_sel[] = { "osc", "pll_enet_100m_clk",
29354fe0791SFabio Estevam 	"pll_sys_main_120m_clk", "pll_enet_40m_clk", "pll_audio_post_div",
294b716aad9SAnson Huang 	"ext_clk_3", "ref_1m_clk", "pll_video_post_div", };
2958f6d8094SFrank Li 
2968f6d8094SFrank Li static const char *flextimer2_sel[] = { "osc", "pll_enet_100m_clk",
29754fe0791SFabio Estevam 	"pll_sys_main_120m_clk", "pll_enet_40m_clk", "pll_audio_post_div",
298b716aad9SAnson Huang 	"ext_clk_3", "ref_1m_clk", "pll_video_post_div", };
2998f6d8094SFrank Li 
3008f6d8094SFrank Li static const char *sim1_sel[] = { "osc", "pll_sys_pfd2_135m_clk",
3018f6d8094SFrank Li 	"pll_sys_main_120m_clk", "pll_dram_533m_clk",
30254fe0791SFabio Estevam 	"pll_usb_main_clk", "pll_audio_post_div", "pll_enet_125m_clk",
3038f6d8094SFrank Li 	"pll_sys_pfd7_clk", };
3048f6d8094SFrank Li 
3058f6d8094SFrank Li static const char *sim2_sel[] = { "osc", "pll_sys_pfd2_135m_clk",
3068f6d8094SFrank Li 	"pll_sys_main_120m_clk", "pll_dram_533m_clk",
307b716aad9SAnson Huang 	"pll_usb_main_clk", "pll_video_post_div", "pll_enet_125m_clk",
3088f6d8094SFrank Li 	"pll_sys_pfd7_clk", };
3098f6d8094SFrank Li 
3108f6d8094SFrank Li static const char *gpt1_sel[] = { "osc", "pll_enet_100m_clk",
311b716aad9SAnson Huang 	"pll_sys_pfd0_392m_clk", "pll_enet_40m_clk", "pll_video_post_div",
31254fe0791SFabio Estevam 	"ref_1m_clk", "pll_audio_post_div", "ext_clk_1", };
3138f6d8094SFrank Li 
3148f6d8094SFrank Li static const char *gpt2_sel[] = { "osc", "pll_enet_100m_clk",
315b716aad9SAnson Huang 	"pll_sys_pfd0_392m_clk", "pll_enet_40m_clk", "pll_video_post_div",
31654fe0791SFabio Estevam 	"ref_1m_clk", "pll_audio_post_div", "ext_clk_2", };
3178f6d8094SFrank Li 
3188f6d8094SFrank Li static const char *gpt3_sel[] = { "osc", "pll_enet_100m_clk",
319b716aad9SAnson Huang 	"pll_sys_pfd0_392m_clk", "pll_enet_40m_clk", "pll_video_post_div",
32054fe0791SFabio Estevam 	"ref_1m_clk", "pll_audio_post_div", "ext_clk_3", };
3218f6d8094SFrank Li 
3228f6d8094SFrank Li static const char *gpt4_sel[] = { "osc", "pll_enet_100m_clk",
323b716aad9SAnson Huang 	"pll_sys_pfd0_392m_clk", "pll_enet_40m_clk", "pll_video_post_div",
32454fe0791SFabio Estevam 	"ref_1m_clk", "pll_audio_post_div", "ext_clk_4", };
3258f6d8094SFrank Li 
3268f6d8094SFrank Li static const char *trace_sel[] = { "osc", "pll_sys_pfd2_135m_clk",
3278f6d8094SFrank Li 	"pll_sys_main_120m_clk", "pll_dram_533m_clk",
3288f6d8094SFrank Li 	"pll_enet_125m_clk", "pll_usb_main_clk", "ext_clk_2",
3298f6d8094SFrank Li 	"ext_clk_3", };
3308f6d8094SFrank Li 
3318f6d8094SFrank Li static const char *wdog_sel[] = { "osc", "pll_sys_pfd2_135m_clk",
3328f6d8094SFrank Li 	"pll_sys_main_120m_clk", "pll_dram_533m_clk",
3338f6d8094SFrank Li 	"pll_enet_125m_clk", "pll_usb_main_clk", "ref_1m_clk",
3348f6d8094SFrank Li 	"pll_sys_pfd1_166m_clk", };
3358f6d8094SFrank Li 
3368f6d8094SFrank Li static const char *csi_mclk_sel[] = { "osc", "pll_sys_pfd2_135m_clk",
3378f6d8094SFrank Li 	"pll_sys_main_120m_clk", "pll_dram_533m_clk",
338b716aad9SAnson Huang 	"pll_enet_125m_clk", "pll_audio_post_div", "pll_video_post_div",
3398f6d8094SFrank Li 	"pll_usb_main_clk", };
3408f6d8094SFrank Li 
3418f6d8094SFrank Li static const char *audio_mclk_sel[] = { "osc", "pll_sys_pfd2_135m_clk",
3428f6d8094SFrank Li 	"pll_sys_main_120m_clk", "pll_dram_533m_clk",
343b716aad9SAnson Huang 	"pll_enet_125m_clk", "pll_audio_post_div", "pll_video_post_div",
3448f6d8094SFrank Li 	"pll_usb_main_clk", };
3458f6d8094SFrank Li 
3468f6d8094SFrank Li static const char *wrclk_sel[] = { "osc", "pll_enet_40m_clk",
3478f6d8094SFrank Li 	"pll_dram_533m_clk", "pll_usb_main_clk",
3488f6d8094SFrank Li 	"pll_sys_main_240m_clk", "pll_sys_pfd2_270m_clk",
3498f6d8094SFrank Li 	"pll_enet_500m_clk", "pll_sys_pfd7_clk", };
3508f6d8094SFrank Li 
3518f6d8094SFrank Li static const char *clko1_sel[] = { "osc", "pll_sys_main_clk",
3528f6d8094SFrank Li 	"pll_sys_main_240m_clk", "pll_sys_pfd0_196m_clk", "pll_sys_pfd3_clk",
3538f6d8094SFrank Li 	"pll_enet_500m_clk", "pll_dram_533m_clk", "ref_1m_clk", };
3548f6d8094SFrank Li 
3558f6d8094SFrank Li static const char *clko2_sel[] = { "osc", "pll_sys_main_240m_clk",
3568f6d8094SFrank Li 	"pll_sys_pfd0_392m_clk", "pll_sys_pfd1_166m_clk", "pll_sys_pfd4_clk",
357b716aad9SAnson Huang 	"pll_audio_post_div", "pll_video_post_div", "ckil", };
3588f6d8094SFrank Li 
3598f6d8094SFrank Li static const char *lvds1_sel[] = { "pll_arm_main_clk",
3608f6d8094SFrank Li 	"pll_sys_main_clk", "pll_sys_pfd0_392m_clk", "pll_sys_pfd1_332m_clk",
3618f6d8094SFrank Li 	"pll_sys_pfd2_270m_clk", "pll_sys_pfd3_clk", "pll_sys_pfd4_clk",
3628f6d8094SFrank Li 	"pll_sys_pfd5_clk", "pll_sys_pfd6_clk", "pll_sys_pfd7_clk",
363b716aad9SAnson Huang 	"pll_audio_post_div", "pll_video_post_div", "pll_enet_500m_clk",
3648f6d8094SFrank Li 	"pll_enet_250m_clk", "pll_enet_125m_clk", "pll_enet_100m_clk",
3658f6d8094SFrank Li 	"pll_enet_50m_clk", "pll_enet_40m_clk", "pll_enet_25m_clk",
3668f6d8094SFrank Li 	"pll_dram_main_clk", };
3678f6d8094SFrank Li 
3688f6d8094SFrank Li static const char *pll_bypass_src_sel[] = { "osc", "dummy", };
3698f6d8094SFrank Li static const char *pll_arm_bypass_sel[] = { "pll_arm_main", "pll_arm_main_src", };
3708f6d8094SFrank Li static const char *pll_dram_bypass_sel[] = { "pll_dram_main", "pll_dram_main_src", };
3718f6d8094SFrank Li static const char *pll_sys_bypass_sel[] = { "pll_sys_main", "pll_sys_main_src", };
3728f6d8094SFrank Li static const char *pll_enet_bypass_sel[] = { "pll_enet_main", "pll_enet_main_src", };
3738f6d8094SFrank Li static const char *pll_audio_bypass_sel[] = { "pll_audio_main", "pll_audio_main_src", };
3748f6d8094SFrank Li static const char *pll_video_bypass_sel[] = { "pll_video_main", "pll_video_main_src", };
3758f6d8094SFrank Li 
376bce5b921SAbel Vesa static struct clk_hw **hws;
377bce5b921SAbel Vesa static struct clk_hw_onecell_data *clk_hw_data;
3788f6d8094SFrank Li 
379bce5b921SAbel Vesa static const int uart_clk_ids[] __initconst = {
380bce5b921SAbel Vesa 	IMX7D_UART1_ROOT_CLK,
381bce5b921SAbel Vesa 	IMX7D_UART2_ROOT_CLK,
382bce5b921SAbel Vesa 	IMX7D_UART3_ROOT_CLK,
383bce5b921SAbel Vesa 	IMX7D_UART4_ROOT_CLK,
384bce5b921SAbel Vesa 	IMX7D_UART5_ROOT_CLK,
385bce5b921SAbel Vesa 	IMX7D_UART6_ROOT_CLK,
386bce5b921SAbel Vesa 	IMX7D_UART7_ROOT_CLK,
3871b9af68fSLucas Stach };
3881b9af68fSLucas Stach 
389bce5b921SAbel Vesa static struct clk **uart_clks[ARRAY_SIZE(uart_clk_ids) + 1] __initdata;
390bce5b921SAbel Vesa 
3918f6d8094SFrank Li static void __init imx7d_clocks_init(struct device_node *ccm_node)
3928f6d8094SFrank Li {
3938f6d8094SFrank Li 	struct device_node *np;
3948f6d8094SFrank Li 	void __iomem *base;
395bce5b921SAbel Vesa 	int i;
3968f6d8094SFrank Li 
397bce5b921SAbel Vesa 	clk_hw_data = kzalloc(struct_size(clk_hw_data, hws,
398bce5b921SAbel Vesa 					  IMX7D_CLK_END), GFP_KERNEL);
399bce5b921SAbel Vesa 	if (WARN_ON(!clk_hw_data))
400bce5b921SAbel Vesa 		return;
401bce5b921SAbel Vesa 
402bce5b921SAbel Vesa 	clk_hw_data->num = IMX7D_CLK_END;
403bce5b921SAbel Vesa 	hws = clk_hw_data->hws;
404bce5b921SAbel Vesa 
405bce5b921SAbel Vesa 	hws[IMX7D_CLK_DUMMY] = imx_clk_hw_fixed("dummy", 0);
406fc09a36aSPeng Fan 	hws[IMX7D_OSC_24M_CLK] = imx_obtain_fixed_clk_hw(ccm_node, "osc");
407fc09a36aSPeng Fan 	hws[IMX7D_CKIL] = imx_obtain_fixed_clk_hw(ccm_node, "ckil");
4088f6d8094SFrank Li 
4098f6d8094SFrank Li 	np = of_find_compatible_node(NULL, NULL, "fsl,imx7d-anatop");
4108f6d8094SFrank Li 	base = of_iomap(np, 0);
4118f6d8094SFrank Li 	WARN_ON(!base);
4125f8c183aSYangtao Li 	of_node_put(np);
4138f6d8094SFrank Li 
414bce5b921SAbel Vesa 	hws[IMX7D_PLL_ARM_MAIN_SRC]  = imx_clk_hw_mux("pll_arm_main_src", base + 0x60, 14, 2, pll_bypass_src_sel, ARRAY_SIZE(pll_bypass_src_sel));
415bce5b921SAbel Vesa 	hws[IMX7D_PLL_DRAM_MAIN_SRC] = imx_clk_hw_mux("pll_dram_main_src", base + 0x70, 14, 2, pll_bypass_src_sel, ARRAY_SIZE(pll_bypass_src_sel));
416bce5b921SAbel Vesa 	hws[IMX7D_PLL_SYS_MAIN_SRC]  = imx_clk_hw_mux("pll_sys_main_src", base + 0xb0, 14, 2, pll_bypass_src_sel, ARRAY_SIZE(pll_bypass_src_sel));
417bce5b921SAbel Vesa 	hws[IMX7D_PLL_ENET_MAIN_SRC] = imx_clk_hw_mux("pll_enet_main_src", base + 0xe0, 14, 2, pll_bypass_src_sel, ARRAY_SIZE(pll_bypass_src_sel));
418bce5b921SAbel Vesa 	hws[IMX7D_PLL_AUDIO_MAIN_SRC] = imx_clk_hw_mux("pll_audio_main_src", base + 0xf0, 14, 2, pll_bypass_src_sel, ARRAY_SIZE(pll_bypass_src_sel));
419bce5b921SAbel Vesa 	hws[IMX7D_PLL_VIDEO_MAIN_SRC] = imx_clk_hw_mux("pll_video_main_src", base + 0x130, 14, 2, pll_bypass_src_sel, ARRAY_SIZE(pll_bypass_src_sel));
4208f6d8094SFrank Li 
421bce5b921SAbel Vesa 	hws[IMX7D_PLL_ARM_MAIN]  = imx_clk_hw_pllv3(IMX_PLLV3_SYS, "pll_arm_main", "osc", base + 0x60, 0x7f);
422bce5b921SAbel Vesa 	hws[IMX7D_PLL_DRAM_MAIN] = imx_clk_hw_pllv3(IMX_PLLV3_DDR_IMX7, "pll_dram_main", "osc", base + 0x70, 0x7f);
423bce5b921SAbel Vesa 	hws[IMX7D_PLL_SYS_MAIN]  = imx_clk_hw_pllv3(IMX_PLLV3_GENERIC, "pll_sys_main", "osc", base + 0xb0, 0x1);
424bce5b921SAbel Vesa 	hws[IMX7D_PLL_ENET_MAIN] = imx_clk_hw_pllv3(IMX_PLLV3_ENET_IMX7, "pll_enet_main", "osc", base + 0xe0, 0x0);
425bce5b921SAbel Vesa 	hws[IMX7D_PLL_AUDIO_MAIN] = imx_clk_hw_pllv3(IMX_PLLV3_AV_IMX7, "pll_audio_main", "osc", base + 0xf0, 0x7f);
426bce5b921SAbel Vesa 	hws[IMX7D_PLL_VIDEO_MAIN] = imx_clk_hw_pllv3(IMX_PLLV3_AV_IMX7, "pll_video_main", "osc", base + 0x130, 0x7f);
4278f6d8094SFrank Li 
428bce5b921SAbel Vesa 	hws[IMX7D_PLL_ARM_MAIN_BYPASS]  = imx_clk_hw_mux_flags("pll_arm_main_bypass", base + 0x60, 16, 1, pll_arm_bypass_sel, ARRAY_SIZE(pll_arm_bypass_sel), CLK_SET_RATE_PARENT);
429bce5b921SAbel Vesa 	hws[IMX7D_PLL_DRAM_MAIN_BYPASS] = imx_clk_hw_mux_flags("pll_dram_main_bypass", base + 0x70, 16, 1, pll_dram_bypass_sel, ARRAY_SIZE(pll_dram_bypass_sel), CLK_SET_RATE_PARENT);
430bce5b921SAbel Vesa 	hws[IMX7D_PLL_SYS_MAIN_BYPASS]  = imx_clk_hw_mux_flags("pll_sys_main_bypass", base + 0xb0, 16, 1, pll_sys_bypass_sel, ARRAY_SIZE(pll_sys_bypass_sel), CLK_SET_RATE_PARENT);
431bce5b921SAbel Vesa 	hws[IMX7D_PLL_ENET_MAIN_BYPASS] = imx_clk_hw_mux_flags("pll_enet_main_bypass", base + 0xe0, 16, 1, pll_enet_bypass_sel, ARRAY_SIZE(pll_enet_bypass_sel), CLK_SET_RATE_PARENT);
432bce5b921SAbel Vesa 	hws[IMX7D_PLL_AUDIO_MAIN_BYPASS] = imx_clk_hw_mux_flags("pll_audio_main_bypass", base + 0xf0, 16, 1, pll_audio_bypass_sel, ARRAY_SIZE(pll_audio_bypass_sel), CLK_SET_RATE_PARENT);
433bce5b921SAbel Vesa 	hws[IMX7D_PLL_VIDEO_MAIN_BYPASS] = imx_clk_hw_mux_flags("pll_video_main_bypass", base + 0x130, 16, 1, pll_video_bypass_sel, ARRAY_SIZE(pll_video_bypass_sel), CLK_SET_RATE_PARENT);
4348f6d8094SFrank Li 
435bce5b921SAbel Vesa 	hws[IMX7D_PLL_ARM_MAIN_CLK] = imx_clk_hw_gate("pll_arm_main_clk", "pll_arm_main_bypass", base + 0x60, 13);
436bce5b921SAbel Vesa 	hws[IMX7D_PLL_DRAM_MAIN_CLK] = imx_clk_hw_gate("pll_dram_main_clk", "pll_dram_test_div", base + 0x70, 13);
437bce5b921SAbel Vesa 	hws[IMX7D_PLL_SYS_MAIN_CLK] = imx_clk_hw_gate("pll_sys_main_clk", "pll_sys_main_bypass", base + 0xb0, 13);
438bce5b921SAbel Vesa 	hws[IMX7D_PLL_AUDIO_MAIN_CLK] = imx_clk_hw_gate("pll_audio_main_clk", "pll_audio_main_bypass", base + 0xf0, 13);
439bce5b921SAbel Vesa 	hws[IMX7D_PLL_VIDEO_MAIN_CLK] = imx_clk_hw_gate("pll_video_main_clk", "pll_video_main_bypass", base + 0x130, 13);
4408f6d8094SFrank Li 
441bce5b921SAbel Vesa 	hws[IMX7D_PLL_DRAM_TEST_DIV]  = clk_hw_register_divider_table(NULL, "pll_dram_test_div", "pll_dram_main_bypass",
442afe7c08aSAnson Huang 				CLK_SET_RATE_PARENT | CLK_SET_RATE_GATE, base + 0x70, 21, 2, 0, test_div_table, &imx_ccm_lock);
443bce5b921SAbel Vesa 	hws[IMX7D_PLL_AUDIO_TEST_DIV]  = clk_hw_register_divider_table(NULL, "pll_audio_test_div", "pll_audio_main_clk",
44454fe0791SFabio Estevam 				CLK_SET_RATE_PARENT | CLK_SET_RATE_GATE, base + 0xf0, 19, 2, 0, test_div_table, &imx_ccm_lock);
445bce5b921SAbel Vesa 	hws[IMX7D_PLL_AUDIO_POST_DIV] = clk_hw_register_divider_table(NULL, "pll_audio_post_div", "pll_audio_test_div",
44654fe0791SFabio Estevam 				CLK_SET_RATE_PARENT | CLK_SET_RATE_GATE, base + 0xf0, 22, 2, 0, post_div_table, &imx_ccm_lock);
447bce5b921SAbel Vesa 	hws[IMX7D_PLL_VIDEO_TEST_DIV]  = clk_hw_register_divider_table(NULL, "pll_video_test_div", "pll_video_main_clk",
448b716aad9SAnson Huang 				CLK_SET_RATE_PARENT | CLK_SET_RATE_GATE, base + 0x130, 19, 2, 0, test_div_table, &imx_ccm_lock);
449bce5b921SAbel Vesa 	hws[IMX7D_PLL_VIDEO_POST_DIV] = clk_hw_register_divider_table(NULL, "pll_video_post_div", "pll_video_test_div",
450b716aad9SAnson Huang 				CLK_SET_RATE_PARENT | CLK_SET_RATE_GATE, base + 0x130, 22, 2, 0, post_div_table, &imx_ccm_lock);
45154fe0791SFabio Estevam 
452bce5b921SAbel Vesa 	hws[IMX7D_PLL_SYS_PFD0_392M_CLK] = imx_clk_hw_pfd("pll_sys_pfd0_392m_clk", "pll_sys_main_clk", base + 0xc0, 0);
453bce5b921SAbel Vesa 	hws[IMX7D_PLL_SYS_PFD1_332M_CLK] = imx_clk_hw_pfd("pll_sys_pfd1_332m_clk", "pll_sys_main_clk", base + 0xc0, 1);
454bce5b921SAbel Vesa 	hws[IMX7D_PLL_SYS_PFD2_270M_CLK] = imx_clk_hw_pfd("pll_sys_pfd2_270m_clk", "pll_sys_main_clk", base + 0xc0, 2);
4558f6d8094SFrank Li 
456bce5b921SAbel Vesa 	hws[IMX7D_PLL_SYS_PFD3_CLK] = imx_clk_hw_pfd("pll_sys_pfd3_clk", "pll_sys_main_clk", base + 0xc0, 3);
457bce5b921SAbel Vesa 	hws[IMX7D_PLL_SYS_PFD4_CLK] = imx_clk_hw_pfd("pll_sys_pfd4_clk", "pll_sys_main_clk", base + 0xd0, 0);
458bce5b921SAbel Vesa 	hws[IMX7D_PLL_SYS_PFD5_CLK] = imx_clk_hw_pfd("pll_sys_pfd5_clk", "pll_sys_main_clk", base + 0xd0, 1);
459bce5b921SAbel Vesa 	hws[IMX7D_PLL_SYS_PFD6_CLK] = imx_clk_hw_pfd("pll_sys_pfd6_clk", "pll_sys_main_clk", base + 0xd0, 2);
460bce5b921SAbel Vesa 	hws[IMX7D_PLL_SYS_PFD7_CLK] = imx_clk_hw_pfd("pll_sys_pfd7_clk", "pll_sys_main_clk", base + 0xd0, 3);
4618f6d8094SFrank Li 
462bce5b921SAbel Vesa 	hws[IMX7D_PLL_SYS_MAIN_480M] = imx_clk_hw_fixed_factor("pll_sys_main_480m", "pll_sys_main_clk", 1, 1);
463bce5b921SAbel Vesa 	hws[IMX7D_PLL_SYS_MAIN_240M] = imx_clk_hw_fixed_factor("pll_sys_main_240m", "pll_sys_main_clk", 1, 2);
464bce5b921SAbel Vesa 	hws[IMX7D_PLL_SYS_MAIN_120M] = imx_clk_hw_fixed_factor("pll_sys_main_120m", "pll_sys_main_clk", 1, 4);
465bce5b921SAbel Vesa 	hws[IMX7D_PLL_DRAM_MAIN_533M] = imx_clk_hw_fixed_factor("pll_dram_533m", "pll_dram_main_clk", 1, 2);
4668f6d8094SFrank Li 
467bce5b921SAbel Vesa 	hws[IMX7D_PLL_SYS_MAIN_480M_CLK] = imx_clk_hw_gate_dis_flags("pll_sys_main_480m_clk", "pll_sys_main_480m", base + 0xb0, 4, CLK_IS_CRITICAL);
468bce5b921SAbel Vesa 	hws[IMX7D_PLL_SYS_MAIN_240M_CLK] = imx_clk_hw_gate_dis("pll_sys_main_240m_clk", "pll_sys_main_240m", base + 0xb0, 5);
469bce5b921SAbel Vesa 	hws[IMX7D_PLL_SYS_MAIN_120M_CLK] = imx_clk_hw_gate_dis("pll_sys_main_120m_clk", "pll_sys_main_120m", base + 0xb0, 6);
470bce5b921SAbel Vesa 	hws[IMX7D_PLL_DRAM_MAIN_533M_CLK] = imx_clk_hw_gate("pll_dram_533m_clk", "pll_dram_533m", base + 0x70, 12);
4718f6d8094SFrank Li 
472bce5b921SAbel Vesa 	hws[IMX7D_PLL_SYS_PFD0_196M] = imx_clk_hw_fixed_factor("pll_sys_pfd0_196m", "pll_sys_pfd0_392m_clk", 1, 2);
473bce5b921SAbel Vesa 	hws[IMX7D_PLL_SYS_PFD1_166M] = imx_clk_hw_fixed_factor("pll_sys_pfd1_166m", "pll_sys_pfd1_332m_clk", 1, 2);
474bce5b921SAbel Vesa 	hws[IMX7D_PLL_SYS_PFD2_135M] = imx_clk_hw_fixed_factor("pll_sys_pfd2_135m", "pll_sys_pfd2_270m_clk", 1, 2);
4758f6d8094SFrank Li 
476bce5b921SAbel Vesa 	hws[IMX7D_PLL_SYS_PFD0_196M_CLK] = imx_clk_hw_gate_dis("pll_sys_pfd0_196m_clk", "pll_sys_pfd0_196m", base + 0xb0, 26);
477bce5b921SAbel Vesa 	hws[IMX7D_PLL_SYS_PFD1_166M_CLK] = imx_clk_hw_gate_dis("pll_sys_pfd1_166m_clk", "pll_sys_pfd1_166m", base + 0xb0, 27);
478bce5b921SAbel Vesa 	hws[IMX7D_PLL_SYS_PFD2_135M_CLK] = imx_clk_hw_gate_dis("pll_sys_pfd2_135m_clk", "pll_sys_pfd2_135m", base + 0xb0, 28);
4798f6d8094SFrank Li 
480bce5b921SAbel Vesa 	hws[IMX7D_PLL_ENET_MAIN_CLK] = imx_clk_hw_fixed_factor("pll_enet_main_clk", "pll_enet_main_bypass", 1, 1);
481bce5b921SAbel Vesa 	hws[IMX7D_PLL_ENET_MAIN_500M] = imx_clk_hw_fixed_factor("pll_enet_500m", "pll_enet_main_clk", 1, 2);
482bce5b921SAbel Vesa 	hws[IMX7D_PLL_ENET_MAIN_250M] = imx_clk_hw_fixed_factor("pll_enet_250m", "pll_enet_main_clk", 1, 4);
483bce5b921SAbel Vesa 	hws[IMX7D_PLL_ENET_MAIN_125M] = imx_clk_hw_fixed_factor("pll_enet_125m", "pll_enet_main_clk", 1, 8);
484bce5b921SAbel Vesa 	hws[IMX7D_PLL_ENET_MAIN_100M] = imx_clk_hw_fixed_factor("pll_enet_100m", "pll_enet_main_clk", 1, 10);
485bce5b921SAbel Vesa 	hws[IMX7D_PLL_ENET_MAIN_50M] = imx_clk_hw_fixed_factor("pll_enet_50m", "pll_enet_main_clk", 1, 20);
486bce5b921SAbel Vesa 	hws[IMX7D_PLL_ENET_MAIN_40M] = imx_clk_hw_fixed_factor("pll_enet_40m", "pll_enet_main_clk", 1, 25);
487bce5b921SAbel Vesa 	hws[IMX7D_PLL_ENET_MAIN_25M] = imx_clk_hw_fixed_factor("pll_enet_25m", "pll_enet_main_clk", 1, 40);
4888f6d8094SFrank Li 
489bce5b921SAbel Vesa 	hws[IMX7D_PLL_ENET_MAIN_500M_CLK] = imx_clk_hw_gate("pll_enet_500m_clk", "pll_enet_500m", base + 0xe0, 12);
490bce5b921SAbel Vesa 	hws[IMX7D_PLL_ENET_MAIN_250M_CLK] = imx_clk_hw_gate("pll_enet_250m_clk", "pll_enet_250m", base + 0xe0, 11);
491bce5b921SAbel Vesa 	hws[IMX7D_PLL_ENET_MAIN_125M_CLK] = imx_clk_hw_gate("pll_enet_125m_clk", "pll_enet_125m", base + 0xe0, 10);
492bce5b921SAbel Vesa 	hws[IMX7D_PLL_ENET_MAIN_100M_CLK] = imx_clk_hw_gate("pll_enet_100m_clk", "pll_enet_100m", base + 0xe0, 9);
493bce5b921SAbel Vesa 	hws[IMX7D_PLL_ENET_MAIN_50M_CLK]  = imx_clk_hw_gate("pll_enet_50m_clk", "pll_enet_50m", base + 0xe0, 8);
494bce5b921SAbel Vesa 	hws[IMX7D_PLL_ENET_MAIN_40M_CLK]  = imx_clk_hw_gate("pll_enet_40m_clk", "pll_enet_40m", base + 0xe0, 7);
495bce5b921SAbel Vesa 	hws[IMX7D_PLL_ENET_MAIN_25M_CLK]  = imx_clk_hw_gate("pll_enet_25m_clk", "pll_enet_25m", base + 0xe0, 6);
4968f6d8094SFrank Li 
497bce5b921SAbel Vesa 	hws[IMX7D_LVDS1_OUT_SEL] = imx_clk_hw_mux("lvds1_sel", base + 0x170, 0, 5, lvds1_sel, ARRAY_SIZE(lvds1_sel));
498bce5b921SAbel Vesa 	hws[IMX7D_LVDS1_OUT_CLK] = imx_clk_hw_gate_exclusive("lvds1_out", "lvds1_sel", base + 0x170, 5, BIT(6));
4998f6d8094SFrank Li 
5008f6d8094SFrank Li 	np = ccm_node;
5018f6d8094SFrank Li 	base = of_iomap(np, 0);
5028f6d8094SFrank Li 	WARN_ON(!base);
5038f6d8094SFrank Li 
504bce5b921SAbel Vesa 	hws[IMX7D_ARM_A7_ROOT_SRC] = imx_clk_hw_mux2("arm_a7_src", base + 0x8000, 24, 3, arm_a7_sel, ARRAY_SIZE(arm_a7_sel));
505bce5b921SAbel Vesa 	hws[IMX7D_ARM_M4_ROOT_SRC] = imx_clk_hw_mux2("arm_m4_src", base + 0x8080, 24, 3, arm_m4_sel, ARRAY_SIZE(arm_m4_sel));
506bce5b921SAbel Vesa 	hws[IMX7D_MAIN_AXI_ROOT_SRC] = imx_clk_hw_mux2("axi_src", base + 0x8800, 24, 3, axi_sel, ARRAY_SIZE(axi_sel));
507bce5b921SAbel Vesa 	hws[IMX7D_DISP_AXI_ROOT_SRC] = imx_clk_hw_mux2("disp_axi_src", base + 0x8880, 24, 3, disp_axi_sel, ARRAY_SIZE(disp_axi_sel));
508bce5b921SAbel Vesa 	hws[IMX7D_ENET_AXI_ROOT_SRC] = imx_clk_hw_mux2("enet_axi_src", base + 0x8900, 24, 3, enet_axi_sel, ARRAY_SIZE(enet_axi_sel));
509bce5b921SAbel Vesa 	hws[IMX7D_NAND_USDHC_BUS_ROOT_SRC] = imx_clk_hw_mux2("nand_usdhc_src", base + 0x8980, 24, 3, nand_usdhc_bus_sel, ARRAY_SIZE(nand_usdhc_bus_sel));
510bce5b921SAbel Vesa 	hws[IMX7D_AHB_CHANNEL_ROOT_SRC] = imx_clk_hw_mux2("ahb_src", base + 0x9000, 24, 3, ahb_channel_sel, ARRAY_SIZE(ahb_channel_sel));
511bce5b921SAbel Vesa 	hws[IMX7D_DRAM_PHYM_ROOT_SRC] = imx_clk_hw_mux2("dram_phym_src", base + 0x9800, 24, 1, dram_phym_sel, ARRAY_SIZE(dram_phym_sel));
512bce5b921SAbel Vesa 	hws[IMX7D_DRAM_ROOT_SRC] = imx_clk_hw_mux2("dram_src", base + 0x9880, 24, 1, dram_sel, ARRAY_SIZE(dram_sel));
513bce5b921SAbel Vesa 	hws[IMX7D_DRAM_PHYM_ALT_ROOT_SRC] = imx_clk_hw_mux2("dram_phym_alt_src", base + 0xa000, 24, 3, dram_phym_alt_sel, ARRAY_SIZE(dram_phym_alt_sel));
514bce5b921SAbel Vesa 	hws[IMX7D_DRAM_ALT_ROOT_SRC]  = imx_clk_hw_mux2("dram_alt_src", base + 0xa080, 24, 3, dram_alt_sel, ARRAY_SIZE(dram_alt_sel));
515bce5b921SAbel Vesa 	hws[IMX7D_USB_HSIC_ROOT_SRC] = imx_clk_hw_mux2("usb_hsic_src", base + 0xa100, 24, 3, usb_hsic_sel, ARRAY_SIZE(usb_hsic_sel));
516bce5b921SAbel Vesa 	hws[IMX7D_PCIE_CTRL_ROOT_SRC] = imx_clk_hw_mux2("pcie_ctrl_src", base + 0xa180, 24, 3, pcie_ctrl_sel, ARRAY_SIZE(pcie_ctrl_sel));
517bce5b921SAbel Vesa 	hws[IMX7D_PCIE_PHY_ROOT_SRC] = imx_clk_hw_mux2("pcie_phy_src", base + 0xa200, 24, 3, pcie_phy_sel, ARRAY_SIZE(pcie_phy_sel));
518bce5b921SAbel Vesa 	hws[IMX7D_EPDC_PIXEL_ROOT_SRC] = imx_clk_hw_mux2("epdc_pixel_src", base + 0xa280, 24, 3, epdc_pixel_sel, ARRAY_SIZE(epdc_pixel_sel));
519bce5b921SAbel Vesa 	hws[IMX7D_LCDIF_PIXEL_ROOT_SRC] = imx_clk_hw_mux2("lcdif_pixel_src", base + 0xa300, 24, 3, lcdif_pixel_sel, ARRAY_SIZE(lcdif_pixel_sel));
520bce5b921SAbel Vesa 	hws[IMX7D_MIPI_DSI_ROOT_SRC] = imx_clk_hw_mux2("mipi_dsi_src", base + 0xa380, 24, 3,  mipi_dsi_sel, ARRAY_SIZE(mipi_dsi_sel));
521bce5b921SAbel Vesa 	hws[IMX7D_MIPI_CSI_ROOT_SRC] = imx_clk_hw_mux2("mipi_csi_src", base + 0xa400, 24, 3, mipi_csi_sel, ARRAY_SIZE(mipi_csi_sel));
522bce5b921SAbel Vesa 	hws[IMX7D_MIPI_DPHY_ROOT_SRC] = imx_clk_hw_mux2("mipi_dphy_src", base + 0xa480, 24, 3, mipi_dphy_sel, ARRAY_SIZE(mipi_dphy_sel));
523bce5b921SAbel Vesa 	hws[IMX7D_SAI1_ROOT_SRC] = imx_clk_hw_mux2("sai1_src", base + 0xa500, 24, 3, sai1_sel, ARRAY_SIZE(sai1_sel));
524bce5b921SAbel Vesa 	hws[IMX7D_SAI2_ROOT_SRC] = imx_clk_hw_mux2("sai2_src", base + 0xa580, 24, 3, sai2_sel, ARRAY_SIZE(sai2_sel));
525bce5b921SAbel Vesa 	hws[IMX7D_SAI3_ROOT_SRC] = imx_clk_hw_mux2("sai3_src", base + 0xa600, 24, 3, sai3_sel, ARRAY_SIZE(sai3_sel));
526bce5b921SAbel Vesa 	hws[IMX7D_SPDIF_ROOT_SRC] = imx_clk_hw_mux2("spdif_src", base + 0xa680, 24, 3, spdif_sel, ARRAY_SIZE(spdif_sel));
527bce5b921SAbel Vesa 	hws[IMX7D_ENET1_REF_ROOT_SRC] = imx_clk_hw_mux2("enet1_ref_src", base + 0xa700, 24, 3, enet1_ref_sel, ARRAY_SIZE(enet1_ref_sel));
528bce5b921SAbel Vesa 	hws[IMX7D_ENET1_TIME_ROOT_SRC] = imx_clk_hw_mux2("enet1_time_src", base + 0xa780, 24, 3, enet1_time_sel, ARRAY_SIZE(enet1_time_sel));
529bce5b921SAbel Vesa 	hws[IMX7D_ENET2_REF_ROOT_SRC] = imx_clk_hw_mux2("enet2_ref_src", base + 0xa800, 24, 3, enet2_ref_sel, ARRAY_SIZE(enet2_ref_sel));
530bce5b921SAbel Vesa 	hws[IMX7D_ENET2_TIME_ROOT_SRC] = imx_clk_hw_mux2("enet2_time_src", base + 0xa880, 24, 3, enet2_time_sel, ARRAY_SIZE(enet2_time_sel));
531bce5b921SAbel Vesa 	hws[IMX7D_ENET_PHY_REF_ROOT_SRC] = imx_clk_hw_mux2("enet_phy_ref_src", base + 0xa900, 24, 3, enet_phy_ref_sel, ARRAY_SIZE(enet_phy_ref_sel));
532bce5b921SAbel Vesa 	hws[IMX7D_EIM_ROOT_SRC] = imx_clk_hw_mux2("eim_src", base + 0xa980, 24, 3, eim_sel, ARRAY_SIZE(eim_sel));
533bce5b921SAbel Vesa 	hws[IMX7D_NAND_ROOT_SRC] = imx_clk_hw_mux2("nand_src", base + 0xaa00, 24, 3, nand_sel, ARRAY_SIZE(nand_sel));
534bce5b921SAbel Vesa 	hws[IMX7D_QSPI_ROOT_SRC] = imx_clk_hw_mux2("qspi_src", base + 0xaa80, 24, 3, qspi_sel, ARRAY_SIZE(qspi_sel));
535bce5b921SAbel Vesa 	hws[IMX7D_USDHC1_ROOT_SRC] = imx_clk_hw_mux2("usdhc1_src", base + 0xab00, 24, 3, usdhc1_sel, ARRAY_SIZE(usdhc1_sel));
536bce5b921SAbel Vesa 	hws[IMX7D_USDHC2_ROOT_SRC] = imx_clk_hw_mux2("usdhc2_src", base + 0xab80, 24, 3, usdhc2_sel, ARRAY_SIZE(usdhc2_sel));
537bce5b921SAbel Vesa 	hws[IMX7D_USDHC3_ROOT_SRC] = imx_clk_hw_mux2("usdhc3_src", base + 0xac00, 24, 3, usdhc3_sel, ARRAY_SIZE(usdhc3_sel));
538bce5b921SAbel Vesa 	hws[IMX7D_CAN1_ROOT_SRC] = imx_clk_hw_mux2("can1_src", base + 0xac80, 24, 3, can1_sel, ARRAY_SIZE(can1_sel));
539bce5b921SAbel Vesa 	hws[IMX7D_CAN2_ROOT_SRC] = imx_clk_hw_mux2("can2_src", base + 0xad00, 24, 3, can2_sel, ARRAY_SIZE(can2_sel));
540bce5b921SAbel Vesa 	hws[IMX7D_I2C1_ROOT_SRC] = imx_clk_hw_mux2("i2c1_src", base + 0xad80, 24, 3, i2c1_sel, ARRAY_SIZE(i2c1_sel));
541bce5b921SAbel Vesa 	hws[IMX7D_I2C2_ROOT_SRC] = imx_clk_hw_mux2("i2c2_src", base + 0xae00, 24, 3, i2c2_sel, ARRAY_SIZE(i2c2_sel));
542bce5b921SAbel Vesa 	hws[IMX7D_I2C3_ROOT_SRC] = imx_clk_hw_mux2("i2c3_src", base + 0xae80, 24, 3, i2c3_sel, ARRAY_SIZE(i2c3_sel));
543bce5b921SAbel Vesa 	hws[IMX7D_I2C4_ROOT_SRC] = imx_clk_hw_mux2("i2c4_src", base + 0xaf00, 24, 3, i2c4_sel, ARRAY_SIZE(i2c4_sel));
544bce5b921SAbel Vesa 	hws[IMX7D_UART1_ROOT_SRC] = imx_clk_hw_mux2("uart1_src", base + 0xaf80, 24, 3, uart1_sel, ARRAY_SIZE(uart1_sel));
545bce5b921SAbel Vesa 	hws[IMX7D_UART2_ROOT_SRC] = imx_clk_hw_mux2("uart2_src", base + 0xb000, 24, 3, uart2_sel, ARRAY_SIZE(uart2_sel));
546bce5b921SAbel Vesa 	hws[IMX7D_UART3_ROOT_SRC] = imx_clk_hw_mux2("uart3_src", base + 0xb080, 24, 3, uart3_sel, ARRAY_SIZE(uart3_sel));
547bce5b921SAbel Vesa 	hws[IMX7D_UART4_ROOT_SRC] = imx_clk_hw_mux2("uart4_src", base + 0xb100, 24, 3, uart4_sel, ARRAY_SIZE(uart4_sel));
548bce5b921SAbel Vesa 	hws[IMX7D_UART5_ROOT_SRC] = imx_clk_hw_mux2("uart5_src", base + 0xb180, 24, 3, uart5_sel, ARRAY_SIZE(uart5_sel));
549bce5b921SAbel Vesa 	hws[IMX7D_UART6_ROOT_SRC] = imx_clk_hw_mux2("uart6_src", base + 0xb200, 24, 3, uart6_sel, ARRAY_SIZE(uart6_sel));
550bce5b921SAbel Vesa 	hws[IMX7D_UART7_ROOT_SRC] = imx_clk_hw_mux2("uart7_src", base + 0xb280, 24, 3, uart7_sel, ARRAY_SIZE(uart7_sel));
551bce5b921SAbel Vesa 	hws[IMX7D_ECSPI1_ROOT_SRC] = imx_clk_hw_mux2("ecspi1_src", base + 0xb300, 24, 3, ecspi1_sel, ARRAY_SIZE(ecspi1_sel));
552bce5b921SAbel Vesa 	hws[IMX7D_ECSPI2_ROOT_SRC] = imx_clk_hw_mux2("ecspi2_src", base + 0xb380, 24, 3, ecspi2_sel, ARRAY_SIZE(ecspi2_sel));
553bce5b921SAbel Vesa 	hws[IMX7D_ECSPI3_ROOT_SRC] = imx_clk_hw_mux2("ecspi3_src", base + 0xb400, 24, 3, ecspi3_sel, ARRAY_SIZE(ecspi3_sel));
554bce5b921SAbel Vesa 	hws[IMX7D_ECSPI4_ROOT_SRC] = imx_clk_hw_mux2("ecspi4_src", base + 0xb480, 24, 3, ecspi4_sel, ARRAY_SIZE(ecspi4_sel));
555bce5b921SAbel Vesa 	hws[IMX7D_PWM1_ROOT_SRC] = imx_clk_hw_mux2("pwm1_src", base + 0xb500, 24, 3, pwm1_sel, ARRAY_SIZE(pwm1_sel));
556bce5b921SAbel Vesa 	hws[IMX7D_PWM2_ROOT_SRC] = imx_clk_hw_mux2("pwm2_src", base + 0xb580, 24, 3, pwm2_sel, ARRAY_SIZE(pwm2_sel));
557bce5b921SAbel Vesa 	hws[IMX7D_PWM3_ROOT_SRC] = imx_clk_hw_mux2("pwm3_src", base + 0xb600, 24, 3, pwm3_sel, ARRAY_SIZE(pwm3_sel));
558bce5b921SAbel Vesa 	hws[IMX7D_PWM4_ROOT_SRC] = imx_clk_hw_mux2("pwm4_src", base + 0xb680, 24, 3, pwm4_sel, ARRAY_SIZE(pwm4_sel));
559bce5b921SAbel Vesa 	hws[IMX7D_FLEXTIMER1_ROOT_SRC] = imx_clk_hw_mux2("flextimer1_src", base + 0xb700, 24, 3, flextimer1_sel, ARRAY_SIZE(flextimer1_sel));
560bce5b921SAbel Vesa 	hws[IMX7D_FLEXTIMER2_ROOT_SRC] = imx_clk_hw_mux2("flextimer2_src", base + 0xb780, 24, 3, flextimer2_sel, ARRAY_SIZE(flextimer2_sel));
561bce5b921SAbel Vesa 	hws[IMX7D_SIM1_ROOT_SRC] = imx_clk_hw_mux2("sim1_src", base + 0xb800, 24, 3, sim1_sel, ARRAY_SIZE(sim1_sel));
562bce5b921SAbel Vesa 	hws[IMX7D_SIM2_ROOT_SRC] = imx_clk_hw_mux2("sim2_src", base + 0xb880, 24, 3, sim2_sel, ARRAY_SIZE(sim2_sel));
563bce5b921SAbel Vesa 	hws[IMX7D_GPT1_ROOT_SRC] = imx_clk_hw_mux2("gpt1_src", base + 0xb900, 24, 3, gpt1_sel, ARRAY_SIZE(gpt1_sel));
564bce5b921SAbel Vesa 	hws[IMX7D_GPT2_ROOT_SRC] = imx_clk_hw_mux2("gpt2_src", base + 0xb980, 24, 3, gpt2_sel, ARRAY_SIZE(gpt2_sel));
565bce5b921SAbel Vesa 	hws[IMX7D_GPT3_ROOT_SRC] = imx_clk_hw_mux2("gpt3_src", base + 0xba00, 24, 3, gpt3_sel, ARRAY_SIZE(gpt3_sel));
566bce5b921SAbel Vesa 	hws[IMX7D_GPT4_ROOT_SRC] = imx_clk_hw_mux2("gpt4_src", base + 0xba80, 24, 3, gpt4_sel, ARRAY_SIZE(gpt4_sel));
567bce5b921SAbel Vesa 	hws[IMX7D_TRACE_ROOT_SRC] = imx_clk_hw_mux2("trace_src", base + 0xbb00, 24, 3, trace_sel, ARRAY_SIZE(trace_sel));
568bce5b921SAbel Vesa 	hws[IMX7D_WDOG_ROOT_SRC] = imx_clk_hw_mux2("wdog_src", base + 0xbb80, 24, 3, wdog_sel, ARRAY_SIZE(wdog_sel));
569bce5b921SAbel Vesa 	hws[IMX7D_CSI_MCLK_ROOT_SRC] = imx_clk_hw_mux2("csi_mclk_src", base + 0xbc00, 24, 3, csi_mclk_sel, ARRAY_SIZE(csi_mclk_sel));
570bce5b921SAbel Vesa 	hws[IMX7D_AUDIO_MCLK_ROOT_SRC] = imx_clk_hw_mux2("audio_mclk_src", base + 0xbc80, 24, 3, audio_mclk_sel, ARRAY_SIZE(audio_mclk_sel));
571bce5b921SAbel Vesa 	hws[IMX7D_WRCLK_ROOT_SRC] = imx_clk_hw_mux2("wrclk_src", base + 0xbd00, 24, 3, wrclk_sel, ARRAY_SIZE(wrclk_sel));
572bce5b921SAbel Vesa 	hws[IMX7D_CLKO1_ROOT_SRC] = imx_clk_hw_mux2("clko1_src", base + 0xbd80, 24, 3, clko1_sel, ARRAY_SIZE(clko1_sel));
573bce5b921SAbel Vesa 	hws[IMX7D_CLKO2_ROOT_SRC] = imx_clk_hw_mux2("clko2_src", base + 0xbe00, 24, 3, clko2_sel, ARRAY_SIZE(clko2_sel));
5748f6d8094SFrank Li 
575bce5b921SAbel Vesa 	hws[IMX7D_ARM_A7_ROOT_CG] = imx_clk_hw_gate3("arm_a7_cg", "arm_a7_src", base + 0x8000, 28);
576bce5b921SAbel Vesa 	hws[IMX7D_ARM_M4_ROOT_CG] = imx_clk_hw_gate3("arm_m4_cg", "arm_m4_src", base + 0x8080, 28);
577bce5b921SAbel Vesa 	hws[IMX7D_MAIN_AXI_ROOT_CG] = imx_clk_hw_gate3("axi_cg", "axi_src", base + 0x8800, 28);
578bce5b921SAbel Vesa 	hws[IMX7D_DISP_AXI_ROOT_CG] = imx_clk_hw_gate3("disp_axi_cg", "disp_axi_src", base + 0x8880, 28);
579bce5b921SAbel Vesa 	hws[IMX7D_ENET_AXI_ROOT_CG] = imx_clk_hw_gate3("enet_axi_cg", "enet_axi_src", base + 0x8900, 28);
580bce5b921SAbel Vesa 	hws[IMX7D_NAND_USDHC_BUS_ROOT_CG] = imx_clk_hw_gate3("nand_usdhc_cg", "nand_usdhc_src", base + 0x8980, 28);
581bce5b921SAbel Vesa 	hws[IMX7D_AHB_CHANNEL_ROOT_CG] = imx_clk_hw_gate3("ahb_cg", "ahb_src", base + 0x9000, 28);
582bce5b921SAbel Vesa 	hws[IMX7D_DRAM_PHYM_ROOT_CG] = imx_clk_hw_gate3("dram_phym_cg", "dram_phym_src", base + 0x9800, 28);
583bce5b921SAbel Vesa 	hws[IMX7D_DRAM_ROOT_CG] = imx_clk_hw_gate3("dram_cg", "dram_src", base + 0x9880, 28);
584bce5b921SAbel Vesa 	hws[IMX7D_DRAM_PHYM_ALT_ROOT_CG] = imx_clk_hw_gate3("dram_phym_alt_cg", "dram_phym_alt_src", base + 0xa000, 28);
585bce5b921SAbel Vesa 	hws[IMX7D_DRAM_ALT_ROOT_CG] = imx_clk_hw_gate3("dram_alt_cg", "dram_alt_src", base + 0xa080, 28);
586bce5b921SAbel Vesa 	hws[IMX7D_USB_HSIC_ROOT_CG] = imx_clk_hw_gate3("usb_hsic_cg", "usb_hsic_src", base + 0xa100, 28);
587bce5b921SAbel Vesa 	hws[IMX7D_PCIE_CTRL_ROOT_CG] = imx_clk_hw_gate3("pcie_ctrl_cg", "pcie_ctrl_src", base + 0xa180, 28);
588bce5b921SAbel Vesa 	hws[IMX7D_PCIE_PHY_ROOT_CG] = imx_clk_hw_gate3("pcie_phy_cg", "pcie_phy_src", base + 0xa200, 28);
589bce5b921SAbel Vesa 	hws[IMX7D_EPDC_PIXEL_ROOT_CG] = imx_clk_hw_gate3("epdc_pixel_cg", "epdc_pixel_src", base + 0xa280, 28);
590bce5b921SAbel Vesa 	hws[IMX7D_LCDIF_PIXEL_ROOT_CG] = imx_clk_hw_gate3("lcdif_pixel_cg", "lcdif_pixel_src", base + 0xa300, 28);
591bce5b921SAbel Vesa 	hws[IMX7D_MIPI_DSI_ROOT_CG] = imx_clk_hw_gate3("mipi_dsi_cg", "mipi_dsi_src", base + 0xa380, 28);
592bce5b921SAbel Vesa 	hws[IMX7D_MIPI_CSI_ROOT_CG] = imx_clk_hw_gate3("mipi_csi_cg", "mipi_csi_src", base + 0xa400, 28);
593bce5b921SAbel Vesa 	hws[IMX7D_MIPI_DPHY_ROOT_CG] = imx_clk_hw_gate3("mipi_dphy_cg", "mipi_dphy_src", base + 0xa480, 28);
594bce5b921SAbel Vesa 	hws[IMX7D_SAI1_ROOT_CG] = imx_clk_hw_gate3("sai1_cg", "sai1_src", base + 0xa500, 28);
595bce5b921SAbel Vesa 	hws[IMX7D_SAI2_ROOT_CG] = imx_clk_hw_gate3("sai2_cg", "sai2_src", base + 0xa580, 28);
596bce5b921SAbel Vesa 	hws[IMX7D_SAI3_ROOT_CG] = imx_clk_hw_gate3("sai3_cg", "sai3_src", base + 0xa600, 28);
597bce5b921SAbel Vesa 	hws[IMX7D_SPDIF_ROOT_CG] = imx_clk_hw_gate3("spdif_cg", "spdif_src", base + 0xa680, 28);
598bce5b921SAbel Vesa 	hws[IMX7D_ENET1_REF_ROOT_CG] = imx_clk_hw_gate3("enet1_ref_cg", "enet1_ref_src", base + 0xa700, 28);
599bce5b921SAbel Vesa 	hws[IMX7D_ENET1_TIME_ROOT_CG] = imx_clk_hw_gate3("enet1_time_cg", "enet1_time_src", base + 0xa780, 28);
600bce5b921SAbel Vesa 	hws[IMX7D_ENET2_REF_ROOT_CG] = imx_clk_hw_gate3("enet2_ref_cg", "enet2_ref_src", base + 0xa800, 28);
601bce5b921SAbel Vesa 	hws[IMX7D_ENET2_TIME_ROOT_CG] = imx_clk_hw_gate3("enet2_time_cg", "enet2_time_src", base + 0xa880, 28);
602bce5b921SAbel Vesa 	hws[IMX7D_ENET_PHY_REF_ROOT_CG] = imx_clk_hw_gate3("enet_phy_ref_cg", "enet_phy_ref_src", base + 0xa900, 28);
603bce5b921SAbel Vesa 	hws[IMX7D_EIM_ROOT_CG] = imx_clk_hw_gate3("eim_cg", "eim_src", base + 0xa980, 28);
604bce5b921SAbel Vesa 	hws[IMX7D_NAND_ROOT_CG] = imx_clk_hw_gate3("nand_cg", "nand_src", base + 0xaa00, 28);
605bce5b921SAbel Vesa 	hws[IMX7D_QSPI_ROOT_CG] = imx_clk_hw_gate3("qspi_cg", "qspi_src", base + 0xaa80, 28);
606bce5b921SAbel Vesa 	hws[IMX7D_USDHC1_ROOT_CG] = imx_clk_hw_gate3("usdhc1_cg", "usdhc1_src", base + 0xab00, 28);
607bce5b921SAbel Vesa 	hws[IMX7D_USDHC2_ROOT_CG] = imx_clk_hw_gate3("usdhc2_cg", "usdhc2_src", base + 0xab80, 28);
608bce5b921SAbel Vesa 	hws[IMX7D_USDHC3_ROOT_CG] = imx_clk_hw_gate3("usdhc3_cg", "usdhc3_src", base + 0xac00, 28);
609bce5b921SAbel Vesa 	hws[IMX7D_CAN1_ROOT_CG] = imx_clk_hw_gate3("can1_cg", "can1_src", base + 0xac80, 28);
610bce5b921SAbel Vesa 	hws[IMX7D_CAN2_ROOT_CG] = imx_clk_hw_gate3("can2_cg", "can2_src", base + 0xad00, 28);
611bce5b921SAbel Vesa 	hws[IMX7D_I2C1_ROOT_CG] = imx_clk_hw_gate3("i2c1_cg", "i2c1_src", base + 0xad80, 28);
612bce5b921SAbel Vesa 	hws[IMX7D_I2C2_ROOT_CG] = imx_clk_hw_gate3("i2c2_cg", "i2c2_src", base + 0xae00, 28);
613bce5b921SAbel Vesa 	hws[IMX7D_I2C3_ROOT_CG] = imx_clk_hw_gate3("i2c3_cg", "i2c3_src", base + 0xae80, 28);
614bce5b921SAbel Vesa 	hws[IMX7D_I2C4_ROOT_CG] = imx_clk_hw_gate3("i2c4_cg", "i2c4_src", base + 0xaf00, 28);
615bce5b921SAbel Vesa 	hws[IMX7D_UART1_ROOT_CG] = imx_clk_hw_gate3("uart1_cg", "uart1_src", base + 0xaf80, 28);
616bce5b921SAbel Vesa 	hws[IMX7D_UART2_ROOT_CG] = imx_clk_hw_gate3("uart2_cg", "uart2_src", base + 0xb000, 28);
617bce5b921SAbel Vesa 	hws[IMX7D_UART3_ROOT_CG] = imx_clk_hw_gate3("uart3_cg", "uart3_src", base + 0xb080, 28);
618bce5b921SAbel Vesa 	hws[IMX7D_UART4_ROOT_CG] = imx_clk_hw_gate3("uart4_cg", "uart4_src", base + 0xb100, 28);
619bce5b921SAbel Vesa 	hws[IMX7D_UART5_ROOT_CG] = imx_clk_hw_gate3("uart5_cg", "uart5_src", base + 0xb180, 28);
620bce5b921SAbel Vesa 	hws[IMX7D_UART6_ROOT_CG] = imx_clk_hw_gate3("uart6_cg", "uart6_src", base + 0xb200, 28);
621bce5b921SAbel Vesa 	hws[IMX7D_UART7_ROOT_CG] = imx_clk_hw_gate3("uart7_cg", "uart7_src", base + 0xb280, 28);
622bce5b921SAbel Vesa 	hws[IMX7D_ECSPI1_ROOT_CG] = imx_clk_hw_gate3("ecspi1_cg", "ecspi1_src", base + 0xb300, 28);
623bce5b921SAbel Vesa 	hws[IMX7D_ECSPI2_ROOT_CG] = imx_clk_hw_gate3("ecspi2_cg", "ecspi2_src", base + 0xb380, 28);
624bce5b921SAbel Vesa 	hws[IMX7D_ECSPI3_ROOT_CG] = imx_clk_hw_gate3("ecspi3_cg", "ecspi3_src", base + 0xb400, 28);
625bce5b921SAbel Vesa 	hws[IMX7D_ECSPI4_ROOT_CG] = imx_clk_hw_gate3("ecspi4_cg", "ecspi4_src", base + 0xb480, 28);
626bce5b921SAbel Vesa 	hws[IMX7D_PWM1_ROOT_CG] = imx_clk_hw_gate3("pwm1_cg", "pwm1_src", base + 0xb500, 28);
627bce5b921SAbel Vesa 	hws[IMX7D_PWM2_ROOT_CG] = imx_clk_hw_gate3("pwm2_cg", "pwm2_src", base + 0xb580, 28);
628bce5b921SAbel Vesa 	hws[IMX7D_PWM3_ROOT_CG] = imx_clk_hw_gate3("pwm3_cg", "pwm3_src", base + 0xb600, 28);
629bce5b921SAbel Vesa 	hws[IMX7D_PWM4_ROOT_CG] = imx_clk_hw_gate3("pwm4_cg", "pwm4_src", base + 0xb680, 28);
630bce5b921SAbel Vesa 	hws[IMX7D_FLEXTIMER1_ROOT_CG] = imx_clk_hw_gate3("flextimer1_cg", "flextimer1_src", base + 0xb700, 28);
631bce5b921SAbel Vesa 	hws[IMX7D_FLEXTIMER2_ROOT_CG] = imx_clk_hw_gate3("flextimer2_cg", "flextimer2_src", base + 0xb780, 28);
632bce5b921SAbel Vesa 	hws[IMX7D_SIM1_ROOT_CG] = imx_clk_hw_gate3("sim1_cg", "sim1_src", base + 0xb800, 28);
633bce5b921SAbel Vesa 	hws[IMX7D_SIM2_ROOT_CG] = imx_clk_hw_gate3("sim2_cg", "sim2_src", base + 0xb880, 28);
634bce5b921SAbel Vesa 	hws[IMX7D_GPT1_ROOT_CG] = imx_clk_hw_gate3("gpt1_cg", "gpt1_src", base + 0xb900, 28);
635bce5b921SAbel Vesa 	hws[IMX7D_GPT2_ROOT_CG] = imx_clk_hw_gate3("gpt2_cg", "gpt2_src", base + 0xb980, 28);
636bce5b921SAbel Vesa 	hws[IMX7D_GPT3_ROOT_CG] = imx_clk_hw_gate3("gpt3_cg", "gpt3_src", base + 0xbA00, 28);
637bce5b921SAbel Vesa 	hws[IMX7D_GPT4_ROOT_CG] = imx_clk_hw_gate3("gpt4_cg", "gpt4_src", base + 0xbA80, 28);
638bce5b921SAbel Vesa 	hws[IMX7D_TRACE_ROOT_CG] = imx_clk_hw_gate3("trace_cg", "trace_src", base + 0xbb00, 28);
639bce5b921SAbel Vesa 	hws[IMX7D_WDOG_ROOT_CG] = imx_clk_hw_gate3("wdog_cg", "wdog_src", base + 0xbb80, 28);
640bce5b921SAbel Vesa 	hws[IMX7D_CSI_MCLK_ROOT_CG] = imx_clk_hw_gate3("csi_mclk_cg", "csi_mclk_src", base + 0xbc00, 28);
641bce5b921SAbel Vesa 	hws[IMX7D_AUDIO_MCLK_ROOT_CG] = imx_clk_hw_gate3("audio_mclk_cg", "audio_mclk_src", base + 0xbc80, 28);
642bce5b921SAbel Vesa 	hws[IMX7D_WRCLK_ROOT_CG] = imx_clk_hw_gate3("wrclk_cg", "wrclk_src", base + 0xbd00, 28);
643bce5b921SAbel Vesa 	hws[IMX7D_CLKO1_ROOT_CG] = imx_clk_hw_gate3("clko1_cg", "clko1_src", base + 0xbd80, 28);
644bce5b921SAbel Vesa 	hws[IMX7D_CLKO2_ROOT_CG] = imx_clk_hw_gate3("clko2_cg", "clko2_src", base + 0xbe00, 28);
6458f6d8094SFrank Li 
646bce5b921SAbel Vesa 	hws[IMX7D_MAIN_AXI_ROOT_PRE_DIV] = imx_clk_hw_divider2("axi_pre_div", "axi_cg", base + 0x8800, 16, 3);
647bce5b921SAbel Vesa 	hws[IMX7D_DISP_AXI_ROOT_PRE_DIV] = imx_clk_hw_divider2("disp_axi_pre_div", "disp_axi_cg", base + 0x8880, 16, 3);
648bce5b921SAbel Vesa 	hws[IMX7D_ENET_AXI_ROOT_PRE_DIV] = imx_clk_hw_divider2("enet_axi_pre_div", "enet_axi_cg", base + 0x8900, 16, 3);
649bce5b921SAbel Vesa 	hws[IMX7D_NAND_USDHC_BUS_ROOT_PRE_DIV] = imx_clk_hw_divider2("nand_usdhc_pre_div", "nand_usdhc_cg", base + 0x8980, 16, 3);
650bce5b921SAbel Vesa 	hws[IMX7D_AHB_CHANNEL_ROOT_PRE_DIV] = imx_clk_hw_divider2("ahb_pre_div", "ahb_cg", base + 0x9000, 16, 3);
651bce5b921SAbel Vesa 	hws[IMX7D_DRAM_PHYM_ALT_ROOT_PRE_DIV] = imx_clk_hw_divider2("dram_phym_alt_pre_div", "dram_phym_alt_cg", base + 0xa000, 16, 3);
652bce5b921SAbel Vesa 	hws[IMX7D_DRAM_ALT_ROOT_PRE_DIV] = imx_clk_hw_divider2("dram_alt_pre_div", "dram_alt_cg", base + 0xa080, 16, 3);
653bce5b921SAbel Vesa 	hws[IMX7D_USB_HSIC_ROOT_PRE_DIV] = imx_clk_hw_divider2("usb_hsic_pre_div", "usb_hsic_cg", base + 0xa100, 16, 3);
654bce5b921SAbel Vesa 	hws[IMX7D_PCIE_CTRL_ROOT_PRE_DIV] = imx_clk_hw_divider2("pcie_ctrl_pre_div", "pcie_ctrl_cg", base + 0xa180, 16, 3);
655bce5b921SAbel Vesa 	hws[IMX7D_PCIE_PHY_ROOT_PRE_DIV] = imx_clk_hw_divider2("pcie_phy_pre_div", "pcie_phy_cg", base + 0xa200, 16, 3);
656bce5b921SAbel Vesa 	hws[IMX7D_EPDC_PIXEL_ROOT_PRE_DIV] = imx_clk_hw_divider2("epdc_pixel_pre_div", "epdc_pixel_cg", base + 0xa280, 16, 3);
657bce5b921SAbel Vesa 	hws[IMX7D_LCDIF_PIXEL_ROOT_PRE_DIV] = imx_clk_hw_divider2("lcdif_pixel_pre_div", "lcdif_pixel_cg", base + 0xa300, 16, 3);
658bce5b921SAbel Vesa 	hws[IMX7D_MIPI_DSI_ROOT_PRE_DIV] = imx_clk_hw_divider2("mipi_dsi_pre_div", "mipi_dsi_cg", base + 0xa380, 16, 3);
659bce5b921SAbel Vesa 	hws[IMX7D_MIPI_CSI_ROOT_PRE_DIV] = imx_clk_hw_divider2("mipi_csi_pre_div", "mipi_csi_cg", base + 0xa400, 16, 3);
660bce5b921SAbel Vesa 	hws[IMX7D_MIPI_DPHY_ROOT_PRE_DIV] = imx_clk_hw_divider2("mipi_dphy_pre_div", "mipi_dphy_cg", base + 0xa480, 16, 3);
661bce5b921SAbel Vesa 	hws[IMX7D_SAI1_ROOT_PRE_DIV] = imx_clk_hw_divider2("sai1_pre_div", "sai1_cg", base + 0xa500, 16, 3);
662bce5b921SAbel Vesa 	hws[IMX7D_SAI2_ROOT_PRE_DIV] = imx_clk_hw_divider2("sai2_pre_div", "sai2_cg", base + 0xa580, 16, 3);
663bce5b921SAbel Vesa 	hws[IMX7D_SAI3_ROOT_PRE_DIV] = imx_clk_hw_divider2("sai3_pre_div", "sai3_cg", base + 0xa600, 16, 3);
664bce5b921SAbel Vesa 	hws[IMX7D_SPDIF_ROOT_PRE_DIV] = imx_clk_hw_divider2("spdif_pre_div", "spdif_cg", base + 0xa680, 16, 3);
665bce5b921SAbel Vesa 	hws[IMX7D_ENET1_REF_ROOT_PRE_DIV] = imx_clk_hw_divider2("enet1_ref_pre_div", "enet1_ref_cg", base + 0xa700, 16, 3);
666bce5b921SAbel Vesa 	hws[IMX7D_ENET1_TIME_ROOT_PRE_DIV] = imx_clk_hw_divider2("enet1_time_pre_div", "enet1_time_cg", base + 0xa780, 16, 3);
667bce5b921SAbel Vesa 	hws[IMX7D_ENET2_REF_ROOT_PRE_DIV] = imx_clk_hw_divider2("enet2_ref_pre_div", "enet2_ref_cg", base + 0xa800, 16, 3);
668bce5b921SAbel Vesa 	hws[IMX7D_ENET2_TIME_ROOT_PRE_DIV] = imx_clk_hw_divider2("enet2_time_pre_div", "enet2_time_cg", base + 0xa880, 16, 3);
669bce5b921SAbel Vesa 	hws[IMX7D_ENET_PHY_REF_ROOT_PRE_DIV] = imx_clk_hw_divider2("enet_phy_ref_pre_div", "enet_phy_ref_cg", base + 0xa900, 16, 3);
670bce5b921SAbel Vesa 	hws[IMX7D_EIM_ROOT_PRE_DIV] = imx_clk_hw_divider2("eim_pre_div", "eim_cg", base + 0xa980, 16, 3);
671bce5b921SAbel Vesa 	hws[IMX7D_NAND_ROOT_PRE_DIV] = imx_clk_hw_divider2("nand_pre_div", "nand_cg", base + 0xaa00, 16, 3);
672bce5b921SAbel Vesa 	hws[IMX7D_QSPI_ROOT_PRE_DIV] = imx_clk_hw_divider2("qspi_pre_div", "qspi_cg", base + 0xaa80, 16, 3);
673bce5b921SAbel Vesa 	hws[IMX7D_USDHC1_ROOT_PRE_DIV] = imx_clk_hw_divider2("usdhc1_pre_div", "usdhc1_cg", base + 0xab00, 16, 3);
674bce5b921SAbel Vesa 	hws[IMX7D_USDHC2_ROOT_PRE_DIV] = imx_clk_hw_divider2("usdhc2_pre_div", "usdhc2_cg", base + 0xab80, 16, 3);
675bce5b921SAbel Vesa 	hws[IMX7D_USDHC3_ROOT_PRE_DIV] = imx_clk_hw_divider2("usdhc3_pre_div", "usdhc3_cg", base + 0xac00, 16, 3);
676bce5b921SAbel Vesa 	hws[IMX7D_CAN1_ROOT_PRE_DIV] = imx_clk_hw_divider2("can1_pre_div", "can1_cg", base + 0xac80, 16, 3);
677bce5b921SAbel Vesa 	hws[IMX7D_CAN2_ROOT_PRE_DIV] = imx_clk_hw_divider2("can2_pre_div", "can2_cg", base + 0xad00, 16, 3);
678bce5b921SAbel Vesa 	hws[IMX7D_I2C1_ROOT_PRE_DIV] = imx_clk_hw_divider2("i2c1_pre_div", "i2c1_cg", base + 0xad80, 16, 3);
679bce5b921SAbel Vesa 	hws[IMX7D_I2C2_ROOT_PRE_DIV] = imx_clk_hw_divider2("i2c2_pre_div", "i2c2_cg", base + 0xae00, 16, 3);
680bce5b921SAbel Vesa 	hws[IMX7D_I2C3_ROOT_PRE_DIV] = imx_clk_hw_divider2("i2c3_pre_div", "i2c3_cg", base + 0xae80, 16, 3);
681bce5b921SAbel Vesa 	hws[IMX7D_I2C4_ROOT_PRE_DIV] = imx_clk_hw_divider2("i2c4_pre_div", "i2c4_cg", base + 0xaf00, 16, 3);
682bce5b921SAbel Vesa 	hws[IMX7D_UART1_ROOT_PRE_DIV] = imx_clk_hw_divider2("uart1_pre_div", "uart1_cg", base + 0xaf80, 16, 3);
683bce5b921SAbel Vesa 	hws[IMX7D_UART2_ROOT_PRE_DIV] = imx_clk_hw_divider2("uart2_pre_div", "uart2_cg", base + 0xb000, 16, 3);
684bce5b921SAbel Vesa 	hws[IMX7D_UART3_ROOT_PRE_DIV] = imx_clk_hw_divider2("uart3_pre_div", "uart3_cg", base + 0xb080, 16, 3);
685bce5b921SAbel Vesa 	hws[IMX7D_UART4_ROOT_PRE_DIV] = imx_clk_hw_divider2("uart4_pre_div", "uart4_cg", base + 0xb100, 16, 3);
686bce5b921SAbel Vesa 	hws[IMX7D_UART5_ROOT_PRE_DIV] = imx_clk_hw_divider2("uart5_pre_div", "uart5_cg", base + 0xb180, 16, 3);
687bce5b921SAbel Vesa 	hws[IMX7D_UART6_ROOT_PRE_DIV] = imx_clk_hw_divider2("uart6_pre_div", "uart6_cg", base + 0xb200, 16, 3);
688bce5b921SAbel Vesa 	hws[IMX7D_UART7_ROOT_PRE_DIV] = imx_clk_hw_divider2("uart7_pre_div", "uart7_cg", base + 0xb280, 16, 3);
689bce5b921SAbel Vesa 	hws[IMX7D_ECSPI1_ROOT_PRE_DIV] = imx_clk_hw_divider2("ecspi1_pre_div", "ecspi1_cg", base + 0xb300, 16, 3);
690bce5b921SAbel Vesa 	hws[IMX7D_ECSPI2_ROOT_PRE_DIV] = imx_clk_hw_divider2("ecspi2_pre_div", "ecspi2_cg", base + 0xb380, 16, 3);
691bce5b921SAbel Vesa 	hws[IMX7D_ECSPI3_ROOT_PRE_DIV] = imx_clk_hw_divider2("ecspi3_pre_div", "ecspi3_cg", base + 0xb400, 16, 3);
692bce5b921SAbel Vesa 	hws[IMX7D_ECSPI4_ROOT_PRE_DIV] = imx_clk_hw_divider2("ecspi4_pre_div", "ecspi4_cg", base + 0xb480, 16, 3);
693bce5b921SAbel Vesa 	hws[IMX7D_PWM1_ROOT_PRE_DIV] = imx_clk_hw_divider2("pwm1_pre_div", "pwm1_cg", base + 0xb500, 16, 3);
694bce5b921SAbel Vesa 	hws[IMX7D_PWM2_ROOT_PRE_DIV] = imx_clk_hw_divider2("pwm2_pre_div", "pwm2_cg", base + 0xb580, 16, 3);
695bce5b921SAbel Vesa 	hws[IMX7D_PWM3_ROOT_PRE_DIV] = imx_clk_hw_divider2("pwm3_pre_div", "pwm3_cg", base + 0xb600, 16, 3);
696bce5b921SAbel Vesa 	hws[IMX7D_PWM4_ROOT_PRE_DIV] = imx_clk_hw_divider2("pwm4_pre_div", "pwm4_cg", base + 0xb680, 16, 3);
697bce5b921SAbel Vesa 	hws[IMX7D_FLEXTIMER1_ROOT_PRE_DIV] = imx_clk_hw_divider2("flextimer1_pre_div", "flextimer1_cg", base + 0xb700, 16, 3);
698bce5b921SAbel Vesa 	hws[IMX7D_FLEXTIMER2_ROOT_PRE_DIV] = imx_clk_hw_divider2("flextimer2_pre_div", "flextimer2_cg", base + 0xb780, 16, 3);
699bce5b921SAbel Vesa 	hws[IMX7D_SIM1_ROOT_PRE_DIV] = imx_clk_hw_divider2("sim1_pre_div", "sim1_cg", base + 0xb800, 16, 3);
700bce5b921SAbel Vesa 	hws[IMX7D_SIM2_ROOT_PRE_DIV] = imx_clk_hw_divider2("sim2_pre_div", "sim2_cg", base + 0xb880, 16, 3);
701bce5b921SAbel Vesa 	hws[IMX7D_GPT1_ROOT_PRE_DIV] = imx_clk_hw_divider2("gpt1_pre_div", "gpt1_cg", base + 0xb900, 16, 3);
702bce5b921SAbel Vesa 	hws[IMX7D_GPT2_ROOT_PRE_DIV] = imx_clk_hw_divider2("gpt2_pre_div", "gpt2_cg", base + 0xb980, 16, 3);
703bce5b921SAbel Vesa 	hws[IMX7D_GPT3_ROOT_PRE_DIV] = imx_clk_hw_divider2("gpt3_pre_div", "gpt3_cg", base + 0xba00, 16, 3);
704bce5b921SAbel Vesa 	hws[IMX7D_GPT4_ROOT_PRE_DIV] = imx_clk_hw_divider2("gpt4_pre_div", "gpt4_cg", base + 0xba80, 16, 3);
705bce5b921SAbel Vesa 	hws[IMX7D_TRACE_ROOT_PRE_DIV] = imx_clk_hw_divider2("trace_pre_div", "trace_cg", base + 0xbb00, 16, 3);
706bce5b921SAbel Vesa 	hws[IMX7D_WDOG_ROOT_PRE_DIV] = imx_clk_hw_divider2("wdog_pre_div", "wdog_cg", base + 0xbb80, 16, 3);
707bce5b921SAbel Vesa 	hws[IMX7D_CSI_MCLK_ROOT_PRE_DIV] = imx_clk_hw_divider2("csi_mclk_pre_div", "csi_mclk_cg", base + 0xbc00, 16, 3);
708bce5b921SAbel Vesa 	hws[IMX7D_AUDIO_MCLK_ROOT_PRE_DIV] = imx_clk_hw_divider2("audio_mclk_pre_div", "audio_mclk_cg", base + 0xbc80, 16, 3);
709bce5b921SAbel Vesa 	hws[IMX7D_WRCLK_ROOT_PRE_DIV] = imx_clk_hw_divider2("wrclk_pre_div", "wrclk_cg", base + 0xbd00, 16, 3);
710bce5b921SAbel Vesa 	hws[IMX7D_CLKO1_ROOT_PRE_DIV] = imx_clk_hw_divider2("clko1_pre_div", "clko1_cg", base + 0xbd80, 16, 3);
711bce5b921SAbel Vesa 	hws[IMX7D_CLKO2_ROOT_PRE_DIV] = imx_clk_hw_divider2("clko2_pre_div", "clko2_cg", base + 0xbe00, 16, 3);
7128f6d8094SFrank Li 
713bce5b921SAbel Vesa 	hws[IMX7D_ARM_A7_ROOT_DIV] = imx_clk_hw_divider2("arm_a7_div", "arm_a7_cg", base + 0x8000, 0, 3);
714bce5b921SAbel Vesa 	hws[IMX7D_ARM_M4_ROOT_DIV] = imx_clk_hw_divider2("arm_m4_div", "arm_m4_cg", base + 0x8080, 0, 3);
715bce5b921SAbel Vesa 	hws[IMX7D_MAIN_AXI_ROOT_DIV] = imx_clk_hw_divider2("axi_post_div", "axi_pre_div", base + 0x8800, 0, 6);
716bce5b921SAbel Vesa 	hws[IMX7D_DISP_AXI_ROOT_DIV] = imx_clk_hw_divider2("disp_axi_post_div", "disp_axi_pre_div", base + 0x8880, 0, 6);
717bce5b921SAbel Vesa 	hws[IMX7D_ENET_AXI_ROOT_DIV] = imx_clk_hw_divider2("enet_axi_post_div", "enet_axi_pre_div", base + 0x8900, 0, 6);
718bce5b921SAbel Vesa 	hws[IMX7D_NAND_USDHC_BUS_ROOT_CLK] = imx_clk_hw_divider2("nand_usdhc_root_clk", "nand_usdhc_pre_div", base + 0x8980, 0, 6);
719bce5b921SAbel Vesa 	hws[IMX7D_AHB_CHANNEL_ROOT_DIV] = imx_clk_hw_divider2("ahb_root_clk", "ahb_pre_div", base + 0x9000, 0, 6);
720bce5b921SAbel Vesa 	hws[IMX7D_IPG_ROOT_CLK] = imx_clk_hw_divider_flags("ipg_root_clk", "ahb_root_clk", base + 0x9080, 0, 2, CLK_IS_CRITICAL | CLK_OPS_PARENT_ENABLE | CLK_SET_RATE_PARENT);
721bce5b921SAbel Vesa 	hws[IMX7D_DRAM_ROOT_DIV] = imx_clk_hw_divider2("dram_post_div", "dram_cg", base + 0x9880, 0, 3);
722bce5b921SAbel Vesa 	hws[IMX7D_DRAM_PHYM_ALT_ROOT_DIV] = imx_clk_hw_divider2("dram_phym_alt_post_div", "dram_phym_alt_pre_div", base + 0xa000, 0, 3);
723bce5b921SAbel Vesa 	hws[IMX7D_DRAM_ALT_ROOT_DIV] = imx_clk_hw_divider2("dram_alt_post_div", "dram_alt_pre_div", base + 0xa080, 0, 3);
724bce5b921SAbel Vesa 	hws[IMX7D_USB_HSIC_ROOT_DIV] = imx_clk_hw_divider2("usb_hsic_post_div", "usb_hsic_pre_div", base + 0xa100, 0, 6);
725bce5b921SAbel Vesa 	hws[IMX7D_PCIE_CTRL_ROOT_DIV] = imx_clk_hw_divider2("pcie_ctrl_post_div", "pcie_ctrl_pre_div", base + 0xa180, 0, 6);
726bce5b921SAbel Vesa 	hws[IMX7D_PCIE_PHY_ROOT_DIV] = imx_clk_hw_divider2("pcie_phy_post_div", "pcie_phy_pre_div", base + 0xa200, 0, 6);
727bce5b921SAbel Vesa 	hws[IMX7D_EPDC_PIXEL_ROOT_DIV] = imx_clk_hw_divider2("epdc_pixel_post_div", "epdc_pixel_pre_div", base + 0xa280, 0, 6);
728bce5b921SAbel Vesa 	hws[IMX7D_LCDIF_PIXEL_ROOT_DIV] = imx_clk_hw_divider2("lcdif_pixel_post_div", "lcdif_pixel_pre_div", base + 0xa300, 0, 6);
729bce5b921SAbel Vesa 	hws[IMX7D_MIPI_DSI_ROOT_DIV] = imx_clk_hw_divider2("mipi_dsi_post_div", "mipi_dsi_pre_div", base + 0xa380, 0, 6);
730bce5b921SAbel Vesa 	hws[IMX7D_MIPI_CSI_ROOT_DIV] = imx_clk_hw_divider2("mipi_csi_post_div", "mipi_csi_pre_div", base + 0xa400, 0, 6);
731bce5b921SAbel Vesa 	hws[IMX7D_MIPI_DPHY_ROOT_DIV] = imx_clk_hw_divider2("mipi_dphy_post_div", "mipi_dphy_pre_div", base + 0xa480, 0, 6);
732bce5b921SAbel Vesa 	hws[IMX7D_SAI1_ROOT_DIV] = imx_clk_hw_divider2("sai1_post_div", "sai1_pre_div", base + 0xa500, 0, 6);
733bce5b921SAbel Vesa 	hws[IMX7D_SAI2_ROOT_DIV] = imx_clk_hw_divider2("sai2_post_div", "sai2_pre_div", base + 0xa580, 0, 6);
734bce5b921SAbel Vesa 	hws[IMX7D_SAI3_ROOT_DIV] = imx_clk_hw_divider2("sai3_post_div", "sai3_pre_div", base + 0xa600, 0, 6);
735bce5b921SAbel Vesa 	hws[IMX7D_SPDIF_ROOT_DIV] = imx_clk_hw_divider2("spdif_post_div", "spdif_pre_div", base + 0xa680, 0, 6);
736bce5b921SAbel Vesa 	hws[IMX7D_ENET1_REF_ROOT_DIV] = imx_clk_hw_divider2("enet1_ref_post_div", "enet1_ref_pre_div", base + 0xa700, 0, 6);
737bce5b921SAbel Vesa 	hws[IMX7D_ENET1_TIME_ROOT_DIV] = imx_clk_hw_divider2("enet1_time_post_div", "enet1_time_pre_div", base + 0xa780, 0, 6);
738bce5b921SAbel Vesa 	hws[IMX7D_ENET2_REF_ROOT_DIV] = imx_clk_hw_divider2("enet2_ref_post_div", "enet2_ref_pre_div", base + 0xa800, 0, 6);
739bce5b921SAbel Vesa 	hws[IMX7D_ENET2_TIME_ROOT_DIV] = imx_clk_hw_divider2("enet2_time_post_div", "enet2_time_pre_div", base + 0xa880, 0, 6);
740bce5b921SAbel Vesa 	hws[IMX7D_ENET_PHY_REF_ROOT_CLK] = imx_clk_hw_divider2("enet_phy_ref_root_clk", "enet_phy_ref_pre_div", base + 0xa900, 0, 6);
741bce5b921SAbel Vesa 	hws[IMX7D_EIM_ROOT_DIV] = imx_clk_hw_divider2("eim_post_div", "eim_pre_div", base + 0xa980, 0, 6);
742bce5b921SAbel Vesa 	hws[IMX7D_NAND_ROOT_CLK] = imx_clk_hw_divider2("nand_root_clk", "nand_pre_div", base + 0xaa00, 0, 6);
743bce5b921SAbel Vesa 	hws[IMX7D_QSPI_ROOT_DIV] = imx_clk_hw_divider2("qspi_post_div", "qspi_pre_div", base + 0xaa80, 0, 6);
744bce5b921SAbel Vesa 	hws[IMX7D_USDHC1_ROOT_DIV] = imx_clk_hw_divider2("usdhc1_post_div", "usdhc1_pre_div", base + 0xab00, 0, 6);
745bce5b921SAbel Vesa 	hws[IMX7D_USDHC2_ROOT_DIV] = imx_clk_hw_divider2("usdhc2_post_div", "usdhc2_pre_div", base + 0xab80, 0, 6);
746bce5b921SAbel Vesa 	hws[IMX7D_USDHC3_ROOT_DIV] = imx_clk_hw_divider2("usdhc3_post_div", "usdhc3_pre_div", base + 0xac00, 0, 6);
747bce5b921SAbel Vesa 	hws[IMX7D_CAN1_ROOT_DIV] = imx_clk_hw_divider2("can1_post_div", "can1_pre_div", base + 0xac80, 0, 6);
748bce5b921SAbel Vesa 	hws[IMX7D_CAN2_ROOT_DIV] = imx_clk_hw_divider2("can2_post_div", "can2_pre_div", base + 0xad00, 0, 6);
749bce5b921SAbel Vesa 	hws[IMX7D_I2C1_ROOT_DIV] = imx_clk_hw_divider2("i2c1_post_div", "i2c1_pre_div", base + 0xad80, 0, 6);
750bce5b921SAbel Vesa 	hws[IMX7D_I2C2_ROOT_DIV] = imx_clk_hw_divider2("i2c2_post_div", "i2c2_pre_div", base + 0xae00, 0, 6);
751bce5b921SAbel Vesa 	hws[IMX7D_I2C3_ROOT_DIV] = imx_clk_hw_divider2("i2c3_post_div", "i2c3_pre_div", base + 0xae80, 0, 6);
752bce5b921SAbel Vesa 	hws[IMX7D_I2C4_ROOT_DIV] = imx_clk_hw_divider2("i2c4_post_div", "i2c4_pre_div", base + 0xaf00, 0, 6);
753bce5b921SAbel Vesa 	hws[IMX7D_UART1_ROOT_DIV] = imx_clk_hw_divider2("uart1_post_div", "uart1_pre_div", base + 0xaf80, 0, 6);
754bce5b921SAbel Vesa 	hws[IMX7D_UART2_ROOT_DIV] = imx_clk_hw_divider2("uart2_post_div", "uart2_pre_div", base + 0xb000, 0, 6);
755bce5b921SAbel Vesa 	hws[IMX7D_UART3_ROOT_DIV] = imx_clk_hw_divider2("uart3_post_div", "uart3_pre_div", base + 0xb080, 0, 6);
756bce5b921SAbel Vesa 	hws[IMX7D_UART4_ROOT_DIV] = imx_clk_hw_divider2("uart4_post_div", "uart4_pre_div", base + 0xb100, 0, 6);
757bce5b921SAbel Vesa 	hws[IMX7D_UART5_ROOT_DIV] = imx_clk_hw_divider2("uart5_post_div", "uart5_pre_div", base + 0xb180, 0, 6);
758bce5b921SAbel Vesa 	hws[IMX7D_UART6_ROOT_DIV] = imx_clk_hw_divider2("uart6_post_div", "uart6_pre_div", base + 0xb200, 0, 6);
759bce5b921SAbel Vesa 	hws[IMX7D_UART7_ROOT_DIV] = imx_clk_hw_divider2("uart7_post_div", "uart7_pre_div", base + 0xb280, 0, 6);
760bce5b921SAbel Vesa 	hws[IMX7D_ECSPI1_ROOT_DIV] = imx_clk_hw_divider2("ecspi1_post_div", "ecspi1_pre_div", base + 0xb300, 0, 6);
761bce5b921SAbel Vesa 	hws[IMX7D_ECSPI2_ROOT_DIV] = imx_clk_hw_divider2("ecspi2_post_div", "ecspi2_pre_div", base + 0xb380, 0, 6);
762bce5b921SAbel Vesa 	hws[IMX7D_ECSPI3_ROOT_DIV] = imx_clk_hw_divider2("ecspi3_post_div", "ecspi3_pre_div", base + 0xb400, 0, 6);
763bce5b921SAbel Vesa 	hws[IMX7D_ECSPI4_ROOT_DIV] = imx_clk_hw_divider2("ecspi4_post_div", "ecspi4_pre_div", base + 0xb480, 0, 6);
764bce5b921SAbel Vesa 	hws[IMX7D_PWM1_ROOT_DIV] = imx_clk_hw_divider2("pwm1_post_div", "pwm1_pre_div", base + 0xb500, 0, 6);
765bce5b921SAbel Vesa 	hws[IMX7D_PWM2_ROOT_DIV] = imx_clk_hw_divider2("pwm2_post_div", "pwm2_pre_div", base + 0xb580, 0, 6);
766bce5b921SAbel Vesa 	hws[IMX7D_PWM3_ROOT_DIV] = imx_clk_hw_divider2("pwm3_post_div", "pwm3_pre_div", base + 0xb600, 0, 6);
767bce5b921SAbel Vesa 	hws[IMX7D_PWM4_ROOT_DIV] = imx_clk_hw_divider2("pwm4_post_div", "pwm4_pre_div", base + 0xb680, 0, 6);
768bce5b921SAbel Vesa 	hws[IMX7D_FLEXTIMER1_ROOT_DIV] = imx_clk_hw_divider2("flextimer1_post_div", "flextimer1_pre_div", base + 0xb700, 0, 6);
769bce5b921SAbel Vesa 	hws[IMX7D_FLEXTIMER2_ROOT_DIV] = imx_clk_hw_divider2("flextimer2_post_div", "flextimer2_pre_div", base + 0xb780, 0, 6);
770bce5b921SAbel Vesa 	hws[IMX7D_SIM1_ROOT_DIV] = imx_clk_hw_divider2("sim1_post_div", "sim1_pre_div", base + 0xb800, 0, 6);
771bce5b921SAbel Vesa 	hws[IMX7D_SIM2_ROOT_DIV] = imx_clk_hw_divider2("sim2_post_div", "sim2_pre_div", base + 0xb880, 0, 6);
772bce5b921SAbel Vesa 	hws[IMX7D_GPT1_ROOT_DIV] = imx_clk_hw_divider2("gpt1_post_div", "gpt1_pre_div", base + 0xb900, 0, 6);
773bce5b921SAbel Vesa 	hws[IMX7D_GPT2_ROOT_DIV] = imx_clk_hw_divider2("gpt2_post_div", "gpt2_pre_div", base + 0xb980, 0, 6);
774bce5b921SAbel Vesa 	hws[IMX7D_GPT3_ROOT_DIV] = imx_clk_hw_divider2("gpt3_post_div", "gpt3_pre_div", base + 0xba00, 0, 6);
775bce5b921SAbel Vesa 	hws[IMX7D_GPT4_ROOT_DIV] = imx_clk_hw_divider2("gpt4_post_div", "gpt4_pre_div", base + 0xba80, 0, 6);
776bce5b921SAbel Vesa 	hws[IMX7D_TRACE_ROOT_DIV] = imx_clk_hw_divider2("trace_post_div", "trace_pre_div", base + 0xbb00, 0, 6);
777bce5b921SAbel Vesa 	hws[IMX7D_WDOG_ROOT_DIV] = imx_clk_hw_divider2("wdog_post_div", "wdog_pre_div", base + 0xbb80, 0, 6);
778bce5b921SAbel Vesa 	hws[IMX7D_CSI_MCLK_ROOT_DIV] = imx_clk_hw_divider2("csi_mclk_post_div", "csi_mclk_pre_div", base + 0xbc00, 0, 6);
779bce5b921SAbel Vesa 	hws[IMX7D_AUDIO_MCLK_ROOT_DIV] = imx_clk_hw_divider2("audio_mclk_post_div", "audio_mclk_pre_div", base + 0xbc80, 0, 6);
780bce5b921SAbel Vesa 	hws[IMX7D_WRCLK_ROOT_DIV] = imx_clk_hw_divider2("wrclk_post_div", "wrclk_pre_div", base + 0xbd00, 0, 6);
781bce5b921SAbel Vesa 	hws[IMX7D_CLKO1_ROOT_DIV] = imx_clk_hw_divider2("clko1_post_div", "clko1_pre_div", base + 0xbd80, 0, 6);
782bce5b921SAbel Vesa 	hws[IMX7D_CLKO2_ROOT_DIV] = imx_clk_hw_divider2("clko2_post_div", "clko2_pre_div", base + 0xbe00, 0, 6);
7838f6d8094SFrank Li 
784bce5b921SAbel Vesa 	hws[IMX7D_ARM_A7_ROOT_CLK] = imx_clk_hw_gate2_flags("arm_a7_root_clk", "arm_a7_div", base + 0x4000, 0, CLK_OPS_PARENT_ENABLE);
785bce5b921SAbel Vesa 	hws[IMX7D_ARM_M4_ROOT_CLK] = imx_clk_hw_gate4("arm_m4_root_clk", "arm_m4_div", base + 0x4010, 0);
786bce5b921SAbel Vesa 	hws[IMX7D_MAIN_AXI_ROOT_CLK] = imx_clk_hw_gate2_flags("main_axi_root_clk", "axi_post_div", base + 0x4040, 0, CLK_IS_CRITICAL | CLK_OPS_PARENT_ENABLE);
787bce5b921SAbel Vesa 	hws[IMX7D_DISP_AXI_ROOT_CLK] = imx_clk_hw_gate4("disp_axi_root_clk", "disp_axi_post_div", base + 0x4050, 0);
788bce5b921SAbel Vesa 	hws[IMX7D_ENET_AXI_ROOT_CLK] = imx_clk_hw_gate4("enet_axi_root_clk", "enet_axi_post_div", base + 0x4060, 0);
789bce5b921SAbel Vesa 	hws[IMX7D_OCRAM_CLK] = imx_clk_hw_gate4("ocram_clk", "main_axi_root_clk", base + 0x4110, 0);
790bce5b921SAbel Vesa 	hws[IMX7D_OCRAM_S_CLK] = imx_clk_hw_gate4("ocram_s_clk", "ahb_root_clk", base + 0x4120, 0);
791bce5b921SAbel Vesa 	hws[IMX7D_DRAM_ROOT_CLK] = imx_clk_hw_gate2_flags("dram_root_clk", "dram_post_div", base + 0x4130, 0, CLK_IS_CRITICAL | CLK_OPS_PARENT_ENABLE);
792bce5b921SAbel Vesa 	hws[IMX7D_DRAM_PHYM_ROOT_CLK] = imx_clk_hw_gate2_flags("dram_phym_root_clk", "dram_phym_cg", base + 0x4130, 0, CLK_IS_CRITICAL | CLK_OPS_PARENT_ENABLE);
793bce5b921SAbel Vesa 	hws[IMX7D_DRAM_PHYM_ALT_ROOT_CLK] = imx_clk_hw_gate2_flags("dram_phym_alt_root_clk", "dram_phym_alt_post_div", base + 0x4130, 0, CLK_IS_CRITICAL | CLK_OPS_PARENT_ENABLE);
794bce5b921SAbel Vesa 	hws[IMX7D_DRAM_ALT_ROOT_CLK] = imx_clk_hw_gate2_flags("dram_alt_root_clk", "dram_alt_post_div", base + 0x4130, 0, CLK_IS_CRITICAL | CLK_OPS_PARENT_ENABLE);
795bce5b921SAbel Vesa 	hws[IMX7D_OCOTP_CLK] = imx_clk_hw_gate4("ocotp_clk", "ipg_root_clk", base + 0x4230, 0);
796bce5b921SAbel Vesa 	hws[IMX7D_SNVS_CLK] = imx_clk_hw_gate4("snvs_clk", "ipg_root_clk", base + 0x4250, 0);
797bce5b921SAbel Vesa 	hws[IMX7D_MU_ROOT_CLK] = imx_clk_hw_gate4("mu_root_clk", "ipg_root_clk", base + 0x4270, 0);
798bce5b921SAbel Vesa 	hws[IMX7D_CAAM_CLK] = imx_clk_hw_gate4("caam_clk", "ipg_root_clk", base + 0x4240, 0);
799bce5b921SAbel Vesa 	hws[IMX7D_USB_HSIC_ROOT_CLK] = imx_clk_hw_gate4("usb_hsic_root_clk", "usb_hsic_post_div", base + 0x4690, 0);
800bce5b921SAbel Vesa 	hws[IMX7D_SDMA_CORE_CLK] = imx_clk_hw_gate4("sdma_root_clk", "ahb_root_clk", base + 0x4480, 0);
801bce5b921SAbel Vesa 	hws[IMX7D_PCIE_CTRL_ROOT_CLK] = imx_clk_hw_gate4("pcie_ctrl_root_clk", "pcie_ctrl_post_div", base + 0x4600, 0);
802bce5b921SAbel Vesa 	hws[IMX7D_PCIE_PHY_ROOT_CLK] = imx_clk_hw_gate4("pcie_phy_root_clk", "pcie_phy_post_div", base + 0x4600, 0);
803bce5b921SAbel Vesa 	hws[IMX7D_EPDC_PIXEL_ROOT_CLK] = imx_clk_hw_gate4("epdc_pixel_root_clk", "epdc_pixel_post_div", base + 0x44a0, 0);
804bce5b921SAbel Vesa 	hws[IMX7D_LCDIF_PIXEL_ROOT_CLK] = imx_clk_hw_gate4("lcdif_pixel_root_clk", "lcdif_pixel_post_div", base + 0x44b0, 0);
8054ae9afbaSLaurent Pinchart 	hws[IMX7D_PXP_CLK] = imx_clk_hw_gate4("pxp_clk", "main_axi_root_clk", base + 0x44c0, 0);
806bce5b921SAbel Vesa 	hws[IMX7D_MIPI_DSI_ROOT_CLK] = imx_clk_hw_gate4("mipi_dsi_root_clk", "mipi_dsi_post_div", base + 0x4650, 0);
807bce5b921SAbel Vesa 	hws[IMX7D_MIPI_CSI_ROOT_CLK] = imx_clk_hw_gate4("mipi_csi_root_clk", "mipi_csi_post_div", base + 0x4640, 0);
808bce5b921SAbel Vesa 	hws[IMX7D_MIPI_DPHY_ROOT_CLK] = imx_clk_hw_gate4("mipi_dphy_root_clk", "mipi_dphy_post_div", base + 0x4660, 0);
809bce5b921SAbel Vesa 	hws[IMX7D_ENET1_IPG_ROOT_CLK] = imx_clk_hw_gate2_shared2("enet1_ipg_root_clk", "enet_axi_post_div", base + 0x4700, 0, &share_count_enet1);
810bce5b921SAbel Vesa 	hws[IMX7D_ENET1_TIME_ROOT_CLK] = imx_clk_hw_gate2_shared2("enet1_time_root_clk", "enet1_time_post_div", base + 0x4700, 0, &share_count_enet1);
811bce5b921SAbel Vesa 	hws[IMX7D_ENET2_IPG_ROOT_CLK] = imx_clk_hw_gate2_shared2("enet2_ipg_root_clk", "enet_axi_post_div", base + 0x4710, 0, &share_count_enet2);
812bce5b921SAbel Vesa 	hws[IMX7D_ENET2_TIME_ROOT_CLK] = imx_clk_hw_gate2_shared2("enet2_time_root_clk", "enet2_time_post_div", base + 0x4710, 0, &share_count_enet2);
813bce5b921SAbel Vesa 	hws[IMX7D_SAI1_ROOT_CLK] = imx_clk_hw_gate2_shared2("sai1_root_clk", "sai1_post_div", base + 0x48c0, 0, &share_count_sai1);
814bce5b921SAbel Vesa 	hws[IMX7D_SAI1_IPG_CLK]  = imx_clk_hw_gate2_shared2("sai1_ipg_clk",  "ipg_root_clk",  base + 0x48c0, 0, &share_count_sai1);
815bce5b921SAbel Vesa 	hws[IMX7D_SAI2_ROOT_CLK] = imx_clk_hw_gate2_shared2("sai2_root_clk", "sai2_post_div", base + 0x48d0, 0, &share_count_sai2);
816bce5b921SAbel Vesa 	hws[IMX7D_SAI2_IPG_CLK]  = imx_clk_hw_gate2_shared2("sai2_ipg_clk",  "ipg_root_clk",  base + 0x48d0, 0, &share_count_sai2);
817bce5b921SAbel Vesa 	hws[IMX7D_SAI3_ROOT_CLK] = imx_clk_hw_gate2_shared2("sai3_root_clk", "sai3_post_div", base + 0x48e0, 0, &share_count_sai3);
818bce5b921SAbel Vesa 	hws[IMX7D_SAI3_IPG_CLK]  = imx_clk_hw_gate2_shared2("sai3_ipg_clk",  "ipg_root_clk",  base + 0x48e0, 0, &share_count_sai3);
819bce5b921SAbel Vesa 	hws[IMX7D_SPDIF_ROOT_CLK] = imx_clk_hw_gate4("spdif_root_clk", "spdif_post_div", base + 0x44d0, 0);
820bce5b921SAbel Vesa 	hws[IMX7D_EIM_ROOT_CLK] = imx_clk_hw_gate4("eim_root_clk", "eim_post_div", base + 0x4160, 0);
821bce5b921SAbel Vesa 	hws[IMX7D_NAND_RAWNAND_CLK] = imx_clk_hw_gate2_shared2("nand_rawnand_clk", "nand_root_clk", base + 0x4140, 0, &share_count_nand);
822bce5b921SAbel Vesa 	hws[IMX7D_NAND_USDHC_BUS_RAWNAND_CLK] = imx_clk_hw_gate2_shared2("nand_usdhc_rawnand_clk", "nand_usdhc_root_clk", base + 0x4140, 0, &share_count_nand);
823bce5b921SAbel Vesa 	hws[IMX7D_QSPI_ROOT_CLK] = imx_clk_hw_gate4("qspi_root_clk", "qspi_post_div", base + 0x4150, 0);
824bce5b921SAbel Vesa 	hws[IMX7D_USDHC1_ROOT_CLK] = imx_clk_hw_gate4("usdhc1_root_clk", "usdhc1_post_div", base + 0x46c0, 0);
825bce5b921SAbel Vesa 	hws[IMX7D_USDHC2_ROOT_CLK] = imx_clk_hw_gate4("usdhc2_root_clk", "usdhc2_post_div", base + 0x46d0, 0);
826bce5b921SAbel Vesa 	hws[IMX7D_USDHC3_ROOT_CLK] = imx_clk_hw_gate4("usdhc3_root_clk", "usdhc3_post_div", base + 0x46e0, 0);
827bce5b921SAbel Vesa 	hws[IMX7D_CAN1_ROOT_CLK] = imx_clk_hw_gate4("can1_root_clk", "can1_post_div", base + 0x4740, 0);
828bce5b921SAbel Vesa 	hws[IMX7D_CAN2_ROOT_CLK] = imx_clk_hw_gate4("can2_root_clk", "can2_post_div", base + 0x4750, 0);
829bce5b921SAbel Vesa 	hws[IMX7D_I2C1_ROOT_CLK] = imx_clk_hw_gate4("i2c1_root_clk", "i2c1_post_div", base + 0x4880, 0);
830bce5b921SAbel Vesa 	hws[IMX7D_I2C2_ROOT_CLK] = imx_clk_hw_gate4("i2c2_root_clk", "i2c2_post_div", base + 0x4890, 0);
831bce5b921SAbel Vesa 	hws[IMX7D_I2C3_ROOT_CLK] = imx_clk_hw_gate4("i2c3_root_clk", "i2c3_post_div", base + 0x48a0, 0);
832bce5b921SAbel Vesa 	hws[IMX7D_I2C4_ROOT_CLK] = imx_clk_hw_gate4("i2c4_root_clk", "i2c4_post_div", base + 0x48b0, 0);
833bce5b921SAbel Vesa 	hws[IMX7D_UART1_ROOT_CLK] = imx_clk_hw_gate4("uart1_root_clk", "uart1_post_div", base + 0x4940, 0);
834bce5b921SAbel Vesa 	hws[IMX7D_UART2_ROOT_CLK] = imx_clk_hw_gate4("uart2_root_clk", "uart2_post_div", base + 0x4950, 0);
835bce5b921SAbel Vesa 	hws[IMX7D_UART3_ROOT_CLK] = imx_clk_hw_gate4("uart3_root_clk", "uart3_post_div", base + 0x4960, 0);
836bce5b921SAbel Vesa 	hws[IMX7D_UART4_ROOT_CLK] = imx_clk_hw_gate4("uart4_root_clk", "uart4_post_div", base + 0x4970, 0);
837bce5b921SAbel Vesa 	hws[IMX7D_UART5_ROOT_CLK] = imx_clk_hw_gate4("uart5_root_clk", "uart5_post_div", base + 0x4980, 0);
838bce5b921SAbel Vesa 	hws[IMX7D_UART6_ROOT_CLK] = imx_clk_hw_gate4("uart6_root_clk", "uart6_post_div", base + 0x4990, 0);
839bce5b921SAbel Vesa 	hws[IMX7D_UART7_ROOT_CLK] = imx_clk_hw_gate4("uart7_root_clk", "uart7_post_div", base + 0x49a0, 0);
840bce5b921SAbel Vesa 	hws[IMX7D_ECSPI1_ROOT_CLK] = imx_clk_hw_gate4("ecspi1_root_clk", "ecspi1_post_div", base + 0x4780, 0);
841bce5b921SAbel Vesa 	hws[IMX7D_ECSPI2_ROOT_CLK] = imx_clk_hw_gate4("ecspi2_root_clk", "ecspi2_post_div", base + 0x4790, 0);
842bce5b921SAbel Vesa 	hws[IMX7D_ECSPI3_ROOT_CLK] = imx_clk_hw_gate4("ecspi3_root_clk", "ecspi3_post_div", base + 0x47a0, 0);
843bce5b921SAbel Vesa 	hws[IMX7D_ECSPI4_ROOT_CLK] = imx_clk_hw_gate4("ecspi4_root_clk", "ecspi4_post_div", base + 0x47b0, 0);
844bce5b921SAbel Vesa 	hws[IMX7D_PWM1_ROOT_CLK] = imx_clk_hw_gate4("pwm1_root_clk", "pwm1_post_div", base + 0x4840, 0);
845bce5b921SAbel Vesa 	hws[IMX7D_PWM2_ROOT_CLK] = imx_clk_hw_gate4("pwm2_root_clk", "pwm2_post_div", base + 0x4850, 0);
846bce5b921SAbel Vesa 	hws[IMX7D_PWM3_ROOT_CLK] = imx_clk_hw_gate4("pwm3_root_clk", "pwm3_post_div", base + 0x4860, 0);
847bce5b921SAbel Vesa 	hws[IMX7D_PWM4_ROOT_CLK] = imx_clk_hw_gate4("pwm4_root_clk", "pwm4_post_div", base + 0x4870, 0);
848bce5b921SAbel Vesa 	hws[IMX7D_FLEXTIMER1_ROOT_CLK] = imx_clk_hw_gate4("flextimer1_root_clk", "flextimer1_post_div", base + 0x4800, 0);
849bce5b921SAbel Vesa 	hws[IMX7D_FLEXTIMER2_ROOT_CLK] = imx_clk_hw_gate4("flextimer2_root_clk", "flextimer2_post_div", base + 0x4810, 0);
850bce5b921SAbel Vesa 	hws[IMX7D_SIM1_ROOT_CLK] = imx_clk_hw_gate4("sim1_root_clk", "sim1_post_div", base + 0x4900, 0);
851bce5b921SAbel Vesa 	hws[IMX7D_SIM2_ROOT_CLK] = imx_clk_hw_gate4("sim2_root_clk", "sim2_post_div", base + 0x4910, 0);
852bce5b921SAbel Vesa 	hws[IMX7D_GPT1_ROOT_CLK] = imx_clk_hw_gate4("gpt1_root_clk", "gpt1_post_div", base + 0x47c0, 0);
853bce5b921SAbel Vesa 	hws[IMX7D_GPT2_ROOT_CLK] = imx_clk_hw_gate4("gpt2_root_clk", "gpt2_post_div", base + 0x47d0, 0);
854bce5b921SAbel Vesa 	hws[IMX7D_GPT3_ROOT_CLK] = imx_clk_hw_gate4("gpt3_root_clk", "gpt3_post_div", base + 0x47e0, 0);
855bce5b921SAbel Vesa 	hws[IMX7D_GPT4_ROOT_CLK] = imx_clk_hw_gate4("gpt4_root_clk", "gpt4_post_div", base + 0x47f0, 0);
856bce5b921SAbel Vesa 	hws[IMX7D_TRACE_ROOT_CLK] = imx_clk_hw_gate4("trace_root_clk", "trace_post_div", base + 0x4300, 0);
857bce5b921SAbel Vesa 	hws[IMX7D_WDOG1_ROOT_CLK] = imx_clk_hw_gate4("wdog1_root_clk", "wdog_post_div", base + 0x49c0, 0);
858bce5b921SAbel Vesa 	hws[IMX7D_WDOG2_ROOT_CLK] = imx_clk_hw_gate4("wdog2_root_clk", "wdog_post_div", base + 0x49d0, 0);
859bce5b921SAbel Vesa 	hws[IMX7D_WDOG3_ROOT_CLK] = imx_clk_hw_gate4("wdog3_root_clk", "wdog_post_div", base + 0x49e0, 0);
860bce5b921SAbel Vesa 	hws[IMX7D_WDOG4_ROOT_CLK] = imx_clk_hw_gate4("wdog4_root_clk", "wdog_post_div", base + 0x49f0, 0);
861bce5b921SAbel Vesa 	hws[IMX7D_KPP_ROOT_CLK] = imx_clk_hw_gate4("kpp_root_clk", "ipg_root_clk", base + 0x4aa0, 0);
862bce5b921SAbel Vesa 	hws[IMX7D_CSI_MCLK_ROOT_CLK] = imx_clk_hw_gate4("csi_mclk_root_clk", "csi_mclk_post_div", base + 0x4490, 0);
863bce5b921SAbel Vesa 	hws[IMX7D_AUDIO_MCLK_ROOT_CLK] = imx_clk_hw_gate4("audio_mclk_root_clk", "audio_mclk_post_div", base + 0x4790, 0);
864bce5b921SAbel Vesa 	hws[IMX7D_WRCLK_ROOT_CLK] = imx_clk_hw_gate4("wrclk_root_clk", "wrclk_post_div", base + 0x47a0, 0);
865bce5b921SAbel Vesa 	hws[IMX7D_USB_CTRL_CLK] = imx_clk_hw_gate4("usb_ctrl_clk", "ahb_root_clk", base + 0x4680, 0);
866bce5b921SAbel Vesa 	hws[IMX7D_USB_PHY1_CLK] = imx_clk_hw_gate4("usb_phy1_clk", "pll_usb1_main_clk", base + 0x46a0, 0);
867bce5b921SAbel Vesa 	hws[IMX7D_USB_PHY2_CLK] = imx_clk_hw_gate4("usb_phy2_clk", "pll_usb_main_clk", base + 0x46b0, 0);
868bce5b921SAbel Vesa 	hws[IMX7D_ADC_ROOT_CLK] = imx_clk_hw_gate4("adc_root_clk", "ipg_root_clk", base + 0x4200, 0);
8698f6d8094SFrank Li 
870bce5b921SAbel Vesa 	hws[IMX7D_GPT_3M_CLK] = imx_clk_hw_fixed_factor("gpt_3m", "osc", 1, 8);
8718f6d8094SFrank Li 
872bce5b921SAbel Vesa 	hws[IMX7D_CLK_ARM] = imx_clk_hw_cpu("arm", "arm_a7_root_clk",
873bce5b921SAbel Vesa 					 hws[IMX7D_ARM_A7_ROOT_CLK]->clk,
874bce5b921SAbel Vesa 					 hws[IMX7D_ARM_A7_ROOT_SRC]->clk,
875bce5b921SAbel Vesa 					 hws[IMX7D_PLL_ARM_MAIN_CLK]->clk,
876bce5b921SAbel Vesa 					 hws[IMX7D_PLL_SYS_MAIN_CLK]->clk);
877fdb868cdSBai Ping 
878bce5b921SAbel Vesa 	imx_check_clk_hws(hws, IMX7D_CLK_END);
8798f6d8094SFrank Li 
880bce5b921SAbel Vesa 	of_clk_add_hw_provider(np, of_clk_hw_onecell_get, clk_hw_data);
8818f6d8094SFrank Li 
882bce5b921SAbel Vesa 	clk_set_parent(hws[IMX7D_PLL_ARM_MAIN_BYPASS]->clk, hws[IMX7D_PLL_ARM_MAIN]->clk);
883bce5b921SAbel Vesa 	clk_set_parent(hws[IMX7D_PLL_DRAM_MAIN_BYPASS]->clk, hws[IMX7D_PLL_DRAM_MAIN]->clk);
884bce5b921SAbel Vesa 	clk_set_parent(hws[IMX7D_PLL_SYS_MAIN_BYPASS]->clk, hws[IMX7D_PLL_SYS_MAIN]->clk);
885bce5b921SAbel Vesa 	clk_set_parent(hws[IMX7D_PLL_ENET_MAIN_BYPASS]->clk, hws[IMX7D_PLL_ENET_MAIN]->clk);
886bce5b921SAbel Vesa 	clk_set_parent(hws[IMX7D_PLL_AUDIO_MAIN_BYPASS]->clk, hws[IMX7D_PLL_AUDIO_MAIN]->clk);
887bce5b921SAbel Vesa 	clk_set_parent(hws[IMX7D_PLL_VIDEO_MAIN_BYPASS]->clk, hws[IMX7D_PLL_VIDEO_MAIN]->clk);
8888d41e653SDong Aisheng 
889bce5b921SAbel Vesa 	clk_set_parent(hws[IMX7D_MIPI_CSI_ROOT_SRC]->clk, hws[IMX7D_PLL_SYS_PFD3_CLK]->clk);
890b4f5e1ffSRui Miguel Silva 
8918f6d8094SFrank Li 	/* use old gpt clk setting, gpt1 root clk must be twice as gpt counter freq */
892bce5b921SAbel Vesa 	clk_set_parent(hws[IMX7D_GPT1_ROOT_SRC]->clk, hws[IMX7D_OSC_24M_CLK]->clk);
8938f6d8094SFrank Li 
8945fcb4c76SPeter Chen 	/* Set clock rate for USBPHY, the USB_PLL at CCM is from USBOTG2 */
895bce5b921SAbel Vesa 	hws[IMX7D_USB1_MAIN_480M_CLK] = imx_clk_hw_fixed_factor("pll_usb1_main_clk", "osc", 20, 1);
896bce5b921SAbel Vesa 	hws[IMX7D_USB_MAIN_480M_CLK] = imx_clk_hw_fixed_factor("pll_usb_main_clk", "osc", 20, 1);
897bce5b921SAbel Vesa 
898bce5b921SAbel Vesa 	for (i = 0; i < ARRAY_SIZE(uart_clk_ids); i++) {
899bce5b921SAbel Vesa 		int index = uart_clk_ids[i];
900bce5b921SAbel Vesa 
901bce5b921SAbel Vesa 		uart_clks[i] = &hws[index]->clk;
902bce5b921SAbel Vesa 	}
903bce5b921SAbel Vesa 
9045fcb4c76SPeter Chen 
9051b9af68fSLucas Stach 	imx_register_uart_clocks(uart_clks);
9061b9af68fSLucas Stach 
9078f6d8094SFrank Li }
9088f6d8094SFrank Li CLK_OF_DECLARE(imx7d, "fsl,imx7d-ccm", imx7d_clocks_init);
909