xref: /openbmc/linux/drivers/clk/clk-xgene.c (revision 9cfc5c90)
1 /*
2  * clk-xgene.c - AppliedMicro X-Gene Clock Interface
3  *
4  * Copyright (c) 2013, Applied Micro Circuits Corporation
5  * Author: Loc Ho <lho@apm.com>
6  *
7  * This program is free software; you can redistribute it and/or
8  * modify it under the terms of the GNU General Public License as
9  * published by the Free Software Foundation; either version 2 of
10  * the License, or (at your option) any later version.
11  *
12  * This program is distributed in the hope that it will be useful,
13  * but WITHOUT ANY WARRANTY; without even the implied warranty of
14  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
15  * GNU General Public License for more details.
16  *
17  * You should have received a copy of the GNU General Public License
18  * along with this program; if not, write to the Free Software
19  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20  * MA 02111-1307 USA
21  *
22  */
23 #include <linux/module.h>
24 #include <linux/spinlock.h>
25 #include <linux/io.h>
26 #include <linux/of.h>
27 #include <linux/clkdev.h>
28 #include <linux/clk-provider.h>
29 #include <linux/of_address.h>
30 
31 /* Register SCU_PCPPLL bit fields */
32 #define N_DIV_RD(src)			(((src) & 0x000001ff))
33 
34 /* Register SCU_SOCPLL bit fields */
35 #define CLKR_RD(src)			(((src) & 0x07000000)>>24)
36 #define CLKOD_RD(src)			(((src) & 0x00300000)>>20)
37 #define REGSPEC_RESET_F1_MASK		0x00010000
38 #define CLKF_RD(src)			(((src) & 0x000001ff))
39 
40 #define XGENE_CLK_DRIVER_VER		"0.1"
41 
42 static DEFINE_SPINLOCK(clk_lock);
43 
44 static inline u32 xgene_clk_read(void __iomem *csr)
45 {
46 	return readl_relaxed(csr);
47 }
48 
49 static inline void xgene_clk_write(u32 data, void __iomem *csr)
50 {
51 	return writel_relaxed(data, csr);
52 }
53 
54 /* PLL Clock */
55 enum xgene_pll_type {
56 	PLL_TYPE_PCP = 0,
57 	PLL_TYPE_SOC = 1,
58 };
59 
60 struct xgene_clk_pll {
61 	struct clk_hw	hw;
62 	void __iomem	*reg;
63 	spinlock_t	*lock;
64 	u32		pll_offset;
65 	enum xgene_pll_type	type;
66 };
67 
68 #define to_xgene_clk_pll(_hw) container_of(_hw, struct xgene_clk_pll, hw)
69 
70 static int xgene_clk_pll_is_enabled(struct clk_hw *hw)
71 {
72 	struct xgene_clk_pll *pllclk = to_xgene_clk_pll(hw);
73 	u32 data;
74 
75 	data = xgene_clk_read(pllclk->reg + pllclk->pll_offset);
76 	pr_debug("%s pll %s\n", clk_hw_get_name(hw),
77 		data & REGSPEC_RESET_F1_MASK ? "disabled" : "enabled");
78 
79 	return data & REGSPEC_RESET_F1_MASK ? 0 : 1;
80 }
81 
82 static unsigned long xgene_clk_pll_recalc_rate(struct clk_hw *hw,
83 				unsigned long parent_rate)
84 {
85 	struct xgene_clk_pll *pllclk = to_xgene_clk_pll(hw);
86 	unsigned long fref;
87 	unsigned long fvco;
88 	u32 pll;
89 	u32 nref;
90 	u32 nout;
91 	u32 nfb;
92 
93 	pll = xgene_clk_read(pllclk->reg + pllclk->pll_offset);
94 
95 	if (pllclk->type == PLL_TYPE_PCP) {
96 		/*
97 		 * PLL VCO = Reference clock * NF
98 		 * PCP PLL = PLL_VCO / 2
99 		 */
100 		nout = 2;
101 		fvco = parent_rate * (N_DIV_RD(pll) + 4);
102 	} else {
103 		/*
104 		 * Fref = Reference Clock / NREF;
105 		 * Fvco = Fref * NFB;
106 		 * Fout = Fvco / NOUT;
107 		 */
108 		nref = CLKR_RD(pll) + 1;
109 		nout = CLKOD_RD(pll) + 1;
110 		nfb = CLKF_RD(pll);
111 		fref = parent_rate / nref;
112 		fvco = fref * nfb;
113 	}
114 	pr_debug("%s pll recalc rate %ld parent %ld\n", clk_hw_get_name(hw),
115 		fvco / nout, parent_rate);
116 
117 	return fvco / nout;
118 }
119 
120 static const struct clk_ops xgene_clk_pll_ops = {
121 	.is_enabled = xgene_clk_pll_is_enabled,
122 	.recalc_rate = xgene_clk_pll_recalc_rate,
123 };
124 
125 static struct clk *xgene_register_clk_pll(struct device *dev,
126 	const char *name, const char *parent_name,
127 	unsigned long flags, void __iomem *reg, u32 pll_offset,
128 	u32 type, spinlock_t *lock)
129 {
130 	struct xgene_clk_pll *apmclk;
131 	struct clk *clk;
132 	struct clk_init_data init;
133 
134 	/* allocate the APM clock structure */
135 	apmclk = kzalloc(sizeof(*apmclk), GFP_KERNEL);
136 	if (!apmclk) {
137 		pr_err("%s: could not allocate APM clk\n", __func__);
138 		return ERR_PTR(-ENOMEM);
139 	}
140 
141 	init.name = name;
142 	init.ops = &xgene_clk_pll_ops;
143 	init.flags = flags;
144 	init.parent_names = parent_name ? &parent_name : NULL;
145 	init.num_parents = parent_name ? 1 : 0;
146 
147 	apmclk->reg = reg;
148 	apmclk->lock = lock;
149 	apmclk->pll_offset = pll_offset;
150 	apmclk->type = type;
151 	apmclk->hw.init = &init;
152 
153 	/* Register the clock */
154 	clk = clk_register(dev, &apmclk->hw);
155 	if (IS_ERR(clk)) {
156 		pr_err("%s: could not register clk %s\n", __func__, name);
157 		kfree(apmclk);
158 		return NULL;
159 	}
160 	return clk;
161 }
162 
163 static void xgene_pllclk_init(struct device_node *np, enum xgene_pll_type pll_type)
164 {
165         const char *clk_name = np->full_name;
166         struct clk *clk;
167         void __iomem *reg;
168 
169         reg = of_iomap(np, 0);
170         if (reg == NULL) {
171                 pr_err("Unable to map CSR register for %s\n", np->full_name);
172                 return;
173         }
174         of_property_read_string(np, "clock-output-names", &clk_name);
175         clk = xgene_register_clk_pll(NULL,
176                         clk_name, of_clk_get_parent_name(np, 0),
177                         CLK_IS_ROOT, reg, 0, pll_type, &clk_lock);
178         if (!IS_ERR(clk)) {
179                 of_clk_add_provider(np, of_clk_src_simple_get, clk);
180                 clk_register_clkdev(clk, clk_name, NULL);
181                 pr_debug("Add %s clock PLL\n", clk_name);
182         }
183 }
184 
185 static void xgene_socpllclk_init(struct device_node *np)
186 {
187 	xgene_pllclk_init(np, PLL_TYPE_SOC);
188 }
189 
190 static void xgene_pcppllclk_init(struct device_node *np)
191 {
192 	xgene_pllclk_init(np, PLL_TYPE_PCP);
193 }
194 
195 /* IP Clock */
196 struct xgene_dev_parameters {
197 	void __iomem *csr_reg;		/* CSR for IP clock */
198 	u32 reg_clk_offset;		/* Offset to clock enable CSR */
199 	u32 reg_clk_mask;		/* Mask bit for clock enable */
200 	u32 reg_csr_offset;		/* Offset to CSR reset */
201 	u32 reg_csr_mask;		/* Mask bit for disable CSR reset */
202 	void __iomem *divider_reg;	/* CSR for divider */
203 	u32 reg_divider_offset;		/* Offset to divider register */
204 	u32 reg_divider_shift;		/* Bit shift to divider field */
205 	u32 reg_divider_width;		/* Width of the bit to divider field */
206 };
207 
208 struct xgene_clk {
209 	struct clk_hw	hw;
210 	spinlock_t	*lock;
211 	struct xgene_dev_parameters	param;
212 };
213 
214 #define to_xgene_clk(_hw) container_of(_hw, struct xgene_clk, hw)
215 
216 static int xgene_clk_enable(struct clk_hw *hw)
217 {
218 	struct xgene_clk *pclk = to_xgene_clk(hw);
219 	unsigned long flags = 0;
220 	u32 data;
221 	phys_addr_t reg;
222 
223 	if (pclk->lock)
224 		spin_lock_irqsave(pclk->lock, flags);
225 
226 	if (pclk->param.csr_reg != NULL) {
227 		pr_debug("%s clock enabled\n", clk_hw_get_name(hw));
228 		reg = __pa(pclk->param.csr_reg);
229 		/* First enable the clock */
230 		data = xgene_clk_read(pclk->param.csr_reg +
231 					pclk->param.reg_clk_offset);
232 		data |= pclk->param.reg_clk_mask;
233 		xgene_clk_write(data, pclk->param.csr_reg +
234 					pclk->param.reg_clk_offset);
235 		pr_debug("%s clock PADDR base %pa clk offset 0x%08X mask 0x%08X value 0x%08X\n",
236 			clk_hw_get_name(hw), &reg,
237 			pclk->param.reg_clk_offset, pclk->param.reg_clk_mask,
238 			data);
239 
240 		/* Second enable the CSR */
241 		data = xgene_clk_read(pclk->param.csr_reg +
242 					pclk->param.reg_csr_offset);
243 		data &= ~pclk->param.reg_csr_mask;
244 		xgene_clk_write(data, pclk->param.csr_reg +
245 					pclk->param.reg_csr_offset);
246 		pr_debug("%s CSR RESET PADDR base %pa csr offset 0x%08X mask 0x%08X value 0x%08X\n",
247 			clk_hw_get_name(hw), &reg,
248 			pclk->param.reg_csr_offset, pclk->param.reg_csr_mask,
249 			data);
250 	}
251 
252 	if (pclk->lock)
253 		spin_unlock_irqrestore(pclk->lock, flags);
254 
255 	return 0;
256 }
257 
258 static void xgene_clk_disable(struct clk_hw *hw)
259 {
260 	struct xgene_clk *pclk = to_xgene_clk(hw);
261 	unsigned long flags = 0;
262 	u32 data;
263 
264 	if (pclk->lock)
265 		spin_lock_irqsave(pclk->lock, flags);
266 
267 	if (pclk->param.csr_reg != NULL) {
268 		pr_debug("%s clock disabled\n", clk_hw_get_name(hw));
269 		/* First put the CSR in reset */
270 		data = xgene_clk_read(pclk->param.csr_reg +
271 					pclk->param.reg_csr_offset);
272 		data |= pclk->param.reg_csr_mask;
273 		xgene_clk_write(data, pclk->param.csr_reg +
274 					pclk->param.reg_csr_offset);
275 
276 		/* Second disable the clock */
277 		data = xgene_clk_read(pclk->param.csr_reg +
278 					pclk->param.reg_clk_offset);
279 		data &= ~pclk->param.reg_clk_mask;
280 		xgene_clk_write(data, pclk->param.csr_reg +
281 					pclk->param.reg_clk_offset);
282 	}
283 
284 	if (pclk->lock)
285 		spin_unlock_irqrestore(pclk->lock, flags);
286 }
287 
288 static int xgene_clk_is_enabled(struct clk_hw *hw)
289 {
290 	struct xgene_clk *pclk = to_xgene_clk(hw);
291 	u32 data = 0;
292 
293 	if (pclk->param.csr_reg != NULL) {
294 		pr_debug("%s clock checking\n", clk_hw_get_name(hw));
295 		data = xgene_clk_read(pclk->param.csr_reg +
296 					pclk->param.reg_clk_offset);
297 		pr_debug("%s clock is %s\n", clk_hw_get_name(hw),
298 			data & pclk->param.reg_clk_mask ? "enabled" :
299 							"disabled");
300 	}
301 
302 	if (pclk->param.csr_reg == NULL)
303 		return 1;
304 	return data & pclk->param.reg_clk_mask ? 1 : 0;
305 }
306 
307 static unsigned long xgene_clk_recalc_rate(struct clk_hw *hw,
308 				unsigned long parent_rate)
309 {
310 	struct xgene_clk *pclk = to_xgene_clk(hw);
311 	u32 data;
312 
313 	if (pclk->param.divider_reg) {
314 		data = xgene_clk_read(pclk->param.divider_reg +
315 					pclk->param.reg_divider_offset);
316 		data >>= pclk->param.reg_divider_shift;
317 		data &= (1 << pclk->param.reg_divider_width) - 1;
318 
319 		pr_debug("%s clock recalc rate %ld parent %ld\n",
320 			clk_hw_get_name(hw),
321 			parent_rate / data, parent_rate);
322 
323 		return parent_rate / data;
324 	} else {
325 		pr_debug("%s clock recalc rate %ld parent %ld\n",
326 			clk_hw_get_name(hw), parent_rate, parent_rate);
327 		return parent_rate;
328 	}
329 }
330 
331 static int xgene_clk_set_rate(struct clk_hw *hw, unsigned long rate,
332 				unsigned long parent_rate)
333 {
334 	struct xgene_clk *pclk = to_xgene_clk(hw);
335 	unsigned long flags = 0;
336 	u32 data;
337 	u32 divider;
338 	u32 divider_save;
339 
340 	if (pclk->lock)
341 		spin_lock_irqsave(pclk->lock, flags);
342 
343 	if (pclk->param.divider_reg) {
344 		/* Let's compute the divider */
345 		if (rate > parent_rate)
346 			rate = parent_rate;
347 		divider_save = divider = parent_rate / rate; /* Rounded down */
348 		divider &= (1 << pclk->param.reg_divider_width) - 1;
349 		divider <<= pclk->param.reg_divider_shift;
350 
351 		/* Set new divider */
352 		data = xgene_clk_read(pclk->param.divider_reg +
353 				pclk->param.reg_divider_offset);
354 		data &= ~((1 << pclk->param.reg_divider_width) - 1);
355 		data |= divider;
356 		xgene_clk_write(data, pclk->param.divider_reg +
357 					pclk->param.reg_divider_offset);
358 		pr_debug("%s clock set rate %ld\n", clk_hw_get_name(hw),
359 			parent_rate / divider_save);
360 	} else {
361 		divider_save = 1;
362 	}
363 
364 	if (pclk->lock)
365 		spin_unlock_irqrestore(pclk->lock, flags);
366 
367 	return parent_rate / divider_save;
368 }
369 
370 static long xgene_clk_round_rate(struct clk_hw *hw, unsigned long rate,
371 				unsigned long *prate)
372 {
373 	struct xgene_clk *pclk = to_xgene_clk(hw);
374 	unsigned long parent_rate = *prate;
375 	u32 divider;
376 
377 	if (pclk->param.divider_reg) {
378 		/* Let's compute the divider */
379 		if (rate > parent_rate)
380 			rate = parent_rate;
381 		divider = parent_rate / rate;   /* Rounded down */
382 	} else {
383 		divider = 1;
384 	}
385 
386 	return parent_rate / divider;
387 }
388 
389 static const struct clk_ops xgene_clk_ops = {
390 	.enable = xgene_clk_enable,
391 	.disable = xgene_clk_disable,
392 	.is_enabled = xgene_clk_is_enabled,
393 	.recalc_rate = xgene_clk_recalc_rate,
394 	.set_rate = xgene_clk_set_rate,
395 	.round_rate = xgene_clk_round_rate,
396 };
397 
398 static struct clk *xgene_register_clk(struct device *dev,
399 		const char *name, const char *parent_name,
400 		struct xgene_dev_parameters *parameters, spinlock_t *lock)
401 {
402 	struct xgene_clk *apmclk;
403 	struct clk *clk;
404 	struct clk_init_data init;
405 	int rc;
406 
407 	/* allocate the APM clock structure */
408 	apmclk = kzalloc(sizeof(*apmclk), GFP_KERNEL);
409 	if (!apmclk) {
410 		pr_err("%s: could not allocate APM clk\n", __func__);
411 		return ERR_PTR(-ENOMEM);
412 	}
413 
414 	init.name = name;
415 	init.ops = &xgene_clk_ops;
416 	init.flags = 0;
417 	init.parent_names = parent_name ? &parent_name : NULL;
418 	init.num_parents = parent_name ? 1 : 0;
419 
420 	apmclk->lock = lock;
421 	apmclk->hw.init = &init;
422 	apmclk->param = *parameters;
423 
424 	/* Register the clock */
425 	clk = clk_register(dev, &apmclk->hw);
426 	if (IS_ERR(clk)) {
427 		pr_err("%s: could not register clk %s\n", __func__, name);
428 		kfree(apmclk);
429 		return clk;
430 	}
431 
432 	/* Register the clock for lookup */
433 	rc = clk_register_clkdev(clk, name, NULL);
434 	if (rc != 0) {
435 		pr_err("%s: could not register lookup clk %s\n",
436 			__func__, name);
437 	}
438 	return clk;
439 }
440 
441 static void __init xgene_devclk_init(struct device_node *np)
442 {
443 	const char *clk_name = np->full_name;
444 	struct clk *clk;
445 	struct resource res;
446 	int rc;
447 	struct xgene_dev_parameters parameters;
448 	int i;
449 
450 	/* Check if the entry is disabled */
451         if (!of_device_is_available(np))
452                 return;
453 
454 	/* Parse the DTS register for resource */
455 	parameters.csr_reg = NULL;
456 	parameters.divider_reg = NULL;
457 	for (i = 0; i < 2; i++) {
458 		void __iomem *map_res;
459 		rc = of_address_to_resource(np, i, &res);
460 		if (rc != 0) {
461 			if (i == 0) {
462 				pr_err("no DTS register for %s\n",
463 					np->full_name);
464 				return;
465 			}
466 			break;
467 		}
468 		map_res = of_iomap(np, i);
469 		if (map_res == NULL) {
470 			pr_err("Unable to map resource %d for %s\n",
471 				i, np->full_name);
472 			goto err;
473 		}
474 		if (strcmp(res.name, "div-reg") == 0)
475 			parameters.divider_reg = map_res;
476 		else /* if (strcmp(res->name, "csr-reg") == 0) */
477 			parameters.csr_reg = map_res;
478 	}
479 	if (of_property_read_u32(np, "csr-offset", &parameters.reg_csr_offset))
480 		parameters.reg_csr_offset = 0;
481 	if (of_property_read_u32(np, "csr-mask", &parameters.reg_csr_mask))
482 		parameters.reg_csr_mask = 0xF;
483 	if (of_property_read_u32(np, "enable-offset",
484 				&parameters.reg_clk_offset))
485 		parameters.reg_clk_offset = 0x8;
486 	if (of_property_read_u32(np, "enable-mask", &parameters.reg_clk_mask))
487 		parameters.reg_clk_mask = 0xF;
488 	if (of_property_read_u32(np, "divider-offset",
489 				&parameters.reg_divider_offset))
490 		parameters.reg_divider_offset = 0;
491 	if (of_property_read_u32(np, "divider-width",
492 				&parameters.reg_divider_width))
493 		parameters.reg_divider_width = 0;
494 	if (of_property_read_u32(np, "divider-shift",
495 				&parameters.reg_divider_shift))
496 		parameters.reg_divider_shift = 0;
497 	of_property_read_string(np, "clock-output-names", &clk_name);
498 
499 	clk = xgene_register_clk(NULL, clk_name,
500 		of_clk_get_parent_name(np, 0), &parameters, &clk_lock);
501 	if (IS_ERR(clk))
502 		goto err;
503 	pr_debug("Add %s clock\n", clk_name);
504 	rc = of_clk_add_provider(np, of_clk_src_simple_get, clk);
505 	if (rc != 0)
506 		pr_err("%s: could register provider clk %s\n", __func__,
507 			np->full_name);
508 
509 	return;
510 
511 err:
512 	if (parameters.csr_reg)
513 		iounmap(parameters.csr_reg);
514 	if (parameters.divider_reg)
515 		iounmap(parameters.divider_reg);
516 }
517 
518 CLK_OF_DECLARE(xgene_socpll_clock, "apm,xgene-socpll-clock", xgene_socpllclk_init);
519 CLK_OF_DECLARE(xgene_pcppll_clock, "apm,xgene-pcppll-clock", xgene_pcppllclk_init);
520 CLK_OF_DECLARE(xgene_dev_clock, "apm,xgene-device-clock", xgene_devclk_init);
521