xref: /openbmc/linux/drivers/clk/bcm/clk-cygnus.c (revision 52e6676e)
1*52e6676eSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
2*52e6676eSThomas Gleixner // Copyright (C) 2014 Broadcom Corporation
361ca7b0cSRay Jui 
461ca7b0cSRay Jui #include <linux/kernel.h>
561ca7b0cSRay Jui #include <linux/err.h>
661ca7b0cSRay Jui #include <linux/clk-provider.h>
761ca7b0cSRay Jui #include <linux/io.h>
861ca7b0cSRay Jui #include <linux/of.h>
961ca7b0cSRay Jui #include <linux/clkdev.h>
1061ca7b0cSRay Jui #include <linux/of_address.h>
1161ca7b0cSRay Jui #include <linux/delay.h>
1261ca7b0cSRay Jui 
1361ca7b0cSRay Jui #include <dt-bindings/clock/bcm-cygnus.h>
1461ca7b0cSRay Jui #include "clk-iproc.h"
1561ca7b0cSRay Jui 
162dfc8a27SJon Mason #define REG_VAL(o, s, w) { .offset = o, .shift = s, .width = w, }
1761ca7b0cSRay Jui 
182dfc8a27SJon Mason #define AON_VAL(o, pw, ps, is) { .offset = o, .pwr_width = pw, \
1961ca7b0cSRay Jui 	.pwr_shift = ps, .iso_shift = is }
2061ca7b0cSRay Jui 
212dfc8a27SJon Mason #define SW_CTRL_VAL(o, s) { .offset = o, .shift = s, }
2261ca7b0cSRay Jui 
232dfc8a27SJon Mason #define ASIU_DIV_VAL(o, es, hs, hw, ls, lw) \
2461ca7b0cSRay Jui 		{ .offset = o, .en_shift = es, .high_shift = hs, \
2561ca7b0cSRay Jui 		.high_width = hw, .low_shift = ls, .low_width = lw }
2661ca7b0cSRay Jui 
27f713c6bfSJon Mason #define RESET_VAL(o, rs, prs) { .offset = o, .reset_shift = rs, \
28f713c6bfSJon Mason 	.p_reset_shift = prs }
29f713c6bfSJon Mason 
30f713c6bfSJon Mason #define DF_VAL(o, kis, kiw, kps, kpw, kas, kaw) { .offset = o, .ki_shift = kis,\
3161ca7b0cSRay Jui 	.ki_width = kiw, .kp_shift = kps, .kp_width = kpw, .ka_shift = kas,    \
3261ca7b0cSRay Jui 	.ka_width = kaw }
3361ca7b0cSRay Jui 
342dfc8a27SJon Mason #define VCO_CTRL_VAL(uo, lo) { .u_offset = uo, .l_offset = lo }
3561ca7b0cSRay Jui 
362dfc8a27SJon Mason #define ENABLE_VAL(o, es, hs, bs) { .offset = o, .enable_shift = es, \
3761ca7b0cSRay Jui 	.hold_shift = hs, .bypass_shift = bs }
3861ca7b0cSRay Jui 
392dfc8a27SJon Mason #define ASIU_GATE_VAL(o, es) { .offset = o, .en_shift = es }
4061ca7b0cSRay Jui 
cygnus_armpll_init(struct device_node * node)4161ca7b0cSRay Jui static void __init cygnus_armpll_init(struct device_node *node)
4261ca7b0cSRay Jui {
4361ca7b0cSRay Jui 	iproc_armpll_setup(node);
4461ca7b0cSRay Jui }
4561ca7b0cSRay Jui CLK_OF_DECLARE(cygnus_armpll, "brcm,cygnus-armpll", cygnus_armpll_init);
4661ca7b0cSRay Jui 
4761ca7b0cSRay Jui static const struct iproc_pll_ctrl genpll = {
4861ca7b0cSRay Jui 	.flags = IPROC_CLK_AON | IPROC_CLK_PLL_HAS_NDIV_FRAC |
4961ca7b0cSRay Jui 		IPROC_CLK_PLL_NEEDS_SW_CFG,
502dfc8a27SJon Mason 	.aon = AON_VAL(0x0, 2, 1, 0),
51f713c6bfSJon Mason 	.reset = RESET_VAL(0x0, 11, 10),
52f713c6bfSJon Mason 	.dig_filter = DF_VAL(0x0, 4, 3, 0, 4, 7, 3),
532dfc8a27SJon Mason 	.sw_ctrl = SW_CTRL_VAL(0x10, 31),
542dfc8a27SJon Mason 	.ndiv_int = REG_VAL(0x10, 20, 10),
552dfc8a27SJon Mason 	.ndiv_frac = REG_VAL(0x10, 0, 20),
562dfc8a27SJon Mason 	.pdiv = REG_VAL(0x14, 0, 4),
572dfc8a27SJon Mason 	.vco_ctrl = VCO_CTRL_VAL(0x18, 0x1c),
582dfc8a27SJon Mason 	.status = REG_VAL(0x28, 12, 1),
5961ca7b0cSRay Jui };
6061ca7b0cSRay Jui 
6161ca7b0cSRay Jui static const struct iproc_clk_ctrl genpll_clk[] = {
6261ca7b0cSRay Jui 	[BCM_CYGNUS_GENPLL_AXI21_CLK] = {
6361ca7b0cSRay Jui 		.channel = BCM_CYGNUS_GENPLL_AXI21_CLK,
6461ca7b0cSRay Jui 		.flags = IPROC_CLK_AON,
652dfc8a27SJon Mason 		.enable = ENABLE_VAL(0x4, 6, 0, 12),
662dfc8a27SJon Mason 		.mdiv = REG_VAL(0x20, 0, 8),
6761ca7b0cSRay Jui 	},
6861ca7b0cSRay Jui 	[BCM_CYGNUS_GENPLL_250MHZ_CLK] = {
6961ca7b0cSRay Jui 		.channel = BCM_CYGNUS_GENPLL_250MHZ_CLK,
7061ca7b0cSRay Jui 		.flags = IPROC_CLK_AON,
712dfc8a27SJon Mason 		.enable = ENABLE_VAL(0x4, 7, 1, 13),
722dfc8a27SJon Mason 		.mdiv = REG_VAL(0x20, 10, 8),
7361ca7b0cSRay Jui 	},
7461ca7b0cSRay Jui 	[BCM_CYGNUS_GENPLL_IHOST_SYS_CLK] = {
7561ca7b0cSRay Jui 		.channel = BCM_CYGNUS_GENPLL_IHOST_SYS_CLK,
7661ca7b0cSRay Jui 		.flags = IPROC_CLK_AON,
772dfc8a27SJon Mason 		.enable = ENABLE_VAL(0x4, 8, 2, 14),
782dfc8a27SJon Mason 		.mdiv = REG_VAL(0x20, 20, 8),
7961ca7b0cSRay Jui 	},
8061ca7b0cSRay Jui 	[BCM_CYGNUS_GENPLL_ENET_SW_CLK] = {
8161ca7b0cSRay Jui 		.channel = BCM_CYGNUS_GENPLL_ENET_SW_CLK,
8261ca7b0cSRay Jui 		.flags = IPROC_CLK_AON,
832dfc8a27SJon Mason 		.enable = ENABLE_VAL(0x4, 9, 3, 15),
842dfc8a27SJon Mason 		.mdiv = REG_VAL(0x24, 0, 8),
8561ca7b0cSRay Jui 	},
8661ca7b0cSRay Jui 	[BCM_CYGNUS_GENPLL_AUDIO_125_CLK] = {
8761ca7b0cSRay Jui 		.channel = BCM_CYGNUS_GENPLL_AUDIO_125_CLK,
8861ca7b0cSRay Jui 		.flags = IPROC_CLK_AON,
892dfc8a27SJon Mason 		.enable = ENABLE_VAL(0x4, 10, 4, 16),
902dfc8a27SJon Mason 		.mdiv = REG_VAL(0x24, 10, 8),
9161ca7b0cSRay Jui 	},
9261ca7b0cSRay Jui 	[BCM_CYGNUS_GENPLL_CAN_CLK] = {
9361ca7b0cSRay Jui 		.channel = BCM_CYGNUS_GENPLL_CAN_CLK,
9461ca7b0cSRay Jui 		.flags = IPROC_CLK_AON,
952dfc8a27SJon Mason 		.enable = ENABLE_VAL(0x4, 11, 5, 17),
962dfc8a27SJon Mason 		.mdiv = REG_VAL(0x24, 20, 8),
9761ca7b0cSRay Jui 	},
9861ca7b0cSRay Jui };
9961ca7b0cSRay Jui 
cygnus_genpll_clk_init(struct device_node * node)10061ca7b0cSRay Jui static void __init cygnus_genpll_clk_init(struct device_node *node)
10161ca7b0cSRay Jui {
10261ca7b0cSRay Jui 	iproc_pll_clk_setup(node, &genpll, NULL, 0, genpll_clk,
10361ca7b0cSRay Jui 			    ARRAY_SIZE(genpll_clk));
10461ca7b0cSRay Jui }
10561ca7b0cSRay Jui CLK_OF_DECLARE(cygnus_genpll, "brcm,cygnus-genpll", cygnus_genpll_clk_init);
10661ca7b0cSRay Jui 
10761ca7b0cSRay Jui static const struct iproc_pll_ctrl lcpll0 = {
10861ca7b0cSRay Jui 	.flags = IPROC_CLK_AON | IPROC_CLK_PLL_NEEDS_SW_CFG,
1092dfc8a27SJon Mason 	.aon = AON_VAL(0x0, 2, 5, 4),
110f713c6bfSJon Mason 	.reset = RESET_VAL(0x0, 31, 30),
111f713c6bfSJon Mason 	.dig_filter = DF_VAL(0x0, 27, 3, 23, 4, 19, 4),
1122dfc8a27SJon Mason 	.sw_ctrl = SW_CTRL_VAL(0x4, 31),
1132dfc8a27SJon Mason 	.ndiv_int = REG_VAL(0x4, 16, 10),
1142dfc8a27SJon Mason 	.pdiv = REG_VAL(0x4, 26, 4),
1152dfc8a27SJon Mason 	.vco_ctrl = VCO_CTRL_VAL(0x10, 0x14),
1162dfc8a27SJon Mason 	.status = REG_VAL(0x18, 12, 1),
11761ca7b0cSRay Jui };
11861ca7b0cSRay Jui 
11961ca7b0cSRay Jui static const struct iproc_clk_ctrl lcpll0_clk[] = {
12061ca7b0cSRay Jui 	[BCM_CYGNUS_LCPLL0_PCIE_PHY_REF_CLK] = {
12161ca7b0cSRay Jui 		.channel = BCM_CYGNUS_LCPLL0_PCIE_PHY_REF_CLK,
12261ca7b0cSRay Jui 		.flags = IPROC_CLK_AON,
1232dfc8a27SJon Mason 		.enable = ENABLE_VAL(0x0, 7, 1, 13),
1242dfc8a27SJon Mason 		.mdiv = REG_VAL(0x8, 0, 8),
12561ca7b0cSRay Jui 	},
12661ca7b0cSRay Jui 	[BCM_CYGNUS_LCPLL0_DDR_PHY_CLK] = {
12761ca7b0cSRay Jui 		.channel = BCM_CYGNUS_LCPLL0_DDR_PHY_CLK,
12861ca7b0cSRay Jui 		.flags = IPROC_CLK_AON,
1292dfc8a27SJon Mason 		.enable = ENABLE_VAL(0x0, 8, 2, 14),
1302dfc8a27SJon Mason 		.mdiv = REG_VAL(0x8, 10, 8),
13161ca7b0cSRay Jui 	},
13261ca7b0cSRay Jui 	[BCM_CYGNUS_LCPLL0_SDIO_CLK] = {
13361ca7b0cSRay Jui 		.channel = BCM_CYGNUS_LCPLL0_SDIO_CLK,
13461ca7b0cSRay Jui 		.flags = IPROC_CLK_AON,
1352dfc8a27SJon Mason 		.enable = ENABLE_VAL(0x0, 9, 3, 15),
1362dfc8a27SJon Mason 		.mdiv = REG_VAL(0x8, 20, 8),
13761ca7b0cSRay Jui 	},
13861ca7b0cSRay Jui 	[BCM_CYGNUS_LCPLL0_USB_PHY_REF_CLK] = {
13961ca7b0cSRay Jui 		.channel = BCM_CYGNUS_LCPLL0_USB_PHY_REF_CLK,
14061ca7b0cSRay Jui 		.flags = IPROC_CLK_AON,
1412dfc8a27SJon Mason 		.enable = ENABLE_VAL(0x0, 10, 4, 16),
1422dfc8a27SJon Mason 		.mdiv = REG_VAL(0xc, 0, 8),
14361ca7b0cSRay Jui 	},
14461ca7b0cSRay Jui 	[BCM_CYGNUS_LCPLL0_SMART_CARD_CLK] = {
14561ca7b0cSRay Jui 		.channel = BCM_CYGNUS_LCPLL0_SMART_CARD_CLK,
14661ca7b0cSRay Jui 		.flags = IPROC_CLK_AON,
1472dfc8a27SJon Mason 		.enable = ENABLE_VAL(0x0, 11, 5, 17),
1482dfc8a27SJon Mason 		.mdiv = REG_VAL(0xc, 10, 8),
14961ca7b0cSRay Jui 	},
15061ca7b0cSRay Jui 	[BCM_CYGNUS_LCPLL0_CH5_UNUSED] = {
15161ca7b0cSRay Jui 		.channel = BCM_CYGNUS_LCPLL0_CH5_UNUSED,
15261ca7b0cSRay Jui 		.flags = IPROC_CLK_AON,
1532dfc8a27SJon Mason 		.enable = ENABLE_VAL(0x0, 12, 6, 18),
1542dfc8a27SJon Mason 		.mdiv = REG_VAL(0xc, 20, 8),
15561ca7b0cSRay Jui 	},
15661ca7b0cSRay Jui };
15761ca7b0cSRay Jui 
cygnus_lcpll0_clk_init(struct device_node * node)15861ca7b0cSRay Jui static void __init cygnus_lcpll0_clk_init(struct device_node *node)
15961ca7b0cSRay Jui {
16061ca7b0cSRay Jui 	iproc_pll_clk_setup(node, &lcpll0, NULL, 0, lcpll0_clk,
16161ca7b0cSRay Jui 			    ARRAY_SIZE(lcpll0_clk));
16261ca7b0cSRay Jui }
16361ca7b0cSRay Jui CLK_OF_DECLARE(cygnus_lcpll0, "brcm,cygnus-lcpll0", cygnus_lcpll0_clk_init);
16461ca7b0cSRay Jui 
16561ca7b0cSRay Jui /*
16661ca7b0cSRay Jui  * MIPI PLL VCO frequency parameter table
16761ca7b0cSRay Jui  */
16861ca7b0cSRay Jui static const struct iproc_pll_vco_param mipipll_vco_params[] = {
16961ca7b0cSRay Jui 	/* rate (Hz) ndiv_int ndiv_frac pdiv */
17061ca7b0cSRay Jui 	{ 750000000UL,   30,     0,        1 },
17161ca7b0cSRay Jui 	{ 1000000000UL,  40,     0,        1 },
17261ca7b0cSRay Jui 	{ 1350000000ul,  54,     0,        1 },
17361ca7b0cSRay Jui 	{ 2000000000UL,  80,     0,        1 },
17461ca7b0cSRay Jui 	{ 2100000000UL,  84,     0,        1 },
17561ca7b0cSRay Jui 	{ 2250000000UL,  90,     0,        1 },
17661ca7b0cSRay Jui 	{ 2500000000UL,  100,    0,        1 },
17761ca7b0cSRay Jui 	{ 2700000000UL,  54,     0,        0 },
17861ca7b0cSRay Jui 	{ 2975000000UL,  119,    0,        1 },
17961ca7b0cSRay Jui 	{ 3100000000UL,  124,    0,        1 },
18061ca7b0cSRay Jui 	{ 3150000000UL,  126,    0,        1 },
18161ca7b0cSRay Jui };
18261ca7b0cSRay Jui 
18361ca7b0cSRay Jui static const struct iproc_pll_ctrl mipipll = {
18461ca7b0cSRay Jui 	.flags = IPROC_CLK_PLL_ASIU | IPROC_CLK_PLL_HAS_NDIV_FRAC |
18561ca7b0cSRay Jui 		 IPROC_CLK_NEEDS_READ_BACK,
1862dfc8a27SJon Mason 	.aon = AON_VAL(0x0, 4, 17, 16),
1872dfc8a27SJon Mason 	.asiu = ASIU_GATE_VAL(0x0, 3),
188f713c6bfSJon Mason 	.reset = RESET_VAL(0x0, 11, 10),
189f713c6bfSJon Mason 	.dig_filter = DF_VAL(0x0, 4, 3, 0, 4, 7, 4),
1902dfc8a27SJon Mason 	.ndiv_int = REG_VAL(0x10, 20, 10),
1912dfc8a27SJon Mason 	.ndiv_frac = REG_VAL(0x10, 0, 20),
1922dfc8a27SJon Mason 	.pdiv = REG_VAL(0x14, 0, 4),
1932dfc8a27SJon Mason 	.vco_ctrl = VCO_CTRL_VAL(0x18, 0x1c),
1942dfc8a27SJon Mason 	.status = REG_VAL(0x28, 12, 1),
19561ca7b0cSRay Jui };
19661ca7b0cSRay Jui 
19761ca7b0cSRay Jui static const struct iproc_clk_ctrl mipipll_clk[] = {
19861ca7b0cSRay Jui 	[BCM_CYGNUS_MIPIPLL_CH0_UNUSED] = {
19961ca7b0cSRay Jui 		.channel = BCM_CYGNUS_MIPIPLL_CH0_UNUSED,
20061ca7b0cSRay Jui 		.flags = IPROC_CLK_NEEDS_READ_BACK,
2012dfc8a27SJon Mason 		.enable = ENABLE_VAL(0x4, 12, 6, 18),
2022dfc8a27SJon Mason 		.mdiv = REG_VAL(0x20, 0, 8),
20361ca7b0cSRay Jui 	},
20461ca7b0cSRay Jui 	[BCM_CYGNUS_MIPIPLL_CH1_LCD] = {
20561ca7b0cSRay Jui 		.channel = BCM_CYGNUS_MIPIPLL_CH1_LCD,
20661ca7b0cSRay Jui 		.flags = IPROC_CLK_NEEDS_READ_BACK,
2072dfc8a27SJon Mason 		.enable = ENABLE_VAL(0x4, 13, 7, 19),
2082dfc8a27SJon Mason 		.mdiv = REG_VAL(0x20, 10, 8),
20961ca7b0cSRay Jui 	},
21061ca7b0cSRay Jui 	[BCM_CYGNUS_MIPIPLL_CH2_V3D] = {
21161ca7b0cSRay Jui 		.channel = BCM_CYGNUS_MIPIPLL_CH2_V3D,
21261ca7b0cSRay Jui 		.flags = IPROC_CLK_NEEDS_READ_BACK,
2132dfc8a27SJon Mason 		.enable = ENABLE_VAL(0x4, 14, 8, 20),
2142dfc8a27SJon Mason 		.mdiv = REG_VAL(0x20, 20, 8),
21561ca7b0cSRay Jui 	},
21661ca7b0cSRay Jui 	[BCM_CYGNUS_MIPIPLL_CH3_UNUSED] = {
21761ca7b0cSRay Jui 		.channel = BCM_CYGNUS_MIPIPLL_CH3_UNUSED,
21861ca7b0cSRay Jui 		.flags = IPROC_CLK_NEEDS_READ_BACK,
2192dfc8a27SJon Mason 		.enable = ENABLE_VAL(0x4, 15, 9, 21),
2202dfc8a27SJon Mason 		.mdiv = REG_VAL(0x24, 0, 8),
22161ca7b0cSRay Jui 	},
22261ca7b0cSRay Jui 	[BCM_CYGNUS_MIPIPLL_CH4_UNUSED] = {
22361ca7b0cSRay Jui 		.channel = BCM_CYGNUS_MIPIPLL_CH4_UNUSED,
22461ca7b0cSRay Jui 		.flags = IPROC_CLK_NEEDS_READ_BACK,
2252dfc8a27SJon Mason 		.enable = ENABLE_VAL(0x4, 16, 10, 22),
2262dfc8a27SJon Mason 		.mdiv = REG_VAL(0x24, 10, 8),
22761ca7b0cSRay Jui 	},
22861ca7b0cSRay Jui 	[BCM_CYGNUS_MIPIPLL_CH5_UNUSED] = {
22961ca7b0cSRay Jui 		.channel = BCM_CYGNUS_MIPIPLL_CH5_UNUSED,
23061ca7b0cSRay Jui 		.flags = IPROC_CLK_NEEDS_READ_BACK,
2312dfc8a27SJon Mason 		.enable = ENABLE_VAL(0x4, 17, 11, 23),
2322dfc8a27SJon Mason 		.mdiv = REG_VAL(0x24, 20, 8),
23361ca7b0cSRay Jui 	},
23461ca7b0cSRay Jui };
23561ca7b0cSRay Jui 
cygnus_mipipll_clk_init(struct device_node * node)23661ca7b0cSRay Jui static void __init cygnus_mipipll_clk_init(struct device_node *node)
23761ca7b0cSRay Jui {
23861ca7b0cSRay Jui 	iproc_pll_clk_setup(node, &mipipll, mipipll_vco_params,
23961ca7b0cSRay Jui 			    ARRAY_SIZE(mipipll_vco_params), mipipll_clk,
24061ca7b0cSRay Jui 			    ARRAY_SIZE(mipipll_clk));
24161ca7b0cSRay Jui }
24261ca7b0cSRay Jui CLK_OF_DECLARE(cygnus_mipipll, "brcm,cygnus-mipipll", cygnus_mipipll_clk_init);
24361ca7b0cSRay Jui 
24461ca7b0cSRay Jui static const struct iproc_asiu_div asiu_div[] = {
2452dfc8a27SJon Mason 	[BCM_CYGNUS_ASIU_KEYPAD_CLK] = ASIU_DIV_VAL(0x0, 31, 16, 10, 0, 10),
2462dfc8a27SJon Mason 	[BCM_CYGNUS_ASIU_ADC_CLK] = ASIU_DIV_VAL(0x4, 31, 16, 10, 0, 10),
2472dfc8a27SJon Mason 	[BCM_CYGNUS_ASIU_PWM_CLK] = ASIU_DIV_VAL(0x8, 31, 16, 10, 0, 10),
24861ca7b0cSRay Jui };
24961ca7b0cSRay Jui 
25061ca7b0cSRay Jui static const struct iproc_asiu_gate asiu_gate[] = {
2512dfc8a27SJon Mason 	[BCM_CYGNUS_ASIU_KEYPAD_CLK] = ASIU_GATE_VAL(0x0, 7),
2522dfc8a27SJon Mason 	[BCM_CYGNUS_ASIU_ADC_CLK] = ASIU_GATE_VAL(0x0, 9),
2532dfc8a27SJon Mason 	[BCM_CYGNUS_ASIU_PWM_CLK] = ASIU_GATE_VAL(IPROC_CLK_INVALID_OFFSET, 0),
25461ca7b0cSRay Jui };
25561ca7b0cSRay Jui 
cygnus_asiu_init(struct device_node * node)25661ca7b0cSRay Jui static void __init cygnus_asiu_init(struct device_node *node)
25761ca7b0cSRay Jui {
25861ca7b0cSRay Jui 	iproc_asiu_setup(node, asiu_div, asiu_gate, ARRAY_SIZE(asiu_div));
25961ca7b0cSRay Jui }
26061ca7b0cSRay Jui CLK_OF_DECLARE(cygnus_asiu_clk, "brcm,cygnus-asiu-clk", cygnus_asiu_init);
261bcd8be13SSimran Rai 
262bcd8be13SSimran Rai static const struct iproc_pll_ctrl audiopll = {
263bcd8be13SSimran Rai 	.flags = IPROC_CLK_PLL_NEEDS_SW_CFG | IPROC_CLK_PLL_HAS_NDIV_FRAC |
264becf1237SLori Hikichi 		IPROC_CLK_PLL_USER_MODE_ON | IPROC_CLK_PLL_RESET_ACTIVE_LOW |
265becf1237SLori Hikichi 		IPROC_CLK_PLL_CALC_PARAM,
266bcd8be13SSimran Rai 	.reset = RESET_VAL(0x5c, 0, 1),
267bcd8be13SSimran Rai 	.dig_filter = DF_VAL(0x48, 0, 3, 6, 4, 3, 3),
268bcd8be13SSimran Rai 	.sw_ctrl = SW_CTRL_VAL(0x4, 0),
269bcd8be13SSimran Rai 	.ndiv_int = REG_VAL(0x8, 0, 10),
270bcd8be13SSimran Rai 	.ndiv_frac = REG_VAL(0x8, 10, 20),
271bcd8be13SSimran Rai 	.pdiv = REG_VAL(0x44, 0, 4),
272bcd8be13SSimran Rai 	.vco_ctrl = VCO_CTRL_VAL(0x0c, 0x10),
273bcd8be13SSimran Rai 	.status = REG_VAL(0x54, 0, 1),
274bcd8be13SSimran Rai 	.macro_mode = REG_VAL(0x0, 0, 3),
275bcd8be13SSimran Rai };
276bcd8be13SSimran Rai 
277bcd8be13SSimran Rai static const struct iproc_clk_ctrl audiopll_clk[] = {
278bcd8be13SSimran Rai 	[BCM_CYGNUS_AUDIOPLL_CH0] = {
279bcd8be13SSimran Rai 		.channel = BCM_CYGNUS_AUDIOPLL_CH0,
280becf1237SLori Hikichi 		.flags = IPROC_CLK_AON | IPROC_CLK_MCLK_DIV_BY_2,
281bcd8be13SSimran Rai 		.enable = ENABLE_VAL(0x14, 8, 10, 9),
282bcd8be13SSimran Rai 		.mdiv = REG_VAL(0x14, 0, 8),
283bcd8be13SSimran Rai 	},
284bcd8be13SSimran Rai 	[BCM_CYGNUS_AUDIOPLL_CH1] = {
285bcd8be13SSimran Rai 		.channel = BCM_CYGNUS_AUDIOPLL_CH1,
286bcd8be13SSimran Rai 		.flags = IPROC_CLK_AON,
287bcd8be13SSimran Rai 		.enable = ENABLE_VAL(0x18, 8, 10, 9),
288bcd8be13SSimran Rai 		.mdiv = REG_VAL(0x18, 0, 8),
289bcd8be13SSimran Rai 	},
290bcd8be13SSimran Rai 	[BCM_CYGNUS_AUDIOPLL_CH2] = {
291bcd8be13SSimran Rai 		.channel = BCM_CYGNUS_AUDIOPLL_CH2,
292bcd8be13SSimran Rai 		.flags = IPROC_CLK_AON,
293bcd8be13SSimran Rai 		.enable = ENABLE_VAL(0x1c, 8, 10, 9),
294bcd8be13SSimran Rai 		.mdiv = REG_VAL(0x1c, 0, 8),
295bcd8be13SSimran Rai 	},
296bcd8be13SSimran Rai };
297bcd8be13SSimran Rai 
cygnus_audiopll_clk_init(struct device_node * node)298bcd8be13SSimran Rai static void __init cygnus_audiopll_clk_init(struct device_node *node)
299bcd8be13SSimran Rai {
300becf1237SLori Hikichi 	iproc_pll_clk_setup(node, &audiopll, NULL, 0,
301becf1237SLori Hikichi 			    audiopll_clk,  ARRAY_SIZE(audiopll_clk));
302bcd8be13SSimran Rai }
303bcd8be13SSimran Rai CLK_OF_DECLARE(cygnus_audiopll, "brcm,cygnus-audiopll",
304bcd8be13SSimran Rai 			cygnus_audiopll_clk_init);
305