xref: /openbmc/linux/drivers/clk/bcm/clk-bcm281xx.c (revision b12151ca)
11f27f152SAlex Elder /*
21f27f152SAlex Elder  * Copyright (C) 2013 Broadcom Corporation
31f27f152SAlex Elder  * Copyright 2013 Linaro Limited
41f27f152SAlex Elder  *
51f27f152SAlex Elder  * This program is free software; you can redistribute it and/or
61f27f152SAlex Elder  * modify it under the terms of the GNU General Public License as
71f27f152SAlex Elder  * published by the Free Software Foundation version 2.
81f27f152SAlex Elder  *
91f27f152SAlex Elder  * This program is distributed "as is" WITHOUT ANY WARRANTY of any
101f27f152SAlex Elder  * kind, whether express or implied; without even the implied warranty
111f27f152SAlex Elder  * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
121f27f152SAlex Elder  * GNU General Public License for more details.
131f27f152SAlex Elder  */
141f27f152SAlex Elder 
151f27f152SAlex Elder #include "clk-kona.h"
161f27f152SAlex Elder #include "dt-bindings/clock/bcm281xx.h"
171f27f152SAlex Elder 
18b12151caSAlex Elder #define BCM281XX_CCU_COMMON(_name, _ucase_name) \
19b12151caSAlex Elder 	KONA_CCU_COMMON(BCM281XX, _name, _ucase_name)
20b12151caSAlex Elder 
219d3d87c7SAlex Elder /*
229d3d87c7SAlex Elder  * These are the bcm281xx CCU device tree "compatible" strings.
239d3d87c7SAlex Elder  * We're stuck with using "bcm11351" in the string because wild
249d3d87c7SAlex Elder  * cards aren't allowed, and that name was the first one defined
259d3d87c7SAlex Elder  * in this family of devices.
269d3d87c7SAlex Elder  */
279d3d87c7SAlex Elder #define BCM281XX_DT_ROOT_CCU_COMPAT	"brcm,bcm11351-root-ccu"
289d3d87c7SAlex Elder #define BCM281XX_DT_AON_CCU_COMPAT	"brcm,bcm11351-aon-ccu"
299d3d87c7SAlex Elder #define BCM281XX_DT_HUB_CCU_COMPAT	"brcm,bcm11351-hub-ccu"
309d3d87c7SAlex Elder #define BCM281XX_DT_MASTER_CCU_COMPAT	"brcm,bcm11351-master-ccu"
319d3d87c7SAlex Elder #define BCM281XX_DT_SLAVE_CCU_COMPAT	"brcm,bcm11351-slave-ccu"
321f27f152SAlex Elder 
33b12151caSAlex Elder /* Root CCU */
341f27f152SAlex Elder 
351f27f152SAlex Elder static struct peri_clk_data frac_1m_data = {
361f27f152SAlex Elder 	.gate		= HW_SW_GATE(0x214, 16, 0, 1),
371f27f152SAlex Elder 	.trig		= TRIGGER(0x0e04, 0),
381f27f152SAlex Elder 	.div		= FRAC_DIVIDER(0x0e00, 0, 22, 16),
391f27f152SAlex Elder 	.clocks		= CLOCKS("ref_crystal"),
401f27f152SAlex Elder };
411f27f152SAlex Elder 
42b12151caSAlex Elder static struct ccu_data root_ccu_data = {
43b12151caSAlex Elder 	BCM281XX_CCU_COMMON(root, ROOT),
44b12151caSAlex Elder };
45b12151caSAlex Elder 
46b12151caSAlex Elder /* AON CCU */
471f27f152SAlex Elder 
481f27f152SAlex Elder static struct peri_clk_data hub_timer_data = {
491f27f152SAlex Elder 	.gate		= HW_SW_GATE(0x0414, 16, 0, 1),
501f27f152SAlex Elder 	.clocks		= CLOCKS("bbl_32k",
511f27f152SAlex Elder 				 "frac_1m",
521f27f152SAlex Elder 				 "dft_19_5m"),
531f27f152SAlex Elder 	.sel		= SELECTOR(0x0a10, 0, 2),
541f27f152SAlex Elder 	.trig		= TRIGGER(0x0a40, 4),
551f27f152SAlex Elder };
561f27f152SAlex Elder 
571f27f152SAlex Elder static struct peri_clk_data pmu_bsc_data = {
581f27f152SAlex Elder 	.gate		= HW_SW_GATE(0x0418, 16, 0, 1),
591f27f152SAlex Elder 	.clocks		= CLOCKS("ref_crystal",
601f27f152SAlex Elder 				 "pmu_bsc_var",
611f27f152SAlex Elder 				 "bbl_32k"),
621f27f152SAlex Elder 	.sel		= SELECTOR(0x0a04, 0, 2),
631f27f152SAlex Elder 	.div		= DIVIDER(0x0a04, 3, 4),
641f27f152SAlex Elder 	.trig		= TRIGGER(0x0a40, 0),
651f27f152SAlex Elder };
661f27f152SAlex Elder 
671f27f152SAlex Elder static struct peri_clk_data pmu_bsc_var_data = {
681f27f152SAlex Elder 	.clocks		= CLOCKS("var_312m",
691f27f152SAlex Elder 				 "ref_312m"),
701f27f152SAlex Elder 	.sel		= SELECTOR(0x0a00, 0, 2),
711f27f152SAlex Elder 	.div		= DIVIDER(0x0a00, 4, 5),
721f27f152SAlex Elder 	.trig		= TRIGGER(0x0a40, 2),
731f27f152SAlex Elder };
741f27f152SAlex Elder 
75b12151caSAlex Elder static struct ccu_data aon_ccu_data = {
76b12151caSAlex Elder 	BCM281XX_CCU_COMMON(aon, AON),
77b12151caSAlex Elder };
78b12151caSAlex Elder 
79b12151caSAlex Elder /* Hub CCU */
801f27f152SAlex Elder 
811f27f152SAlex Elder static struct peri_clk_data tmon_1m_data = {
821f27f152SAlex Elder 	.gate		= HW_SW_GATE(0x04a4, 18, 2, 3),
831f27f152SAlex Elder 	.clocks		= CLOCKS("ref_crystal",
841f27f152SAlex Elder 				 "frac_1m"),
851f27f152SAlex Elder 	.sel		= SELECTOR(0x0e74, 0, 2),
861f27f152SAlex Elder 	.trig		= TRIGGER(0x0e84, 1),
871f27f152SAlex Elder };
881f27f152SAlex Elder 
89b12151caSAlex Elder static struct ccu_data hub_ccu_data = {
90b12151caSAlex Elder 	BCM281XX_CCU_COMMON(hub, HUB),
91b12151caSAlex Elder };
92b12151caSAlex Elder 
93b12151caSAlex Elder /* Master CCU */
941f27f152SAlex Elder 
951f27f152SAlex Elder static struct peri_clk_data sdio1_data = {
961f27f152SAlex Elder 	.gate		= HW_SW_GATE(0x0358, 18, 2, 3),
971f27f152SAlex Elder 	.clocks		= CLOCKS("ref_crystal",
981f27f152SAlex Elder 				 "var_52m",
991f27f152SAlex Elder 				 "ref_52m",
1001f27f152SAlex Elder 				 "var_96m",
1011f27f152SAlex Elder 				 "ref_96m"),
1021f27f152SAlex Elder 	.sel		= SELECTOR(0x0a28, 0, 3),
1031f27f152SAlex Elder 	.div		= DIVIDER(0x0a28, 4, 14),
1041f27f152SAlex Elder 	.trig		= TRIGGER(0x0afc, 9),
1051f27f152SAlex Elder };
1061f27f152SAlex Elder 
1071f27f152SAlex Elder static struct peri_clk_data sdio2_data = {
1081f27f152SAlex Elder 	.gate		= HW_SW_GATE(0x035c, 18, 2, 3),
1091f27f152SAlex Elder 	.clocks		= CLOCKS("ref_crystal",
1101f27f152SAlex Elder 				 "var_52m",
1111f27f152SAlex Elder 				 "ref_52m",
1121f27f152SAlex Elder 				 "var_96m",
1131f27f152SAlex Elder 				 "ref_96m"),
1141f27f152SAlex Elder 	.sel		= SELECTOR(0x0a2c, 0, 3),
1151f27f152SAlex Elder 	.div		= DIVIDER(0x0a2c, 4, 14),
1161f27f152SAlex Elder 	.trig		= TRIGGER(0x0afc, 10),
1171f27f152SAlex Elder };
1181f27f152SAlex Elder 
1191f27f152SAlex Elder static struct peri_clk_data sdio3_data = {
1201f27f152SAlex Elder 	.gate		= HW_SW_GATE(0x0364, 18, 2, 3),
1211f27f152SAlex Elder 	.clocks		= CLOCKS("ref_crystal",
1221f27f152SAlex Elder 				 "var_52m",
1231f27f152SAlex Elder 				 "ref_52m",
1241f27f152SAlex Elder 				 "var_96m",
1251f27f152SAlex Elder 				 "ref_96m"),
1261f27f152SAlex Elder 	.sel		= SELECTOR(0x0a34, 0, 3),
1271f27f152SAlex Elder 	.div		= DIVIDER(0x0a34, 4, 14),
1281f27f152SAlex Elder 	.trig		= TRIGGER(0x0afc, 12),
1291f27f152SAlex Elder };
1301f27f152SAlex Elder 
1311f27f152SAlex Elder static struct peri_clk_data sdio4_data = {
1321f27f152SAlex Elder 	.gate		= HW_SW_GATE(0x0360, 18, 2, 3),
1331f27f152SAlex Elder 	.clocks		= CLOCKS("ref_crystal",
1341f27f152SAlex Elder 				 "var_52m",
1351f27f152SAlex Elder 				 "ref_52m",
1361f27f152SAlex Elder 				 "var_96m",
1371f27f152SAlex Elder 				 "ref_96m"),
1381f27f152SAlex Elder 	.sel		= SELECTOR(0x0a30, 0, 3),
1391f27f152SAlex Elder 	.div		= DIVIDER(0x0a30, 4, 14),
1401f27f152SAlex Elder 	.trig		= TRIGGER(0x0afc, 11),
1411f27f152SAlex Elder };
1421f27f152SAlex Elder 
1431f27f152SAlex Elder static struct peri_clk_data usb_ic_data = {
1441f27f152SAlex Elder 	.gate		= HW_SW_GATE(0x0354, 18, 2, 3),
1451f27f152SAlex Elder 	.clocks		= CLOCKS("ref_crystal",
1461f27f152SAlex Elder 				 "var_96m",
1471f27f152SAlex Elder 				 "ref_96m"),
1481f27f152SAlex Elder 	.div		= FIXED_DIVIDER(2),
1491f27f152SAlex Elder 	.sel		= SELECTOR(0x0a24, 0, 2),
1501f27f152SAlex Elder 	.trig		= TRIGGER(0x0afc, 7),
1511f27f152SAlex Elder };
1521f27f152SAlex Elder 
1531f27f152SAlex Elder /* also called usbh_48m */
1541f27f152SAlex Elder static struct peri_clk_data hsic2_48m_data = {
1551f27f152SAlex Elder 	.gate		= HW_SW_GATE(0x0370, 18, 2, 3),
1561f27f152SAlex Elder 	.clocks		= CLOCKS("ref_crystal",
1571f27f152SAlex Elder 				 "var_96m",
1581f27f152SAlex Elder 				 "ref_96m"),
1591f27f152SAlex Elder 	.sel		= SELECTOR(0x0a38, 0, 2),
1601f27f152SAlex Elder 	.div		= FIXED_DIVIDER(2),
1611f27f152SAlex Elder 	.trig		= TRIGGER(0x0afc, 5),
1621f27f152SAlex Elder };
1631f27f152SAlex Elder 
1641f27f152SAlex Elder /* also called usbh_12m */
1651f27f152SAlex Elder static struct peri_clk_data hsic2_12m_data = {
1661f27f152SAlex Elder 	.gate		= HW_SW_GATE(0x0370, 20, 4, 5),
1671f27f152SAlex Elder 	.div		= DIVIDER(0x0a38, 12, 2),
1681f27f152SAlex Elder 	.clocks		= CLOCKS("ref_crystal",
1691f27f152SAlex Elder 				 "var_96m",
1701f27f152SAlex Elder 				 "ref_96m"),
1711f27f152SAlex Elder 	.pre_div	= FIXED_DIVIDER(2),
1721f27f152SAlex Elder 	.sel		= SELECTOR(0x0a38, 0, 2),
1731f27f152SAlex Elder 	.trig		= TRIGGER(0x0afc, 5),
1741f27f152SAlex Elder };
1751f27f152SAlex Elder 
176b12151caSAlex Elder static struct ccu_data master_ccu_data = {
177b12151caSAlex Elder 	BCM281XX_CCU_COMMON(master, MASTER),
178b12151caSAlex Elder };
179b12151caSAlex Elder 
180b12151caSAlex Elder /* Slave CCU */
1811f27f152SAlex Elder 
1821f27f152SAlex Elder static struct peri_clk_data uartb_data = {
1831f27f152SAlex Elder 	.gate		= HW_SW_GATE(0x0400, 18, 2, 3),
1841f27f152SAlex Elder 	.clocks		= CLOCKS("ref_crystal",
1851f27f152SAlex Elder 				 "var_156m",
1861f27f152SAlex Elder 				 "ref_156m"),
1871f27f152SAlex Elder 	.sel		= SELECTOR(0x0a10, 0, 2),
1881f27f152SAlex Elder 	.div		= FRAC_DIVIDER(0x0a10, 4, 12, 8),
1891f27f152SAlex Elder 	.trig		= TRIGGER(0x0afc, 2),
1901f27f152SAlex Elder };
1911f27f152SAlex Elder 
1921f27f152SAlex Elder static struct peri_clk_data uartb2_data = {
1931f27f152SAlex Elder 	.gate		= HW_SW_GATE(0x0404, 18, 2, 3),
1941f27f152SAlex Elder 	.clocks		= CLOCKS("ref_crystal",
1951f27f152SAlex Elder 				 "var_156m",
1961f27f152SAlex Elder 				 "ref_156m"),
1971f27f152SAlex Elder 	.sel		= SELECTOR(0x0a14, 0, 2),
1981f27f152SAlex Elder 	.div		= FRAC_DIVIDER(0x0a14, 4, 12, 8),
1991f27f152SAlex Elder 	.trig		= TRIGGER(0x0afc, 3),
2001f27f152SAlex Elder };
2011f27f152SAlex Elder 
2021f27f152SAlex Elder static struct peri_clk_data uartb3_data = {
2031f27f152SAlex Elder 	.gate		= HW_SW_GATE(0x0408, 18, 2, 3),
2041f27f152SAlex Elder 	.clocks		= CLOCKS("ref_crystal",
2051f27f152SAlex Elder 				 "var_156m",
2061f27f152SAlex Elder 				 "ref_156m"),
2071f27f152SAlex Elder 	.sel		= SELECTOR(0x0a18, 0, 2),
2081f27f152SAlex Elder 	.div		= FRAC_DIVIDER(0x0a18, 4, 12, 8),
2091f27f152SAlex Elder 	.trig		= TRIGGER(0x0afc, 4),
2101f27f152SAlex Elder };
2111f27f152SAlex Elder 
2121f27f152SAlex Elder static struct peri_clk_data uartb4_data = {
2131f27f152SAlex Elder 	.gate		= HW_SW_GATE(0x0408, 18, 2, 3),
2141f27f152SAlex Elder 	.clocks		= CLOCKS("ref_crystal",
2151f27f152SAlex Elder 				 "var_156m",
2161f27f152SAlex Elder 				 "ref_156m"),
2171f27f152SAlex Elder 	.sel		= SELECTOR(0x0a1c, 0, 2),
2181f27f152SAlex Elder 	.div		= FRAC_DIVIDER(0x0a1c, 4, 12, 8),
2191f27f152SAlex Elder 	.trig		= TRIGGER(0x0afc, 5),
2201f27f152SAlex Elder };
2211f27f152SAlex Elder 
2221f27f152SAlex Elder static struct peri_clk_data ssp0_data = {
2231f27f152SAlex Elder 	.gate		= HW_SW_GATE(0x0410, 18, 2, 3),
2241f27f152SAlex Elder 	.clocks		= CLOCKS("ref_crystal",
2251f27f152SAlex Elder 				 "var_104m",
2261f27f152SAlex Elder 				 "ref_104m",
2271f27f152SAlex Elder 				 "var_96m",
2281f27f152SAlex Elder 				 "ref_96m"),
2291f27f152SAlex Elder 	.sel		= SELECTOR(0x0a20, 0, 3),
2301f27f152SAlex Elder 	.div		= DIVIDER(0x0a20, 4, 14),
2311f27f152SAlex Elder 	.trig		= TRIGGER(0x0afc, 6),
2321f27f152SAlex Elder };
2331f27f152SAlex Elder 
2341f27f152SAlex Elder static struct peri_clk_data ssp2_data = {
2351f27f152SAlex Elder 	.gate		= HW_SW_GATE(0x0418, 18, 2, 3),
2361f27f152SAlex Elder 	.clocks		= CLOCKS("ref_crystal",
2371f27f152SAlex Elder 				 "var_104m",
2381f27f152SAlex Elder 				 "ref_104m",
2391f27f152SAlex Elder 				 "var_96m",
2401f27f152SAlex Elder 				 "ref_96m"),
2411f27f152SAlex Elder 	.sel		= SELECTOR(0x0a28, 0, 3),
2421f27f152SAlex Elder 	.div		= DIVIDER(0x0a28, 4, 14),
2431f27f152SAlex Elder 	.trig		= TRIGGER(0x0afc, 8),
2441f27f152SAlex Elder };
2451f27f152SAlex Elder 
2461f27f152SAlex Elder static struct peri_clk_data bsc1_data = {
2471f27f152SAlex Elder 	.gate		= HW_SW_GATE(0x0458, 18, 2, 3),
2481f27f152SAlex Elder 	.clocks		= CLOCKS("ref_crystal",
2491f27f152SAlex Elder 				 "var_104m",
2501f27f152SAlex Elder 				 "ref_104m",
2511f27f152SAlex Elder 				 "var_13m",
2521f27f152SAlex Elder 				 "ref_13m"),
2531f27f152SAlex Elder 	.sel		= SELECTOR(0x0a64, 0, 3),
2541f27f152SAlex Elder 	.trig		= TRIGGER(0x0afc, 23),
2551f27f152SAlex Elder };
2561f27f152SAlex Elder 
2571f27f152SAlex Elder static struct peri_clk_data bsc2_data = {
2581f27f152SAlex Elder 	.gate		= HW_SW_GATE(0x045c, 18, 2, 3),
2591f27f152SAlex Elder 	.clocks	= CLOCKS("ref_crystal",
2601f27f152SAlex Elder 				 "var_104m",
2611f27f152SAlex Elder 				 "ref_104m",
2621f27f152SAlex Elder 				 "var_13m",
2631f27f152SAlex Elder 				 "ref_13m"),
2641f27f152SAlex Elder 	.sel		= SELECTOR(0x0a68, 0, 3),
2651f27f152SAlex Elder 	.trig		= TRIGGER(0x0afc, 24),
2661f27f152SAlex Elder };
2671f27f152SAlex Elder 
2681f27f152SAlex Elder static struct peri_clk_data bsc3_data = {
2691f27f152SAlex Elder 	.gate		= HW_SW_GATE(0x0484, 18, 2, 3),
2701f27f152SAlex Elder 	.clocks		= CLOCKS("ref_crystal",
2711f27f152SAlex Elder 				 "var_104m",
2721f27f152SAlex Elder 				 "ref_104m",
2731f27f152SAlex Elder 				 "var_13m",
2741f27f152SAlex Elder 				 "ref_13m"),
2751f27f152SAlex Elder 	.sel		= SELECTOR(0x0a84, 0, 3),
2761f27f152SAlex Elder 	.trig		= TRIGGER(0x0b00, 2),
2771f27f152SAlex Elder };
2781f27f152SAlex Elder 
2791f27f152SAlex Elder static struct peri_clk_data pwm_data = {
2801f27f152SAlex Elder 	.gate		= HW_SW_GATE(0x0468, 18, 2, 3),
2811f27f152SAlex Elder 	.clocks		= CLOCKS("ref_crystal",
2821f27f152SAlex Elder 				 "var_104m"),
2831f27f152SAlex Elder 	.sel		= SELECTOR(0x0a70, 0, 2),
2841f27f152SAlex Elder 	.div		= DIVIDER(0x0a70, 4, 3),
2851f27f152SAlex Elder 	.trig		= TRIGGER(0x0afc, 15),
2861f27f152SAlex Elder };
2871f27f152SAlex Elder 
288b12151caSAlex Elder static struct ccu_data slave_ccu_data = {
289b12151caSAlex Elder 	BCM281XX_CCU_COMMON(slave, SLAVE),
290b12151caSAlex Elder };
291b12151caSAlex Elder 
2921f27f152SAlex Elder /*
2931f27f152SAlex Elder  * CCU setup routines
2941f27f152SAlex Elder  *
2951f27f152SAlex Elder  * These are called from kona_dt_ccu_setup() to initialize the array
2961f27f152SAlex Elder  * of clocks provided by the CCU.  Once allocated, the entries in
2971f27f152SAlex Elder  * the array are initialized by calling kona_clk_setup() with the
2981f27f152SAlex Elder  * initialization data for each clock.  They return 0 if successful
2991f27f152SAlex Elder  * or an error code otherwise.
3001f27f152SAlex Elder  */
3011f27f152SAlex Elder static int __init bcm281xx_root_ccu_clks_setup(struct ccu_data *ccu)
3021f27f152SAlex Elder {
303b12151caSAlex Elder 	PERI_CLK_SETUP(ccu, BCM281XX_ROOT_CCU_FRAC_1M, frac_1m);
3041f27f152SAlex Elder 
3051f27f152SAlex Elder 	return 0;
3061f27f152SAlex Elder }
3071f27f152SAlex Elder 
3081f27f152SAlex Elder static int __init bcm281xx_aon_ccu_clks_setup(struct ccu_data *ccu)
3091f27f152SAlex Elder {
310b12151caSAlex Elder 	PERI_CLK_SETUP(ccu, BCM281XX_AON_CCU_HUB_TIMER, hub_timer);
311b12151caSAlex Elder 	PERI_CLK_SETUP(ccu, BCM281XX_AON_CCU_PMU_BSC, pmu_bsc);
312b12151caSAlex Elder 	PERI_CLK_SETUP(ccu, BCM281XX_AON_CCU_PMU_BSC_VAR, pmu_bsc_var);
3131f27f152SAlex Elder 
3141f27f152SAlex Elder 	return 0;
3151f27f152SAlex Elder }
3161f27f152SAlex Elder 
3171f27f152SAlex Elder static int __init bcm281xx_hub_ccu_clks_setup(struct ccu_data *ccu)
3181f27f152SAlex Elder {
319b12151caSAlex Elder 	PERI_CLK_SETUP(ccu, BCM281XX_HUB_CCU_TMON_1M, tmon_1m);
3201f27f152SAlex Elder 
3211f27f152SAlex Elder 	return 0;
3221f27f152SAlex Elder }
3231f27f152SAlex Elder 
3241f27f152SAlex Elder static int __init bcm281xx_master_ccu_clks_setup(struct ccu_data *ccu)
3251f27f152SAlex Elder {
326b12151caSAlex Elder 	PERI_CLK_SETUP(ccu, BCM281XX_MASTER_CCU_SDIO1, sdio1);
327b12151caSAlex Elder 	PERI_CLK_SETUP(ccu, BCM281XX_MASTER_CCU_SDIO2, sdio2);
328b12151caSAlex Elder 	PERI_CLK_SETUP(ccu, BCM281XX_MASTER_CCU_SDIO3, sdio3);
329b12151caSAlex Elder 	PERI_CLK_SETUP(ccu, BCM281XX_MASTER_CCU_SDIO4, sdio4);
330b12151caSAlex Elder 	PERI_CLK_SETUP(ccu, BCM281XX_MASTER_CCU_USB_IC, usb_ic);
331b12151caSAlex Elder 	PERI_CLK_SETUP(ccu, BCM281XX_MASTER_CCU_HSIC2_48M, hsic2_48m);
332b12151caSAlex Elder 	PERI_CLK_SETUP(ccu, BCM281XX_MASTER_CCU_HSIC2_12M, hsic2_12m);
3331f27f152SAlex Elder 
3341f27f152SAlex Elder 	return 0;
3351f27f152SAlex Elder }
3361f27f152SAlex Elder 
3371f27f152SAlex Elder static int __init bcm281xx_slave_ccu_clks_setup(struct ccu_data *ccu)
3381f27f152SAlex Elder {
339b12151caSAlex Elder 	PERI_CLK_SETUP(ccu, BCM281XX_SLAVE_CCU_UARTB, uartb);
340b12151caSAlex Elder 	PERI_CLK_SETUP(ccu, BCM281XX_SLAVE_CCU_UARTB2, uartb2);
341b12151caSAlex Elder 	PERI_CLK_SETUP(ccu, BCM281XX_SLAVE_CCU_UARTB3, uartb3);
342b12151caSAlex Elder 	PERI_CLK_SETUP(ccu, BCM281XX_SLAVE_CCU_UARTB4, uartb4);
343b12151caSAlex Elder 	PERI_CLK_SETUP(ccu, BCM281XX_SLAVE_CCU_SSP0, ssp0);
344b12151caSAlex Elder 	PERI_CLK_SETUP(ccu, BCM281XX_SLAVE_CCU_SSP2, ssp2);
345b12151caSAlex Elder 	PERI_CLK_SETUP(ccu, BCM281XX_SLAVE_CCU_BSC1, bsc1);
346b12151caSAlex Elder 	PERI_CLK_SETUP(ccu, BCM281XX_SLAVE_CCU_BSC2, bsc2);
347b12151caSAlex Elder 	PERI_CLK_SETUP(ccu, BCM281XX_SLAVE_CCU_BSC3, bsc3);
348b12151caSAlex Elder 	PERI_CLK_SETUP(ccu, BCM281XX_SLAVE_CCU_PWM, pwm);
3491f27f152SAlex Elder 
3501f27f152SAlex Elder 	return 0;
3511f27f152SAlex Elder }
3521f27f152SAlex Elder 
3531f27f152SAlex Elder /* Device tree match table callback functions */
3541f27f152SAlex Elder 
3551f27f152SAlex Elder static void __init kona_dt_root_ccu_setup(struct device_node *node)
3561f27f152SAlex Elder {
357b12151caSAlex Elder 	kona_dt_ccu_setup(&root_ccu_data, node, bcm281xx_root_ccu_clks_setup);
3581f27f152SAlex Elder }
3591f27f152SAlex Elder 
3601f27f152SAlex Elder static void __init kona_dt_aon_ccu_setup(struct device_node *node)
3611f27f152SAlex Elder {
362b12151caSAlex Elder 	kona_dt_ccu_setup(&aon_ccu_data, node, bcm281xx_aon_ccu_clks_setup);
3631f27f152SAlex Elder }
3641f27f152SAlex Elder 
3651f27f152SAlex Elder static void __init kona_dt_hub_ccu_setup(struct device_node *node)
3661f27f152SAlex Elder {
367b12151caSAlex Elder 	kona_dt_ccu_setup(&hub_ccu_data, node, bcm281xx_hub_ccu_clks_setup);
3681f27f152SAlex Elder }
3691f27f152SAlex Elder 
3701f27f152SAlex Elder static void __init kona_dt_master_ccu_setup(struct device_node *node)
3711f27f152SAlex Elder {
372b12151caSAlex Elder 	kona_dt_ccu_setup(&master_ccu_data, node,
373b12151caSAlex Elder 			bcm281xx_master_ccu_clks_setup);
3741f27f152SAlex Elder }
3751f27f152SAlex Elder 
3761f27f152SAlex Elder static void __init kona_dt_slave_ccu_setup(struct device_node *node)
3771f27f152SAlex Elder {
378b12151caSAlex Elder 	kona_dt_ccu_setup(&slave_ccu_data, node,
379b12151caSAlex Elder 			bcm281xx_slave_ccu_clks_setup);
3801f27f152SAlex Elder }
3811f27f152SAlex Elder 
3829d3d87c7SAlex Elder CLK_OF_DECLARE(bcm281xx_root_ccu, BCM281XX_DT_ROOT_CCU_COMPAT,
3831f27f152SAlex Elder 			kona_dt_root_ccu_setup);
3849d3d87c7SAlex Elder CLK_OF_DECLARE(bcm281xx_aon_ccu, BCM281XX_DT_AON_CCU_COMPAT,
3851f27f152SAlex Elder 			kona_dt_aon_ccu_setup);
3869d3d87c7SAlex Elder CLK_OF_DECLARE(bcm281xx_hub_ccu, BCM281XX_DT_HUB_CCU_COMPAT,
3871f27f152SAlex Elder 			kona_dt_hub_ccu_setup);
3889d3d87c7SAlex Elder CLK_OF_DECLARE(bcm281xx_master_ccu, BCM281XX_DT_MASTER_CCU_COMPAT,
3891f27f152SAlex Elder 			kona_dt_master_ccu_setup);
3909d3d87c7SAlex Elder CLK_OF_DECLARE(bcm281xx_slave_ccu, BCM281XX_DT_SLAVE_CCU_COMPAT,
3911f27f152SAlex Elder 			kona_dt_slave_ccu_setup);
392