xref: /openbmc/linux/drivers/char/agp/intel-agp.h (revision c97689d8)
1ff7cdd69SDaniel Vetter /*
2ff7cdd69SDaniel Vetter  * Common Intel AGPGART and GTT definitions.
3ff7cdd69SDaniel Vetter  */
493f5f7f1SZhenyu Wang #ifndef _INTEL_AGP_H
593f5f7f1SZhenyu Wang #define _INTEL_AGP_H
6ff7cdd69SDaniel Vetter 
7ff7cdd69SDaniel Vetter /* Intel registers */
8ff7cdd69SDaniel Vetter #define INTEL_APSIZE	0xb4
9ff7cdd69SDaniel Vetter #define INTEL_ATTBASE	0xb8
10ff7cdd69SDaniel Vetter #define INTEL_AGPCTRL	0xb0
11ff7cdd69SDaniel Vetter #define INTEL_NBXCFG	0x50
12ff7cdd69SDaniel Vetter #define INTEL_ERRSTS	0x91
13ff7cdd69SDaniel Vetter 
14ff7cdd69SDaniel Vetter /* Intel i830 registers */
15ff7cdd69SDaniel Vetter #define I830_GMCH_CTRL			0x52
16ff7cdd69SDaniel Vetter #define I830_GMCH_ENABLED		0x4
17ff7cdd69SDaniel Vetter #define I830_GMCH_MEM_MASK		0x1
18ff7cdd69SDaniel Vetter #define I830_GMCH_MEM_64M		0x1
19ff7cdd69SDaniel Vetter #define I830_GMCH_MEM_128M		0
20ff7cdd69SDaniel Vetter #define I830_GMCH_GMS_MASK		0x70
21ff7cdd69SDaniel Vetter #define I830_GMCH_GMS_DISABLED		0x00
22ff7cdd69SDaniel Vetter #define I830_GMCH_GMS_LOCAL		0x10
23ff7cdd69SDaniel Vetter #define I830_GMCH_GMS_STOLEN_512	0x20
24ff7cdd69SDaniel Vetter #define I830_GMCH_GMS_STOLEN_1024	0x30
25ff7cdd69SDaniel Vetter #define I830_GMCH_GMS_STOLEN_8192	0x40
26ff7cdd69SDaniel Vetter #define I830_RDRAM_CHANNEL_TYPE		0x03010
27ff7cdd69SDaniel Vetter #define I830_RDRAM_ND(x)		(((x) & 0x20) >> 5)
28ff7cdd69SDaniel Vetter #define I830_RDRAM_DDT(x)		(((x) & 0x18) >> 3)
29ff7cdd69SDaniel Vetter 
30ff7cdd69SDaniel Vetter /* This one is for I830MP w. an external graphic card */
31ff7cdd69SDaniel Vetter #define INTEL_I830_ERRSTS	0x92
32ff7cdd69SDaniel Vetter 
33ff7cdd69SDaniel Vetter /* Intel 855GM/852GM registers */
34ff7cdd69SDaniel Vetter #define I855_GMCH_GMS_MASK		0xF0
35ff7cdd69SDaniel Vetter #define I855_GMCH_GMS_STOLEN_0M		0x0
36ff7cdd69SDaniel Vetter #define I855_GMCH_GMS_STOLEN_1M		(0x1 << 4)
37ff7cdd69SDaniel Vetter #define I855_GMCH_GMS_STOLEN_4M		(0x2 << 4)
38ff7cdd69SDaniel Vetter #define I855_GMCH_GMS_STOLEN_8M		(0x3 << 4)
39ff7cdd69SDaniel Vetter #define I855_GMCH_GMS_STOLEN_16M	(0x4 << 4)
40ff7cdd69SDaniel Vetter #define I855_GMCH_GMS_STOLEN_32M	(0x5 << 4)
41ff7cdd69SDaniel Vetter #define I85X_CAPID			0x44
42ff7cdd69SDaniel Vetter #define I85X_VARIANT_MASK		0x7
43ff7cdd69SDaniel Vetter #define I85X_VARIANT_SHIFT		5
44ff7cdd69SDaniel Vetter #define I855_GME			0x0
45ff7cdd69SDaniel Vetter #define I855_GM				0x4
46ff7cdd69SDaniel Vetter #define I852_GME			0x2
47ff7cdd69SDaniel Vetter #define I852_GM				0x5
48ff7cdd69SDaniel Vetter 
49ff7cdd69SDaniel Vetter /* Intel i845 registers */
50ff7cdd69SDaniel Vetter #define INTEL_I845_AGPM		0x51
51ff7cdd69SDaniel Vetter #define INTEL_I845_ERRSTS	0xc8
52ff7cdd69SDaniel Vetter 
53ff7cdd69SDaniel Vetter /* Intel i860 registers */
54ff7cdd69SDaniel Vetter #define INTEL_I860_MCHCFG	0x50
55ff7cdd69SDaniel Vetter #define INTEL_I860_ERRSTS	0xc8
56ff7cdd69SDaniel Vetter 
57ff7cdd69SDaniel Vetter /* Intel i810 registers */
58ff7cdd69SDaniel Vetter #define I810_GMADDR		0x10
59ff7cdd69SDaniel Vetter #define I810_MMADDR		0x14
60ff7cdd69SDaniel Vetter #define I810_PTE_BASE		0x10000
61ff7cdd69SDaniel Vetter #define I810_PTE_MAIN_UNCACHED	0x00000000
62ff7cdd69SDaniel Vetter #define I810_PTE_LOCAL		0x00000002
63ff7cdd69SDaniel Vetter #define I810_PTE_VALID		0x00000001
64ff7cdd69SDaniel Vetter #define I830_PTE_SYSTEM_CACHED  0x00000006
65a2757b6fSZhenyu Wang /* GT PTE cache control fields */
66a2757b6fSZhenyu Wang #define GEN6_PTE_UNCACHED	0x00000002
67a2757b6fSZhenyu Wang #define GEN6_PTE_LLC		0x00000004
68a2757b6fSZhenyu Wang #define GEN6_PTE_LLC_MLC	0x00000006
69a2757b6fSZhenyu Wang #define GEN6_PTE_GFDT		0x00000008
70a2757b6fSZhenyu Wang 
71ff7cdd69SDaniel Vetter #define I810_SMRAM_MISCC	0x70
72ff7cdd69SDaniel Vetter #define I810_GFX_MEM_WIN_SIZE	0x00010000
73ff7cdd69SDaniel Vetter #define I810_GFX_MEM_WIN_32M	0x00010000
74ff7cdd69SDaniel Vetter #define I810_GMS		0x000000c0
75ff7cdd69SDaniel Vetter #define I810_GMS_DISABLE	0x00000000
76ff7cdd69SDaniel Vetter #define I810_PGETBL_CTL		0x2020
77ff7cdd69SDaniel Vetter #define I810_PGETBL_ENABLED	0x00000001
7820172842SDaniel Vetter /* Note: PGETBL_CTL2 has a different offset on G33. */
7920172842SDaniel Vetter #define I965_PGETBL_CTL2	0x20c4
80ff7cdd69SDaniel Vetter #define I965_PGETBL_SIZE_MASK	0x0000000e
81ff7cdd69SDaniel Vetter #define I965_PGETBL_SIZE_512KB	(0 << 1)
82ff7cdd69SDaniel Vetter #define I965_PGETBL_SIZE_256KB	(1 << 1)
83ff7cdd69SDaniel Vetter #define I965_PGETBL_SIZE_128KB	(2 << 1)
84ff7cdd69SDaniel Vetter #define I965_PGETBL_SIZE_1MB	(3 << 1)
85ff7cdd69SDaniel Vetter #define I965_PGETBL_SIZE_2MB	(4 << 1)
86ff7cdd69SDaniel Vetter #define I965_PGETBL_SIZE_1_5MB	(5 << 1)
8720172842SDaniel Vetter #define G33_GMCH_SIZE_MASK	(3 << 8)
8820172842SDaniel Vetter #define G33_GMCH_SIZE_1M	(1 << 8)
8920172842SDaniel Vetter #define G33_GMCH_SIZE_2M	(2 << 8)
9020172842SDaniel Vetter #define G4x_GMCH_SIZE_MASK	(0xf << 8)
9120172842SDaniel Vetter #define G4x_GMCH_SIZE_1M	(0x1 << 8)
9220172842SDaniel Vetter #define G4x_GMCH_SIZE_2M	(0x3 << 8)
9320172842SDaniel Vetter #define G4x_GMCH_SIZE_VT_1M	(0x9 << 8)
9420172842SDaniel Vetter #define G4x_GMCH_SIZE_VT_1_5M	(0xa << 8)
9520172842SDaniel Vetter #define G4x_GMCH_SIZE_VT_2M	(0xc << 8)
96ff7cdd69SDaniel Vetter 
97c97689d8SChris Wilson #define GFX_FLSH_CNTL		0x2170 /* 915+ */
98c97689d8SChris Wilson 
99ff7cdd69SDaniel Vetter #define I810_DRAM_CTL		0x3000
100ff7cdd69SDaniel Vetter #define I810_DRAM_ROW_0		0x00000001
101ff7cdd69SDaniel Vetter #define I810_DRAM_ROW_0_SDRAM	0x00000001
102ff7cdd69SDaniel Vetter 
103ff7cdd69SDaniel Vetter /* Intel 815 register */
104ff7cdd69SDaniel Vetter #define INTEL_815_APCONT	0x51
105ff7cdd69SDaniel Vetter #define INTEL_815_ATTBASE_MASK	~0x1FFFFFFF
106ff7cdd69SDaniel Vetter 
107ff7cdd69SDaniel Vetter /* Intel i820 registers */
108ff7cdd69SDaniel Vetter #define INTEL_I820_RDCR		0x51
109ff7cdd69SDaniel Vetter #define INTEL_I820_ERRSTS	0xc8
110ff7cdd69SDaniel Vetter 
111ff7cdd69SDaniel Vetter /* Intel i840 registers */
112ff7cdd69SDaniel Vetter #define INTEL_I840_MCHCFG	0x50
113ff7cdd69SDaniel Vetter #define INTEL_I840_ERRSTS	0xc8
114ff7cdd69SDaniel Vetter 
115ff7cdd69SDaniel Vetter /* Intel i850 registers */
116ff7cdd69SDaniel Vetter #define INTEL_I850_MCHCFG	0x50
117ff7cdd69SDaniel Vetter #define INTEL_I850_ERRSTS	0xc8
118ff7cdd69SDaniel Vetter 
119ff7cdd69SDaniel Vetter /* intel 915G registers */
120ff7cdd69SDaniel Vetter #define I915_GMADDR	0x18
121ff7cdd69SDaniel Vetter #define I915_MMADDR	0x10
122ff7cdd69SDaniel Vetter #define I915_PTEADDR	0x1C
123ff7cdd69SDaniel Vetter #define I915_GMCH_GMS_STOLEN_48M	(0x6 << 4)
124ff7cdd69SDaniel Vetter #define I915_GMCH_GMS_STOLEN_64M	(0x7 << 4)
125ff7cdd69SDaniel Vetter #define G33_GMCH_GMS_STOLEN_128M	(0x8 << 4)
126ff7cdd69SDaniel Vetter #define G33_GMCH_GMS_STOLEN_256M	(0x9 << 4)
127ff7cdd69SDaniel Vetter #define INTEL_GMCH_GMS_STOLEN_96M	(0xa << 4)
128ff7cdd69SDaniel Vetter #define INTEL_GMCH_GMS_STOLEN_160M	(0xb << 4)
129ff7cdd69SDaniel Vetter #define INTEL_GMCH_GMS_STOLEN_224M	(0xc << 4)
130ff7cdd69SDaniel Vetter #define INTEL_GMCH_GMS_STOLEN_352M	(0xd << 4)
131ff7cdd69SDaniel Vetter 
132ff7cdd69SDaniel Vetter #define I915_IFPADDR    0x60
133ff7cdd69SDaniel Vetter 
134ff7cdd69SDaniel Vetter /* Intel 965G registers */
135ff7cdd69SDaniel Vetter #define I965_MSAC 0x62
136ff7cdd69SDaniel Vetter #define I965_IFPADDR    0x70
137ff7cdd69SDaniel Vetter 
138ff7cdd69SDaniel Vetter /* Intel 7505 registers */
139ff7cdd69SDaniel Vetter #define INTEL_I7505_APSIZE	0x74
140ff7cdd69SDaniel Vetter #define INTEL_I7505_NCAPID	0x60
141ff7cdd69SDaniel Vetter #define INTEL_I7505_NISTAT	0x6c
142ff7cdd69SDaniel Vetter #define INTEL_I7505_ATTBASE	0x78
143ff7cdd69SDaniel Vetter #define INTEL_I7505_ERRSTS	0x42
144ff7cdd69SDaniel Vetter #define INTEL_I7505_AGPCTRL	0x70
145ff7cdd69SDaniel Vetter #define INTEL_I7505_MCHCFG	0x50
146ff7cdd69SDaniel Vetter 
147ff7cdd69SDaniel Vetter #define SNB_GMCH_CTRL	0x50
148ff7cdd69SDaniel Vetter #define SNB_GMCH_GMS_STOLEN_MASK	0xF8
149ff7cdd69SDaniel Vetter #define SNB_GMCH_GMS_STOLEN_32M		(1 << 3)
150ff7cdd69SDaniel Vetter #define SNB_GMCH_GMS_STOLEN_64M		(2 << 3)
151ff7cdd69SDaniel Vetter #define SNB_GMCH_GMS_STOLEN_96M		(3 << 3)
152ff7cdd69SDaniel Vetter #define SNB_GMCH_GMS_STOLEN_128M	(4 << 3)
153ff7cdd69SDaniel Vetter #define SNB_GMCH_GMS_STOLEN_160M	(5 << 3)
154ff7cdd69SDaniel Vetter #define SNB_GMCH_GMS_STOLEN_192M	(6 << 3)
155ff7cdd69SDaniel Vetter #define SNB_GMCH_GMS_STOLEN_224M	(7 << 3)
156ff7cdd69SDaniel Vetter #define SNB_GMCH_GMS_STOLEN_256M	(8 << 3)
157ff7cdd69SDaniel Vetter #define SNB_GMCH_GMS_STOLEN_288M	(9 << 3)
158ff7cdd69SDaniel Vetter #define SNB_GMCH_GMS_STOLEN_320M	(0xa << 3)
159ff7cdd69SDaniel Vetter #define SNB_GMCH_GMS_STOLEN_352M	(0xb << 3)
160ff7cdd69SDaniel Vetter #define SNB_GMCH_GMS_STOLEN_384M	(0xc << 3)
161ff7cdd69SDaniel Vetter #define SNB_GMCH_GMS_STOLEN_416M	(0xd << 3)
162ff7cdd69SDaniel Vetter #define SNB_GMCH_GMS_STOLEN_448M	(0xe << 3)
163ff7cdd69SDaniel Vetter #define SNB_GMCH_GMS_STOLEN_480M	(0xf << 3)
164ff7cdd69SDaniel Vetter #define SNB_GMCH_GMS_STOLEN_512M	(0x10 << 3)
165ff7cdd69SDaniel Vetter #define SNB_GTT_SIZE_0M			(0 << 8)
166ff7cdd69SDaniel Vetter #define SNB_GTT_SIZE_1M			(1 << 8)
167ff7cdd69SDaniel Vetter #define SNB_GTT_SIZE_2M			(2 << 8)
168ff7cdd69SDaniel Vetter #define SNB_GTT_SIZE_MASK		(3 << 8)
169ff7cdd69SDaniel Vetter 
170ff7cdd69SDaniel Vetter /* pci devices ids */
171ff7cdd69SDaniel Vetter #define PCI_DEVICE_ID_INTEL_E7221_HB	0x2588
172ff7cdd69SDaniel Vetter #define PCI_DEVICE_ID_INTEL_E7221_IG	0x258a
173ff7cdd69SDaniel Vetter #define PCI_DEVICE_ID_INTEL_82946GZ_HB      0x2970
174ff7cdd69SDaniel Vetter #define PCI_DEVICE_ID_INTEL_82946GZ_IG      0x2972
175ff7cdd69SDaniel Vetter #define PCI_DEVICE_ID_INTEL_82G35_HB     0x2980
176ff7cdd69SDaniel Vetter #define PCI_DEVICE_ID_INTEL_82G35_IG     0x2982
177ff7cdd69SDaniel Vetter #define PCI_DEVICE_ID_INTEL_82965Q_HB       0x2990
178ff7cdd69SDaniel Vetter #define PCI_DEVICE_ID_INTEL_82965Q_IG       0x2992
179ff7cdd69SDaniel Vetter #define PCI_DEVICE_ID_INTEL_82965G_HB       0x29A0
180ff7cdd69SDaniel Vetter #define PCI_DEVICE_ID_INTEL_82965G_IG       0x29A2
181ff7cdd69SDaniel Vetter #define PCI_DEVICE_ID_INTEL_82965GM_HB      0x2A00
182ff7cdd69SDaniel Vetter #define PCI_DEVICE_ID_INTEL_82965GM_IG      0x2A02
183ff7cdd69SDaniel Vetter #define PCI_DEVICE_ID_INTEL_82965GME_HB     0x2A10
184ff7cdd69SDaniel Vetter #define PCI_DEVICE_ID_INTEL_82965GME_IG     0x2A12
185ff7cdd69SDaniel Vetter #define PCI_DEVICE_ID_INTEL_82945GME_HB     0x27AC
186ff7cdd69SDaniel Vetter #define PCI_DEVICE_ID_INTEL_82945GME_IG     0x27AE
187ff7cdd69SDaniel Vetter #define PCI_DEVICE_ID_INTEL_PINEVIEW_M_HB        0xA010
188ff7cdd69SDaniel Vetter #define PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG        0xA011
189ff7cdd69SDaniel Vetter #define PCI_DEVICE_ID_INTEL_PINEVIEW_HB         0xA000
190ff7cdd69SDaniel Vetter #define PCI_DEVICE_ID_INTEL_PINEVIEW_IG         0xA001
191ff7cdd69SDaniel Vetter #define PCI_DEVICE_ID_INTEL_G33_HB          0x29C0
192ff7cdd69SDaniel Vetter #define PCI_DEVICE_ID_INTEL_G33_IG          0x29C2
193ff7cdd69SDaniel Vetter #define PCI_DEVICE_ID_INTEL_Q35_HB          0x29B0
194ff7cdd69SDaniel Vetter #define PCI_DEVICE_ID_INTEL_Q35_IG          0x29B2
195ff7cdd69SDaniel Vetter #define PCI_DEVICE_ID_INTEL_Q33_HB          0x29D0
196ff7cdd69SDaniel Vetter #define PCI_DEVICE_ID_INTEL_Q33_IG          0x29D2
197ff7cdd69SDaniel Vetter #define PCI_DEVICE_ID_INTEL_B43_HB          0x2E40
198ff7cdd69SDaniel Vetter #define PCI_DEVICE_ID_INTEL_B43_IG          0x2E42
19941a51428SChris Wilson #define PCI_DEVICE_ID_INTEL_B43_1_HB        0x2E90
20041a51428SChris Wilson #define PCI_DEVICE_ID_INTEL_B43_1_IG        0x2E92
201ff7cdd69SDaniel Vetter #define PCI_DEVICE_ID_INTEL_GM45_HB         0x2A40
202ff7cdd69SDaniel Vetter #define PCI_DEVICE_ID_INTEL_GM45_IG         0x2A42
203ff7cdd69SDaniel Vetter #define PCI_DEVICE_ID_INTEL_EAGLELAKE_HB        0x2E00
204ff7cdd69SDaniel Vetter #define PCI_DEVICE_ID_INTEL_EAGLELAKE_IG        0x2E02
205ff7cdd69SDaniel Vetter #define PCI_DEVICE_ID_INTEL_Q45_HB          0x2E10
206ff7cdd69SDaniel Vetter #define PCI_DEVICE_ID_INTEL_Q45_IG          0x2E12
207ff7cdd69SDaniel Vetter #define PCI_DEVICE_ID_INTEL_G45_HB          0x2E20
208ff7cdd69SDaniel Vetter #define PCI_DEVICE_ID_INTEL_G45_IG          0x2E22
209ff7cdd69SDaniel Vetter #define PCI_DEVICE_ID_INTEL_G41_HB          0x2E30
210ff7cdd69SDaniel Vetter #define PCI_DEVICE_ID_INTEL_G41_IG          0x2E32
211ff7cdd69SDaniel Vetter #define PCI_DEVICE_ID_INTEL_IRONLAKE_D_HB	    0x0040
212ff7cdd69SDaniel Vetter #define PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG	    0x0042
213ff7cdd69SDaniel Vetter #define PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB	    0x0044
214ff7cdd69SDaniel Vetter #define PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB	    0x0062
215ff7cdd69SDaniel Vetter #define PCI_DEVICE_ID_INTEL_IRONLAKE_MC2_HB    0x006a
216ff7cdd69SDaniel Vetter #define PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG	    0x0046
21785540480SZhenyu Wang #define PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB		0x0100  /* Desktop */
21885540480SZhenyu Wang #define PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT1_IG		0x0102
21985540480SZhenyu Wang #define PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_IG		0x0112
22085540480SZhenyu Wang #define PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_PLUS_IG	0x0122
22185540480SZhenyu Wang #define PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_HB		0x0104  /* Mobile */
22285540480SZhenyu Wang #define PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT1_IG	0x0106
22385540480SZhenyu Wang #define PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_IG	0x0116
22485540480SZhenyu Wang #define PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_PLUS_IG	0x0126
22585540480SZhenyu Wang #define PCI_DEVICE_ID_INTEL_SANDYBRIDGE_S_HB		0x0108  /* Server */
22685540480SZhenyu Wang #define PCI_DEVICE_ID_INTEL_SANDYBRIDGE_S_IG		0x010A
227ff7cdd69SDaniel Vetter 
228e2404e7cSDaniel Vetter int intel_gmch_probe(struct pci_dev *pdev,
229e2404e7cSDaniel Vetter 			       struct agp_bridge_data *bridge);
230e2404e7cSDaniel Vetter void intel_gmch_remove(struct pci_dev *pdev);
23193f5f7f1SZhenyu Wang #endif
232