xref: /openbmc/linux/drivers/bus/mhi/host/internal.h (revision ac191bcb)
1a0f5a630SManivannan Sadhasivam /* SPDX-License-Identifier: GPL-2.0 */
2a0f5a630SManivannan Sadhasivam /*
3a0f5a630SManivannan Sadhasivam  * Copyright (c) 2018-2020, The Linux Foundation. All rights reserved.
4a0f5a630SManivannan Sadhasivam  *
5a0f5a630SManivannan Sadhasivam  */
6a0f5a630SManivannan Sadhasivam 
7a0f5a630SManivannan Sadhasivam #ifndef _MHI_INT_H
8a0f5a630SManivannan Sadhasivam #define _MHI_INT_H
9a0f5a630SManivannan Sadhasivam 
108485149cSManivannan Sadhasivam #include "../common.h"
11a0f5a630SManivannan Sadhasivam 
12a0f5a630SManivannan Sadhasivam extern struct bus_type mhi_bus_type;
13a0f5a630SManivannan Sadhasivam 
14a0f5a630SManivannan Sadhasivam /* Host request register */
15792ba321SManivannan Sadhasivam #define MHI_SOC_RESET_REQ_OFFSET			0xb0
16a0f5a630SManivannan Sadhasivam #define MHI_SOC_RESET_REQ				BIT(0)
17a0f5a630SManivannan Sadhasivam 
18792ba321SManivannan Sadhasivam #define SOC_HW_VERSION_OFFS				0x224
19792ba321SManivannan Sadhasivam #define SOC_HW_VERSION_FAM_NUM_BMSK			GENMASK(31, 28)
20792ba321SManivannan Sadhasivam #define SOC_HW_VERSION_DEV_NUM_BMSK			GENMASK(27, 16)
21792ba321SManivannan Sadhasivam #define SOC_HW_VERSION_MAJOR_VER_BMSK			GENMASK(15, 8)
22792ba321SManivannan Sadhasivam #define SOC_HW_VERSION_MINOR_VER_BMSK			GENMASK(7, 0)
23a0f5a630SManivannan Sadhasivam 
24a0f5a630SManivannan Sadhasivam struct mhi_ctxt {
25a0f5a630SManivannan Sadhasivam 	struct mhi_event_ctxt *er_ctxt;
26a0f5a630SManivannan Sadhasivam 	struct mhi_chan_ctxt *chan_ctxt;
27a0f5a630SManivannan Sadhasivam 	struct mhi_cmd_ctxt *cmd_ctxt;
28a0f5a630SManivannan Sadhasivam 	dma_addr_t er_ctxt_addr;
29a0f5a630SManivannan Sadhasivam 	dma_addr_t chan_ctxt_addr;
30a0f5a630SManivannan Sadhasivam 	dma_addr_t cmd_ctxt_addr;
31a0f5a630SManivannan Sadhasivam };
32a0f5a630SManivannan Sadhasivam 
33a0f5a630SManivannan Sadhasivam struct bhi_vec_entry {
34a0f5a630SManivannan Sadhasivam 	u64 dma_addr;
35a0f5a630SManivannan Sadhasivam 	u64 size;
36a0f5a630SManivannan Sadhasivam };
37a0f5a630SManivannan Sadhasivam 
38a0f5a630SManivannan Sadhasivam enum mhi_ch_state_type {
39a0f5a630SManivannan Sadhasivam 	MHI_CH_STATE_TYPE_RESET,
40a0f5a630SManivannan Sadhasivam 	MHI_CH_STATE_TYPE_STOP,
41a0f5a630SManivannan Sadhasivam 	MHI_CH_STATE_TYPE_START,
42a0f5a630SManivannan Sadhasivam 	MHI_CH_STATE_TYPE_MAX,
43a0f5a630SManivannan Sadhasivam };
44a0f5a630SManivannan Sadhasivam 
45a0f5a630SManivannan Sadhasivam extern const char * const mhi_ch_state_type_str[MHI_CH_STATE_TYPE_MAX];
46a0f5a630SManivannan Sadhasivam #define TO_CH_STATE_TYPE_STR(state) (((state) >= MHI_CH_STATE_TYPE_MAX) ? \
47a0f5a630SManivannan Sadhasivam 				     "INVALID_STATE" : \
48a0f5a630SManivannan Sadhasivam 				     mhi_ch_state_type_str[(state)])
49a0f5a630SManivannan Sadhasivam 
50a0f5a630SManivannan Sadhasivam #define MHI_INVALID_BRSTMODE(mode) (mode != MHI_DB_BRST_DISABLE && \
51a0f5a630SManivannan Sadhasivam 				    mode != MHI_DB_BRST_ENABLE)
52a0f5a630SManivannan Sadhasivam 
53a0f5a630SManivannan Sadhasivam extern const char * const mhi_ee_str[MHI_EE_MAX];
54a0f5a630SManivannan Sadhasivam #define TO_MHI_EXEC_STR(ee) (((ee) >= MHI_EE_MAX) ? \
55a0f5a630SManivannan Sadhasivam 			     "INVALID_EE" : mhi_ee_str[ee])
56a0f5a630SManivannan Sadhasivam 
57a0f5a630SManivannan Sadhasivam #define MHI_IN_PBL(ee) (ee == MHI_EE_PBL || ee == MHI_EE_PTHRU || \
58a0f5a630SManivannan Sadhasivam 			ee == MHI_EE_EDL)
59a0f5a630SManivannan Sadhasivam #define MHI_POWER_UP_CAPABLE(ee) (MHI_IN_PBL(ee) || ee == MHI_EE_AMSS)
60a0f5a630SManivannan Sadhasivam #define MHI_FW_LOAD_CAPABLE(ee) (ee == MHI_EE_PBL || ee == MHI_EE_EDL)
61a0f5a630SManivannan Sadhasivam #define MHI_IN_MISSION_MODE(ee) (ee == MHI_EE_AMSS || ee == MHI_EE_WFW || \
62a0f5a630SManivannan Sadhasivam 				 ee == MHI_EE_FP)
63a0f5a630SManivannan Sadhasivam 
64a0f5a630SManivannan Sadhasivam enum dev_st_transition {
65a0f5a630SManivannan Sadhasivam 	DEV_ST_TRANSITION_PBL,
66a0f5a630SManivannan Sadhasivam 	DEV_ST_TRANSITION_READY,
67a0f5a630SManivannan Sadhasivam 	DEV_ST_TRANSITION_SBL,
68a0f5a630SManivannan Sadhasivam 	DEV_ST_TRANSITION_MISSION_MODE,
69a0f5a630SManivannan Sadhasivam 	DEV_ST_TRANSITION_FP,
70a0f5a630SManivannan Sadhasivam 	DEV_ST_TRANSITION_SYS_ERR,
71a0f5a630SManivannan Sadhasivam 	DEV_ST_TRANSITION_DISABLE,
72a0f5a630SManivannan Sadhasivam 	DEV_ST_TRANSITION_MAX,
73a0f5a630SManivannan Sadhasivam };
74a0f5a630SManivannan Sadhasivam 
75a0f5a630SManivannan Sadhasivam extern const char * const dev_state_tran_str[DEV_ST_TRANSITION_MAX];
76a0f5a630SManivannan Sadhasivam #define TO_DEV_STATE_TRANS_STR(state) (((state) >= DEV_ST_TRANSITION_MAX) ? \
77a0f5a630SManivannan Sadhasivam 				"INVALID_STATE" : dev_state_tran_str[state])
78a0f5a630SManivannan Sadhasivam 
79a0f5a630SManivannan Sadhasivam /* internal power states */
80a0f5a630SManivannan Sadhasivam enum mhi_pm_state {
81a0f5a630SManivannan Sadhasivam 	MHI_PM_STATE_DISABLE,
82a0f5a630SManivannan Sadhasivam 	MHI_PM_STATE_POR,
83a0f5a630SManivannan Sadhasivam 	MHI_PM_STATE_M0,
84a0f5a630SManivannan Sadhasivam 	MHI_PM_STATE_M2,
85a0f5a630SManivannan Sadhasivam 	MHI_PM_STATE_M3_ENTER,
86a0f5a630SManivannan Sadhasivam 	MHI_PM_STATE_M3,
87a0f5a630SManivannan Sadhasivam 	MHI_PM_STATE_M3_EXIT,
88a0f5a630SManivannan Sadhasivam 	MHI_PM_STATE_FW_DL_ERR,
89a0f5a630SManivannan Sadhasivam 	MHI_PM_STATE_SYS_ERR_DETECT,
90a0f5a630SManivannan Sadhasivam 	MHI_PM_STATE_SYS_ERR_PROCESS,
91ac191bcbSJeffrey Hugo 	MHI_PM_STATE_SYS_ERR_FAIL,
92a0f5a630SManivannan Sadhasivam 	MHI_PM_STATE_SHUTDOWN_PROCESS,
93a0f5a630SManivannan Sadhasivam 	MHI_PM_STATE_LD_ERR_FATAL_DETECT,
94a0f5a630SManivannan Sadhasivam 	MHI_PM_STATE_MAX
95a0f5a630SManivannan Sadhasivam };
96a0f5a630SManivannan Sadhasivam 
97a0f5a630SManivannan Sadhasivam #define MHI_PM_DISABLE					BIT(0)
98a0f5a630SManivannan Sadhasivam #define MHI_PM_POR					BIT(1)
99a0f5a630SManivannan Sadhasivam #define MHI_PM_M0					BIT(2)
100a0f5a630SManivannan Sadhasivam #define MHI_PM_M2					BIT(3)
101a0f5a630SManivannan Sadhasivam #define MHI_PM_M3_ENTER					BIT(4)
102a0f5a630SManivannan Sadhasivam #define MHI_PM_M3					BIT(5)
103a0f5a630SManivannan Sadhasivam #define MHI_PM_M3_EXIT					BIT(6)
104a0f5a630SManivannan Sadhasivam /* firmware download failure state */
105a0f5a630SManivannan Sadhasivam #define MHI_PM_FW_DL_ERR				BIT(7)
106a0f5a630SManivannan Sadhasivam #define MHI_PM_SYS_ERR_DETECT				BIT(8)
107a0f5a630SManivannan Sadhasivam #define MHI_PM_SYS_ERR_PROCESS				BIT(9)
108ac191bcbSJeffrey Hugo #define MHI_PM_SYS_ERR_FAIL				BIT(10)
109ac191bcbSJeffrey Hugo #define MHI_PM_SHUTDOWN_PROCESS				BIT(11)
110a0f5a630SManivannan Sadhasivam /* link not accessible */
111ac191bcbSJeffrey Hugo #define MHI_PM_LD_ERR_FATAL_DETECT			BIT(12)
112a0f5a630SManivannan Sadhasivam 
113a0f5a630SManivannan Sadhasivam #define MHI_REG_ACCESS_VALID(pm_state)			((pm_state & (MHI_PM_POR | MHI_PM_M0 | \
114a0f5a630SManivannan Sadhasivam 						MHI_PM_M2 | MHI_PM_M3_ENTER | MHI_PM_M3_EXIT | \
115a0f5a630SManivannan Sadhasivam 						MHI_PM_SYS_ERR_DETECT | MHI_PM_SYS_ERR_PROCESS | \
116ac191bcbSJeffrey Hugo 						MHI_PM_SYS_ERR_FAIL | MHI_PM_SHUTDOWN_PROCESS |  \
117ac191bcbSJeffrey Hugo 						MHI_PM_FW_DL_ERR)))
118a0f5a630SManivannan Sadhasivam #define MHI_PM_IN_ERROR_STATE(pm_state)			(pm_state >= MHI_PM_FW_DL_ERR)
119a0f5a630SManivannan Sadhasivam #define MHI_PM_IN_FATAL_STATE(pm_state)			(pm_state == MHI_PM_LD_ERR_FATAL_DETECT)
120792ba321SManivannan Sadhasivam #define MHI_DB_ACCESS_VALID(mhi_cntrl)			(mhi_cntrl->pm_state & mhi_cntrl->db_access)
121a0f5a630SManivannan Sadhasivam #define MHI_WAKE_DB_CLEAR_VALID(pm_state)		(pm_state & (MHI_PM_M0 | \
122a0f5a630SManivannan Sadhasivam 							MHI_PM_M2 | MHI_PM_M3_EXIT))
123a0f5a630SManivannan Sadhasivam #define MHI_WAKE_DB_SET_VALID(pm_state)			(pm_state & MHI_PM_M2)
124a0f5a630SManivannan Sadhasivam #define MHI_WAKE_DB_FORCE_SET_VALID(pm_state)		MHI_WAKE_DB_CLEAR_VALID(pm_state)
125a0f5a630SManivannan Sadhasivam #define MHI_EVENT_ACCESS_INVALID(pm_state)		(pm_state == MHI_PM_DISABLE || \
126a0f5a630SManivannan Sadhasivam 							MHI_PM_IN_ERROR_STATE(pm_state))
127a0f5a630SManivannan Sadhasivam #define MHI_PM_IN_SUSPEND_STATE(pm_state)		(pm_state & \
128a0f5a630SManivannan Sadhasivam 							(MHI_PM_M3_ENTER | MHI_PM_M3))
129a0f5a630SManivannan Sadhasivam 
130a0f5a630SManivannan Sadhasivam #define NR_OF_CMD_RINGS					1
131a0f5a630SManivannan Sadhasivam #define CMD_EL_PER_RING					128
132a0f5a630SManivannan Sadhasivam #define PRIMARY_CMD_RING				0
133a0f5a630SManivannan Sadhasivam #define MHI_DEV_WAKE_DB					127
134a0f5a630SManivannan Sadhasivam #define MHI_MAX_MTU					0xffff
135e8a533cbSJason A. Donenfeld #define MHI_RANDOM_U32_NONZERO(bmsk)			(get_random_u32_inclusive(1, bmsk))
136a0f5a630SManivannan Sadhasivam 
137a0f5a630SManivannan Sadhasivam enum mhi_er_type {
138a0f5a630SManivannan Sadhasivam 	MHI_ER_TYPE_INVALID = 0x0,
139a0f5a630SManivannan Sadhasivam 	MHI_ER_TYPE_VALID = 0x1,
140a0f5a630SManivannan Sadhasivam };
141a0f5a630SManivannan Sadhasivam 
142a0f5a630SManivannan Sadhasivam struct db_cfg {
143a0f5a630SManivannan Sadhasivam 	bool reset_req;
144a0f5a630SManivannan Sadhasivam 	bool db_mode;
145a0f5a630SManivannan Sadhasivam 	u32 pollcfg;
146a0f5a630SManivannan Sadhasivam 	enum mhi_db_brst_mode brstmode;
147a0f5a630SManivannan Sadhasivam 	dma_addr_t db_val;
148a0f5a630SManivannan Sadhasivam 	void (*process_db)(struct mhi_controller *mhi_cntrl,
149a0f5a630SManivannan Sadhasivam 			   struct db_cfg *db_cfg, void __iomem *io_addr,
150a0f5a630SManivannan Sadhasivam 			   dma_addr_t db_val);
151a0f5a630SManivannan Sadhasivam };
152a0f5a630SManivannan Sadhasivam 
153a0f5a630SManivannan Sadhasivam struct mhi_pm_transitions {
154a0f5a630SManivannan Sadhasivam 	enum mhi_pm_state from_state;
155a0f5a630SManivannan Sadhasivam 	u32 to_states;
156a0f5a630SManivannan Sadhasivam };
157a0f5a630SManivannan Sadhasivam 
158a0f5a630SManivannan Sadhasivam struct state_transition {
159a0f5a630SManivannan Sadhasivam 	struct list_head node;
160a0f5a630SManivannan Sadhasivam 	enum dev_st_transition state;
161a0f5a630SManivannan Sadhasivam };
162a0f5a630SManivannan Sadhasivam 
163a0f5a630SManivannan Sadhasivam struct mhi_ring {
164a0f5a630SManivannan Sadhasivam 	dma_addr_t dma_handle;
165a0f5a630SManivannan Sadhasivam 	dma_addr_t iommu_base;
166a0f5a630SManivannan Sadhasivam 	__le64 *ctxt_wp; /* point to ctxt wp */
167a0f5a630SManivannan Sadhasivam 	void *pre_aligned;
168a0f5a630SManivannan Sadhasivam 	void *base;
169a0f5a630SManivannan Sadhasivam 	void *rp;
170a0f5a630SManivannan Sadhasivam 	void *wp;
171a0f5a630SManivannan Sadhasivam 	size_t el_size;
172a0f5a630SManivannan Sadhasivam 	size_t len;
173a0f5a630SManivannan Sadhasivam 	size_t elements;
174a0f5a630SManivannan Sadhasivam 	size_t alloc_size;
175a0f5a630SManivannan Sadhasivam 	void __iomem *db_addr;
176a0f5a630SManivannan Sadhasivam };
177a0f5a630SManivannan Sadhasivam 
178a0f5a630SManivannan Sadhasivam struct mhi_cmd {
179a0f5a630SManivannan Sadhasivam 	struct mhi_ring ring;
180a0f5a630SManivannan Sadhasivam 	spinlock_t lock;
181a0f5a630SManivannan Sadhasivam };
182a0f5a630SManivannan Sadhasivam 
183a0f5a630SManivannan Sadhasivam struct mhi_buf_info {
184a0f5a630SManivannan Sadhasivam 	void *v_addr;
185a0f5a630SManivannan Sadhasivam 	void *bb_addr;
186a0f5a630SManivannan Sadhasivam 	void *wp;
187a0f5a630SManivannan Sadhasivam 	void *cb_buf;
188a0f5a630SManivannan Sadhasivam 	dma_addr_t p_addr;
189a0f5a630SManivannan Sadhasivam 	size_t len;
190a0f5a630SManivannan Sadhasivam 	enum dma_data_direction dir;
191a0f5a630SManivannan Sadhasivam 	bool used; /* Indicates whether the buffer is used or not */
192a0f5a630SManivannan Sadhasivam 	bool pre_mapped; /* Already pre-mapped by client */
193a0f5a630SManivannan Sadhasivam };
194a0f5a630SManivannan Sadhasivam 
195a0f5a630SManivannan Sadhasivam struct mhi_event {
196a0f5a630SManivannan Sadhasivam 	struct mhi_controller *mhi_cntrl;
197a0f5a630SManivannan Sadhasivam 	struct mhi_chan *mhi_chan; /* dedicated to channel */
198a0f5a630SManivannan Sadhasivam 	u32 er_index;
199a0f5a630SManivannan Sadhasivam 	u32 intmod;
200a0f5a630SManivannan Sadhasivam 	u32 irq;
201a0f5a630SManivannan Sadhasivam 	int chan; /* this event ring is dedicated to a channel (optional) */
202a0f5a630SManivannan Sadhasivam 	u32 priority;
203a0f5a630SManivannan Sadhasivam 	enum mhi_er_data_type data_type;
204a0f5a630SManivannan Sadhasivam 	struct mhi_ring ring;
205a0f5a630SManivannan Sadhasivam 	struct db_cfg db_cfg;
206a0f5a630SManivannan Sadhasivam 	struct tasklet_struct task;
207a0f5a630SManivannan Sadhasivam 	spinlock_t lock;
208a0f5a630SManivannan Sadhasivam 	int (*process_event)(struct mhi_controller *mhi_cntrl,
209a0f5a630SManivannan Sadhasivam 			     struct mhi_event *mhi_event,
210a0f5a630SManivannan Sadhasivam 			     u32 event_quota);
211a0f5a630SManivannan Sadhasivam 	bool hw_ring;
212a0f5a630SManivannan Sadhasivam 	bool cl_manage;
213a0f5a630SManivannan Sadhasivam 	bool offload_ev; /* managed by a device driver */
214a0f5a630SManivannan Sadhasivam };
215a0f5a630SManivannan Sadhasivam 
216a0f5a630SManivannan Sadhasivam struct mhi_chan {
217a0f5a630SManivannan Sadhasivam 	const char *name;
218a0f5a630SManivannan Sadhasivam 	/*
219a0f5a630SManivannan Sadhasivam 	 * Important: When consuming, increment tre_ring first and when
220a0f5a630SManivannan Sadhasivam 	 * releasing, decrement buf_ring first. If tre_ring has space, buf_ring
221a0f5a630SManivannan Sadhasivam 	 * is guranteed to have space so we do not need to check both rings.
222a0f5a630SManivannan Sadhasivam 	 */
223a0f5a630SManivannan Sadhasivam 	struct mhi_ring buf_ring;
224a0f5a630SManivannan Sadhasivam 	struct mhi_ring tre_ring;
225a0f5a630SManivannan Sadhasivam 	u32 chan;
226a0f5a630SManivannan Sadhasivam 	u32 er_index;
227a0f5a630SManivannan Sadhasivam 	u32 intmod;
228a0f5a630SManivannan Sadhasivam 	enum mhi_ch_type type;
229a0f5a630SManivannan Sadhasivam 	enum dma_data_direction dir;
230a0f5a630SManivannan Sadhasivam 	struct db_cfg db_cfg;
231a0f5a630SManivannan Sadhasivam 	enum mhi_ch_ee_mask ee_mask;
232a0f5a630SManivannan Sadhasivam 	enum mhi_ch_state ch_state;
233a0f5a630SManivannan Sadhasivam 	enum mhi_ev_ccs ccs;
234a0f5a630SManivannan Sadhasivam 	struct mhi_device *mhi_dev;
235a0f5a630SManivannan Sadhasivam 	void (*xfer_cb)(struct mhi_device *mhi_dev, struct mhi_result *result);
236a0f5a630SManivannan Sadhasivam 	struct mutex mutex;
237a0f5a630SManivannan Sadhasivam 	struct completion completion;
238a0f5a630SManivannan Sadhasivam 	rwlock_t lock;
239a0f5a630SManivannan Sadhasivam 	struct list_head node;
240a0f5a630SManivannan Sadhasivam 	bool lpm_notify;
241a0f5a630SManivannan Sadhasivam 	bool configured;
242a0f5a630SManivannan Sadhasivam 	bool offload_ch;
243a0f5a630SManivannan Sadhasivam 	bool pre_alloc;
244a0f5a630SManivannan Sadhasivam 	bool wake_capable;
245a0f5a630SManivannan Sadhasivam };
246a0f5a630SManivannan Sadhasivam 
247a0f5a630SManivannan Sadhasivam /* Default MHI timeout */
248a0f5a630SManivannan Sadhasivam #define MHI_TIMEOUT_MS (1000)
249a0f5a630SManivannan Sadhasivam 
250a0f5a630SManivannan Sadhasivam /* debugfs related functions */
251a0f5a630SManivannan Sadhasivam #ifdef CONFIG_MHI_BUS_DEBUG
252a0f5a630SManivannan Sadhasivam void mhi_create_debugfs(struct mhi_controller *mhi_cntrl);
253a0f5a630SManivannan Sadhasivam void mhi_destroy_debugfs(struct mhi_controller *mhi_cntrl);
254a0f5a630SManivannan Sadhasivam void mhi_debugfs_init(void);
255a0f5a630SManivannan Sadhasivam void mhi_debugfs_exit(void);
256a0f5a630SManivannan Sadhasivam #else
mhi_create_debugfs(struct mhi_controller * mhi_cntrl)257a0f5a630SManivannan Sadhasivam static inline void mhi_create_debugfs(struct mhi_controller *mhi_cntrl)
258a0f5a630SManivannan Sadhasivam {
259a0f5a630SManivannan Sadhasivam }
260a0f5a630SManivannan Sadhasivam 
mhi_destroy_debugfs(struct mhi_controller * mhi_cntrl)261a0f5a630SManivannan Sadhasivam static inline void mhi_destroy_debugfs(struct mhi_controller *mhi_cntrl)
262a0f5a630SManivannan Sadhasivam {
263a0f5a630SManivannan Sadhasivam }
264a0f5a630SManivannan Sadhasivam 
mhi_debugfs_init(void)265a0f5a630SManivannan Sadhasivam static inline void mhi_debugfs_init(void)
266a0f5a630SManivannan Sadhasivam {
267a0f5a630SManivannan Sadhasivam }
268a0f5a630SManivannan Sadhasivam 
mhi_debugfs_exit(void)269a0f5a630SManivannan Sadhasivam static inline void mhi_debugfs_exit(void)
270a0f5a630SManivannan Sadhasivam {
271a0f5a630SManivannan Sadhasivam }
272a0f5a630SManivannan Sadhasivam #endif
273a0f5a630SManivannan Sadhasivam 
274a0f5a630SManivannan Sadhasivam struct mhi_device *mhi_alloc_device(struct mhi_controller *mhi_cntrl);
275a0f5a630SManivannan Sadhasivam 
276a0f5a630SManivannan Sadhasivam int mhi_destroy_device(struct device *dev, void *data);
277a0f5a630SManivannan Sadhasivam void mhi_create_devices(struct mhi_controller *mhi_cntrl);
278a0f5a630SManivannan Sadhasivam 
279a0f5a630SManivannan Sadhasivam int mhi_alloc_bhie_table(struct mhi_controller *mhi_cntrl,
280a0f5a630SManivannan Sadhasivam 			 struct image_info **image_info, size_t alloc_size);
281a0f5a630SManivannan Sadhasivam void mhi_free_bhie_table(struct mhi_controller *mhi_cntrl,
282a0f5a630SManivannan Sadhasivam 			 struct image_info *image_info);
283a0f5a630SManivannan Sadhasivam 
284a0f5a630SManivannan Sadhasivam /* Power management APIs */
285a0f5a630SManivannan Sadhasivam enum mhi_pm_state __must_check mhi_tryset_pm_state(
286a0f5a630SManivannan Sadhasivam 					struct mhi_controller *mhi_cntrl,
287a0f5a630SManivannan Sadhasivam 					enum mhi_pm_state state);
288a0f5a630SManivannan Sadhasivam const char *to_mhi_pm_state_str(u32 state);
289a0f5a630SManivannan Sadhasivam int mhi_queue_state_transition(struct mhi_controller *mhi_cntrl,
290a0f5a630SManivannan Sadhasivam 			       enum dev_st_transition state);
291a0f5a630SManivannan Sadhasivam void mhi_pm_st_worker(struct work_struct *work);
292a0f5a630SManivannan Sadhasivam void mhi_pm_sys_err_handler(struct mhi_controller *mhi_cntrl);
293a0f5a630SManivannan Sadhasivam int mhi_ready_state_transition(struct mhi_controller *mhi_cntrl);
294a0f5a630SManivannan Sadhasivam int mhi_pm_m0_transition(struct mhi_controller *mhi_cntrl);
295a0f5a630SManivannan Sadhasivam void mhi_pm_m1_transition(struct mhi_controller *mhi_cntrl);
296a0f5a630SManivannan Sadhasivam int mhi_pm_m3_transition(struct mhi_controller *mhi_cntrl);
297a0f5a630SManivannan Sadhasivam int __mhi_device_get_sync(struct mhi_controller *mhi_cntrl);
298a0f5a630SManivannan Sadhasivam int mhi_send_cmd(struct mhi_controller *mhi_cntrl, struct mhi_chan *mhi_chan,
299a0f5a630SManivannan Sadhasivam 		 enum mhi_cmd_type cmd);
300a0f5a630SManivannan Sadhasivam int mhi_download_amss_image(struct mhi_controller *mhi_cntrl);
mhi_is_active(struct mhi_controller * mhi_cntrl)301a0f5a630SManivannan Sadhasivam static inline bool mhi_is_active(struct mhi_controller *mhi_cntrl)
302a0f5a630SManivannan Sadhasivam {
303a0f5a630SManivannan Sadhasivam 	return (mhi_cntrl->dev_state >= MHI_STATE_M0 &&
304a0f5a630SManivannan Sadhasivam 		mhi_cntrl->dev_state <= MHI_STATE_M3_FAST);
305a0f5a630SManivannan Sadhasivam }
306a0f5a630SManivannan Sadhasivam 
mhi_trigger_resume(struct mhi_controller * mhi_cntrl)307a0f5a630SManivannan Sadhasivam static inline void mhi_trigger_resume(struct mhi_controller *mhi_cntrl)
308a0f5a630SManivannan Sadhasivam {
309a0f5a630SManivannan Sadhasivam 	pm_wakeup_event(&mhi_cntrl->mhi_dev->dev, 0);
310a0f5a630SManivannan Sadhasivam 	mhi_cntrl->runtime_get(mhi_cntrl);
311a0f5a630SManivannan Sadhasivam 	mhi_cntrl->runtime_put(mhi_cntrl);
312a0f5a630SManivannan Sadhasivam }
313a0f5a630SManivannan Sadhasivam 
314a0f5a630SManivannan Sadhasivam /* Register access methods */
315a0f5a630SManivannan Sadhasivam void mhi_db_brstmode(struct mhi_controller *mhi_cntrl, struct db_cfg *db_cfg,
316a0f5a630SManivannan Sadhasivam 		     void __iomem *db_addr, dma_addr_t db_val);
317a0f5a630SManivannan Sadhasivam void mhi_db_brstmode_disable(struct mhi_controller *mhi_cntrl,
318a0f5a630SManivannan Sadhasivam 			     struct db_cfg *db_mode, void __iomem *db_addr,
319a0f5a630SManivannan Sadhasivam 			     dma_addr_t db_val);
320a0f5a630SManivannan Sadhasivam int __must_check mhi_read_reg(struct mhi_controller *mhi_cntrl,
321a0f5a630SManivannan Sadhasivam 			      void __iomem *base, u32 offset, u32 *out);
322a0f5a630SManivannan Sadhasivam int __must_check mhi_read_reg_field(struct mhi_controller *mhi_cntrl,
323a0f5a630SManivannan Sadhasivam 				    void __iomem *base, u32 offset, u32 mask,
324d28cab4dSManivannan Sadhasivam 				    u32 *out);
325a0f5a630SManivannan Sadhasivam int __must_check mhi_poll_reg_field(struct mhi_controller *mhi_cntrl,
326a0f5a630SManivannan Sadhasivam 				    void __iomem *base, u32 offset, u32 mask,
327d28cab4dSManivannan Sadhasivam 				    u32 val, u32 delayus);
328a0f5a630SManivannan Sadhasivam void mhi_write_reg(struct mhi_controller *mhi_cntrl, void __iomem *base,
329a0f5a630SManivannan Sadhasivam 		   u32 offset, u32 val);
3300bca889fSBhaumik Bhatt int __must_check mhi_write_reg_field(struct mhi_controller *mhi_cntrl,
3310bca889fSBhaumik Bhatt 				     void __iomem *base, u32 offset, u32 mask,
3320bca889fSBhaumik Bhatt 				     u32 val);
333a0f5a630SManivannan Sadhasivam void mhi_ring_er_db(struct mhi_event *mhi_event);
334a0f5a630SManivannan Sadhasivam void mhi_write_db(struct mhi_controller *mhi_cntrl, void __iomem *db_addr,
335a0f5a630SManivannan Sadhasivam 		  dma_addr_t db_val);
336a0f5a630SManivannan Sadhasivam void mhi_ring_cmd_db(struct mhi_controller *mhi_cntrl, struct mhi_cmd *mhi_cmd);
337a0f5a630SManivannan Sadhasivam void mhi_ring_chan_db(struct mhi_controller *mhi_cntrl,
338a0f5a630SManivannan Sadhasivam 		      struct mhi_chan *mhi_chan);
339a0f5a630SManivannan Sadhasivam 
340a0f5a630SManivannan Sadhasivam /* Initialization methods */
341a0f5a630SManivannan Sadhasivam int mhi_init_mmio(struct mhi_controller *mhi_cntrl);
342a0f5a630SManivannan Sadhasivam int mhi_init_dev_ctxt(struct mhi_controller *mhi_cntrl);
343a0f5a630SManivannan Sadhasivam void mhi_deinit_dev_ctxt(struct mhi_controller *mhi_cntrl);
344a0f5a630SManivannan Sadhasivam int mhi_init_irq_setup(struct mhi_controller *mhi_cntrl);
345a0f5a630SManivannan Sadhasivam void mhi_deinit_free_irq(struct mhi_controller *mhi_cntrl);
3460bca889fSBhaumik Bhatt int mhi_rddm_prepare(struct mhi_controller *mhi_cntrl,
347a0f5a630SManivannan Sadhasivam 		      struct image_info *img_info);
348a0f5a630SManivannan Sadhasivam void mhi_fw_load_handler(struct mhi_controller *mhi_cntrl);
349a0f5a630SManivannan Sadhasivam 
350a0f5a630SManivannan Sadhasivam /* Automatically allocate and queue inbound buffers */
351a0f5a630SManivannan Sadhasivam #define MHI_CH_INBOUND_ALLOC_BUFS BIT(0)
352a0f5a630SManivannan Sadhasivam int mhi_prepare_channel(struct mhi_controller *mhi_cntrl,
353a0f5a630SManivannan Sadhasivam 			struct mhi_chan *mhi_chan, unsigned int flags);
354a0f5a630SManivannan Sadhasivam 
355a0f5a630SManivannan Sadhasivam int mhi_init_chan_ctxt(struct mhi_controller *mhi_cntrl,
356a0f5a630SManivannan Sadhasivam 		       struct mhi_chan *mhi_chan);
357a0f5a630SManivannan Sadhasivam void mhi_deinit_chan_ctxt(struct mhi_controller *mhi_cntrl,
358a0f5a630SManivannan Sadhasivam 			  struct mhi_chan *mhi_chan);
359a0f5a630SManivannan Sadhasivam void mhi_reset_chan(struct mhi_controller *mhi_cntrl,
360a0f5a630SManivannan Sadhasivam 		    struct mhi_chan *mhi_chan);
361a0f5a630SManivannan Sadhasivam 
362a0f5a630SManivannan Sadhasivam /* Event processing methods */
363a0f5a630SManivannan Sadhasivam void mhi_ctrl_ev_task(unsigned long data);
364a0f5a630SManivannan Sadhasivam void mhi_ev_task(unsigned long data);
365a0f5a630SManivannan Sadhasivam int mhi_process_data_event_ring(struct mhi_controller *mhi_cntrl,
366a0f5a630SManivannan Sadhasivam 				struct mhi_event *mhi_event, u32 event_quota);
367a0f5a630SManivannan Sadhasivam int mhi_process_ctrl_ev_ring(struct mhi_controller *mhi_cntrl,
368a0f5a630SManivannan Sadhasivam 			     struct mhi_event *mhi_event, u32 event_quota);
369a0f5a630SManivannan Sadhasivam 
370a0f5a630SManivannan Sadhasivam /* ISR handlers */
371a0f5a630SManivannan Sadhasivam irqreturn_t mhi_irq_handler(int irq_number, void *dev);
372a0f5a630SManivannan Sadhasivam irqreturn_t mhi_intvec_threaded_handler(int irq_number, void *dev);
373a0f5a630SManivannan Sadhasivam irqreturn_t mhi_intvec_handler(int irq_number, void *dev);
374a0f5a630SManivannan Sadhasivam 
375a0f5a630SManivannan Sadhasivam int mhi_gen_tre(struct mhi_controller *mhi_cntrl, struct mhi_chan *mhi_chan,
376a0f5a630SManivannan Sadhasivam 		struct mhi_buf_info *info, enum mhi_flags flags);
377a0f5a630SManivannan Sadhasivam int mhi_map_single_no_bb(struct mhi_controller *mhi_cntrl,
378a0f5a630SManivannan Sadhasivam 			 struct mhi_buf_info *buf_info);
379a0f5a630SManivannan Sadhasivam int mhi_map_single_use_bb(struct mhi_controller *mhi_cntrl,
380a0f5a630SManivannan Sadhasivam 			  struct mhi_buf_info *buf_info);
381a0f5a630SManivannan Sadhasivam void mhi_unmap_single_no_bb(struct mhi_controller *mhi_cntrl,
382a0f5a630SManivannan Sadhasivam 			    struct mhi_buf_info *buf_info);
383a0f5a630SManivannan Sadhasivam void mhi_unmap_single_use_bb(struct mhi_controller *mhi_cntrl,
384a0f5a630SManivannan Sadhasivam 			     struct mhi_buf_info *buf_info);
385a0f5a630SManivannan Sadhasivam 
386a0f5a630SManivannan Sadhasivam #endif /* _MHI_INT_H */
387