18369ae33SRafał Miłecki /*
28369ae33SRafał Miłecki  * Broadcom specific AMBA
38369ae33SRafał Miłecki  * ChipCommon core driver
48369ae33SRafał Miłecki  *
58369ae33SRafał Miłecki  * Copyright 2005, Broadcom Corporation
6eb032b98SMichael Büsch  * Copyright 2006, 2007, Michael Buesch <m@bues.ch>
756fd5f07SHauke Mehrtens  * Copyright 2012, Hauke Mehrtens <hauke@hauke-m.de>
88369ae33SRafał Miłecki  *
98369ae33SRafał Miłecki  * Licensed under the GNU/GPL. See COPYING for details.
108369ae33SRafał Miłecki  */
118369ae33SRafał Miłecki 
128369ae33SRafał Miłecki #include "bcma_private.h"
13a22a3114SHauke Mehrtens #include <linux/bcm47xx_wdt.h>
1444a8e377SPaul Gortmaker #include <linux/export.h>
15a4855f39SHauke Mehrtens #include <linux/platform_device.h>
168369ae33SRafał Miłecki #include <linux/bcma/bcma.h>
178369ae33SRafał Miłecki 
bcma_cc_write32_masked(struct bcma_drv_cc * cc,u16 offset,u32 mask,u32 value)188369ae33SRafał Miłecki static inline u32 bcma_cc_write32_masked(struct bcma_drv_cc *cc, u16 offset,
198369ae33SRafał Miłecki 					 u32 mask, u32 value)
208369ae33SRafał Miłecki {
218369ae33SRafał Miłecki 	value &= mask;
228369ae33SRafał Miłecki 	value |= bcma_cc_read32(cc, offset) & ~mask;
238369ae33SRafał Miłecki 	bcma_cc_write32(cc, offset, value);
248369ae33SRafał Miłecki 
258369ae33SRafał Miłecki 	return value;
268369ae33SRafał Miłecki }
278369ae33SRafał Miłecki 
bcma_chipco_get_alp_clock(struct bcma_drv_cc * cc)286951618bSHauke Mehrtens u32 bcma_chipco_get_alp_clock(struct bcma_drv_cc *cc)
2956fd5f07SHauke Mehrtens {
3056fd5f07SHauke Mehrtens 	if (cc->capabilities & BCMA_CC_CAP_PMU)
315b5ac414SRafał Miłecki 		return bcma_pmu_get_alp_clock(cc);
3256fd5f07SHauke Mehrtens 
3356fd5f07SHauke Mehrtens 	return 20000000;
3456fd5f07SHauke Mehrtens }
356951618bSHauke Mehrtens EXPORT_SYMBOL_GPL(bcma_chipco_get_alp_clock);
3656fd5f07SHauke Mehrtens 
bcma_core_cc_has_pmu_watchdog(struct bcma_drv_cc * cc)373f37ec79SRafał Miłecki static bool bcma_core_cc_has_pmu_watchdog(struct bcma_drv_cc *cc)
383f37ec79SRafał Miłecki {
393f37ec79SRafał Miłecki 	struct bcma_bus *bus = cc->core->bus;
403f37ec79SRafał Miłecki 
413f37ec79SRafał Miłecki 	if (cc->capabilities & BCMA_CC_CAP_PMU) {
423f37ec79SRafał Miłecki 		if (bus->chipinfo.id == BCMA_CHIP_ID_BCM53573) {
433f37ec79SRafał Miłecki 			WARN(bus->chipinfo.rev <= 1, "No watchdog available\n");
443f37ec79SRafał Miłecki 			/* 53573B0 and 53573B1 have bugged PMU watchdog. It can
453f37ec79SRafał Miłecki 			 * be enabled but timer can't be bumped. Use CC one
463f37ec79SRafał Miłecki 			 * instead.
473f37ec79SRafał Miłecki 			 */
483f37ec79SRafał Miłecki 			return false;
493f37ec79SRafał Miłecki 		}
503f37ec79SRafał Miłecki 		return true;
513f37ec79SRafał Miłecki 	} else {
523f37ec79SRafał Miłecki 		return false;
533f37ec79SRafał Miłecki 	}
543f37ec79SRafał Miłecki }
553f37ec79SRafał Miłecki 
bcma_chipco_watchdog_get_max_timer(struct bcma_drv_cc * cc)56f6354c8cSHauke Mehrtens static u32 bcma_chipco_watchdog_get_max_timer(struct bcma_drv_cc *cc)
57f6354c8cSHauke Mehrtens {
58f6354c8cSHauke Mehrtens 	struct bcma_bus *bus = cc->core->bus;
59f6354c8cSHauke Mehrtens 	u32 nb;
60f6354c8cSHauke Mehrtens 
613f37ec79SRafał Miłecki 	if (bcma_core_cc_has_pmu_watchdog(cc)) {
62f6354c8cSHauke Mehrtens 		if (bus->chipinfo.id == BCMA_CHIP_ID_BCM4706)
63f6354c8cSHauke Mehrtens 			nb = 32;
64f6354c8cSHauke Mehrtens 		else if (cc->core->id.rev < 26)
65f6354c8cSHauke Mehrtens 			nb = 16;
66f6354c8cSHauke Mehrtens 		else
67f6354c8cSHauke Mehrtens 			nb = (cc->core->id.rev >= 37) ? 32 : 24;
68f6354c8cSHauke Mehrtens 	} else {
69f6354c8cSHauke Mehrtens 		nb = 28;
70f6354c8cSHauke Mehrtens 	}
71f6354c8cSHauke Mehrtens 	if (nb == 32)
72f6354c8cSHauke Mehrtens 		return 0xffffffff;
73f6354c8cSHauke Mehrtens 	else
74f6354c8cSHauke Mehrtens 		return (1 << nb) - 1;
75f6354c8cSHauke Mehrtens }
76f6354c8cSHauke Mehrtens 
bcma_chipco_watchdog_timer_set_wdt(struct bcm47xx_wdt * wdt,u32 ticks)77a22a3114SHauke Mehrtens static u32 bcma_chipco_watchdog_timer_set_wdt(struct bcm47xx_wdt *wdt,
78a22a3114SHauke Mehrtens 					      u32 ticks)
79a22a3114SHauke Mehrtens {
80a22a3114SHauke Mehrtens 	struct bcma_drv_cc *cc = bcm47xx_wdt_get_drvdata(wdt);
81a22a3114SHauke Mehrtens 
82a22a3114SHauke Mehrtens 	return bcma_chipco_watchdog_timer_set(cc, ticks);
83a22a3114SHauke Mehrtens }
84a22a3114SHauke Mehrtens 
bcma_chipco_watchdog_timer_set_ms_wdt(struct bcm47xx_wdt * wdt,u32 ms)85a22a3114SHauke Mehrtens static u32 bcma_chipco_watchdog_timer_set_ms_wdt(struct bcm47xx_wdt *wdt,
86a22a3114SHauke Mehrtens 						 u32 ms)
87a22a3114SHauke Mehrtens {
88a22a3114SHauke Mehrtens 	struct bcma_drv_cc *cc = bcm47xx_wdt_get_drvdata(wdt);
89a22a3114SHauke Mehrtens 	u32 ticks;
90a22a3114SHauke Mehrtens 
91a22a3114SHauke Mehrtens 	ticks = bcma_chipco_watchdog_timer_set(cc, cc->ticks_per_ms * ms);
92a22a3114SHauke Mehrtens 	return ticks / cc->ticks_per_ms;
93a22a3114SHauke Mehrtens }
94a22a3114SHauke Mehrtens 
bcma_chipco_watchdog_ticks_per_ms(struct bcma_drv_cc * cc)95a22a3114SHauke Mehrtens static int bcma_chipco_watchdog_ticks_per_ms(struct bcma_drv_cc *cc)
96a22a3114SHauke Mehrtens {
97a22a3114SHauke Mehrtens 	struct bcma_bus *bus = cc->core->bus;
98a22a3114SHauke Mehrtens 
99a22a3114SHauke Mehrtens 	if (cc->capabilities & BCMA_CC_CAP_PMU) {
100a22a3114SHauke Mehrtens 		if (bus->chipinfo.id == BCMA_CHIP_ID_BCM4706)
101d0f66df5SOscar Forner Martinez 			/* 4706 CC and PMU watchdogs are clocked at 1/4 of ALP
102d0f66df5SOscar Forner Martinez 			 * clock
103d0f66df5SOscar Forner Martinez 			 */
1045b5ac414SRafał Miłecki 			return bcma_chipco_get_alp_clock(cc) / 4000;
105a22a3114SHauke Mehrtens 		else
106a22a3114SHauke Mehrtens 			/* based on 32KHz ILP clock */
107a22a3114SHauke Mehrtens 			return 32;
108a22a3114SHauke Mehrtens 	} else {
1095b5ac414SRafał Miłecki 		return bcma_chipco_get_alp_clock(cc) / 1000;
110a22a3114SHauke Mehrtens 	}
111a22a3114SHauke Mehrtens }
112f6354c8cSHauke Mehrtens 
bcma_chipco_watchdog_register(struct bcma_drv_cc * cc)113a4855f39SHauke Mehrtens int bcma_chipco_watchdog_register(struct bcma_drv_cc *cc)
114a4855f39SHauke Mehrtens {
1153f37ec79SRafał Miłecki 	struct bcma_bus *bus = cc->core->bus;
116a4855f39SHauke Mehrtens 	struct bcm47xx_wdt wdt = {};
117a4855f39SHauke Mehrtens 	struct platform_device *pdev;
118a4855f39SHauke Mehrtens 
1193f37ec79SRafał Miłecki 	if (bus->chipinfo.id == BCMA_CHIP_ID_BCM53573 &&
1203f37ec79SRafał Miłecki 	    bus->chipinfo.rev <= 1) {
1213f37ec79SRafał Miłecki 		pr_debug("No watchdog on 53573A0 / 53573A1\n");
1223f37ec79SRafał Miłecki 		return 0;
1233f37ec79SRafał Miłecki 	}
1243f37ec79SRafał Miłecki 
125a4855f39SHauke Mehrtens 	wdt.driver_data = cc;
126a4855f39SHauke Mehrtens 	wdt.timer_set = bcma_chipco_watchdog_timer_set_wdt;
127a4855f39SHauke Mehrtens 	wdt.timer_set_ms = bcma_chipco_watchdog_timer_set_ms_wdt;
128d0f66df5SOscar Forner Martinez 	wdt.max_timer_ms =
129d0f66df5SOscar Forner Martinez 		bcma_chipco_watchdog_get_max_timer(cc) / cc->ticks_per_ms;
130a4855f39SHauke Mehrtens 
131a4855f39SHauke Mehrtens 	pdev = platform_device_register_data(NULL, "bcm47xx-wdt",
1323f37ec79SRafał Miłecki 					     bus->num, &wdt,
133a4855f39SHauke Mehrtens 					     sizeof(wdt));
134a4855f39SHauke Mehrtens 	if (IS_ERR(pdev))
135a4855f39SHauke Mehrtens 		return PTR_ERR(pdev);
136a4855f39SHauke Mehrtens 
137a4855f39SHauke Mehrtens 	cc->watchdog = pdev;
138a4855f39SHauke Mehrtens 
139a4855f39SHauke Mehrtens 	return 0;
140a4855f39SHauke Mehrtens }
141a4855f39SHauke Mehrtens 
bcma_core_chipcommon_flash_detect(struct bcma_drv_cc * cc)1420ea6f0c5SRafał Miłecki static void bcma_core_chipcommon_flash_detect(struct bcma_drv_cc *cc)
1430ea6f0c5SRafał Miłecki {
1440ea6f0c5SRafał Miłecki 	struct bcma_bus *bus = cc->core->bus;
1450ea6f0c5SRafał Miłecki 
1460ea6f0c5SRafał Miłecki 	switch (cc->capabilities & BCMA_CC_CAP_FLASHT) {
1470ea6f0c5SRafał Miłecki 	case BCMA_CC_FLASHT_STSER:
1480ea6f0c5SRafał Miłecki 	case BCMA_CC_FLASHT_ATSER:
1490ea6f0c5SRafał Miłecki 		bcma_debug(bus, "Found serial flash\n");
1500ea6f0c5SRafał Miłecki 		bcma_sflash_init(cc);
1510ea6f0c5SRafał Miłecki 		break;
1520ea6f0c5SRafał Miłecki 	case BCMA_CC_FLASHT_PARA:
1530ea6f0c5SRafał Miłecki 		bcma_debug(bus, "Found parallel flash\n");
1540ea6f0c5SRafał Miłecki 		bcma_pflash_init(cc);
1550ea6f0c5SRafał Miłecki 		break;
1560ea6f0c5SRafał Miłecki 	default:
1570ea6f0c5SRafał Miłecki 		bcma_err(bus, "Flash type not supported\n");
1580ea6f0c5SRafał Miłecki 	}
1590ea6f0c5SRafał Miłecki 
1600ea6f0c5SRafał Miłecki 	if (cc->core->id.rev == 38 ||
1610ea6f0c5SRafał Miłecki 	    bus->chipinfo.id == BCMA_CHIP_ID_BCM4706) {
1620ea6f0c5SRafał Miłecki 		if (cc->capabilities & BCMA_CC_CAP_NFLASH) {
1630ea6f0c5SRafał Miłecki 			bcma_debug(bus, "Found NAND flash\n");
1640ea6f0c5SRafał Miłecki 			bcma_nflash_init(cc);
1650ea6f0c5SRafał Miłecki 		}
1660ea6f0c5SRafał Miłecki 	}
1670ea6f0c5SRafał Miłecki }
1680ea6f0c5SRafał Miłecki 
bcma_core_chipcommon_early_init(struct bcma_drv_cc * cc)16949655bb8SHauke Mehrtens void bcma_core_chipcommon_early_init(struct bcma_drv_cc *cc)
17049655bb8SHauke Mehrtens {
1714c81acabSRafał Miłecki 	struct bcma_bus *bus = cc->core->bus;
1724c81acabSRafał Miłecki 
17349655bb8SHauke Mehrtens 	if (cc->early_setup_done)
17449655bb8SHauke Mehrtens 		return;
17549655bb8SHauke Mehrtens 
176ef85fb28SHauke Mehrtens 	spin_lock_init(&cc->gpio_lock);
177ef85fb28SHauke Mehrtens 
17849655bb8SHauke Mehrtens 	if (cc->core->id.rev >= 11)
17949655bb8SHauke Mehrtens 		cc->status = bcma_cc_read32(cc, BCMA_CC_CHIPSTAT);
18049655bb8SHauke Mehrtens 	cc->capabilities = bcma_cc_read32(cc, BCMA_CC_CAP);
18149655bb8SHauke Mehrtens 	if (cc->core->id.rev >= 35)
18249655bb8SHauke Mehrtens 		cc->capabilities_ext = bcma_cc_read32(cc, BCMA_CC_CAP_EXT);
18349655bb8SHauke Mehrtens 
18449655bb8SHauke Mehrtens 	if (cc->capabilities & BCMA_CC_CAP_PMU)
18549655bb8SHauke Mehrtens 		bcma_pmu_early_init(cc);
18649655bb8SHauke Mehrtens 
1870ea6f0c5SRafał Miłecki 	if (bus->hosttype == BCMA_HOSTTYPE_SOC)
1880ea6f0c5SRafał Miłecki 		bcma_core_chipcommon_flash_detect(cc);
1890ea6f0c5SRafał Miłecki 
19049655bb8SHauke Mehrtens 	cc->early_setup_done = true;
19149655bb8SHauke Mehrtens }
19249655bb8SHauke Mehrtens 
bcma_core_chipcommon_init(struct bcma_drv_cc * cc)1938369ae33SRafał Miłecki void bcma_core_chipcommon_init(struct bcma_drv_cc *cc)
1948369ae33SRafał Miłecki {
19518dfa495SRafał Miłecki 	u32 leddc_on = 10;
19618dfa495SRafał Miłecki 	u32 leddc_off = 90;
19718dfa495SRafał Miłecki 
198517f43e5SHauke Mehrtens 	if (cc->setup_done)
199517f43e5SHauke Mehrtens 		return;
200517f43e5SHauke Mehrtens 
20149655bb8SHauke Mehrtens 	bcma_core_chipcommon_early_init(cc);
2028369ae33SRafał Miłecki 
2031073e4eeSRafał Miłecki 	if (cc->core->id.rev >= 20) {
20488f9b65dSRafał Miłecki 		u32 pullup = 0, pulldown = 0;
20588f9b65dSRafał Miłecki 
20688f9b65dSRafał Miłecki 		if (cc->core->bus->chipinfo.id == BCMA_CHIP_ID_BCM43142) {
20788f9b65dSRafał Miłecki 			pullup = 0x402e0;
20888f9b65dSRafał Miłecki 			pulldown = 0x20500;
20988f9b65dSRafał Miłecki 		}
21088f9b65dSRafał Miłecki 
21188f9b65dSRafał Miłecki 		bcma_cc_write32(cc, BCMA_CC_GPIOPULLUP, pullup);
21288f9b65dSRafał Miłecki 		bcma_cc_write32(cc, BCMA_CC_GPIOPULLDOWN, pulldown);
2131073e4eeSRafał Miłecki 	}
2148369ae33SRafał Miłecki 
2158369ae33SRafał Miłecki 	if (cc->capabilities & BCMA_CC_CAP_PMU)
2168369ae33SRafał Miłecki 		bcma_pmu_init(cc);
2178369ae33SRafał Miłecki 	if (cc->capabilities & BCMA_CC_CAP_PCTL)
2183d9d8af3SRafał Miłecki 		bcma_err(cc->core->bus, "Power control not implemented!\n");
21918dfa495SRafał Miłecki 
22018dfa495SRafał Miłecki 	if (cc->core->id.rev >= 16) {
22118dfa495SRafał Miłecki 		if (cc->core->bus->sprom.leddc_on_time &&
22218dfa495SRafał Miłecki 		    cc->core->bus->sprom.leddc_off_time) {
22318dfa495SRafał Miłecki 			leddc_on = cc->core->bus->sprom.leddc_on_time;
22418dfa495SRafał Miłecki 			leddc_off = cc->core->bus->sprom.leddc_off_time;
22518dfa495SRafał Miłecki 		}
22618dfa495SRafał Miłecki 		bcma_cc_write32(cc, BCMA_CC_GPIOTIMER,
22718dfa495SRafał Miłecki 			((leddc_on << BCMA_CC_GPIOTIMER_ONTIME_SHIFT) |
22818dfa495SRafał Miłecki 			 (leddc_off << BCMA_CC_GPIOTIMER_OFFTIME_SHIFT)));
22918dfa495SRafał Miłecki 	}
230a22a3114SHauke Mehrtens 	cc->ticks_per_ms = bcma_chipco_watchdog_ticks_per_ms(cc);
231517f43e5SHauke Mehrtens 
232517f43e5SHauke Mehrtens 	cc->setup_done = true;
2338369ae33SRafał Miłecki }
2348369ae33SRafał Miłecki 
2358369ae33SRafał Miłecki /* Set chip watchdog reset timer to fire in 'ticks' backplane cycles */
bcma_chipco_watchdog_timer_set(struct bcma_drv_cc * cc,u32 ticks)236a22a3114SHauke Mehrtens u32 bcma_chipco_watchdog_timer_set(struct bcma_drv_cc *cc, u32 ticks)
2378369ae33SRafał Miłecki {
238f6354c8cSHauke Mehrtens 	u32 maxt;
239f6354c8cSHauke Mehrtens 
240f6354c8cSHauke Mehrtens 	maxt = bcma_chipco_watchdog_get_max_timer(cc);
2413f37ec79SRafał Miłecki 	if (bcma_core_cc_has_pmu_watchdog(cc)) {
242f6354c8cSHauke Mehrtens 		if (ticks == 1)
243f6354c8cSHauke Mehrtens 			ticks = 2;
244f6354c8cSHauke Mehrtens 		else if (ticks > maxt)
245f6354c8cSHauke Mehrtens 			ticks = maxt;
246b3c47afbSRafał Miłecki 		bcma_pmu_write32(cc, BCMA_CC_PMU_WATCHDOG, ticks);
247f6354c8cSHauke Mehrtens 	} else {
24868fcd245SRafał Miłecki 		struct bcma_bus *bus = cc->core->bus;
24968fcd245SRafał Miłecki 
25068fcd245SRafał Miłecki 		if (bus->chipinfo.id != BCMA_CHIP_ID_BCM4707 &&
25161dba73cSRafał Miłecki 		    bus->chipinfo.id != BCMA_CHIP_ID_BCM47094 &&
25268fcd245SRafał Miłecki 		    bus->chipinfo.id != BCMA_CHIP_ID_BCM53018)
25368fcd245SRafał Miłecki 			bcma_core_set_clockmode(cc->core,
25468fcd245SRafał Miłecki 						ticks ? BCMA_CLKMODE_FAST : BCMA_CLKMODE_DYNAMIC);
25568fcd245SRafał Miłecki 
256f6354c8cSHauke Mehrtens 		if (ticks > maxt)
257f6354c8cSHauke Mehrtens 			ticks = maxt;
2588369ae33SRafał Miłecki 		/* instant NMI */
2598369ae33SRafał Miłecki 		bcma_cc_write32(cc, BCMA_CC_WATCHDOG, ticks);
2608369ae33SRafał Miłecki 	}
261a22a3114SHauke Mehrtens 	return ticks;
262f6354c8cSHauke Mehrtens }
2638369ae33SRafał Miłecki 
bcma_chipco_irq_mask(struct bcma_drv_cc * cc,u32 mask,u32 value)2648369ae33SRafał Miłecki void bcma_chipco_irq_mask(struct bcma_drv_cc *cc, u32 mask, u32 value)
2658369ae33SRafał Miłecki {
2668369ae33SRafał Miłecki 	bcma_cc_write32_masked(cc, BCMA_CC_IRQMASK, mask, value);
2678369ae33SRafał Miłecki }
2688369ae33SRafał Miłecki 
bcma_chipco_irq_status(struct bcma_drv_cc * cc,u32 mask)2698369ae33SRafał Miłecki u32 bcma_chipco_irq_status(struct bcma_drv_cc *cc, u32 mask)
2708369ae33SRafał Miłecki {
2718369ae33SRafał Miłecki 	return bcma_cc_read32(cc, BCMA_CC_IRQSTAT) & mask;
2728369ae33SRafał Miłecki }
2738369ae33SRafał Miłecki 
bcma_chipco_gpio_in(struct bcma_drv_cc * cc,u32 mask)2748369ae33SRafał Miłecki u32 bcma_chipco_gpio_in(struct bcma_drv_cc *cc, u32 mask)
2758369ae33SRafał Miłecki {
2768369ae33SRafał Miłecki 	return bcma_cc_read32(cc, BCMA_CC_GPIOIN) & mask;
2778369ae33SRafał Miłecki }
2788369ae33SRafał Miłecki 
bcma_chipco_gpio_out(struct bcma_drv_cc * cc,u32 mask,u32 value)2798369ae33SRafał Miłecki u32 bcma_chipco_gpio_out(struct bcma_drv_cc *cc, u32 mask, u32 value)
2808369ae33SRafał Miłecki {
281ef85fb28SHauke Mehrtens 	unsigned long flags;
282ef85fb28SHauke Mehrtens 	u32 res;
283ef85fb28SHauke Mehrtens 
284ef85fb28SHauke Mehrtens 	spin_lock_irqsave(&cc->gpio_lock, flags);
285ef85fb28SHauke Mehrtens 	res = bcma_cc_write32_masked(cc, BCMA_CC_GPIOOUT, mask, value);
286ef85fb28SHauke Mehrtens 	spin_unlock_irqrestore(&cc->gpio_lock, flags);
287ef85fb28SHauke Mehrtens 
288ef85fb28SHauke Mehrtens 	return res;
2898369ae33SRafał Miłecki }
290ca84a6c5SHauke Mehrtens EXPORT_SYMBOL_GPL(bcma_chipco_gpio_out);
2918369ae33SRafał Miłecki 
bcma_chipco_gpio_outen(struct bcma_drv_cc * cc,u32 mask,u32 value)2928369ae33SRafał Miłecki u32 bcma_chipco_gpio_outen(struct bcma_drv_cc *cc, u32 mask, u32 value)
2938369ae33SRafał Miłecki {
294ef85fb28SHauke Mehrtens 	unsigned long flags;
295ef85fb28SHauke Mehrtens 	u32 res;
296ef85fb28SHauke Mehrtens 
297ef85fb28SHauke Mehrtens 	spin_lock_irqsave(&cc->gpio_lock, flags);
298ef85fb28SHauke Mehrtens 	res = bcma_cc_write32_masked(cc, BCMA_CC_GPIOOUTEN, mask, value);
299ef85fb28SHauke Mehrtens 	spin_unlock_irqrestore(&cc->gpio_lock, flags);
300ef85fb28SHauke Mehrtens 
301ef85fb28SHauke Mehrtens 	return res;
3028369ae33SRafał Miłecki }
303ca84a6c5SHauke Mehrtens EXPORT_SYMBOL_GPL(bcma_chipco_gpio_outen);
3048369ae33SRafał Miłecki 
3053e8bb507SHauke Mehrtens /*
306*032931fdSTom Rix  * If the bit is set to 0, chipcommon controls this GPIO,
3073e8bb507SHauke Mehrtens  * if the bit is set to 1, it is used by some part of the chip and not our code.
3083e8bb507SHauke Mehrtens  */
bcma_chipco_gpio_control(struct bcma_drv_cc * cc,u32 mask,u32 value)3098369ae33SRafał Miłecki u32 bcma_chipco_gpio_control(struct bcma_drv_cc *cc, u32 mask, u32 value)
3108369ae33SRafał Miłecki {
311ef85fb28SHauke Mehrtens 	unsigned long flags;
312ef85fb28SHauke Mehrtens 	u32 res;
313ef85fb28SHauke Mehrtens 
314ef85fb28SHauke Mehrtens 	spin_lock_irqsave(&cc->gpio_lock, flags);
315ef85fb28SHauke Mehrtens 	res = bcma_cc_write32_masked(cc, BCMA_CC_GPIOCTL, mask, value);
316ef85fb28SHauke Mehrtens 	spin_unlock_irqrestore(&cc->gpio_lock, flags);
317ef85fb28SHauke Mehrtens 
318ef85fb28SHauke Mehrtens 	return res;
3198369ae33SRafał Miłecki }
3208369ae33SRafał Miłecki EXPORT_SYMBOL_GPL(bcma_chipco_gpio_control);
3218369ae33SRafał Miłecki 
bcma_chipco_gpio_intmask(struct bcma_drv_cc * cc,u32 mask,u32 value)3228369ae33SRafał Miłecki u32 bcma_chipco_gpio_intmask(struct bcma_drv_cc *cc, u32 mask, u32 value)
3238369ae33SRafał Miłecki {
324ef85fb28SHauke Mehrtens 	unsigned long flags;
325ef85fb28SHauke Mehrtens 	u32 res;
326ef85fb28SHauke Mehrtens 
327ef85fb28SHauke Mehrtens 	spin_lock_irqsave(&cc->gpio_lock, flags);
328ef85fb28SHauke Mehrtens 	res = bcma_cc_write32_masked(cc, BCMA_CC_GPIOIRQ, mask, value);
329ef85fb28SHauke Mehrtens 	spin_unlock_irqrestore(&cc->gpio_lock, flags);
330ef85fb28SHauke Mehrtens 
331ef85fb28SHauke Mehrtens 	return res;
3328369ae33SRafał Miłecki }
3338369ae33SRafał Miłecki 
bcma_chipco_gpio_polarity(struct bcma_drv_cc * cc,u32 mask,u32 value)3348369ae33SRafał Miłecki u32 bcma_chipco_gpio_polarity(struct bcma_drv_cc *cc, u32 mask, u32 value)
3358369ae33SRafał Miłecki {
336ef85fb28SHauke Mehrtens 	unsigned long flags;
337ef85fb28SHauke Mehrtens 	u32 res;
338ef85fb28SHauke Mehrtens 
339ef85fb28SHauke Mehrtens 	spin_lock_irqsave(&cc->gpio_lock, flags);
340ef85fb28SHauke Mehrtens 	res = bcma_cc_write32_masked(cc, BCMA_CC_GPIOPOL, mask, value);
341ef85fb28SHauke Mehrtens 	spin_unlock_irqrestore(&cc->gpio_lock, flags);
342ef85fb28SHauke Mehrtens 
343ef85fb28SHauke Mehrtens 	return res;
3448369ae33SRafał Miłecki }
345e3afe0e5SHauke Mehrtens 
bcma_chipco_gpio_pullup(struct bcma_drv_cc * cc,u32 mask,u32 value)346ea3488f4SHauke Mehrtens u32 bcma_chipco_gpio_pullup(struct bcma_drv_cc *cc, u32 mask, u32 value)
347ea3488f4SHauke Mehrtens {
348ea3488f4SHauke Mehrtens 	unsigned long flags;
349ea3488f4SHauke Mehrtens 	u32 res;
350ea3488f4SHauke Mehrtens 
351ea3488f4SHauke Mehrtens 	if (cc->core->id.rev < 20)
352ea3488f4SHauke Mehrtens 		return 0;
353ea3488f4SHauke Mehrtens 
354ea3488f4SHauke Mehrtens 	spin_lock_irqsave(&cc->gpio_lock, flags);
355ea3488f4SHauke Mehrtens 	res = bcma_cc_write32_masked(cc, BCMA_CC_GPIOPULLUP, mask, value);
356ea3488f4SHauke Mehrtens 	spin_unlock_irqrestore(&cc->gpio_lock, flags);
357ea3488f4SHauke Mehrtens 
358ea3488f4SHauke Mehrtens 	return res;
359ea3488f4SHauke Mehrtens }
360ea3488f4SHauke Mehrtens 
bcma_chipco_gpio_pulldown(struct bcma_drv_cc * cc,u32 mask,u32 value)361ea3488f4SHauke Mehrtens u32 bcma_chipco_gpio_pulldown(struct bcma_drv_cc *cc, u32 mask, u32 value)
362ea3488f4SHauke Mehrtens {
363ea3488f4SHauke Mehrtens 	unsigned long flags;
364ea3488f4SHauke Mehrtens 	u32 res;
365ea3488f4SHauke Mehrtens 
366ea3488f4SHauke Mehrtens 	if (cc->core->id.rev < 20)
367ea3488f4SHauke Mehrtens 		return 0;
368ea3488f4SHauke Mehrtens 
369ea3488f4SHauke Mehrtens 	spin_lock_irqsave(&cc->gpio_lock, flags);
370ea3488f4SHauke Mehrtens 	res = bcma_cc_write32_masked(cc, BCMA_CC_GPIOPULLDOWN, mask, value);
371ea3488f4SHauke Mehrtens 	spin_unlock_irqrestore(&cc->gpio_lock, flags);
372ea3488f4SHauke Mehrtens 
373ea3488f4SHauke Mehrtens 	return res;
3748369ae33SRafał Miłecki }
375e3afe0e5SHauke Mehrtens 
3767195439dSRafał Miłecki #ifdef CONFIG_BCMA_DRIVER_MIPS
bcma_chipco_serial_init(struct bcma_drv_cc * cc)3777195439dSRafał Miłecki void bcma_chipco_serial_init(struct bcma_drv_cc *cc)
378e3afe0e5SHauke Mehrtens {
379e3afe0e5SHauke Mehrtens 	unsigned int irq;
380e3afe0e5SHauke Mehrtens 	u32 baud_base;
381e3afe0e5SHauke Mehrtens 	u32 i;
382e3afe0e5SHauke Mehrtens 	unsigned int ccrev = cc->core->id.rev;
383e3afe0e5SHauke Mehrtens 	struct bcma_serial_port *ports = cc->serial_ports;
384e3afe0e5SHauke Mehrtens 
385e3afe0e5SHauke Mehrtens 	if (ccrev >= 11 && ccrev != 15) {
3865b5ac414SRafał Miłecki 		baud_base = bcma_chipco_get_alp_clock(cc);
387e3afe0e5SHauke Mehrtens 		if (ccrev >= 21) {
388e3afe0e5SHauke Mehrtens 			/* Turn off UART clock before switching clocksource. */
389e3afe0e5SHauke Mehrtens 			bcma_cc_write32(cc, BCMA_CC_CORECTL,
390e3afe0e5SHauke Mehrtens 				       bcma_cc_read32(cc, BCMA_CC_CORECTL)
391e3afe0e5SHauke Mehrtens 				       & ~BCMA_CC_CORECTL_UARTCLKEN);
392e3afe0e5SHauke Mehrtens 		}
393e3afe0e5SHauke Mehrtens 		/* Set the override bit so we don't divide it */
394e3afe0e5SHauke Mehrtens 		bcma_cc_write32(cc, BCMA_CC_CORECTL,
395e3afe0e5SHauke Mehrtens 			       bcma_cc_read32(cc, BCMA_CC_CORECTL)
396e3afe0e5SHauke Mehrtens 			       | BCMA_CC_CORECTL_UARTCLK0);
397e3afe0e5SHauke Mehrtens 		if (ccrev >= 21) {
398e3afe0e5SHauke Mehrtens 			/* Re-enable the UART clock. */
399e3afe0e5SHauke Mehrtens 			bcma_cc_write32(cc, BCMA_CC_CORECTL,
400e3afe0e5SHauke Mehrtens 				       bcma_cc_read32(cc, BCMA_CC_CORECTL)
401e3afe0e5SHauke Mehrtens 				       | BCMA_CC_CORECTL_UARTCLKEN);
402e3afe0e5SHauke Mehrtens 		}
403e3afe0e5SHauke Mehrtens 	} else {
404d0f66df5SOscar Forner Martinez 		bcma_err(cc->core->bus, "serial not supported on this device ccrev: 0x%x\n",
405d0f66df5SOscar Forner Martinez 			 ccrev);
406e3afe0e5SHauke Mehrtens 		return;
407e3afe0e5SHauke Mehrtens 	}
408e3afe0e5SHauke Mehrtens 
40985eb92e8SHauke Mehrtens 	irq = bcma_core_irq(cc->core, 0);
410e3afe0e5SHauke Mehrtens 
411e3afe0e5SHauke Mehrtens 	/* Determine the registers of the UARTs */
412e3afe0e5SHauke Mehrtens 	cc->nr_serial_ports = (cc->capabilities & BCMA_CC_CAP_NRUART);
413e3afe0e5SHauke Mehrtens 	for (i = 0; i < cc->nr_serial_ports; i++) {
414e3afe0e5SHauke Mehrtens 		ports[i].regs = cc->core->io_addr + BCMA_CC_UART0_DATA +
415e3afe0e5SHauke Mehrtens 				(i * 256);
416e3afe0e5SHauke Mehrtens 		ports[i].irq = irq;
417e3afe0e5SHauke Mehrtens 		ports[i].baud_base = baud_base;
418e3afe0e5SHauke Mehrtens 		ports[i].reg_shift = 0;
419e3afe0e5SHauke Mehrtens 	}
420e3afe0e5SHauke Mehrtens }
4217195439dSRafał Miłecki #endif /* CONFIG_BCMA_DRIVER_MIPS */
422