xref: /openbmc/linux/drivers/atm/midway.h (revision b2441318)
1b2441318SGreg Kroah-Hartman /* SPDX-License-Identifier: GPL-2.0 */
21da177e4SLinus Torvalds /* drivers/atm/midway.h - Efficient Networks Midway (SAR) description */
31da177e4SLinus Torvalds 
41da177e4SLinus Torvalds /* Written 1995-1999 by Werner Almesberger, EPFL LRC/ICA */
51da177e4SLinus Torvalds 
61da177e4SLinus Torvalds 
71da177e4SLinus Torvalds #ifndef DRIVERS_ATM_MIDWAY_H
81da177e4SLinus Torvalds #define DRIVERS_ATM_MIDWAY_H
91da177e4SLinus Torvalds 
101da177e4SLinus Torvalds 
111da177e4SLinus Torvalds #define NR_VCI		1024		/* number of VCIs */
121da177e4SLinus Torvalds #define NR_VCI_LD	10		/* log2(NR_VCI) */
131da177e4SLinus Torvalds #define NR_DMA_RX	512		/* RX DMA queue entries */
141da177e4SLinus Torvalds #define NR_DMA_TX	512		/* TX DMA queue entries */
151da177e4SLinus Torvalds #define NR_SERVICE	NR_VCI		/* service list size */
161da177e4SLinus Torvalds #define NR_CHAN		8		/* number of TX channels */
171da177e4SLinus Torvalds #define TS_CLOCK	25000000	/* traffic shaper clock (cell/sec) */
181da177e4SLinus Torvalds 
191da177e4SLinus Torvalds #define MAP_MAX_SIZE	0x00400000	/* memory window for max config */
201da177e4SLinus Torvalds #define EPROM_SIZE	0x00010000
211da177e4SLinus Torvalds #define	MEM_VALID	0xffc00000	/* mask base address with this */
221da177e4SLinus Torvalds #define PHY_BASE	0x00020000	/* offset of PHY register are */
231da177e4SLinus Torvalds #define REG_BASE	0x00040000	/* offset of Midway register area */
241da177e4SLinus Torvalds #define RAM_BASE	0x00200000	/* offset of RAM area */
251da177e4SLinus Torvalds #define RAM_INCREMENT	0x00020000	/* probe for RAM every 128kB */
261da177e4SLinus Torvalds 
271da177e4SLinus Torvalds #define MID_VCI_BASE	RAM_BASE
281da177e4SLinus Torvalds #define MID_DMA_RX_BASE	(MID_VCI_BASE+NR_VCI*16)
291da177e4SLinus Torvalds #define MID_DMA_TX_BASE	(MID_DMA_RX_BASE+NR_DMA_RX*8)
301da177e4SLinus Torvalds #define MID_SERVICE_BASE (MID_DMA_TX_BASE+NR_DMA_TX*8)
311da177e4SLinus Torvalds #define MID_FREE_BASE	(MID_SERVICE_BASE+NR_SERVICE*4)
321da177e4SLinus Torvalds 
331da177e4SLinus Torvalds #define MAC_LEN 6 /* atm.h */
341da177e4SLinus Torvalds 
351da177e4SLinus Torvalds #define MID_MIN_BUF_SIZE (1024)		/*   1 kB is minimum */
361da177e4SLinus Torvalds #define MID_MAX_BUF_SIZE (128*1024)	/* 128 kB is maximum */
371da177e4SLinus Torvalds 
381da177e4SLinus Torvalds #define RX_DESCR_SIZE	1		/* RX PDU descr is 1 longword */
391da177e4SLinus Torvalds #define TX_DESCR_SIZE	2		/* TX PDU descr is 2 longwords */
401da177e4SLinus Torvalds #define AAL5_TRAILER	(ATM_AAL5_TRAILER/4) /* AAL5 trailer is 2 longwords */
411da177e4SLinus Torvalds 
421da177e4SLinus Torvalds #define TX_GAP		8		/* TX buffer gap (words) */
431da177e4SLinus Torvalds 
441da177e4SLinus Torvalds /*
451da177e4SLinus Torvalds  * Midway Reset/ID
461da177e4SLinus Torvalds  *
471da177e4SLinus Torvalds  * All values read-only. Writing to this register resets Midway chip.
481da177e4SLinus Torvalds  */
491da177e4SLinus Torvalds 
501da177e4SLinus Torvalds #define MID_RES_ID_MCON	0x00		/* Midway Reset/ID */
511da177e4SLinus Torvalds 
521da177e4SLinus Torvalds #define MID_ID		0xf0000000	/* Midway version */
531da177e4SLinus Torvalds #define MID_SHIFT	24
541da177e4SLinus Torvalds #define MID_MOTHER_ID	0x00000700	/* mother board id */
551da177e4SLinus Torvalds #define MID_MOTHER_SHIFT 8
561da177e4SLinus Torvalds #define MID_CON_TI	0x00000080	/* 0: normal ctrl; 1: SABRE */
571da177e4SLinus Torvalds #define MID_CON_SUNI	0x00000040	/* 0: UTOPIA; 1: SUNI */
581da177e4SLinus Torvalds #define MID_CON_V6	0x00000020	/* 0: non-pipel UTOPIA (required iff
591da177e4SLinus Torvalds 					   !CON_SUNI; 1: UTOPIA */
60ae7cd93eSColin Ian King #define DAUGHTER_ID	0x0000001f	/* daughter board id */
611da177e4SLinus Torvalds 
621da177e4SLinus Torvalds /*
631da177e4SLinus Torvalds  * Interrupt Status Acknowledge, Interrupt Status & Interrupt Enable
641da177e4SLinus Torvalds  */
651da177e4SLinus Torvalds 
661da177e4SLinus Torvalds #define MID_ISA		0x01		/* Interrupt Status Acknowledge */
671da177e4SLinus Torvalds #define MID_IS		0x02		/* Interrupt Status */
681da177e4SLinus Torvalds #define MID_IE		0x03		/* Interrupt Enable */
691da177e4SLinus Torvalds 
701da177e4SLinus Torvalds #define MID_TX_COMPLETE_7 0x00010000	/* channel N completed a PDU */
711da177e4SLinus Torvalds #define MID_TX_COMPLETE_6 0x00008000	/* transmission */
721da177e4SLinus Torvalds #define MID_TX_COMPLETE_5 0x00004000
731da177e4SLinus Torvalds #define MID_TX_COMPLETE_4 0x00002000
741da177e4SLinus Torvalds #define MID_TX_COMPLETE_3 0x00001000
751da177e4SLinus Torvalds #define MID_TX_COMPLETE_2 0x00000800
761da177e4SLinus Torvalds #define MID_TX_COMPLETE_1 0x00000400
771da177e4SLinus Torvalds #define MID_TX_COMPLETE_0 0x00000200
781da177e4SLinus Torvalds #define MID_TX_COMPLETE	0x0001fe00	/* any TX */
791da177e4SLinus Torvalds #define MID_TX_DMA_OVFL	0x00000100	/* DMA to adapter overflow */
801da177e4SLinus Torvalds #define MID_TX_IDENT_MISM 0x00000080	/* TX: ident mismatch => halted */
811da177e4SLinus Torvalds #define MID_DMA_LERR_ACK 0x00000040	/* LERR - SBus ? */
821da177e4SLinus Torvalds #define MID_DMA_ERR_ACK	0x00000020	/* DMA error */
831da177e4SLinus Torvalds #define	MID_RX_DMA_COMPLETE 0x00000010	/* DMA to host done */
841da177e4SLinus Torvalds #define MID_TX_DMA_COMPLETE 0x00000008	/* DMA from host done */
851da177e4SLinus Torvalds #define MID_SERVICE	0x00000004	/* something in service list */
861da177e4SLinus Torvalds #define MID_SUNI_INT	0x00000002	/* interrupt from SUNI */
871da177e4SLinus Torvalds #define MID_STAT_OVFL	0x00000001	/* statistics overflow */
881da177e4SLinus Torvalds 
891da177e4SLinus Torvalds /*
901da177e4SLinus Torvalds  * Master Control/Status
911da177e4SLinus Torvalds  */
921da177e4SLinus Torvalds 
931da177e4SLinus Torvalds #define MID_MC_S	0x04
941da177e4SLinus Torvalds 
951da177e4SLinus Torvalds #define MID_INT_SELECT	0x000001C0	/* Interrupt level (000: off) */
961da177e4SLinus Torvalds #define MID_INT_SEL_SHIFT 6
971da177e4SLinus Torvalds #define	MID_TX_LOCK_MODE 0x00000020	/* 0: streaming; 1: TX ovfl->lock */
981da177e4SLinus Torvalds #define MID_DMA_ENABLE	0x00000010	/* R: 0: disable; 1: enable
991da177e4SLinus Torvalds 					   W: 0: no change; 1: enable */
1001da177e4SLinus Torvalds #define MID_TX_ENABLE	0x00000008	/* R: 0: TX disabled; 1: enabled
1011da177e4SLinus Torvalds 					   W: 0: no change; 1: enable */
1021da177e4SLinus Torvalds #define MID_RX_ENABLE	0x00000004	/* like TX */
1031da177e4SLinus Torvalds #define MID_WAIT_1MS	0x00000002	/* R: 0: timer not running; 1: running
1041da177e4SLinus Torvalds 					   W: 0: no change; 1: no interrupts
1051da177e4SLinus Torvalds 							       for 1 ms */
1061da177e4SLinus Torvalds #define MID_WAIT_500US	0x00000001	/* like WAIT_1MS, but 0.5 ms */
1071da177e4SLinus Torvalds 
1081da177e4SLinus Torvalds /*
1091da177e4SLinus Torvalds  * Statistics
1101da177e4SLinus Torvalds  *
1111da177e4SLinus Torvalds  * Cleared when reading.
1121da177e4SLinus Torvalds  */
1131da177e4SLinus Torvalds 
1141da177e4SLinus Torvalds #define MID_STAT		0x05
1151da177e4SLinus Torvalds 
1161da177e4SLinus Torvalds #define MID_VCI_TRASH	0xFFFF0000	/* trashed cells because of VCI mode */
1171da177e4SLinus Torvalds #define MID_VCI_TRASH_SHIFT 16
1181da177e4SLinus Torvalds #define MID_OVFL_TRASH	0x0000FFFF	/* trashed cells because of overflow */
1191da177e4SLinus Torvalds 
1201da177e4SLinus Torvalds /*
1211da177e4SLinus Torvalds  * Address registers
1221da177e4SLinus Torvalds  */
1231da177e4SLinus Torvalds 
1241da177e4SLinus Torvalds #define MID_SERV_WRITE	0x06	/* free pos in service area (R, 10 bits) */
1251da177e4SLinus Torvalds #define MID_DMA_ADDR	0x07	/* virtual DMA address (R, 32 bits) */
1261da177e4SLinus Torvalds #define MID_DMA_WR_RX	0x08	/* (RW, 9 bits) */
1271da177e4SLinus Torvalds #define MID_DMA_RD_RX	0x09
1281da177e4SLinus Torvalds #define MID_DMA_WR_TX	0x0A
1291da177e4SLinus Torvalds #define MID_DMA_RD_TX	0x0B
1301da177e4SLinus Torvalds 
1311da177e4SLinus Torvalds /*
1321da177e4SLinus Torvalds  * Transmit Place Registers (0x10+4*channel)
1331da177e4SLinus Torvalds  */
1341da177e4SLinus Torvalds 
1351da177e4SLinus Torvalds #define MID_TX_PLACE(c)	(0x10+4*(c))
1361da177e4SLinus Torvalds 
1371da177e4SLinus Torvalds #define MID_SIZE	0x00003800	/* size, N*256 x 32 bit */
1381da177e4SLinus Torvalds #define MID_SIZE_SHIFT	11
1391da177e4SLinus Torvalds #define MID_LOCATION	0x000007FF	/* location in adapter memory (word) */
1401da177e4SLinus Torvalds 
1411da177e4SLinus Torvalds #define MID_LOC_SKIP	8		/* 8 bits of location are always zero
1421da177e4SLinus Torvalds 					   (applies to all uses of location) */
1431da177e4SLinus Torvalds 
1441da177e4SLinus Torvalds /*
1451da177e4SLinus Torvalds  * Transmit ReadPtr Registers (0x11+4*channel)
1461da177e4SLinus Torvalds  */
1471da177e4SLinus Torvalds 
1481da177e4SLinus Torvalds #define MID_TX_RDPTR(c)	(0x11+4*(c))
1491da177e4SLinus Torvalds 
1501da177e4SLinus Torvalds #define MID_READ_PTR	0x00007FFF	/* next word for PHY */
1511da177e4SLinus Torvalds 
1521da177e4SLinus Torvalds /*
1531da177e4SLinus Torvalds  * Transmit DescrStart Registers (0x12+4*channel)
1541da177e4SLinus Torvalds  */
1551da177e4SLinus Torvalds 
1561da177e4SLinus Torvalds #define MID_TX_DESCRSTART(c) (0x12+4*(c))
1571da177e4SLinus Torvalds 
1581da177e4SLinus Torvalds #define MID_DESCR_START	0x00007FFF	/* seg buffer being DMAed */
1591da177e4SLinus Torvalds 
1601da177e4SLinus Torvalds #define ENI155_MAGIC	0xa54b872d
1611da177e4SLinus Torvalds 
1621da177e4SLinus Torvalds struct midway_eprom {
1631da177e4SLinus Torvalds 	unsigned char mac[MAC_LEN],inv_mac[MAC_LEN];
1641da177e4SLinus Torvalds 	unsigned char pad[36];
1651da177e4SLinus Torvalds 	u32 serial,inv_serial;
1661da177e4SLinus Torvalds 	u32 magic,inv_magic;
1671da177e4SLinus Torvalds };
1681da177e4SLinus Torvalds 
1691da177e4SLinus Torvalds 
1701da177e4SLinus Torvalds /*
1711da177e4SLinus Torvalds  * VCI table entry
1721da177e4SLinus Torvalds  */
1731da177e4SLinus Torvalds 
1741da177e4SLinus Torvalds #define MID_VCI_IN_SERVICE	0x00000001	/* set if VCI is currently in
1751da177e4SLinus Torvalds 						   service list */
1761da177e4SLinus Torvalds #define MID_VCI_SIZE		0x00038000	/* reassembly buffer size,
1771da177e4SLinus Torvalds 						   2*<size> kB */
1781da177e4SLinus Torvalds #define MID_VCI_SIZE_SHIFT	15
1791da177e4SLinus Torvalds #define MID_VCI_LOCATION	0x1ffc0000	/* buffer location */
1801da177e4SLinus Torvalds #define MID_VCI_LOCATION_SHIFT	18
1811da177e4SLinus Torvalds #define MID_VCI_PTI_MODE	0x20000000	/* 0: trash, 1: preserve */
1821da177e4SLinus Torvalds #define MID_VCI_MODE		0xc0000000
1831da177e4SLinus Torvalds #define MID_VCI_MODE_SHIFT	30
1841da177e4SLinus Torvalds #define MID_VCI_READ		0x00007fff
1851da177e4SLinus Torvalds #define MID_VCI_READ_SHIFT	0
1861da177e4SLinus Torvalds #define MID_VCI_DESCR		0x7fff0000
1871da177e4SLinus Torvalds #define MID_VCI_DESCR_SHIFT	16
1881da177e4SLinus Torvalds #define MID_VCI_COUNT		0x000007ff
1891da177e4SLinus Torvalds #define MID_VCI_COUNT_SHIFT	0
1901da177e4SLinus Torvalds #define MID_VCI_STATE		0x0000c000
1911da177e4SLinus Torvalds #define MID_VCI_STATE_SHIFT	14
1921da177e4SLinus Torvalds #define MID_VCI_WRITE		0x7fff0000
1931da177e4SLinus Torvalds #define MID_VCI_WRITE_SHIFT	16
1941da177e4SLinus Torvalds 
1951da177e4SLinus Torvalds #define MID_MODE_TRASH	0
1961da177e4SLinus Torvalds #define MID_MODE_RAW	1
1971da177e4SLinus Torvalds #define MID_MODE_AAL5	2
1981da177e4SLinus Torvalds 
1991da177e4SLinus Torvalds /*
2001da177e4SLinus Torvalds  * Reassembly buffer descriptor
2011da177e4SLinus Torvalds  */
2021da177e4SLinus Torvalds 
2031da177e4SLinus Torvalds #define MID_RED_COUNT		0x000007ff
2041da177e4SLinus Torvalds #define MID_RED_CRC_ERR		0x00000800
2051da177e4SLinus Torvalds #define MID_RED_T		0x00001000
2061da177e4SLinus Torvalds #define MID_RED_CE		0x00010000
2071da177e4SLinus Torvalds #define MID_RED_CLP		0x01000000
2081da177e4SLinus Torvalds #define MID_RED_IDEN		0xfe000000
2091da177e4SLinus Torvalds #define MID_RED_SHIFT		25
2101da177e4SLinus Torvalds 
2111da177e4SLinus Torvalds #define MID_RED_RX_ID		0x1b		/* constant identifier */
2121da177e4SLinus Torvalds 
2131da177e4SLinus Torvalds /*
2141da177e4SLinus Torvalds  * Segmentation buffer descriptor
2151da177e4SLinus Torvalds  */
2161da177e4SLinus Torvalds 
2171da177e4SLinus Torvalds #define MID_SEG_COUNT		MID_RED_COUNT
2181da177e4SLinus Torvalds #define MID_SEG_RATE		0x01f80000
2191da177e4SLinus Torvalds #define MID_SEG_RATE_SHIFT	19
2201da177e4SLinus Torvalds #define MID_SEG_PR		0x06000000
2211da177e4SLinus Torvalds #define MID_SEG_PR_SHIFT	25
2221da177e4SLinus Torvalds #define MID_SEG_AAL5		0x08000000
2231da177e4SLinus Torvalds #define MID_SEG_ID		0xf0000000
2241da177e4SLinus Torvalds #define MID_SEG_ID_SHIFT	28
2251da177e4SLinus Torvalds #define MID_SEG_MAX_RATE	63
2261da177e4SLinus Torvalds 
2271da177e4SLinus Torvalds #define MID_SEG_CLP		0x00000001
2281da177e4SLinus Torvalds #define MID_SEG_PTI		0x0000000e
2291da177e4SLinus Torvalds #define MID_SEG_PTI_SHIFT	1
2301da177e4SLinus Torvalds #define MID_SEG_VCI		0x00003ff0
2311da177e4SLinus Torvalds #define MID_SEG_VCI_SHIFT	4
2321da177e4SLinus Torvalds 
2331da177e4SLinus Torvalds #define MID_SEG_TX_ID		0xb		/* constant identifier */
2341da177e4SLinus Torvalds 
2351da177e4SLinus Torvalds /*
2361da177e4SLinus Torvalds  * DMA entry
2371da177e4SLinus Torvalds  */
2381da177e4SLinus Torvalds 
2391da177e4SLinus Torvalds #define MID_DMA_COUNT		0xffff0000
2401da177e4SLinus Torvalds #define MID_DMA_COUNT_SHIFT	16
2411da177e4SLinus Torvalds #define MID_DMA_END		0x00000020
2421da177e4SLinus Torvalds #define MID_DMA_TYPE		0x0000000f
2431da177e4SLinus Torvalds 
2441da177e4SLinus Torvalds #define MID_DT_JK	0x3
2451da177e4SLinus Torvalds #define MID_DT_WORD	0x0
2461da177e4SLinus Torvalds #define MID_DT_2W	0x7
2471da177e4SLinus Torvalds #define MID_DT_4W	0x4
2481da177e4SLinus Torvalds #define MID_DT_8W	0x5
2491da177e4SLinus Torvalds #define MID_DT_16W	0x6
2501da177e4SLinus Torvalds #define MID_DT_2WM	0xf
2511da177e4SLinus Torvalds #define MID_DT_4WM	0xc
2521da177e4SLinus Torvalds #define MID_DT_8WM	0xd
2531da177e4SLinus Torvalds #define MID_DT_16WM	0xe
2541da177e4SLinus Torvalds 
2551da177e4SLinus Torvalds /* only for RX*/
2561da177e4SLinus Torvalds #define MID_DMA_VCI		0x0000ffc0
2571da177e4SLinus Torvalds #define	MID_DMA_VCI_SHIFT	6
2581da177e4SLinus Torvalds 
2591da177e4SLinus Torvalds /* only for TX */
2601da177e4SLinus Torvalds #define MID_DMA_CHAN		0x000001c0
2611da177e4SLinus Torvalds #define MID_DMA_CHAN_SHIFT	6
2621da177e4SLinus Torvalds 
2631da177e4SLinus Torvalds #define MID_DT_BYTE	0x1
2641da177e4SLinus Torvalds #define MID_DT_HWORD	0x2
2651da177e4SLinus Torvalds 
2661da177e4SLinus Torvalds #endif
267