xref: /openbmc/linux/drivers/ata/sata_mv.c (revision b1f5c73b)
1c6fd2807SJeff Garzik /*
2c6fd2807SJeff Garzik  * sata_mv.c - Marvell SATA support
3c6fd2807SJeff Garzik  *
440f21b11SMark Lord  * Copyright 2008-2009: Marvell Corporation, all rights reserved.
5c6fd2807SJeff Garzik  * Copyright 2005: EMC Corporation, all rights reserved.
6c6fd2807SJeff Garzik  * Copyright 2005 Red Hat, Inc.  All rights reserved.
7c6fd2807SJeff Garzik  *
840f21b11SMark Lord  * Originally written by Brett Russ.
940f21b11SMark Lord  * Extensive overhaul and enhancement by Mark Lord <mlord@pobox.com>.
1040f21b11SMark Lord  *
11c6fd2807SJeff Garzik  * Please ALWAYS copy linux-ide@vger.kernel.org on emails.
12c6fd2807SJeff Garzik  *
13c6fd2807SJeff Garzik  * This program is free software; you can redistribute it and/or modify
14c6fd2807SJeff Garzik  * it under the terms of the GNU General Public License as published by
15c6fd2807SJeff Garzik  * the Free Software Foundation; version 2 of the License.
16c6fd2807SJeff Garzik  *
17c6fd2807SJeff Garzik  * This program is distributed in the hope that it will be useful,
18c6fd2807SJeff Garzik  * but WITHOUT ANY WARRANTY; without even the implied warranty of
19c6fd2807SJeff Garzik  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
20c6fd2807SJeff Garzik  * GNU General Public License for more details.
21c6fd2807SJeff Garzik  *
22c6fd2807SJeff Garzik  * You should have received a copy of the GNU General Public License
23c6fd2807SJeff Garzik  * along with this program; if not, write to the Free Software
24c6fd2807SJeff Garzik  * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
25c6fd2807SJeff Garzik  *
26c6fd2807SJeff Garzik  */
27c6fd2807SJeff Garzik 
284a05e209SJeff Garzik /*
2985afb934SMark Lord  * sata_mv TODO list:
3085afb934SMark Lord  *
3185afb934SMark Lord  * --> Develop a low-power-consumption strategy, and implement it.
3285afb934SMark Lord  *
332b748a0aSMark Lord  * --> Add sysfs attributes for per-chip / per-HC IRQ coalescing thresholds.
3485afb934SMark Lord  *
3585afb934SMark Lord  * --> [Experiment, Marvell value added] Is it possible to use target
3685afb934SMark Lord  *       mode to cross-connect two Linux boxes with Marvell cards?  If so,
3785afb934SMark Lord  *       creating LibATA target mode support would be very interesting.
3885afb934SMark Lord  *
3985afb934SMark Lord  *       Target mode, for those without docs, is the ability to directly
4085afb934SMark Lord  *       connect two SATA ports.
414a05e209SJeff Garzik  */
424a05e209SJeff Garzik 
4365ad7fefSMark Lord /*
4465ad7fefSMark Lord  * 80x1-B2 errata PCI#11:
4565ad7fefSMark Lord  *
4665ad7fefSMark Lord  * Users of the 6041/6081 Rev.B2 chips (current is C0)
4765ad7fefSMark Lord  * should be careful to insert those cards only onto PCI-X bus #0,
4865ad7fefSMark Lord  * and only in device slots 0..7, not higher.  The chips may not
4965ad7fefSMark Lord  * work correctly otherwise  (note: this is a pretty rare condition).
5065ad7fefSMark Lord  */
5165ad7fefSMark Lord 
52c6fd2807SJeff Garzik #include <linux/kernel.h>
53c6fd2807SJeff Garzik #include <linux/module.h>
54c6fd2807SJeff Garzik #include <linux/pci.h>
55c6fd2807SJeff Garzik #include <linux/init.h>
56c6fd2807SJeff Garzik #include <linux/blkdev.h>
57c6fd2807SJeff Garzik #include <linux/delay.h>
58c6fd2807SJeff Garzik #include <linux/interrupt.h>
598d8b6004SAndrew Morton #include <linux/dmapool.h>
60c6fd2807SJeff Garzik #include <linux/dma-mapping.h>
61c6fd2807SJeff Garzik #include <linux/device.h>
62c77a2f4eSSaeed Bishara #include <linux/clk.h>
63f351b2d6SSaeed Bishara #include <linux/platform_device.h>
64f351b2d6SSaeed Bishara #include <linux/ata_platform.h>
6515a32632SLennert Buytenhek #include <linux/mbus.h>
66c46938ccSMark Lord #include <linux/bitops.h>
675a0e3ad6STejun Heo #include <linux/gfp.h>
6897b414e1SAndrew Lunn #include <linux/of.h>
6997b414e1SAndrew Lunn #include <linux/of_irq.h>
70c6fd2807SJeff Garzik #include <scsi/scsi_host.h>
71c6fd2807SJeff Garzik #include <scsi/scsi_cmnd.h>
726c08772eSJeff Garzik #include <scsi/scsi_device.h>
73c6fd2807SJeff Garzik #include <linux/libata.h>
74c6fd2807SJeff Garzik 
75c6fd2807SJeff Garzik #define DRV_NAME	"sata_mv"
76cae5a29dSMark Lord #define DRV_VERSION	"1.28"
77c6fd2807SJeff Garzik 
7840f21b11SMark Lord /*
7940f21b11SMark Lord  * module options
8040f21b11SMark Lord  */
8140f21b11SMark Lord 
8240f21b11SMark Lord #ifdef CONFIG_PCI
8313b74085SAndrew Lunn static int msi;
8440f21b11SMark Lord module_param(msi, int, S_IRUGO);
8540f21b11SMark Lord MODULE_PARM_DESC(msi, "Enable use of PCI MSI (0=off, 1=on)");
8640f21b11SMark Lord #endif
8740f21b11SMark Lord 
882b748a0aSMark Lord static int irq_coalescing_io_count;
892b748a0aSMark Lord module_param(irq_coalescing_io_count, int, S_IRUGO);
902b748a0aSMark Lord MODULE_PARM_DESC(irq_coalescing_io_count,
912b748a0aSMark Lord 		 "IRQ coalescing I/O count threshold (0..255)");
922b748a0aSMark Lord 
932b748a0aSMark Lord static int irq_coalescing_usecs;
942b748a0aSMark Lord module_param(irq_coalescing_usecs, int, S_IRUGO);
952b748a0aSMark Lord MODULE_PARM_DESC(irq_coalescing_usecs,
962b748a0aSMark Lord 		 "IRQ coalescing time threshold in usecs");
972b748a0aSMark Lord 
98c6fd2807SJeff Garzik enum {
99c6fd2807SJeff Garzik 	/* BAR's are enumerated in terms of pci_resource_start() terms */
100c6fd2807SJeff Garzik 	MV_PRIMARY_BAR		= 0,	/* offset 0x10: memory space */
101c6fd2807SJeff Garzik 	MV_IO_BAR		= 2,	/* offset 0x18: IO space */
102c6fd2807SJeff Garzik 	MV_MISC_BAR		= 3,	/* offset 0x1c: FLASH, NVRAM, SRAM */
103c6fd2807SJeff Garzik 
104c6fd2807SJeff Garzik 	MV_MAJOR_REG_AREA_SZ	= 0x10000,	/* 64KB */
105c6fd2807SJeff Garzik 	MV_MINOR_REG_AREA_SZ	= 0x2000,	/* 8KB */
106c6fd2807SJeff Garzik 
1072b748a0aSMark Lord 	/* For use with both IRQ coalescing methods ("all ports" or "per-HC" */
1082b748a0aSMark Lord 	COAL_CLOCKS_PER_USEC	= 150,		/* for calculating COAL_TIMEs */
1092b748a0aSMark Lord 	MAX_COAL_TIME_THRESHOLD	= ((1 << 24) - 1), /* internal clocks count */
1102b748a0aSMark Lord 	MAX_COAL_IO_COUNT	= 255,		/* completed I/O count */
1112b748a0aSMark Lord 
112c6fd2807SJeff Garzik 	MV_PCI_REG_BASE		= 0,
113c6fd2807SJeff Garzik 
1142b748a0aSMark Lord 	/*
1152b748a0aSMark Lord 	 * Per-chip ("all ports") interrupt coalescing feature.
1162b748a0aSMark Lord 	 * This is only for GEN_II / GEN_IIE hardware.
1172b748a0aSMark Lord 	 *
1182b748a0aSMark Lord 	 * Coalescing defers the interrupt until either the IO_THRESHOLD
1192b748a0aSMark Lord 	 * (count of completed I/Os) is met, or the TIME_THRESHOLD is met.
1202b748a0aSMark Lord 	 */
121cae5a29dSMark Lord 	COAL_REG_BASE		= 0x18000,
122cae5a29dSMark Lord 	IRQ_COAL_CAUSE		= (COAL_REG_BASE + 0x08),
1232b748a0aSMark Lord 	ALL_PORTS_COAL_IRQ	= (1 << 4),	/* all ports irq event */
1242b748a0aSMark Lord 
125cae5a29dSMark Lord 	IRQ_COAL_IO_THRESHOLD   = (COAL_REG_BASE + 0xcc),
126cae5a29dSMark Lord 	IRQ_COAL_TIME_THRESHOLD = (COAL_REG_BASE + 0xd0),
1272b748a0aSMark Lord 
1282b748a0aSMark Lord 	/*
1292b748a0aSMark Lord 	 * Registers for the (unused here) transaction coalescing feature:
1302b748a0aSMark Lord 	 */
131cae5a29dSMark Lord 	TRAN_COAL_CAUSE_LO	= (COAL_REG_BASE + 0x88),
132cae5a29dSMark Lord 	TRAN_COAL_CAUSE_HI	= (COAL_REG_BASE + 0x8c),
1332b748a0aSMark Lord 
134cae5a29dSMark Lord 	SATAHC0_REG_BASE	= 0x20000,
135cae5a29dSMark Lord 	FLASH_CTL		= 0x1046c,
136cae5a29dSMark Lord 	GPIO_PORT_CTL		= 0x104f0,
137cae5a29dSMark Lord 	RESET_CFG		= 0x180d8,
138c6fd2807SJeff Garzik 
139c6fd2807SJeff Garzik 	MV_PCI_REG_SZ		= MV_MAJOR_REG_AREA_SZ,
140c6fd2807SJeff Garzik 	MV_SATAHC_REG_SZ	= MV_MAJOR_REG_AREA_SZ,
141c6fd2807SJeff Garzik 	MV_SATAHC_ARBTR_REG_SZ	= MV_MINOR_REG_AREA_SZ,		/* arbiter */
142c6fd2807SJeff Garzik 	MV_PORT_REG_SZ		= MV_MINOR_REG_AREA_SZ,
143c6fd2807SJeff Garzik 
144c6fd2807SJeff Garzik 	MV_MAX_Q_DEPTH		= 32,
145c6fd2807SJeff Garzik 	MV_MAX_Q_DEPTH_MASK	= MV_MAX_Q_DEPTH - 1,
146c6fd2807SJeff Garzik 
147c6fd2807SJeff Garzik 	/* CRQB needs alignment on a 1KB boundary. Size == 1KB
148c6fd2807SJeff Garzik 	 * CRPB needs alignment on a 256B boundary. Size == 256B
149c6fd2807SJeff Garzik 	 * ePRD (SG) entries need alignment on a 16B boundary. Size == 16B
150c6fd2807SJeff Garzik 	 */
151c6fd2807SJeff Garzik 	MV_CRQB_Q_SZ		= (32 * MV_MAX_Q_DEPTH),
152c6fd2807SJeff Garzik 	MV_CRPB_Q_SZ		= (8 * MV_MAX_Q_DEPTH),
153da2fa9baSMark Lord 	MV_MAX_SG_CT		= 256,
154c6fd2807SJeff Garzik 	MV_SG_TBL_SZ		= (16 * MV_MAX_SG_CT),
155c6fd2807SJeff Garzik 
156352fab70SMark Lord 	/* Determine hc from 0-7 port: hc = port >> MV_PORT_HC_SHIFT */
157c6fd2807SJeff Garzik 	MV_PORT_HC_SHIFT	= 2,
158352fab70SMark Lord 	MV_PORTS_PER_HC		= (1 << MV_PORT_HC_SHIFT), /* 4 */
159352fab70SMark Lord 	/* Determine hc port from 0-7 port: hardport = port & MV_PORT_MASK */
160352fab70SMark Lord 	MV_PORT_MASK		= (MV_PORTS_PER_HC - 1),   /* 3 */
161c6fd2807SJeff Garzik 
162c6fd2807SJeff Garzik 	/* Host Flags */
163c6fd2807SJeff Garzik 	MV_FLAG_DUAL_HC		= (1 << 30),  /* two SATA Host Controllers */
1647bb3c529SSaeed Bishara 
1659cbe056fSSergei Shtylyov 	MV_COMMON_FLAGS		= ATA_FLAG_SATA | ATA_FLAG_PIO_POLLING,
166ad3aef51SMark Lord 
16791b1a84cSMark Lord 	MV_GEN_I_FLAGS		= MV_COMMON_FLAGS | ATA_FLAG_NO_ATAPI,
168c6fd2807SJeff Garzik 
16940f21b11SMark Lord 	MV_GEN_II_FLAGS		= MV_COMMON_FLAGS | ATA_FLAG_NCQ |
17040f21b11SMark Lord 				  ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA,
17191b1a84cSMark Lord 
17291b1a84cSMark Lord 	MV_GEN_IIE_FLAGS	= MV_GEN_II_FLAGS | ATA_FLAG_AN,
173ad3aef51SMark Lord 
174c6fd2807SJeff Garzik 	CRQB_FLAG_READ		= (1 << 0),
175c6fd2807SJeff Garzik 	CRQB_TAG_SHIFT		= 1,
176c5d3e45aSJeff Garzik 	CRQB_IOID_SHIFT		= 6,	/* CRQB Gen-II/IIE IO Id shift */
177e12bef50SMark Lord 	CRQB_PMP_SHIFT		= 12,	/* CRQB Gen-II/IIE PMP shift */
178c5d3e45aSJeff Garzik 	CRQB_HOSTQ_SHIFT	= 17,	/* CRQB Gen-II/IIE HostQueTag shift */
179c6fd2807SJeff Garzik 	CRQB_CMD_ADDR_SHIFT	= 8,
180c6fd2807SJeff Garzik 	CRQB_CMD_CS		= (0x2 << 11),
181c6fd2807SJeff Garzik 	CRQB_CMD_LAST		= (1 << 15),
182c6fd2807SJeff Garzik 
183c6fd2807SJeff Garzik 	CRPB_FLAG_STATUS_SHIFT	= 8,
184c5d3e45aSJeff Garzik 	CRPB_IOID_SHIFT_6	= 5,	/* CRPB Gen-II IO Id shift */
185c5d3e45aSJeff Garzik 	CRPB_IOID_SHIFT_7	= 7,	/* CRPB Gen-IIE IO Id shift */
186c6fd2807SJeff Garzik 
187c6fd2807SJeff Garzik 	EPRD_FLAG_END_OF_TBL	= (1 << 31),
188c6fd2807SJeff Garzik 
189c6fd2807SJeff Garzik 	/* PCI interface registers */
190c6fd2807SJeff Garzik 
191cae5a29dSMark Lord 	MV_PCI_COMMAND		= 0xc00,
192cae5a29dSMark Lord 	MV_PCI_COMMAND_MWRCOM	= (1 << 4),	/* PCI Master Write Combining */
193cae5a29dSMark Lord 	MV_PCI_COMMAND_MRDTRIG	= (1 << 7),	/* PCI Master Read Trigger */
194c6fd2807SJeff Garzik 
195cae5a29dSMark Lord 	PCI_MAIN_CMD_STS	= 0xd30,
196c6fd2807SJeff Garzik 	STOP_PCI_MASTER		= (1 << 2),
197c6fd2807SJeff Garzik 	PCI_MASTER_EMPTY	= (1 << 3),
198c6fd2807SJeff Garzik 	GLOB_SFT_RST		= (1 << 4),
199c6fd2807SJeff Garzik 
200cae5a29dSMark Lord 	MV_PCI_MODE		= 0xd00,
2018e7decdbSMark Lord 	MV_PCI_MODE_MASK	= 0x30,
2028e7decdbSMark Lord 
203c6fd2807SJeff Garzik 	MV_PCI_EXP_ROM_BAR_CTL	= 0xd2c,
204c6fd2807SJeff Garzik 	MV_PCI_DISC_TIMER	= 0xd04,
205c6fd2807SJeff Garzik 	MV_PCI_MSI_TRIGGER	= 0xc38,
206c6fd2807SJeff Garzik 	MV_PCI_SERR_MASK	= 0xc28,
207cae5a29dSMark Lord 	MV_PCI_XBAR_TMOUT	= 0x1d04,
208c6fd2807SJeff Garzik 	MV_PCI_ERR_LOW_ADDRESS	= 0x1d40,
209c6fd2807SJeff Garzik 	MV_PCI_ERR_HIGH_ADDRESS	= 0x1d44,
210c6fd2807SJeff Garzik 	MV_PCI_ERR_ATTRIBUTE	= 0x1d48,
211c6fd2807SJeff Garzik 	MV_PCI_ERR_COMMAND	= 0x1d50,
212c6fd2807SJeff Garzik 
213cae5a29dSMark Lord 	PCI_IRQ_CAUSE		= 0x1d58,
214cae5a29dSMark Lord 	PCI_IRQ_MASK		= 0x1d5c,
215c6fd2807SJeff Garzik 	PCI_UNMASK_ALL_IRQS	= 0x7fffff,	/* bits 22-0 */
216c6fd2807SJeff Garzik 
217cae5a29dSMark Lord 	PCIE_IRQ_CAUSE		= 0x1900,
218cae5a29dSMark Lord 	PCIE_IRQ_MASK		= 0x1910,
219646a4da5SMark Lord 	PCIE_UNMASK_ALL_IRQS	= 0x40a,	/* assorted bits */
22002a121daSMark Lord 
2217368f919SMark Lord 	/* Host Controller Main Interrupt Cause/Mask registers (1 per-chip) */
222cae5a29dSMark Lord 	PCI_HC_MAIN_IRQ_CAUSE	= 0x1d60,
223cae5a29dSMark Lord 	PCI_HC_MAIN_IRQ_MASK	= 0x1d64,
224cae5a29dSMark Lord 	SOC_HC_MAIN_IRQ_CAUSE	= 0x20020,
225cae5a29dSMark Lord 	SOC_HC_MAIN_IRQ_MASK	= 0x20024,
22640f21b11SMark Lord 	ERR_IRQ			= (1 << 0),	/* shift by (2 * port #) */
22740f21b11SMark Lord 	DONE_IRQ		= (1 << 1),	/* shift by (2 * port #) */
228c6fd2807SJeff Garzik 	HC0_IRQ_PEND		= 0x1ff,	/* bits 0-8 = HC0's ports */
229c6fd2807SJeff Garzik 	HC_SHIFT		= 9,		/* bits 9-17 = HC1's ports */
2302b748a0aSMark Lord 	DONE_IRQ_0_3		= 0x000000aa,	/* DONE_IRQ ports 0,1,2,3 */
2312b748a0aSMark Lord 	DONE_IRQ_4_7		= (DONE_IRQ_0_3 << HC_SHIFT),  /* 4,5,6,7 */
232c6fd2807SJeff Garzik 	PCI_ERR			= (1 << 18),
23340f21b11SMark Lord 	TRAN_COAL_LO_DONE	= (1 << 19),	/* transaction coalescing */
23440f21b11SMark Lord 	TRAN_COAL_HI_DONE	= (1 << 20),	/* transaction coalescing */
23540f21b11SMark Lord 	PORTS_0_3_COAL_DONE	= (1 << 8),	/* HC0 IRQ coalescing */
23640f21b11SMark Lord 	PORTS_4_7_COAL_DONE	= (1 << 17),	/* HC1 IRQ coalescing */
23740f21b11SMark Lord 	ALL_PORTS_COAL_DONE	= (1 << 21),	/* GEN_II(E) IRQ coalescing */
238c6fd2807SJeff Garzik 	GPIO_INT		= (1 << 22),
239c6fd2807SJeff Garzik 	SELF_INT		= (1 << 23),
240c6fd2807SJeff Garzik 	TWSI_INT		= (1 << 24),
241c6fd2807SJeff Garzik 	HC_MAIN_RSVD		= (0x7f << 25),	/* bits 31-25 */
242fb621e2fSJeff Garzik 	HC_MAIN_RSVD_5		= (0x1fff << 19), /* bits 31-19 */
243f351b2d6SSaeed Bishara 	HC_MAIN_RSVD_SOC	= (0x3fffffb << 6),     /* bits 31-9, 7-6 */
244c6fd2807SJeff Garzik 
245c6fd2807SJeff Garzik 	/* SATAHC registers */
246cae5a29dSMark Lord 	HC_CFG			= 0x00,
247c6fd2807SJeff Garzik 
248cae5a29dSMark Lord 	HC_IRQ_CAUSE		= 0x14,
249352fab70SMark Lord 	DMA_IRQ			= (1 << 0),	/* shift by port # */
250352fab70SMark Lord 	HC_COAL_IRQ		= (1 << 4),	/* IRQ coalescing */
251c6fd2807SJeff Garzik 	DEV_IRQ			= (1 << 8),	/* shift by port # */
252c6fd2807SJeff Garzik 
2532b748a0aSMark Lord 	/*
2542b748a0aSMark Lord 	 * Per-HC (Host-Controller) interrupt coalescing feature.
2552b748a0aSMark Lord 	 * This is present on all chip generations.
2562b748a0aSMark Lord 	 *
2572b748a0aSMark Lord 	 * Coalescing defers the interrupt until either the IO_THRESHOLD
2582b748a0aSMark Lord 	 * (count of completed I/Os) is met, or the TIME_THRESHOLD is met.
2592b748a0aSMark Lord 	 */
260cae5a29dSMark Lord 	HC_IRQ_COAL_IO_THRESHOLD	= 0x000c,
261cae5a29dSMark Lord 	HC_IRQ_COAL_TIME_THRESHOLD	= 0x0010,
2622b748a0aSMark Lord 
263cae5a29dSMark Lord 	SOC_LED_CTRL		= 0x2c,
264000b344fSMark Lord 	SOC_LED_CTRL_BLINK	= (1 << 0),	/* Active LED blink */
265000b344fSMark Lord 	SOC_LED_CTRL_ACT_PRESENCE = (1 << 2),	/* Multiplex dev presence */
266000b344fSMark Lord 						/*  with dev activity LED */
267000b344fSMark Lord 
268c6fd2807SJeff Garzik 	/* Shadow block registers */
269cae5a29dSMark Lord 	SHD_BLK			= 0x100,
270cae5a29dSMark Lord 	SHD_CTL_AST		= 0x20,		/* ofs from SHD_BLK */
271c6fd2807SJeff Garzik 
272c6fd2807SJeff Garzik 	/* SATA registers */
273cae5a29dSMark Lord 	SATA_STATUS		= 0x300,  /* ctrl, err regs follow status */
274cae5a29dSMark Lord 	SATA_ACTIVE		= 0x350,
275cae5a29dSMark Lord 	FIS_IRQ_CAUSE		= 0x364,
276cae5a29dSMark Lord 	FIS_IRQ_CAUSE_AN	= (1 << 9),	/* async notification */
27717c5aab5SMark Lord 
278cae5a29dSMark Lord 	LTMODE			= 0x30c,	/* requires read-after-write */
27917c5aab5SMark Lord 	LTMODE_BIT8		= (1 << 8),	/* unknown, but necessary */
28017c5aab5SMark Lord 
281cae5a29dSMark Lord 	PHY_MODE2		= 0x330,
282c6fd2807SJeff Garzik 	PHY_MODE3		= 0x310,
283cae5a29dSMark Lord 
284cae5a29dSMark Lord 	PHY_MODE4		= 0x314,	/* requires read-after-write */
285ba069e37SMark Lord 	PHY_MODE4_CFG_MASK	= 0x00000003,	/* phy internal config field */
286ba069e37SMark Lord 	PHY_MODE4_CFG_VALUE	= 0x00000001,	/* phy internal config field */
287ba069e37SMark Lord 	PHY_MODE4_RSVD_ZEROS	= 0x5de3fffa,	/* Gen2e always write zeros */
288ba069e37SMark Lord 	PHY_MODE4_RSVD_ONES	= 0x00000005,	/* Gen2e always write ones */
289ba069e37SMark Lord 
290cae5a29dSMark Lord 	SATA_IFCTL		= 0x344,
291cae5a29dSMark Lord 	SATA_TESTCTL		= 0x348,
292cae5a29dSMark Lord 	SATA_IFSTAT		= 0x34c,
293cae5a29dSMark Lord 	VENDOR_UNIQUE_FIS	= 0x35c,
29417c5aab5SMark Lord 
295cae5a29dSMark Lord 	FISCFG			= 0x360,
2968e7decdbSMark Lord 	FISCFG_WAIT_DEV_ERR	= (1 << 8),	/* wait for host on DevErr */
2978e7decdbSMark Lord 	FISCFG_SINGLE_SYNC	= (1 << 16),	/* SYNC on DMA activation */
29817c5aab5SMark Lord 
29929b7e43cSMartin Michlmayr 	PHY_MODE9_GEN2		= 0x398,
30029b7e43cSMartin Michlmayr 	PHY_MODE9_GEN1		= 0x39c,
30129b7e43cSMartin Michlmayr 	PHYCFG_OFS		= 0x3a0,	/* only in 65n devices */
30229b7e43cSMartin Michlmayr 
303c6fd2807SJeff Garzik 	MV5_PHY_MODE		= 0x74,
304cae5a29dSMark Lord 	MV5_LTMODE		= 0x30,
305cae5a29dSMark Lord 	MV5_PHY_CTL		= 0x0C,
306cae5a29dSMark Lord 	SATA_IFCFG		= 0x050,
307c6fd2807SJeff Garzik 
308c6fd2807SJeff Garzik 	MV_M2_PREAMP_MASK	= 0x7e0,
309c6fd2807SJeff Garzik 
310c6fd2807SJeff Garzik 	/* Port registers */
311cae5a29dSMark Lord 	EDMA_CFG		= 0,
3120c58912eSMark Lord 	EDMA_CFG_Q_DEPTH	= 0x1f,		/* max device queue depth */
3130c58912eSMark Lord 	EDMA_CFG_NCQ		= (1 << 5),	/* for R/W FPDMA queued */
314c6fd2807SJeff Garzik 	EDMA_CFG_NCQ_GO_ON_ERR	= (1 << 14),	/* continue on error */
315c6fd2807SJeff Garzik 	EDMA_CFG_RD_BRST_EXT	= (1 << 11),	/* read burst 512B */
316c6fd2807SJeff Garzik 	EDMA_CFG_WR_BUFF_LEN	= (1 << 13),	/* write buffer 512B */
317e12bef50SMark Lord 	EDMA_CFG_EDMA_FBS	= (1 << 16),	/* EDMA FIS-Based Switching */
318e12bef50SMark Lord 	EDMA_CFG_FBS		= (1 << 26),	/* FIS-Based Switching */
319c6fd2807SJeff Garzik 
320cae5a29dSMark Lord 	EDMA_ERR_IRQ_CAUSE	= 0x8,
321cae5a29dSMark Lord 	EDMA_ERR_IRQ_MASK	= 0xc,
3226c1153e0SJeff Garzik 	EDMA_ERR_D_PAR		= (1 << 0),	/* UDMA data parity err */
3236c1153e0SJeff Garzik 	EDMA_ERR_PRD_PAR	= (1 << 1),	/* UDMA PRD parity err */
3246c1153e0SJeff Garzik 	EDMA_ERR_DEV		= (1 << 2),	/* device error */
3256c1153e0SJeff Garzik 	EDMA_ERR_DEV_DCON	= (1 << 3),	/* device disconnect */
3266c1153e0SJeff Garzik 	EDMA_ERR_DEV_CON	= (1 << 4),	/* device connected */
3276c1153e0SJeff Garzik 	EDMA_ERR_SERR		= (1 << 5),	/* SError bits [WBDST] raised */
328c5d3e45aSJeff Garzik 	EDMA_ERR_SELF_DIS	= (1 << 7),	/* Gen II/IIE self-disable */
329c5d3e45aSJeff Garzik 	EDMA_ERR_SELF_DIS_5	= (1 << 8),	/* Gen I self-disable */
3306c1153e0SJeff Garzik 	EDMA_ERR_BIST_ASYNC	= (1 << 8),	/* BIST FIS or Async Notify */
331c5d3e45aSJeff Garzik 	EDMA_ERR_TRANS_IRQ_7	= (1 << 8),	/* Gen IIE transprt layer irq */
3326c1153e0SJeff Garzik 	EDMA_ERR_CRQB_PAR	= (1 << 9),	/* CRQB parity error */
3336c1153e0SJeff Garzik 	EDMA_ERR_CRPB_PAR	= (1 << 10),	/* CRPB parity error */
3346c1153e0SJeff Garzik 	EDMA_ERR_INTRL_PAR	= (1 << 11),	/* internal parity error */
3356c1153e0SJeff Garzik 	EDMA_ERR_IORDY		= (1 << 12),	/* IORdy timeout */
336646a4da5SMark Lord 
3376c1153e0SJeff Garzik 	EDMA_ERR_LNK_CTRL_RX	= (0xf << 13),	/* link ctrl rx error */
338646a4da5SMark Lord 	EDMA_ERR_LNK_CTRL_RX_0	= (1 << 13),	/* transient: CRC err */
339646a4da5SMark Lord 	EDMA_ERR_LNK_CTRL_RX_1	= (1 << 14),	/* transient: FIFO err */
340646a4da5SMark Lord 	EDMA_ERR_LNK_CTRL_RX_2	= (1 << 15),	/* fatal: caught SYNC */
341646a4da5SMark Lord 	EDMA_ERR_LNK_CTRL_RX_3	= (1 << 16),	/* transient: FIS rx err */
342646a4da5SMark Lord 
3436c1153e0SJeff Garzik 	EDMA_ERR_LNK_DATA_RX	= (0xf << 17),	/* link data rx error */
344646a4da5SMark Lord 
3456c1153e0SJeff Garzik 	EDMA_ERR_LNK_CTRL_TX	= (0x1f << 21),	/* link ctrl tx error */
346646a4da5SMark Lord 	EDMA_ERR_LNK_CTRL_TX_0	= (1 << 21),	/* transient: CRC err */
347646a4da5SMark Lord 	EDMA_ERR_LNK_CTRL_TX_1	= (1 << 22),	/* transient: FIFO err */
348646a4da5SMark Lord 	EDMA_ERR_LNK_CTRL_TX_2	= (1 << 23),	/* transient: caught SYNC */
349646a4da5SMark Lord 	EDMA_ERR_LNK_CTRL_TX_3	= (1 << 24),	/* transient: caught DMAT */
350646a4da5SMark Lord 	EDMA_ERR_LNK_CTRL_TX_4	= (1 << 25),	/* transient: FIS collision */
351646a4da5SMark Lord 
3526c1153e0SJeff Garzik 	EDMA_ERR_LNK_DATA_TX	= (0x1f << 26),	/* link data tx error */
353646a4da5SMark Lord 
3546c1153e0SJeff Garzik 	EDMA_ERR_TRANS_PROTO	= (1 << 31),	/* transport protocol error */
355c5d3e45aSJeff Garzik 	EDMA_ERR_OVERRUN_5	= (1 << 5),
356c5d3e45aSJeff Garzik 	EDMA_ERR_UNDERRUN_5	= (1 << 6),
357646a4da5SMark Lord 
358646a4da5SMark Lord 	EDMA_ERR_IRQ_TRANSIENT  = EDMA_ERR_LNK_CTRL_RX_0 |
359646a4da5SMark Lord 				  EDMA_ERR_LNK_CTRL_RX_1 |
360646a4da5SMark Lord 				  EDMA_ERR_LNK_CTRL_RX_3 |
36185afb934SMark Lord 				  EDMA_ERR_LNK_CTRL_TX,
362646a4da5SMark Lord 
363bdd4dddeSJeff Garzik 	EDMA_EH_FREEZE		= EDMA_ERR_D_PAR |
364bdd4dddeSJeff Garzik 				  EDMA_ERR_PRD_PAR |
365bdd4dddeSJeff Garzik 				  EDMA_ERR_DEV_DCON |
366bdd4dddeSJeff Garzik 				  EDMA_ERR_DEV_CON |
367bdd4dddeSJeff Garzik 				  EDMA_ERR_SERR |
368bdd4dddeSJeff Garzik 				  EDMA_ERR_SELF_DIS |
3696c1153e0SJeff Garzik 				  EDMA_ERR_CRQB_PAR |
370bdd4dddeSJeff Garzik 				  EDMA_ERR_CRPB_PAR |
371bdd4dddeSJeff Garzik 				  EDMA_ERR_INTRL_PAR |
372bdd4dddeSJeff Garzik 				  EDMA_ERR_IORDY |
373bdd4dddeSJeff Garzik 				  EDMA_ERR_LNK_CTRL_RX_2 |
374c6fd2807SJeff Garzik 				  EDMA_ERR_LNK_DATA_RX |
375c6fd2807SJeff Garzik 				  EDMA_ERR_LNK_DATA_TX |
376bdd4dddeSJeff Garzik 				  EDMA_ERR_TRANS_PROTO,
377e12bef50SMark Lord 
378bdd4dddeSJeff Garzik 	EDMA_EH_FREEZE_5	= EDMA_ERR_D_PAR |
379bdd4dddeSJeff Garzik 				  EDMA_ERR_PRD_PAR |
380bdd4dddeSJeff Garzik 				  EDMA_ERR_DEV_DCON |
381bdd4dddeSJeff Garzik 				  EDMA_ERR_DEV_CON |
382bdd4dddeSJeff Garzik 				  EDMA_ERR_OVERRUN_5 |
383bdd4dddeSJeff Garzik 				  EDMA_ERR_UNDERRUN_5 |
384bdd4dddeSJeff Garzik 				  EDMA_ERR_SELF_DIS_5 |
3856c1153e0SJeff Garzik 				  EDMA_ERR_CRQB_PAR |
386bdd4dddeSJeff Garzik 				  EDMA_ERR_CRPB_PAR |
387bdd4dddeSJeff Garzik 				  EDMA_ERR_INTRL_PAR |
388bdd4dddeSJeff Garzik 				  EDMA_ERR_IORDY,
389c6fd2807SJeff Garzik 
390cae5a29dSMark Lord 	EDMA_REQ_Q_BASE_HI	= 0x10,
391cae5a29dSMark Lord 	EDMA_REQ_Q_IN_PTR	= 0x14,		/* also contains BASE_LO */
392c6fd2807SJeff Garzik 
393cae5a29dSMark Lord 	EDMA_REQ_Q_OUT_PTR	= 0x18,
394c6fd2807SJeff Garzik 	EDMA_REQ_Q_PTR_SHIFT	= 5,
395c6fd2807SJeff Garzik 
396cae5a29dSMark Lord 	EDMA_RSP_Q_BASE_HI	= 0x1c,
397cae5a29dSMark Lord 	EDMA_RSP_Q_IN_PTR	= 0x20,
398cae5a29dSMark Lord 	EDMA_RSP_Q_OUT_PTR	= 0x24,		/* also contains BASE_LO */
399c6fd2807SJeff Garzik 	EDMA_RSP_Q_PTR_SHIFT	= 3,
400c6fd2807SJeff Garzik 
401cae5a29dSMark Lord 	EDMA_CMD		= 0x28,		/* EDMA command register */
4020ea9e179SJeff Garzik 	EDMA_EN			= (1 << 0),	/* enable EDMA */
4030ea9e179SJeff Garzik 	EDMA_DS			= (1 << 1),	/* disable EDMA; self-negated */
4048e7decdbSMark Lord 	EDMA_RESET		= (1 << 2),	/* reset eng/trans/link/phy */
405c6fd2807SJeff Garzik 
406cae5a29dSMark Lord 	EDMA_STATUS		= 0x30,		/* EDMA engine status */
4078e7decdbSMark Lord 	EDMA_STATUS_CACHE_EMPTY	= (1 << 6),	/* GenIIe command cache empty */
4088e7decdbSMark Lord 	EDMA_STATUS_IDLE	= (1 << 7),	/* GenIIe EDMA enabled/idle */
4098e7decdbSMark Lord 
410cae5a29dSMark Lord 	EDMA_IORDY_TMOUT	= 0x34,
411cae5a29dSMark Lord 	EDMA_ARB_CFG		= 0x38,
4128e7decdbSMark Lord 
413cae5a29dSMark Lord 	EDMA_HALTCOND		= 0x60,		/* GenIIe halt conditions */
414cae5a29dSMark Lord 	EDMA_UNKNOWN_RSVD	= 0x6C,		/* GenIIe unknown/reserved */
415da14265eSMark Lord 
416cae5a29dSMark Lord 	BMDMA_CMD		= 0x224,	/* bmdma command register */
417cae5a29dSMark Lord 	BMDMA_STATUS		= 0x228,	/* bmdma status register */
418cae5a29dSMark Lord 	BMDMA_PRD_LOW		= 0x22c,	/* bmdma PRD addr 31:0 */
419cae5a29dSMark Lord 	BMDMA_PRD_HIGH		= 0x230,	/* bmdma PRD addr 63:32 */
420da14265eSMark Lord 
421c6fd2807SJeff Garzik 	/* Host private flags (hp_flags) */
422c6fd2807SJeff Garzik 	MV_HP_FLAG_MSI		= (1 << 0),
423c6fd2807SJeff Garzik 	MV_HP_ERRATA_50XXB0	= (1 << 1),
424c6fd2807SJeff Garzik 	MV_HP_ERRATA_50XXB2	= (1 << 2),
425c6fd2807SJeff Garzik 	MV_HP_ERRATA_60X1B2	= (1 << 3),
426c6fd2807SJeff Garzik 	MV_HP_ERRATA_60X1C0	= (1 << 4),
4270ea9e179SJeff Garzik 	MV_HP_GEN_I		= (1 << 6),	/* Generation I: 50xx */
4280ea9e179SJeff Garzik 	MV_HP_GEN_II		= (1 << 7),	/* Generation II: 60xx */
4290ea9e179SJeff Garzik 	MV_HP_GEN_IIE		= (1 << 8),	/* Generation IIE: 6042/7042 */
43002a121daSMark Lord 	MV_HP_PCIE		= (1 << 9),	/* PCIe bus/regs: 7042 */
431616d4a98SMark Lord 	MV_HP_CUT_THROUGH	= (1 << 10),	/* can use EDMA cut-through */
4321f398472SMark Lord 	MV_HP_FLAG_SOC		= (1 << 11),	/* SystemOnChip, no PCI */
433000b344fSMark Lord 	MV_HP_QUIRK_LED_BLINK_EN = (1 << 12),	/* is led blinking enabled? */
434c6fd2807SJeff Garzik 
435c6fd2807SJeff Garzik 	/* Port private flags (pp_flags) */
4360ea9e179SJeff Garzik 	MV_PP_FLAG_EDMA_EN	= (1 << 0),	/* is EDMA engine enabled? */
43772109168SMark Lord 	MV_PP_FLAG_NCQ_EN	= (1 << 1),	/* is EDMA set up for NCQ? */
43800f42eabSMark Lord 	MV_PP_FLAG_FBS_EN	= (1 << 2),	/* is EDMA set up for FBS? */
43929d187bbSMark Lord 	MV_PP_FLAG_DELAYED_EH	= (1 << 3),	/* delayed dev err handling */
440d16ab3f6SMark Lord 	MV_PP_FLAG_FAKE_ATA_BUSY = (1 << 4),	/* ignore initial ATA_DRDY */
441c6fd2807SJeff Garzik };
442c6fd2807SJeff Garzik 
443ee9ccdf7SJeff Garzik #define IS_GEN_I(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_I)
444ee9ccdf7SJeff Garzik #define IS_GEN_II(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_II)
445c6fd2807SJeff Garzik #define IS_GEN_IIE(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_IIE)
4468e7decdbSMark Lord #define IS_PCIE(hpriv) ((hpriv)->hp_flags & MV_HP_PCIE)
4471f398472SMark Lord #define IS_SOC(hpriv) ((hpriv)->hp_flags & MV_HP_FLAG_SOC)
448c6fd2807SJeff Garzik 
44915a32632SLennert Buytenhek #define WINDOW_CTRL(i)		(0x20030 + ((i) << 4))
45015a32632SLennert Buytenhek #define WINDOW_BASE(i)		(0x20034 + ((i) << 4))
45115a32632SLennert Buytenhek 
452c6fd2807SJeff Garzik enum {
453baf14aa1SJeff Garzik 	/* DMA boundary 0xffff is required by the s/g splitting
454baf14aa1SJeff Garzik 	 * we need on /length/ in mv_fill-sg().
455baf14aa1SJeff Garzik 	 */
456baf14aa1SJeff Garzik 	MV_DMA_BOUNDARY		= 0xffffU,
457c6fd2807SJeff Garzik 
4580ea9e179SJeff Garzik 	/* mask of register bits containing lower 32 bits
4590ea9e179SJeff Garzik 	 * of EDMA request queue DMA address
4600ea9e179SJeff Garzik 	 */
461c6fd2807SJeff Garzik 	EDMA_REQ_Q_BASE_LO_MASK	= 0xfffffc00U,
462c6fd2807SJeff Garzik 
4630ea9e179SJeff Garzik 	/* ditto, for response queue */
464c6fd2807SJeff Garzik 	EDMA_RSP_Q_BASE_LO_MASK	= 0xffffff00U,
465c6fd2807SJeff Garzik };
466c6fd2807SJeff Garzik 
467c6fd2807SJeff Garzik enum chip_type {
468c6fd2807SJeff Garzik 	chip_504x,
469c6fd2807SJeff Garzik 	chip_508x,
470c6fd2807SJeff Garzik 	chip_5080,
471c6fd2807SJeff Garzik 	chip_604x,
472c6fd2807SJeff Garzik 	chip_608x,
473c6fd2807SJeff Garzik 	chip_6042,
474c6fd2807SJeff Garzik 	chip_7042,
475f351b2d6SSaeed Bishara 	chip_soc,
476c6fd2807SJeff Garzik };
477c6fd2807SJeff Garzik 
478c6fd2807SJeff Garzik /* Command ReQuest Block: 32B */
479c6fd2807SJeff Garzik struct mv_crqb {
480c6fd2807SJeff Garzik 	__le32			sg_addr;
481c6fd2807SJeff Garzik 	__le32			sg_addr_hi;
482c6fd2807SJeff Garzik 	__le16			ctrl_flags;
483c6fd2807SJeff Garzik 	__le16			ata_cmd[11];
484c6fd2807SJeff Garzik };
485c6fd2807SJeff Garzik 
486c6fd2807SJeff Garzik struct mv_crqb_iie {
487c6fd2807SJeff Garzik 	__le32			addr;
488c6fd2807SJeff Garzik 	__le32			addr_hi;
489c6fd2807SJeff Garzik 	__le32			flags;
490c6fd2807SJeff Garzik 	__le32			len;
491c6fd2807SJeff Garzik 	__le32			ata_cmd[4];
492c6fd2807SJeff Garzik };
493c6fd2807SJeff Garzik 
494c6fd2807SJeff Garzik /* Command ResPonse Block: 8B */
495c6fd2807SJeff Garzik struct mv_crpb {
496c6fd2807SJeff Garzik 	__le16			id;
497c6fd2807SJeff Garzik 	__le16			flags;
498c6fd2807SJeff Garzik 	__le32			tmstmp;
499c6fd2807SJeff Garzik };
500c6fd2807SJeff Garzik 
501c6fd2807SJeff Garzik /* EDMA Physical Region Descriptor (ePRD); A.K.A. SG */
502c6fd2807SJeff Garzik struct mv_sg {
503c6fd2807SJeff Garzik 	__le32			addr;
504c6fd2807SJeff Garzik 	__le32			flags_size;
505c6fd2807SJeff Garzik 	__le32			addr_hi;
506c6fd2807SJeff Garzik 	__le32			reserved;
507c6fd2807SJeff Garzik };
508c6fd2807SJeff Garzik 
50908da1759SMark Lord /*
51008da1759SMark Lord  * We keep a local cache of a few frequently accessed port
51108da1759SMark Lord  * registers here, to avoid having to read them (very slow)
51208da1759SMark Lord  * when switching between EDMA and non-EDMA modes.
51308da1759SMark Lord  */
51408da1759SMark Lord struct mv_cached_regs {
51508da1759SMark Lord 	u32			fiscfg;
51608da1759SMark Lord 	u32			ltmode;
51708da1759SMark Lord 	u32			haltcond;
518c01e8a23SMark Lord 	u32			unknown_rsvd;
51908da1759SMark Lord };
52008da1759SMark Lord 
521c6fd2807SJeff Garzik struct mv_port_priv {
522c6fd2807SJeff Garzik 	struct mv_crqb		*crqb;
523c6fd2807SJeff Garzik 	dma_addr_t		crqb_dma;
524c6fd2807SJeff Garzik 	struct mv_crpb		*crpb;
525c6fd2807SJeff Garzik 	dma_addr_t		crpb_dma;
526eb73d558SMark Lord 	struct mv_sg		*sg_tbl[MV_MAX_Q_DEPTH];
527eb73d558SMark Lord 	dma_addr_t		sg_tbl_dma[MV_MAX_Q_DEPTH];
528bdd4dddeSJeff Garzik 
529bdd4dddeSJeff Garzik 	unsigned int		req_idx;
530bdd4dddeSJeff Garzik 	unsigned int		resp_idx;
531bdd4dddeSJeff Garzik 
532c6fd2807SJeff Garzik 	u32			pp_flags;
53308da1759SMark Lord 	struct mv_cached_regs	cached;
53429d187bbSMark Lord 	unsigned int		delayed_eh_pmp_map;
535c6fd2807SJeff Garzik };
536c6fd2807SJeff Garzik 
537c6fd2807SJeff Garzik struct mv_port_signal {
538c6fd2807SJeff Garzik 	u32			amps;
539c6fd2807SJeff Garzik 	u32			pre;
540c6fd2807SJeff Garzik };
541c6fd2807SJeff Garzik 
54202a121daSMark Lord struct mv_host_priv {
54302a121daSMark Lord 	u32			hp_flags;
5441bfeff03SSaeed Bishara 	unsigned int 		board_idx;
54596e2c487SMark Lord 	u32			main_irq_mask;
54602a121daSMark Lord 	struct mv_port_signal	signal[8];
54702a121daSMark Lord 	const struct mv_hw_ops	*ops;
548f351b2d6SSaeed Bishara 	int			n_ports;
549f351b2d6SSaeed Bishara 	void __iomem		*base;
5507368f919SMark Lord 	void __iomem		*main_irq_cause_addr;
5517368f919SMark Lord 	void __iomem		*main_irq_mask_addr;
552cae5a29dSMark Lord 	u32			irq_cause_offset;
553cae5a29dSMark Lord 	u32			irq_mask_offset;
55402a121daSMark Lord 	u32			unmask_all_irqs;
555c77a2f4eSSaeed Bishara 
556e0067f0bSEzequiel Garcia 	/*
557e0067f0bSEzequiel Garcia 	 * Needed on some devices that require their clocks to be enabled.
558e0067f0bSEzequiel Garcia 	 * These are optional: if the platform device does not have any
559e0067f0bSEzequiel Garcia 	 * clocks, they won't be used.  Also, if the underlying hardware
560e0067f0bSEzequiel Garcia 	 * does not support the common clock framework (CONFIG_HAVE_CLK=n),
561e0067f0bSEzequiel Garcia 	 * all the clock operations become no-ops (see clk.h).
562e0067f0bSEzequiel Garcia 	 */
563c77a2f4eSSaeed Bishara 	struct clk		*clk;
564eee98990SAndrew Lunn 	struct clk              **port_clks;
565da2fa9baSMark Lord 	/*
566da2fa9baSMark Lord 	 * These consistent DMA memory pools give us guaranteed
567da2fa9baSMark Lord 	 * alignment for hardware-accessed data structures,
568da2fa9baSMark Lord 	 * and less memory waste in accomplishing the alignment.
569da2fa9baSMark Lord 	 */
570da2fa9baSMark Lord 	struct dma_pool		*crqb_pool;
571da2fa9baSMark Lord 	struct dma_pool		*crpb_pool;
572da2fa9baSMark Lord 	struct dma_pool		*sg_tbl_pool;
57302a121daSMark Lord };
57402a121daSMark Lord 
575c6fd2807SJeff Garzik struct mv_hw_ops {
576c6fd2807SJeff Garzik 	void (*phy_errata)(struct mv_host_priv *hpriv, void __iomem *mmio,
577c6fd2807SJeff Garzik 			   unsigned int port);
578c6fd2807SJeff Garzik 	void (*enable_leds)(struct mv_host_priv *hpriv, void __iomem *mmio);
579c6fd2807SJeff Garzik 	void (*read_preamp)(struct mv_host_priv *hpriv, int idx,
580c6fd2807SJeff Garzik 			   void __iomem *mmio);
581c6fd2807SJeff Garzik 	int (*reset_hc)(struct mv_host_priv *hpriv, void __iomem *mmio,
582c6fd2807SJeff Garzik 			unsigned int n_hc);
583c6fd2807SJeff Garzik 	void (*reset_flash)(struct mv_host_priv *hpriv, void __iomem *mmio);
5847bb3c529SSaeed Bishara 	void (*reset_bus)(struct ata_host *host, void __iomem *mmio);
585c6fd2807SJeff Garzik };
586c6fd2807SJeff Garzik 
58782ef04fbSTejun Heo static int mv_scr_read(struct ata_link *link, unsigned int sc_reg_in, u32 *val);
58882ef04fbSTejun Heo static int mv_scr_write(struct ata_link *link, unsigned int sc_reg_in, u32 val);
58982ef04fbSTejun Heo static int mv5_scr_read(struct ata_link *link, unsigned int sc_reg_in, u32 *val);
59082ef04fbSTejun Heo static int mv5_scr_write(struct ata_link *link, unsigned int sc_reg_in, u32 val);
591c6fd2807SJeff Garzik static int mv_port_start(struct ata_port *ap);
592c6fd2807SJeff Garzik static void mv_port_stop(struct ata_port *ap);
5933e4a1391SMark Lord static int mv_qc_defer(struct ata_queued_cmd *qc);
594c6fd2807SJeff Garzik static void mv_qc_prep(struct ata_queued_cmd *qc);
595c6fd2807SJeff Garzik static void mv_qc_prep_iie(struct ata_queued_cmd *qc);
596c6fd2807SJeff Garzik static unsigned int mv_qc_issue(struct ata_queued_cmd *qc);
597a1efdabaSTejun Heo static int mv_hardreset(struct ata_link *link, unsigned int *class,
598a1efdabaSTejun Heo 			unsigned long deadline);
599bdd4dddeSJeff Garzik static void mv_eh_freeze(struct ata_port *ap);
600bdd4dddeSJeff Garzik static void mv_eh_thaw(struct ata_port *ap);
601f273827eSMark Lord static void mv6_dev_config(struct ata_device *dev);
602c6fd2807SJeff Garzik 
603c6fd2807SJeff Garzik static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
604c6fd2807SJeff Garzik 			   unsigned int port);
605c6fd2807SJeff Garzik static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio);
606c6fd2807SJeff Garzik static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx,
607c6fd2807SJeff Garzik 			   void __iomem *mmio);
608c6fd2807SJeff Garzik static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
609c6fd2807SJeff Garzik 			unsigned int n_hc);
610c6fd2807SJeff Garzik static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio);
6117bb3c529SSaeed Bishara static void mv5_reset_bus(struct ata_host *host, void __iomem *mmio);
612c6fd2807SJeff Garzik 
613c6fd2807SJeff Garzik static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
614c6fd2807SJeff Garzik 			   unsigned int port);
615c6fd2807SJeff Garzik static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio);
616c6fd2807SJeff Garzik static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx,
617c6fd2807SJeff Garzik 			   void __iomem *mmio);
618c6fd2807SJeff Garzik static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
619c6fd2807SJeff Garzik 			unsigned int n_hc);
620c6fd2807SJeff Garzik static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio);
621f351b2d6SSaeed Bishara static void mv_soc_enable_leds(struct mv_host_priv *hpriv,
622f351b2d6SSaeed Bishara 				      void __iomem *mmio);
623f351b2d6SSaeed Bishara static void mv_soc_read_preamp(struct mv_host_priv *hpriv, int idx,
624f351b2d6SSaeed Bishara 				      void __iomem *mmio);
625f351b2d6SSaeed Bishara static int mv_soc_reset_hc(struct mv_host_priv *hpriv,
626f351b2d6SSaeed Bishara 				  void __iomem *mmio, unsigned int n_hc);
627f351b2d6SSaeed Bishara static void mv_soc_reset_flash(struct mv_host_priv *hpriv,
628f351b2d6SSaeed Bishara 				      void __iomem *mmio);
629f351b2d6SSaeed Bishara static void mv_soc_reset_bus(struct ata_host *host, void __iomem *mmio);
63029b7e43cSMartin Michlmayr static void mv_soc_65n_phy_errata(struct mv_host_priv *hpriv,
63129b7e43cSMartin Michlmayr 				  void __iomem *mmio, unsigned int port);
6327bb3c529SSaeed Bishara static void mv_reset_pci_bus(struct ata_host *host, void __iomem *mmio);
633e12bef50SMark Lord static void mv_reset_channel(struct mv_host_priv *hpriv, void __iomem *mmio,
634c6fd2807SJeff Garzik 			     unsigned int port_no);
635e12bef50SMark Lord static int mv_stop_edma(struct ata_port *ap);
636b562468cSMark Lord static int mv_stop_edma_engine(void __iomem *port_mmio);
63700b81235SMark Lord static void mv_edma_cfg(struct ata_port *ap, int want_ncq, int want_edma);
638c6fd2807SJeff Garzik 
639e49856d8SMark Lord static void mv_pmp_select(struct ata_port *ap, int pmp);
640e49856d8SMark Lord static int mv_pmp_hardreset(struct ata_link *link, unsigned int *class,
641e49856d8SMark Lord 				unsigned long deadline);
642e49856d8SMark Lord static int  mv_softreset(struct ata_link *link, unsigned int *class,
643e49856d8SMark Lord 				unsigned long deadline);
64429d187bbSMark Lord static void mv_pmp_error_handler(struct ata_port *ap);
6454c299ca3SMark Lord static void mv_process_crpb_entries(struct ata_port *ap,
6464c299ca3SMark Lord 					struct mv_port_priv *pp);
647c6fd2807SJeff Garzik 
648da14265eSMark Lord static void mv_sff_irq_clear(struct ata_port *ap);
649da14265eSMark Lord static int mv_check_atapi_dma(struct ata_queued_cmd *qc);
650da14265eSMark Lord static void mv_bmdma_setup(struct ata_queued_cmd *qc);
651da14265eSMark Lord static void mv_bmdma_start(struct ata_queued_cmd *qc);
652da14265eSMark Lord static void mv_bmdma_stop(struct ata_queued_cmd *qc);
653da14265eSMark Lord static u8   mv_bmdma_status(struct ata_port *ap);
654d16ab3f6SMark Lord static u8 mv_sff_check_status(struct ata_port *ap);
655da14265eSMark Lord 
656eb73d558SMark Lord /* .sg_tablesize is (MV_MAX_SG_CT / 2) in the structures below
657eb73d558SMark Lord  * because we have to allow room for worst case splitting of
658eb73d558SMark Lord  * PRDs for 64K boundaries in mv_fill_sg().
659eb73d558SMark Lord  */
66013b74085SAndrew Lunn #ifdef CONFIG_PCI
661c5d3e45aSJeff Garzik static struct scsi_host_template mv5_sht = {
66268d1d07bSTejun Heo 	ATA_BASE_SHT(DRV_NAME),
663baf14aa1SJeff Garzik 	.sg_tablesize		= MV_MAX_SG_CT / 2,
664c5d3e45aSJeff Garzik 	.dma_boundary		= MV_DMA_BOUNDARY,
665c5d3e45aSJeff Garzik };
66613b74085SAndrew Lunn #endif
667c5d3e45aSJeff Garzik static struct scsi_host_template mv6_sht = {
66868d1d07bSTejun Heo 	ATA_NCQ_SHT(DRV_NAME),
669138bfdd0SMark Lord 	.can_queue		= MV_MAX_Q_DEPTH - 1,
670baf14aa1SJeff Garzik 	.sg_tablesize		= MV_MAX_SG_CT / 2,
671c6fd2807SJeff Garzik 	.dma_boundary		= MV_DMA_BOUNDARY,
672c6fd2807SJeff Garzik };
673c6fd2807SJeff Garzik 
674029cfd6bSTejun Heo static struct ata_port_operations mv5_ops = {
675029cfd6bSTejun Heo 	.inherits		= &ata_sff_port_ops,
676c6fd2807SJeff Garzik 
677c96f1732SAlan Cox 	.lost_interrupt		= ATA_OP_NULL,
678c96f1732SAlan Cox 
6793e4a1391SMark Lord 	.qc_defer		= mv_qc_defer,
680c6fd2807SJeff Garzik 	.qc_prep		= mv_qc_prep,
681c6fd2807SJeff Garzik 	.qc_issue		= mv_qc_issue,
682c6fd2807SJeff Garzik 
683bdd4dddeSJeff Garzik 	.freeze			= mv_eh_freeze,
684bdd4dddeSJeff Garzik 	.thaw			= mv_eh_thaw,
685a1efdabaSTejun Heo 	.hardreset		= mv_hardreset,
686bdd4dddeSJeff Garzik 
687c6fd2807SJeff Garzik 	.scr_read		= mv5_scr_read,
688c6fd2807SJeff Garzik 	.scr_write		= mv5_scr_write,
689c6fd2807SJeff Garzik 
690c6fd2807SJeff Garzik 	.port_start		= mv_port_start,
691c6fd2807SJeff Garzik 	.port_stop		= mv_port_stop,
692c6fd2807SJeff Garzik };
693c6fd2807SJeff Garzik 
694029cfd6bSTejun Heo static struct ata_port_operations mv6_ops = {
6958930ff25STejun Heo 	.inherits		= &ata_bmdma_port_ops,
696c6fd2807SJeff Garzik 
6978930ff25STejun Heo 	.lost_interrupt		= ATA_OP_NULL,
6988930ff25STejun Heo 
6998930ff25STejun Heo 	.qc_defer		= mv_qc_defer,
7008930ff25STejun Heo 	.qc_prep		= mv_qc_prep,
7018930ff25STejun Heo 	.qc_issue		= mv_qc_issue,
7028930ff25STejun Heo 
7038930ff25STejun Heo 	.dev_config             = mv6_dev_config,
7048930ff25STejun Heo 
7058930ff25STejun Heo 	.freeze			= mv_eh_freeze,
7068930ff25STejun Heo 	.thaw			= mv_eh_thaw,
7078930ff25STejun Heo 	.hardreset		= mv_hardreset,
7088930ff25STejun Heo 	.softreset		= mv_softreset,
709e49856d8SMark Lord 	.pmp_hardreset		= mv_pmp_hardreset,
710e49856d8SMark Lord 	.pmp_softreset		= mv_softreset,
71129d187bbSMark Lord 	.error_handler		= mv_pmp_error_handler,
712da14265eSMark Lord 
7138930ff25STejun Heo 	.scr_read		= mv_scr_read,
7148930ff25STejun Heo 	.scr_write		= mv_scr_write,
7158930ff25STejun Heo 
716d16ab3f6SMark Lord 	.sff_check_status	= mv_sff_check_status,
717da14265eSMark Lord 	.sff_irq_clear		= mv_sff_irq_clear,
718da14265eSMark Lord 	.check_atapi_dma	= mv_check_atapi_dma,
719da14265eSMark Lord 	.bmdma_setup		= mv_bmdma_setup,
720da14265eSMark Lord 	.bmdma_start		= mv_bmdma_start,
721da14265eSMark Lord 	.bmdma_stop		= mv_bmdma_stop,
722da14265eSMark Lord 	.bmdma_status		= mv_bmdma_status,
7238930ff25STejun Heo 
7248930ff25STejun Heo 	.port_start		= mv_port_start,
7258930ff25STejun Heo 	.port_stop		= mv_port_stop,
726c6fd2807SJeff Garzik };
727c6fd2807SJeff Garzik 
728029cfd6bSTejun Heo static struct ata_port_operations mv_iie_ops = {
729029cfd6bSTejun Heo 	.inherits		= &mv6_ops,
730029cfd6bSTejun Heo 	.dev_config		= ATA_OP_NULL,
731c6fd2807SJeff Garzik 	.qc_prep		= mv_qc_prep_iie,
732c6fd2807SJeff Garzik };
733c6fd2807SJeff Garzik 
734c6fd2807SJeff Garzik static const struct ata_port_info mv_port_info[] = {
735c6fd2807SJeff Garzik 	{  /* chip_504x */
73691b1a84cSMark Lord 		.flags		= MV_GEN_I_FLAGS,
737c361acbcSMark Lord 		.pio_mask	= ATA_PIO4,
738bf6263a8SJeff Garzik 		.udma_mask	= ATA_UDMA6,
739c6fd2807SJeff Garzik 		.port_ops	= &mv5_ops,
740c6fd2807SJeff Garzik 	},
741c6fd2807SJeff Garzik 	{  /* chip_508x */
74291b1a84cSMark Lord 		.flags		= MV_GEN_I_FLAGS | MV_FLAG_DUAL_HC,
743c361acbcSMark Lord 		.pio_mask	= ATA_PIO4,
744bf6263a8SJeff Garzik 		.udma_mask	= ATA_UDMA6,
745c6fd2807SJeff Garzik 		.port_ops	= &mv5_ops,
746c6fd2807SJeff Garzik 	},
747c6fd2807SJeff Garzik 	{  /* chip_5080 */
74891b1a84cSMark Lord 		.flags		= MV_GEN_I_FLAGS | MV_FLAG_DUAL_HC,
749c361acbcSMark Lord 		.pio_mask	= ATA_PIO4,
750bf6263a8SJeff Garzik 		.udma_mask	= ATA_UDMA6,
751c6fd2807SJeff Garzik 		.port_ops	= &mv5_ops,
752c6fd2807SJeff Garzik 	},
753c6fd2807SJeff Garzik 	{  /* chip_604x */
75491b1a84cSMark Lord 		.flags		= MV_GEN_II_FLAGS,
755c361acbcSMark Lord 		.pio_mask	= ATA_PIO4,
756bf6263a8SJeff Garzik 		.udma_mask	= ATA_UDMA6,
757c6fd2807SJeff Garzik 		.port_ops	= &mv6_ops,
758c6fd2807SJeff Garzik 	},
759c6fd2807SJeff Garzik 	{  /* chip_608x */
76091b1a84cSMark Lord 		.flags		= MV_GEN_II_FLAGS | MV_FLAG_DUAL_HC,
761c361acbcSMark Lord 		.pio_mask	= ATA_PIO4,
762bf6263a8SJeff Garzik 		.udma_mask	= ATA_UDMA6,
763c6fd2807SJeff Garzik 		.port_ops	= &mv6_ops,
764c6fd2807SJeff Garzik 	},
765c6fd2807SJeff Garzik 	{  /* chip_6042 */
76691b1a84cSMark Lord 		.flags		= MV_GEN_IIE_FLAGS,
767c361acbcSMark Lord 		.pio_mask	= ATA_PIO4,
768bf6263a8SJeff Garzik 		.udma_mask	= ATA_UDMA6,
769c6fd2807SJeff Garzik 		.port_ops	= &mv_iie_ops,
770c6fd2807SJeff Garzik 	},
771c6fd2807SJeff Garzik 	{  /* chip_7042 */
77291b1a84cSMark Lord 		.flags		= MV_GEN_IIE_FLAGS,
773c361acbcSMark Lord 		.pio_mask	= ATA_PIO4,
774bf6263a8SJeff Garzik 		.udma_mask	= ATA_UDMA6,
775c6fd2807SJeff Garzik 		.port_ops	= &mv_iie_ops,
776c6fd2807SJeff Garzik 	},
777f351b2d6SSaeed Bishara 	{  /* chip_soc */
77891b1a84cSMark Lord 		.flags		= MV_GEN_IIE_FLAGS,
779c361acbcSMark Lord 		.pio_mask	= ATA_PIO4,
780f351b2d6SSaeed Bishara 		.udma_mask	= ATA_UDMA6,
781f351b2d6SSaeed Bishara 		.port_ops	= &mv_iie_ops,
782f351b2d6SSaeed Bishara 	},
783c6fd2807SJeff Garzik };
784c6fd2807SJeff Garzik 
785c6fd2807SJeff Garzik static const struct pci_device_id mv_pci_tbl[] = {
7862d2744fcSJeff Garzik 	{ PCI_VDEVICE(MARVELL, 0x5040), chip_504x },
7872d2744fcSJeff Garzik 	{ PCI_VDEVICE(MARVELL, 0x5041), chip_504x },
7882d2744fcSJeff Garzik 	{ PCI_VDEVICE(MARVELL, 0x5080), chip_5080 },
7892d2744fcSJeff Garzik 	{ PCI_VDEVICE(MARVELL, 0x5081), chip_508x },
79046c5784cSMark Lord 	/* RocketRAID 1720/174x have different identifiers */
79146c5784cSMark Lord 	{ PCI_VDEVICE(TTI, 0x1720), chip_6042 },
7924462254aSMark Lord 	{ PCI_VDEVICE(TTI, 0x1740), chip_6042 },
7934462254aSMark Lord 	{ PCI_VDEVICE(TTI, 0x1742), chip_6042 },
794c6fd2807SJeff Garzik 
7952d2744fcSJeff Garzik 	{ PCI_VDEVICE(MARVELL, 0x6040), chip_604x },
7962d2744fcSJeff Garzik 	{ PCI_VDEVICE(MARVELL, 0x6041), chip_604x },
7972d2744fcSJeff Garzik 	{ PCI_VDEVICE(MARVELL, 0x6042), chip_6042 },
7982d2744fcSJeff Garzik 	{ PCI_VDEVICE(MARVELL, 0x6080), chip_608x },
7992d2744fcSJeff Garzik 	{ PCI_VDEVICE(MARVELL, 0x6081), chip_608x },
800c6fd2807SJeff Garzik 
8012d2744fcSJeff Garzik 	{ PCI_VDEVICE(ADAPTEC2, 0x0241), chip_604x },
8022d2744fcSJeff Garzik 
803d9f9c6bcSFlorian Attenberger 	/* Adaptec 1430SA */
804d9f9c6bcSFlorian Attenberger 	{ PCI_VDEVICE(ADAPTEC2, 0x0243), chip_7042 },
805d9f9c6bcSFlorian Attenberger 
80602a121daSMark Lord 	/* Marvell 7042 support */
8076a3d586dSMorrison, Tom 	{ PCI_VDEVICE(MARVELL, 0x7042), chip_7042 },
8086a3d586dSMorrison, Tom 
80902a121daSMark Lord 	/* Highpoint RocketRAID PCIe series */
81002a121daSMark Lord 	{ PCI_VDEVICE(TTI, 0x2300), chip_7042 },
81102a121daSMark Lord 	{ PCI_VDEVICE(TTI, 0x2310), chip_7042 },
81202a121daSMark Lord 
813c6fd2807SJeff Garzik 	{ }			/* terminate list */
814c6fd2807SJeff Garzik };
815c6fd2807SJeff Garzik 
816c6fd2807SJeff Garzik static const struct mv_hw_ops mv5xxx_ops = {
817c6fd2807SJeff Garzik 	.phy_errata		= mv5_phy_errata,
818c6fd2807SJeff Garzik 	.enable_leds		= mv5_enable_leds,
819c6fd2807SJeff Garzik 	.read_preamp		= mv5_read_preamp,
820c6fd2807SJeff Garzik 	.reset_hc		= mv5_reset_hc,
821c6fd2807SJeff Garzik 	.reset_flash		= mv5_reset_flash,
822c6fd2807SJeff Garzik 	.reset_bus		= mv5_reset_bus,
823c6fd2807SJeff Garzik };
824c6fd2807SJeff Garzik 
825c6fd2807SJeff Garzik static const struct mv_hw_ops mv6xxx_ops = {
826c6fd2807SJeff Garzik 	.phy_errata		= mv6_phy_errata,
827c6fd2807SJeff Garzik 	.enable_leds		= mv6_enable_leds,
828c6fd2807SJeff Garzik 	.read_preamp		= mv6_read_preamp,
829c6fd2807SJeff Garzik 	.reset_hc		= mv6_reset_hc,
830c6fd2807SJeff Garzik 	.reset_flash		= mv6_reset_flash,
831c6fd2807SJeff Garzik 	.reset_bus		= mv_reset_pci_bus,
832c6fd2807SJeff Garzik };
833c6fd2807SJeff Garzik 
834f351b2d6SSaeed Bishara static const struct mv_hw_ops mv_soc_ops = {
835f351b2d6SSaeed Bishara 	.phy_errata		= mv6_phy_errata,
836f351b2d6SSaeed Bishara 	.enable_leds		= mv_soc_enable_leds,
837f351b2d6SSaeed Bishara 	.read_preamp		= mv_soc_read_preamp,
838f351b2d6SSaeed Bishara 	.reset_hc		= mv_soc_reset_hc,
839f351b2d6SSaeed Bishara 	.reset_flash		= mv_soc_reset_flash,
840f351b2d6SSaeed Bishara 	.reset_bus		= mv_soc_reset_bus,
841f351b2d6SSaeed Bishara };
842f351b2d6SSaeed Bishara 
84329b7e43cSMartin Michlmayr static const struct mv_hw_ops mv_soc_65n_ops = {
84429b7e43cSMartin Michlmayr 	.phy_errata		= mv_soc_65n_phy_errata,
84529b7e43cSMartin Michlmayr 	.enable_leds		= mv_soc_enable_leds,
84629b7e43cSMartin Michlmayr 	.reset_hc		= mv_soc_reset_hc,
84729b7e43cSMartin Michlmayr 	.reset_flash		= mv_soc_reset_flash,
84829b7e43cSMartin Michlmayr 	.reset_bus		= mv_soc_reset_bus,
84929b7e43cSMartin Michlmayr };
85029b7e43cSMartin Michlmayr 
851c6fd2807SJeff Garzik /*
852c6fd2807SJeff Garzik  * Functions
853c6fd2807SJeff Garzik  */
854c6fd2807SJeff Garzik 
855c6fd2807SJeff Garzik static inline void writelfl(unsigned long data, void __iomem *addr)
856c6fd2807SJeff Garzik {
857c6fd2807SJeff Garzik 	writel(data, addr);
858c6fd2807SJeff Garzik 	(void) readl(addr);	/* flush to avoid PCI posted write */
859c6fd2807SJeff Garzik }
860c6fd2807SJeff Garzik 
861c6fd2807SJeff Garzik static inline unsigned int mv_hc_from_port(unsigned int port)
862c6fd2807SJeff Garzik {
863c6fd2807SJeff Garzik 	return port >> MV_PORT_HC_SHIFT;
864c6fd2807SJeff Garzik }
865c6fd2807SJeff Garzik 
866c6fd2807SJeff Garzik static inline unsigned int mv_hardport_from_port(unsigned int port)
867c6fd2807SJeff Garzik {
868c6fd2807SJeff Garzik 	return port & MV_PORT_MASK;
869c6fd2807SJeff Garzik }
870c6fd2807SJeff Garzik 
8711cfd19aeSMark Lord /*
8721cfd19aeSMark Lord  * Consolidate some rather tricky bit shift calculations.
8731cfd19aeSMark Lord  * This is hot-path stuff, so not a function.
8741cfd19aeSMark Lord  * Simple code, with two return values, so macro rather than inline.
8751cfd19aeSMark Lord  *
8761cfd19aeSMark Lord  * port is the sole input, in range 0..7.
8777368f919SMark Lord  * shift is one output, for use with main_irq_cause / main_irq_mask registers.
8787368f919SMark Lord  * hardport is the other output, in range 0..3.
8791cfd19aeSMark Lord  *
8801cfd19aeSMark Lord  * Note that port and hardport may be the same variable in some cases.
8811cfd19aeSMark Lord  */
8821cfd19aeSMark Lord #define MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport)	\
8831cfd19aeSMark Lord {								\
8841cfd19aeSMark Lord 	shift    = mv_hc_from_port(port) * HC_SHIFT;		\
8851cfd19aeSMark Lord 	hardport = mv_hardport_from_port(port);			\
8861cfd19aeSMark Lord 	shift   += hardport * 2;				\
8871cfd19aeSMark Lord }
8881cfd19aeSMark Lord 
889352fab70SMark Lord static inline void __iomem *mv_hc_base(void __iomem *base, unsigned int hc)
890352fab70SMark Lord {
891cae5a29dSMark Lord 	return (base + SATAHC0_REG_BASE + (hc * MV_SATAHC_REG_SZ));
892352fab70SMark Lord }
893352fab70SMark Lord 
894c6fd2807SJeff Garzik static inline void __iomem *mv_hc_base_from_port(void __iomem *base,
895c6fd2807SJeff Garzik 						 unsigned int port)
896c6fd2807SJeff Garzik {
897c6fd2807SJeff Garzik 	return mv_hc_base(base, mv_hc_from_port(port));
898c6fd2807SJeff Garzik }
899c6fd2807SJeff Garzik 
900c6fd2807SJeff Garzik static inline void __iomem *mv_port_base(void __iomem *base, unsigned int port)
901c6fd2807SJeff Garzik {
902c6fd2807SJeff Garzik 	return  mv_hc_base_from_port(base, port) +
903c6fd2807SJeff Garzik 		MV_SATAHC_ARBTR_REG_SZ +
904c6fd2807SJeff Garzik 		(mv_hardport_from_port(port) * MV_PORT_REG_SZ);
905c6fd2807SJeff Garzik }
906c6fd2807SJeff Garzik 
907e12bef50SMark Lord static void __iomem *mv5_phy_base(void __iomem *mmio, unsigned int port)
908e12bef50SMark Lord {
909e12bef50SMark Lord 	void __iomem *hc_mmio = mv_hc_base_from_port(mmio, port);
910e12bef50SMark Lord 	unsigned long ofs = (mv_hardport_from_port(port) + 1) * 0x100UL;
911e12bef50SMark Lord 
912e12bef50SMark Lord 	return hc_mmio + ofs;
913e12bef50SMark Lord }
914e12bef50SMark Lord 
915f351b2d6SSaeed Bishara static inline void __iomem *mv_host_base(struct ata_host *host)
916f351b2d6SSaeed Bishara {
917f351b2d6SSaeed Bishara 	struct mv_host_priv *hpriv = host->private_data;
918f351b2d6SSaeed Bishara 	return hpriv->base;
919f351b2d6SSaeed Bishara }
920f351b2d6SSaeed Bishara 
921c6fd2807SJeff Garzik static inline void __iomem *mv_ap_base(struct ata_port *ap)
922c6fd2807SJeff Garzik {
923f351b2d6SSaeed Bishara 	return mv_port_base(mv_host_base(ap->host), ap->port_no);
924c6fd2807SJeff Garzik }
925c6fd2807SJeff Garzik 
926cca3974eSJeff Garzik static inline int mv_get_hc_count(unsigned long port_flags)
927c6fd2807SJeff Garzik {
928cca3974eSJeff Garzik 	return ((port_flags & MV_FLAG_DUAL_HC) ? 2 : 1);
929c6fd2807SJeff Garzik }
930c6fd2807SJeff Garzik 
93108da1759SMark Lord /**
93208da1759SMark Lord  *      mv_save_cached_regs - (re-)initialize cached port registers
93308da1759SMark Lord  *      @ap: the port whose registers we are caching
93408da1759SMark Lord  *
93508da1759SMark Lord  *	Initialize the local cache of port registers,
93608da1759SMark Lord  *	so that reading them over and over again can
93708da1759SMark Lord  *	be avoided on the hotter paths of this driver.
93808da1759SMark Lord  *	This saves a few microseconds each time we switch
93908da1759SMark Lord  *	to/from EDMA mode to perform (eg.) a drive cache flush.
94008da1759SMark Lord  */
94108da1759SMark Lord static void mv_save_cached_regs(struct ata_port *ap)
94208da1759SMark Lord {
94308da1759SMark Lord 	void __iomem *port_mmio = mv_ap_base(ap);
94408da1759SMark Lord 	struct mv_port_priv *pp = ap->private_data;
94508da1759SMark Lord 
946cae5a29dSMark Lord 	pp->cached.fiscfg = readl(port_mmio + FISCFG);
947cae5a29dSMark Lord 	pp->cached.ltmode = readl(port_mmio + LTMODE);
948cae5a29dSMark Lord 	pp->cached.haltcond = readl(port_mmio + EDMA_HALTCOND);
949cae5a29dSMark Lord 	pp->cached.unknown_rsvd = readl(port_mmio + EDMA_UNKNOWN_RSVD);
95008da1759SMark Lord }
95108da1759SMark Lord 
95208da1759SMark Lord /**
95308da1759SMark Lord  *      mv_write_cached_reg - write to a cached port register
95408da1759SMark Lord  *      @addr: hardware address of the register
95508da1759SMark Lord  *      @old: pointer to cached value of the register
95608da1759SMark Lord  *      @new: new value for the register
95708da1759SMark Lord  *
95808da1759SMark Lord  *	Write a new value to a cached register,
95908da1759SMark Lord  *	but only if the value is different from before.
96008da1759SMark Lord  */
96108da1759SMark Lord static inline void mv_write_cached_reg(void __iomem *addr, u32 *old, u32 new)
96208da1759SMark Lord {
96308da1759SMark Lord 	if (new != *old) {
96412f3b6d7SMark Lord 		unsigned long laddr;
96508da1759SMark Lord 		*old = new;
96612f3b6d7SMark Lord 		/*
96712f3b6d7SMark Lord 		 * Workaround for 88SX60x1-B2 FEr SATA#13:
96812f3b6d7SMark Lord 		 * Read-after-write is needed to prevent generating 64-bit
96912f3b6d7SMark Lord 		 * write cycles on the PCI bus for SATA interface registers
97012f3b6d7SMark Lord 		 * at offsets ending in 0x4 or 0xc.
97112f3b6d7SMark Lord 		 *
97212f3b6d7SMark Lord 		 * Looks like a lot of fuss, but it avoids an unnecessary
97312f3b6d7SMark Lord 		 * +1 usec read-after-write delay for unaffected registers.
97412f3b6d7SMark Lord 		 */
97512f3b6d7SMark Lord 		laddr = (long)addr & 0xffff;
97612f3b6d7SMark Lord 		if (laddr >= 0x300 && laddr <= 0x33c) {
97712f3b6d7SMark Lord 			laddr &= 0x000f;
97812f3b6d7SMark Lord 			if (laddr == 0x4 || laddr == 0xc) {
97912f3b6d7SMark Lord 				writelfl(new, addr); /* read after write */
98012f3b6d7SMark Lord 				return;
98112f3b6d7SMark Lord 			}
98212f3b6d7SMark Lord 		}
98312f3b6d7SMark Lord 		writel(new, addr); /* unaffected by the errata */
98408da1759SMark Lord 	}
98508da1759SMark Lord }
98608da1759SMark Lord 
987c5d3e45aSJeff Garzik static void mv_set_edma_ptrs(void __iomem *port_mmio,
988c5d3e45aSJeff Garzik 			     struct mv_host_priv *hpriv,
989c5d3e45aSJeff Garzik 			     struct mv_port_priv *pp)
990c5d3e45aSJeff Garzik {
991bdd4dddeSJeff Garzik 	u32 index;
992bdd4dddeSJeff Garzik 
993c5d3e45aSJeff Garzik 	/*
994c5d3e45aSJeff Garzik 	 * initialize request queue
995c5d3e45aSJeff Garzik 	 */
996fcfb1f77SMark Lord 	pp->req_idx &= MV_MAX_Q_DEPTH_MASK;	/* paranoia */
997fcfb1f77SMark Lord 	index = pp->req_idx << EDMA_REQ_Q_PTR_SHIFT;
998bdd4dddeSJeff Garzik 
999c5d3e45aSJeff Garzik 	WARN_ON(pp->crqb_dma & 0x3ff);
1000cae5a29dSMark Lord 	writel((pp->crqb_dma >> 16) >> 16, port_mmio + EDMA_REQ_Q_BASE_HI);
1001bdd4dddeSJeff Garzik 	writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | index,
1002cae5a29dSMark Lord 		 port_mmio + EDMA_REQ_Q_IN_PTR);
1003cae5a29dSMark Lord 	writelfl(index, port_mmio + EDMA_REQ_Q_OUT_PTR);
1004c5d3e45aSJeff Garzik 
1005c5d3e45aSJeff Garzik 	/*
1006c5d3e45aSJeff Garzik 	 * initialize response queue
1007c5d3e45aSJeff Garzik 	 */
1008fcfb1f77SMark Lord 	pp->resp_idx &= MV_MAX_Q_DEPTH_MASK;	/* paranoia */
1009fcfb1f77SMark Lord 	index = pp->resp_idx << EDMA_RSP_Q_PTR_SHIFT;
1010bdd4dddeSJeff Garzik 
1011c5d3e45aSJeff Garzik 	WARN_ON(pp->crpb_dma & 0xff);
1012cae5a29dSMark Lord 	writel((pp->crpb_dma >> 16) >> 16, port_mmio + EDMA_RSP_Q_BASE_HI);
1013cae5a29dSMark Lord 	writelfl(index, port_mmio + EDMA_RSP_Q_IN_PTR);
1014bdd4dddeSJeff Garzik 	writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) | index,
1015cae5a29dSMark Lord 		 port_mmio + EDMA_RSP_Q_OUT_PTR);
1016c5d3e45aSJeff Garzik }
1017c5d3e45aSJeff Garzik 
10182b748a0aSMark Lord static void mv_write_main_irq_mask(u32 mask, struct mv_host_priv *hpriv)
10192b748a0aSMark Lord {
10202b748a0aSMark Lord 	/*
10212b748a0aSMark Lord 	 * When writing to the main_irq_mask in hardware,
10222b748a0aSMark Lord 	 * we must ensure exclusivity between the interrupt coalescing bits
10232b748a0aSMark Lord 	 * and the corresponding individual port DONE_IRQ bits.
10242b748a0aSMark Lord 	 *
10252b748a0aSMark Lord 	 * Note that this register is really an "IRQ enable" register,
10262b748a0aSMark Lord 	 * not an "IRQ mask" register as Marvell's naming might suggest.
10272b748a0aSMark Lord 	 */
10282b748a0aSMark Lord 	if (mask & (ALL_PORTS_COAL_DONE | PORTS_0_3_COAL_DONE))
10292b748a0aSMark Lord 		mask &= ~DONE_IRQ_0_3;
10302b748a0aSMark Lord 	if (mask & (ALL_PORTS_COAL_DONE | PORTS_4_7_COAL_DONE))
10312b748a0aSMark Lord 		mask &= ~DONE_IRQ_4_7;
10322b748a0aSMark Lord 	writelfl(mask, hpriv->main_irq_mask_addr);
10332b748a0aSMark Lord }
10342b748a0aSMark Lord 
1035c4de573bSMark Lord static void mv_set_main_irq_mask(struct ata_host *host,
1036c4de573bSMark Lord 				 u32 disable_bits, u32 enable_bits)
1037c4de573bSMark Lord {
1038c4de573bSMark Lord 	struct mv_host_priv *hpriv = host->private_data;
1039c4de573bSMark Lord 	u32 old_mask, new_mask;
1040c4de573bSMark Lord 
104196e2c487SMark Lord 	old_mask = hpriv->main_irq_mask;
1042c4de573bSMark Lord 	new_mask = (old_mask & ~disable_bits) | enable_bits;
104396e2c487SMark Lord 	if (new_mask != old_mask) {
104496e2c487SMark Lord 		hpriv->main_irq_mask = new_mask;
10452b748a0aSMark Lord 		mv_write_main_irq_mask(new_mask, hpriv);
1046c4de573bSMark Lord 	}
104796e2c487SMark Lord }
1048c4de573bSMark Lord 
1049c4de573bSMark Lord static void mv_enable_port_irqs(struct ata_port *ap,
1050c4de573bSMark Lord 				     unsigned int port_bits)
1051c4de573bSMark Lord {
1052c4de573bSMark Lord 	unsigned int shift, hardport, port = ap->port_no;
1053c4de573bSMark Lord 	u32 disable_bits, enable_bits;
1054c4de573bSMark Lord 
1055c4de573bSMark Lord 	MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport);
1056c4de573bSMark Lord 
1057c4de573bSMark Lord 	disable_bits = (DONE_IRQ | ERR_IRQ) << shift;
1058c4de573bSMark Lord 	enable_bits  = port_bits << shift;
1059c4de573bSMark Lord 	mv_set_main_irq_mask(ap->host, disable_bits, enable_bits);
1060c4de573bSMark Lord }
1061c4de573bSMark Lord 
106200b81235SMark Lord static void mv_clear_and_enable_port_irqs(struct ata_port *ap,
106300b81235SMark Lord 					  void __iomem *port_mmio,
106400b81235SMark Lord 					  unsigned int port_irqs)
1065c6fd2807SJeff Garzik {
10660c58912eSMark Lord 	struct mv_host_priv *hpriv = ap->host->private_data;
1067352fab70SMark Lord 	int hardport = mv_hardport_from_port(ap->port_no);
10680c58912eSMark Lord 	void __iomem *hc_mmio = mv_hc_base_from_port(
1069b0bccb18SMark Lord 				mv_host_base(ap->host), ap->port_no);
1070cae6edc3SMark Lord 	u32 hc_irq_cause;
10710c58912eSMark Lord 
1072bdd4dddeSJeff Garzik 	/* clear EDMA event indicators, if any */
1073cae5a29dSMark Lord 	writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE);
1074bdd4dddeSJeff Garzik 
1075cae6edc3SMark Lord 	/* clear pending irq events */
1076cae6edc3SMark Lord 	hc_irq_cause = ~((DEV_IRQ | DMA_IRQ) << hardport);
1077cae5a29dSMark Lord 	writelfl(hc_irq_cause, hc_mmio + HC_IRQ_CAUSE);
10780c58912eSMark Lord 
10790c58912eSMark Lord 	/* clear FIS IRQ Cause */
1080e4006077SMark Lord 	if (IS_GEN_IIE(hpriv))
1081cae5a29dSMark Lord 		writelfl(0, port_mmio + FIS_IRQ_CAUSE);
10820c58912eSMark Lord 
108300b81235SMark Lord 	mv_enable_port_irqs(ap, port_irqs);
108400b81235SMark Lord }
108500b81235SMark Lord 
10862b748a0aSMark Lord static void mv_set_irq_coalescing(struct ata_host *host,
10872b748a0aSMark Lord 				  unsigned int count, unsigned int usecs)
10882b748a0aSMark Lord {
10892b748a0aSMark Lord 	struct mv_host_priv *hpriv = host->private_data;
10902b748a0aSMark Lord 	void __iomem *mmio = hpriv->base, *hc_mmio;
10912b748a0aSMark Lord 	u32 coal_enable = 0;
10922b748a0aSMark Lord 	unsigned long flags;
10936abf4678SMark Lord 	unsigned int clks, is_dual_hc = hpriv->n_ports > MV_PORTS_PER_HC;
10942b748a0aSMark Lord 	const u32 coal_disable = PORTS_0_3_COAL_DONE | PORTS_4_7_COAL_DONE |
10952b748a0aSMark Lord 							ALL_PORTS_COAL_DONE;
10962b748a0aSMark Lord 
10972b748a0aSMark Lord 	/* Disable IRQ coalescing if either threshold is zero */
10982b748a0aSMark Lord 	if (!usecs || !count) {
10992b748a0aSMark Lord 		clks = count = 0;
11002b748a0aSMark Lord 	} else {
11012b748a0aSMark Lord 		/* Respect maximum limits of the hardware */
11022b748a0aSMark Lord 		clks = usecs * COAL_CLOCKS_PER_USEC;
11032b748a0aSMark Lord 		if (clks > MAX_COAL_TIME_THRESHOLD)
11042b748a0aSMark Lord 			clks = MAX_COAL_TIME_THRESHOLD;
11052b748a0aSMark Lord 		if (count > MAX_COAL_IO_COUNT)
11062b748a0aSMark Lord 			count = MAX_COAL_IO_COUNT;
11072b748a0aSMark Lord 	}
11082b748a0aSMark Lord 
11092b748a0aSMark Lord 	spin_lock_irqsave(&host->lock, flags);
11106abf4678SMark Lord 	mv_set_main_irq_mask(host, coal_disable, 0);
11112b748a0aSMark Lord 
11126abf4678SMark Lord 	if (is_dual_hc && !IS_GEN_I(hpriv)) {
11132b748a0aSMark Lord 		/*
11146abf4678SMark Lord 		 * GEN_II/GEN_IIE with dual host controllers:
11156abf4678SMark Lord 		 * one set of global thresholds for the entire chip.
11162b748a0aSMark Lord 		 */
1117cae5a29dSMark Lord 		writel(clks,  mmio + IRQ_COAL_TIME_THRESHOLD);
1118cae5a29dSMark Lord 		writel(count, mmio + IRQ_COAL_IO_THRESHOLD);
11192b748a0aSMark Lord 		/* clear leftover coal IRQ bit */
1120cae5a29dSMark Lord 		writel(~ALL_PORTS_COAL_IRQ, mmio + IRQ_COAL_CAUSE);
11216abf4678SMark Lord 		if (count)
11222b748a0aSMark Lord 			coal_enable = ALL_PORTS_COAL_DONE;
11236abf4678SMark Lord 		clks = count = 0; /* force clearing of regular regs below */
11242b748a0aSMark Lord 	}
11256abf4678SMark Lord 
11262b748a0aSMark Lord 	/*
11272b748a0aSMark Lord 	 * All chips: independent thresholds for each HC on the chip.
11282b748a0aSMark Lord 	 */
11292b748a0aSMark Lord 	hc_mmio = mv_hc_base_from_port(mmio, 0);
1130cae5a29dSMark Lord 	writel(clks,  hc_mmio + HC_IRQ_COAL_TIME_THRESHOLD);
1131cae5a29dSMark Lord 	writel(count, hc_mmio + HC_IRQ_COAL_IO_THRESHOLD);
1132cae5a29dSMark Lord 	writel(~HC_COAL_IRQ, hc_mmio + HC_IRQ_CAUSE);
11336abf4678SMark Lord 	if (count)
11342b748a0aSMark Lord 		coal_enable |= PORTS_0_3_COAL_DONE;
11356abf4678SMark Lord 	if (is_dual_hc) {
11362b748a0aSMark Lord 		hc_mmio = mv_hc_base_from_port(mmio, MV_PORTS_PER_HC);
1137cae5a29dSMark Lord 		writel(clks,  hc_mmio + HC_IRQ_COAL_TIME_THRESHOLD);
1138cae5a29dSMark Lord 		writel(count, hc_mmio + HC_IRQ_COAL_IO_THRESHOLD);
1139cae5a29dSMark Lord 		writel(~HC_COAL_IRQ, hc_mmio + HC_IRQ_CAUSE);
11406abf4678SMark Lord 		if (count)
11412b748a0aSMark Lord 			coal_enable |= PORTS_4_7_COAL_DONE;
11422b748a0aSMark Lord 	}
11432b748a0aSMark Lord 
11446abf4678SMark Lord 	mv_set_main_irq_mask(host, 0, coal_enable);
11452b748a0aSMark Lord 	spin_unlock_irqrestore(&host->lock, flags);
11462b748a0aSMark Lord }
11472b748a0aSMark Lord 
114800b81235SMark Lord /**
114900b81235SMark Lord  *      mv_start_edma - Enable eDMA engine
115000b81235SMark Lord  *      @base: port base address
115100b81235SMark Lord  *      @pp: port private data
115200b81235SMark Lord  *
115300b81235SMark Lord  *      Verify the local cache of the eDMA state is accurate with a
115400b81235SMark Lord  *      WARN_ON.
115500b81235SMark Lord  *
115600b81235SMark Lord  *      LOCKING:
115700b81235SMark Lord  *      Inherited from caller.
115800b81235SMark Lord  */
115900b81235SMark Lord static void mv_start_edma(struct ata_port *ap, void __iomem *port_mmio,
116000b81235SMark Lord 			 struct mv_port_priv *pp, u8 protocol)
116100b81235SMark Lord {
116200b81235SMark Lord 	int want_ncq = (protocol == ATA_PROT_NCQ);
116300b81235SMark Lord 
116400b81235SMark Lord 	if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) {
116500b81235SMark Lord 		int using_ncq = ((pp->pp_flags & MV_PP_FLAG_NCQ_EN) != 0);
116600b81235SMark Lord 		if (want_ncq != using_ncq)
116700b81235SMark Lord 			mv_stop_edma(ap);
116800b81235SMark Lord 	}
116900b81235SMark Lord 	if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN)) {
117000b81235SMark Lord 		struct mv_host_priv *hpriv = ap->host->private_data;
117100b81235SMark Lord 
117200b81235SMark Lord 		mv_edma_cfg(ap, want_ncq, 1);
117300b81235SMark Lord 
1174f630d562SMark Lord 		mv_set_edma_ptrs(port_mmio, hpriv, pp);
117500b81235SMark Lord 		mv_clear_and_enable_port_irqs(ap, port_mmio, DONE_IRQ|ERR_IRQ);
1176bdd4dddeSJeff Garzik 
1177cae5a29dSMark Lord 		writelfl(EDMA_EN, port_mmio + EDMA_CMD);
1178c6fd2807SJeff Garzik 		pp->pp_flags |= MV_PP_FLAG_EDMA_EN;
1179c6fd2807SJeff Garzik 	}
1180c6fd2807SJeff Garzik }
1181c6fd2807SJeff Garzik 
11829b2c4e0bSMark Lord static void mv_wait_for_edma_empty_idle(struct ata_port *ap)
11839b2c4e0bSMark Lord {
11849b2c4e0bSMark Lord 	void __iomem *port_mmio = mv_ap_base(ap);
11859b2c4e0bSMark Lord 	const u32 empty_idle = (EDMA_STATUS_CACHE_EMPTY | EDMA_STATUS_IDLE);
11869b2c4e0bSMark Lord 	const int per_loop = 5, timeout = (15 * 1000 / per_loop);
11879b2c4e0bSMark Lord 	int i;
11889b2c4e0bSMark Lord 
11899b2c4e0bSMark Lord 	/*
11909b2c4e0bSMark Lord 	 * Wait for the EDMA engine to finish transactions in progress.
1191c46938ccSMark Lord 	 * No idea what a good "timeout" value might be, but measurements
1192c46938ccSMark Lord 	 * indicate that it often requires hundreds of microseconds
1193c46938ccSMark Lord 	 * with two drives in-use.  So we use the 15msec value above
1194c46938ccSMark Lord 	 * as a rough guess at what even more drives might require.
11959b2c4e0bSMark Lord 	 */
11969b2c4e0bSMark Lord 	for (i = 0; i < timeout; ++i) {
1197cae5a29dSMark Lord 		u32 edma_stat = readl(port_mmio + EDMA_STATUS);
11989b2c4e0bSMark Lord 		if ((edma_stat & empty_idle) == empty_idle)
11999b2c4e0bSMark Lord 			break;
12009b2c4e0bSMark Lord 		udelay(per_loop);
12019b2c4e0bSMark Lord 	}
1202a9a79dfeSJoe Perches 	/* ata_port_info(ap, "%s: %u+ usecs\n", __func__, i); */
12039b2c4e0bSMark Lord }
12049b2c4e0bSMark Lord 
1205c6fd2807SJeff Garzik /**
1206e12bef50SMark Lord  *      mv_stop_edma_engine - Disable eDMA engine
1207b562468cSMark Lord  *      @port_mmio: io base address
1208c6fd2807SJeff Garzik  *
1209c6fd2807SJeff Garzik  *      LOCKING:
1210c6fd2807SJeff Garzik  *      Inherited from caller.
1211c6fd2807SJeff Garzik  */
1212b562468cSMark Lord static int mv_stop_edma_engine(void __iomem *port_mmio)
1213c6fd2807SJeff Garzik {
1214b562468cSMark Lord 	int i;
1215c6fd2807SJeff Garzik 
1216b562468cSMark Lord 	/* Disable eDMA.  The disable bit auto clears. */
1217cae5a29dSMark Lord 	writelfl(EDMA_DS, port_mmio + EDMA_CMD);
1218c6fd2807SJeff Garzik 
1219b562468cSMark Lord 	/* Wait for the chip to confirm eDMA is off. */
1220b562468cSMark Lord 	for (i = 10000; i > 0; i--) {
1221cae5a29dSMark Lord 		u32 reg = readl(port_mmio + EDMA_CMD);
12224537deb5SJeff Garzik 		if (!(reg & EDMA_EN))
1223b562468cSMark Lord 			return 0;
1224b562468cSMark Lord 		udelay(10);
1225c6fd2807SJeff Garzik 	}
1226b562468cSMark Lord 	return -EIO;
1227c6fd2807SJeff Garzik }
1228c6fd2807SJeff Garzik 
1229e12bef50SMark Lord static int mv_stop_edma(struct ata_port *ap)
1230c6fd2807SJeff Garzik {
1231c6fd2807SJeff Garzik 	void __iomem *port_mmio = mv_ap_base(ap);
1232c6fd2807SJeff Garzik 	struct mv_port_priv *pp = ap->private_data;
123366e57a2cSMark Lord 	int err = 0;
1234c6fd2807SJeff Garzik 
1235b562468cSMark Lord 	if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN))
1236b562468cSMark Lord 		return 0;
1237c6fd2807SJeff Garzik 	pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
12389b2c4e0bSMark Lord 	mv_wait_for_edma_empty_idle(ap);
1239b562468cSMark Lord 	if (mv_stop_edma_engine(port_mmio)) {
1240a9a79dfeSJoe Perches 		ata_port_err(ap, "Unable to stop eDMA\n");
124166e57a2cSMark Lord 		err = -EIO;
1242c6fd2807SJeff Garzik 	}
124366e57a2cSMark Lord 	mv_edma_cfg(ap, 0, 0);
124466e57a2cSMark Lord 	return err;
12450ea9e179SJeff Garzik }
12460ea9e179SJeff Garzik 
1247c6fd2807SJeff Garzik #ifdef ATA_DEBUG
1248c6fd2807SJeff Garzik static void mv_dump_mem(void __iomem *start, unsigned bytes)
1249c6fd2807SJeff Garzik {
1250c6fd2807SJeff Garzik 	int b, w;
1251c6fd2807SJeff Garzik 	for (b = 0; b < bytes; ) {
1252c6fd2807SJeff Garzik 		DPRINTK("%p: ", start + b);
1253c6fd2807SJeff Garzik 		for (w = 0; b < bytes && w < 4; w++) {
1254c6fd2807SJeff Garzik 			printk("%08x ", readl(start + b));
1255c6fd2807SJeff Garzik 			b += sizeof(u32);
1256c6fd2807SJeff Garzik 		}
1257c6fd2807SJeff Garzik 		printk("\n");
1258c6fd2807SJeff Garzik 	}
1259c6fd2807SJeff Garzik }
1260c6fd2807SJeff Garzik #endif
126113b74085SAndrew Lunn #if defined(ATA_DEBUG) || defined(CONFIG_PCI)
1262c6fd2807SJeff Garzik static void mv_dump_pci_cfg(struct pci_dev *pdev, unsigned bytes)
1263c6fd2807SJeff Garzik {
1264c6fd2807SJeff Garzik #ifdef ATA_DEBUG
1265c6fd2807SJeff Garzik 	int b, w;
1266c6fd2807SJeff Garzik 	u32 dw;
1267c6fd2807SJeff Garzik 	for (b = 0; b < bytes; ) {
1268c6fd2807SJeff Garzik 		DPRINTK("%02x: ", b);
1269c6fd2807SJeff Garzik 		for (w = 0; b < bytes && w < 4; w++) {
1270c6fd2807SJeff Garzik 			(void) pci_read_config_dword(pdev, b, &dw);
1271c6fd2807SJeff Garzik 			printk("%08x ", dw);
1272c6fd2807SJeff Garzik 			b += sizeof(u32);
1273c6fd2807SJeff Garzik 		}
1274c6fd2807SJeff Garzik 		printk("\n");
1275c6fd2807SJeff Garzik 	}
1276c6fd2807SJeff Garzik #endif
1277c6fd2807SJeff Garzik }
127813b74085SAndrew Lunn #endif
1279c6fd2807SJeff Garzik static void mv_dump_all_regs(void __iomem *mmio_base, int port,
1280c6fd2807SJeff Garzik 			     struct pci_dev *pdev)
1281c6fd2807SJeff Garzik {
1282c6fd2807SJeff Garzik #ifdef ATA_DEBUG
1283c6fd2807SJeff Garzik 	void __iomem *hc_base = mv_hc_base(mmio_base,
1284c6fd2807SJeff Garzik 					   port >> MV_PORT_HC_SHIFT);
1285c6fd2807SJeff Garzik 	void __iomem *port_base;
1286c6fd2807SJeff Garzik 	int start_port, num_ports, p, start_hc, num_hcs, hc;
1287c6fd2807SJeff Garzik 
1288c6fd2807SJeff Garzik 	if (0 > port) {
1289c6fd2807SJeff Garzik 		start_hc = start_port = 0;
1290c6fd2807SJeff Garzik 		num_ports = 8;		/* shld be benign for 4 port devs */
1291c6fd2807SJeff Garzik 		num_hcs = 2;
1292c6fd2807SJeff Garzik 	} else {
1293c6fd2807SJeff Garzik 		start_hc = port >> MV_PORT_HC_SHIFT;
1294c6fd2807SJeff Garzik 		start_port = port;
1295c6fd2807SJeff Garzik 		num_ports = num_hcs = 1;
1296c6fd2807SJeff Garzik 	}
1297c6fd2807SJeff Garzik 	DPRINTK("All registers for port(s) %u-%u:\n", start_port,
1298c6fd2807SJeff Garzik 		num_ports > 1 ? num_ports - 1 : start_port);
1299c6fd2807SJeff Garzik 
1300c6fd2807SJeff Garzik 	if (NULL != pdev) {
1301c6fd2807SJeff Garzik 		DPRINTK("PCI config space regs:\n");
1302c6fd2807SJeff Garzik 		mv_dump_pci_cfg(pdev, 0x68);
1303c6fd2807SJeff Garzik 	}
1304c6fd2807SJeff Garzik 	DPRINTK("PCI regs:\n");
1305c6fd2807SJeff Garzik 	mv_dump_mem(mmio_base+0xc00, 0x3c);
1306c6fd2807SJeff Garzik 	mv_dump_mem(mmio_base+0xd00, 0x34);
1307c6fd2807SJeff Garzik 	mv_dump_mem(mmio_base+0xf00, 0x4);
1308c6fd2807SJeff Garzik 	mv_dump_mem(mmio_base+0x1d00, 0x6c);
1309c6fd2807SJeff Garzik 	for (hc = start_hc; hc < start_hc + num_hcs; hc++) {
1310c6fd2807SJeff Garzik 		hc_base = mv_hc_base(mmio_base, hc);
1311c6fd2807SJeff Garzik 		DPRINTK("HC regs (HC %i):\n", hc);
1312c6fd2807SJeff Garzik 		mv_dump_mem(hc_base, 0x1c);
1313c6fd2807SJeff Garzik 	}
1314c6fd2807SJeff Garzik 	for (p = start_port; p < start_port + num_ports; p++) {
1315c6fd2807SJeff Garzik 		port_base = mv_port_base(mmio_base, p);
1316c6fd2807SJeff Garzik 		DPRINTK("EDMA regs (port %i):\n", p);
1317c6fd2807SJeff Garzik 		mv_dump_mem(port_base, 0x54);
1318c6fd2807SJeff Garzik 		DPRINTK("SATA regs (port %i):\n", p);
1319c6fd2807SJeff Garzik 		mv_dump_mem(port_base+0x300, 0x60);
1320c6fd2807SJeff Garzik 	}
1321c6fd2807SJeff Garzik #endif
1322c6fd2807SJeff Garzik }
1323c6fd2807SJeff Garzik 
1324c6fd2807SJeff Garzik static unsigned int mv_scr_offset(unsigned int sc_reg_in)
1325c6fd2807SJeff Garzik {
1326c6fd2807SJeff Garzik 	unsigned int ofs;
1327c6fd2807SJeff Garzik 
1328c6fd2807SJeff Garzik 	switch (sc_reg_in) {
1329c6fd2807SJeff Garzik 	case SCR_STATUS:
1330c6fd2807SJeff Garzik 	case SCR_CONTROL:
1331c6fd2807SJeff Garzik 	case SCR_ERROR:
1332cae5a29dSMark Lord 		ofs = SATA_STATUS + (sc_reg_in * sizeof(u32));
1333c6fd2807SJeff Garzik 		break;
1334c6fd2807SJeff Garzik 	case SCR_ACTIVE:
1335cae5a29dSMark Lord 		ofs = SATA_ACTIVE;   /* active is not with the others */
1336c6fd2807SJeff Garzik 		break;
1337c6fd2807SJeff Garzik 	default:
1338c6fd2807SJeff Garzik 		ofs = 0xffffffffU;
1339c6fd2807SJeff Garzik 		break;
1340c6fd2807SJeff Garzik 	}
1341c6fd2807SJeff Garzik 	return ofs;
1342c6fd2807SJeff Garzik }
1343c6fd2807SJeff Garzik 
134482ef04fbSTejun Heo static int mv_scr_read(struct ata_link *link, unsigned int sc_reg_in, u32 *val)
1345c6fd2807SJeff Garzik {
1346c6fd2807SJeff Garzik 	unsigned int ofs = mv_scr_offset(sc_reg_in);
1347c6fd2807SJeff Garzik 
1348da3dbb17STejun Heo 	if (ofs != 0xffffffffU) {
134982ef04fbSTejun Heo 		*val = readl(mv_ap_base(link->ap) + ofs);
1350da3dbb17STejun Heo 		return 0;
1351da3dbb17STejun Heo 	} else
1352da3dbb17STejun Heo 		return -EINVAL;
1353c6fd2807SJeff Garzik }
1354c6fd2807SJeff Garzik 
135582ef04fbSTejun Heo static int mv_scr_write(struct ata_link *link, unsigned int sc_reg_in, u32 val)
1356c6fd2807SJeff Garzik {
1357c6fd2807SJeff Garzik 	unsigned int ofs = mv_scr_offset(sc_reg_in);
1358c6fd2807SJeff Garzik 
1359da3dbb17STejun Heo 	if (ofs != 0xffffffffU) {
136020091773SMark Lord 		void __iomem *addr = mv_ap_base(link->ap) + ofs;
136120091773SMark Lord 		if (sc_reg_in == SCR_CONTROL) {
136220091773SMark Lord 			/*
136320091773SMark Lord 			 * Workaround for 88SX60x1 FEr SATA#26:
136420091773SMark Lord 			 *
136525985edcSLucas De Marchi 			 * COMRESETs have to take care not to accidentally
136620091773SMark Lord 			 * put the drive to sleep when writing SCR_CONTROL.
136720091773SMark Lord 			 * Setting bits 12..15 prevents this problem.
136820091773SMark Lord 			 *
136920091773SMark Lord 			 * So if we see an outbound COMMRESET, set those bits.
137020091773SMark Lord 			 * Ditto for the followup write that clears the reset.
137120091773SMark Lord 			 *
137220091773SMark Lord 			 * The proprietary driver does this for
137320091773SMark Lord 			 * all chip versions, and so do we.
137420091773SMark Lord 			 */
137520091773SMark Lord 			if ((val & 0xf) == 1 || (readl(addr) & 0xf) == 1)
137620091773SMark Lord 				val |= 0xf000;
137720091773SMark Lord 		}
137820091773SMark Lord 		writelfl(val, addr);
1379da3dbb17STejun Heo 		return 0;
1380da3dbb17STejun Heo 	} else
1381da3dbb17STejun Heo 		return -EINVAL;
1382c6fd2807SJeff Garzik }
1383c6fd2807SJeff Garzik 
1384f273827eSMark Lord static void mv6_dev_config(struct ata_device *adev)
1385f273827eSMark Lord {
1386f273827eSMark Lord 	/*
1387e49856d8SMark Lord 	 * Deal with Gen-II ("mv6") hardware quirks/restrictions:
1388e49856d8SMark Lord 	 *
1389e49856d8SMark Lord 	 * Gen-II does not support NCQ over a port multiplier
1390e49856d8SMark Lord 	 *  (no FIS-based switching).
1391f273827eSMark Lord 	 */
1392e49856d8SMark Lord 	if (adev->flags & ATA_DFLAG_NCQ) {
1393352fab70SMark Lord 		if (sata_pmp_attached(adev->link->ap)) {
1394e49856d8SMark Lord 			adev->flags &= ~ATA_DFLAG_NCQ;
1395a9a79dfeSJoe Perches 			ata_dev_info(adev,
1396352fab70SMark Lord 				"NCQ disabled for command-based switching\n");
1397352fab70SMark Lord 		}
1398f273827eSMark Lord 	}
1399e49856d8SMark Lord }
1400f273827eSMark Lord 
14013e4a1391SMark Lord static int mv_qc_defer(struct ata_queued_cmd *qc)
14023e4a1391SMark Lord {
14033e4a1391SMark Lord 	struct ata_link *link = qc->dev->link;
14043e4a1391SMark Lord 	struct ata_port *ap = link->ap;
14053e4a1391SMark Lord 	struct mv_port_priv *pp = ap->private_data;
14063e4a1391SMark Lord 
14073e4a1391SMark Lord 	/*
140829d187bbSMark Lord 	 * Don't allow new commands if we're in a delayed EH state
140929d187bbSMark Lord 	 * for NCQ and/or FIS-based switching.
141029d187bbSMark Lord 	 */
141129d187bbSMark Lord 	if (pp->pp_flags & MV_PP_FLAG_DELAYED_EH)
141229d187bbSMark Lord 		return ATA_DEFER_PORT;
1413159a7ff7SGwendal Grignou 
1414159a7ff7SGwendal Grignou 	/* PIO commands need exclusive link: no other commands [DMA or PIO]
1415159a7ff7SGwendal Grignou 	 * can run concurrently.
1416159a7ff7SGwendal Grignou 	 * set excl_link when we want to send a PIO command in DMA mode
1417159a7ff7SGwendal Grignou 	 * or a non-NCQ command in NCQ mode.
1418159a7ff7SGwendal Grignou 	 * When we receive a command from that link, and there are no
1419159a7ff7SGwendal Grignou 	 * outstanding commands, mark a flag to clear excl_link and let
1420159a7ff7SGwendal Grignou 	 * the command go through.
1421159a7ff7SGwendal Grignou 	 */
1422159a7ff7SGwendal Grignou 	if (unlikely(ap->excl_link)) {
1423159a7ff7SGwendal Grignou 		if (link == ap->excl_link) {
1424159a7ff7SGwendal Grignou 			if (ap->nr_active_links)
1425159a7ff7SGwendal Grignou 				return ATA_DEFER_PORT;
1426159a7ff7SGwendal Grignou 			qc->flags |= ATA_QCFLAG_CLEAR_EXCL;
1427159a7ff7SGwendal Grignou 			return 0;
1428159a7ff7SGwendal Grignou 		} else
1429159a7ff7SGwendal Grignou 			return ATA_DEFER_PORT;
1430159a7ff7SGwendal Grignou 	}
1431159a7ff7SGwendal Grignou 
143229d187bbSMark Lord 	/*
14333e4a1391SMark Lord 	 * If the port is completely idle, then allow the new qc.
14343e4a1391SMark Lord 	 */
14353e4a1391SMark Lord 	if (ap->nr_active_links == 0)
14363e4a1391SMark Lord 		return 0;
14373e4a1391SMark Lord 
14383e4a1391SMark Lord 	/*
14394bdee6c5STejun Heo 	 * The port is operating in host queuing mode (EDMA) with NCQ
14404bdee6c5STejun Heo 	 * enabled, allow multiple NCQ commands.  EDMA also allows
14414bdee6c5STejun Heo 	 * queueing multiple DMA commands but libata core currently
14424bdee6c5STejun Heo 	 * doesn't allow it.
14433e4a1391SMark Lord 	 */
14444bdee6c5STejun Heo 	if ((pp->pp_flags & MV_PP_FLAG_EDMA_EN) &&
1445159a7ff7SGwendal Grignou 	    (pp->pp_flags & MV_PP_FLAG_NCQ_EN)) {
1446159a7ff7SGwendal Grignou 		if (ata_is_ncq(qc->tf.protocol))
14473e4a1391SMark Lord 			return 0;
1448159a7ff7SGwendal Grignou 		else {
1449159a7ff7SGwendal Grignou 			ap->excl_link = link;
1450159a7ff7SGwendal Grignou 			return ATA_DEFER_PORT;
1451159a7ff7SGwendal Grignou 		}
1452159a7ff7SGwendal Grignou 	}
14534bdee6c5STejun Heo 
14543e4a1391SMark Lord 	return ATA_DEFER_PORT;
14553e4a1391SMark Lord }
14563e4a1391SMark Lord 
145708da1759SMark Lord static void mv_config_fbs(struct ata_port *ap, int want_ncq, int want_fbs)
1458e49856d8SMark Lord {
145908da1759SMark Lord 	struct mv_port_priv *pp = ap->private_data;
146008da1759SMark Lord 	void __iomem *port_mmio;
146100f42eabSMark Lord 
146208da1759SMark Lord 	u32 fiscfg,   *old_fiscfg   = &pp->cached.fiscfg;
146308da1759SMark Lord 	u32 ltmode,   *old_ltmode   = &pp->cached.ltmode;
146408da1759SMark Lord 	u32 haltcond, *old_haltcond = &pp->cached.haltcond;
146500f42eabSMark Lord 
146608da1759SMark Lord 	ltmode   = *old_ltmode & ~LTMODE_BIT8;
146708da1759SMark Lord 	haltcond = *old_haltcond | EDMA_ERR_DEV;
146800f42eabSMark Lord 
146900f42eabSMark Lord 	if (want_fbs) {
147008da1759SMark Lord 		fiscfg = *old_fiscfg | FISCFG_SINGLE_SYNC;
147108da1759SMark Lord 		ltmode = *old_ltmode | LTMODE_BIT8;
14724c299ca3SMark Lord 		if (want_ncq)
147308da1759SMark Lord 			haltcond &= ~EDMA_ERR_DEV;
14744c299ca3SMark Lord 		else
147508da1759SMark Lord 			fiscfg |=  FISCFG_WAIT_DEV_ERR;
147608da1759SMark Lord 	} else {
147708da1759SMark Lord 		fiscfg = *old_fiscfg & ~(FISCFG_SINGLE_SYNC | FISCFG_WAIT_DEV_ERR);
1478e49856d8SMark Lord 	}
147900f42eabSMark Lord 
148008da1759SMark Lord 	port_mmio = mv_ap_base(ap);
1481cae5a29dSMark Lord 	mv_write_cached_reg(port_mmio + FISCFG, old_fiscfg, fiscfg);
1482cae5a29dSMark Lord 	mv_write_cached_reg(port_mmio + LTMODE, old_ltmode, ltmode);
1483cae5a29dSMark Lord 	mv_write_cached_reg(port_mmio + EDMA_HALTCOND, old_haltcond, haltcond);
1484e49856d8SMark Lord }
1485c6fd2807SJeff Garzik 
1486dd2890f6SMark Lord static void mv_60x1_errata_sata25(struct ata_port *ap, int want_ncq)
1487dd2890f6SMark Lord {
1488dd2890f6SMark Lord 	struct mv_host_priv *hpriv = ap->host->private_data;
1489dd2890f6SMark Lord 	u32 old, new;
1490dd2890f6SMark Lord 
1491dd2890f6SMark Lord 	/* workaround for 88SX60x1 FEr SATA#25 (part 1) */
1492cae5a29dSMark Lord 	old = readl(hpriv->base + GPIO_PORT_CTL);
1493dd2890f6SMark Lord 	if (want_ncq)
1494dd2890f6SMark Lord 		new = old | (1 << 22);
1495dd2890f6SMark Lord 	else
1496dd2890f6SMark Lord 		new = old & ~(1 << 22);
1497dd2890f6SMark Lord 	if (new != old)
1498cae5a29dSMark Lord 		writel(new, hpriv->base + GPIO_PORT_CTL);
1499dd2890f6SMark Lord }
1500dd2890f6SMark Lord 
1501c01e8a23SMark Lord /**
1502c01e8a23SMark Lord  *	mv_bmdma_enable - set a magic bit on GEN_IIE to allow bmdma
1503c01e8a23SMark Lord  *	@ap: Port being initialized
1504c01e8a23SMark Lord  *
1505c01e8a23SMark Lord  *	There are two DMA modes on these chips:  basic DMA, and EDMA.
1506c01e8a23SMark Lord  *
1507c01e8a23SMark Lord  *	Bit-0 of the "EDMA RESERVED" register enables/disables use
1508c01e8a23SMark Lord  *	of basic DMA on the GEN_IIE versions of the chips.
1509c01e8a23SMark Lord  *
1510c01e8a23SMark Lord  *	This bit survives EDMA resets, and must be set for basic DMA
1511c01e8a23SMark Lord  *	to function, and should be cleared when EDMA is active.
1512c01e8a23SMark Lord  */
1513c01e8a23SMark Lord static void mv_bmdma_enable_iie(struct ata_port *ap, int enable_bmdma)
1514c01e8a23SMark Lord {
1515c01e8a23SMark Lord 	struct mv_port_priv *pp = ap->private_data;
1516c01e8a23SMark Lord 	u32 new, *old = &pp->cached.unknown_rsvd;
1517c01e8a23SMark Lord 
1518c01e8a23SMark Lord 	if (enable_bmdma)
1519c01e8a23SMark Lord 		new = *old | 1;
1520c01e8a23SMark Lord 	else
1521c01e8a23SMark Lord 		new = *old & ~1;
1522cae5a29dSMark Lord 	mv_write_cached_reg(mv_ap_base(ap) + EDMA_UNKNOWN_RSVD, old, new);
1523c01e8a23SMark Lord }
1524c01e8a23SMark Lord 
1525000b344fSMark Lord /*
1526000b344fSMark Lord  * SOC chips have an issue whereby the HDD LEDs don't always blink
1527000b344fSMark Lord  * during I/O when NCQ is enabled. Enabling a special "LED blink" mode
1528000b344fSMark Lord  * of the SOC takes care of it, generating a steady blink rate when
1529000b344fSMark Lord  * any drive on the chip is active.
1530000b344fSMark Lord  *
1531000b344fSMark Lord  * Unfortunately, the blink mode is a global hardware setting for the SOC,
1532000b344fSMark Lord  * so we must use it whenever at least one port on the SOC has NCQ enabled.
1533000b344fSMark Lord  *
1534000b344fSMark Lord  * We turn "LED blink" off when NCQ is not in use anywhere, because the normal
1535000b344fSMark Lord  * LED operation works then, and provides better (more accurate) feedback.
1536000b344fSMark Lord  *
1537000b344fSMark Lord  * Note that this code assumes that an SOC never has more than one HC onboard.
1538000b344fSMark Lord  */
1539000b344fSMark Lord static void mv_soc_led_blink_enable(struct ata_port *ap)
1540000b344fSMark Lord {
1541000b344fSMark Lord 	struct ata_host *host = ap->host;
1542000b344fSMark Lord 	struct mv_host_priv *hpriv = host->private_data;
1543000b344fSMark Lord 	void __iomem *hc_mmio;
1544000b344fSMark Lord 	u32 led_ctrl;
1545000b344fSMark Lord 
1546000b344fSMark Lord 	if (hpriv->hp_flags & MV_HP_QUIRK_LED_BLINK_EN)
1547000b344fSMark Lord 		return;
1548000b344fSMark Lord 	hpriv->hp_flags |= MV_HP_QUIRK_LED_BLINK_EN;
1549000b344fSMark Lord 	hc_mmio = mv_hc_base_from_port(mv_host_base(host), ap->port_no);
1550cae5a29dSMark Lord 	led_ctrl = readl(hc_mmio + SOC_LED_CTRL);
1551cae5a29dSMark Lord 	writel(led_ctrl | SOC_LED_CTRL_BLINK, hc_mmio + SOC_LED_CTRL);
1552000b344fSMark Lord }
1553000b344fSMark Lord 
1554000b344fSMark Lord static void mv_soc_led_blink_disable(struct ata_port *ap)
1555000b344fSMark Lord {
1556000b344fSMark Lord 	struct ata_host *host = ap->host;
1557000b344fSMark Lord 	struct mv_host_priv *hpriv = host->private_data;
1558000b344fSMark Lord 	void __iomem *hc_mmio;
1559000b344fSMark Lord 	u32 led_ctrl;
1560000b344fSMark Lord 	unsigned int port;
1561000b344fSMark Lord 
1562000b344fSMark Lord 	if (!(hpriv->hp_flags & MV_HP_QUIRK_LED_BLINK_EN))
1563000b344fSMark Lord 		return;
1564000b344fSMark Lord 
1565000b344fSMark Lord 	/* disable led-blink only if no ports are using NCQ */
1566000b344fSMark Lord 	for (port = 0; port < hpriv->n_ports; port++) {
1567000b344fSMark Lord 		struct ata_port *this_ap = host->ports[port];
1568000b344fSMark Lord 		struct mv_port_priv *pp = this_ap->private_data;
1569000b344fSMark Lord 
1570000b344fSMark Lord 		if (pp->pp_flags & MV_PP_FLAG_NCQ_EN)
1571000b344fSMark Lord 			return;
1572000b344fSMark Lord 	}
1573000b344fSMark Lord 
1574000b344fSMark Lord 	hpriv->hp_flags &= ~MV_HP_QUIRK_LED_BLINK_EN;
1575000b344fSMark Lord 	hc_mmio = mv_hc_base_from_port(mv_host_base(host), ap->port_no);
1576cae5a29dSMark Lord 	led_ctrl = readl(hc_mmio + SOC_LED_CTRL);
1577cae5a29dSMark Lord 	writel(led_ctrl & ~SOC_LED_CTRL_BLINK, hc_mmio + SOC_LED_CTRL);
1578000b344fSMark Lord }
1579000b344fSMark Lord 
158000b81235SMark Lord static void mv_edma_cfg(struct ata_port *ap, int want_ncq, int want_edma)
1581c6fd2807SJeff Garzik {
1582c6fd2807SJeff Garzik 	u32 cfg;
1583e12bef50SMark Lord 	struct mv_port_priv *pp    = ap->private_data;
1584e12bef50SMark Lord 	struct mv_host_priv *hpriv = ap->host->private_data;
1585e12bef50SMark Lord 	void __iomem *port_mmio    = mv_ap_base(ap);
1586c6fd2807SJeff Garzik 
1587c6fd2807SJeff Garzik 	/* set up non-NCQ EDMA configuration */
1588c6fd2807SJeff Garzik 	cfg = EDMA_CFG_Q_DEPTH;		/* always 0x1f for *all* chips */
1589d16ab3f6SMark Lord 	pp->pp_flags &=
1590d16ab3f6SMark Lord 	  ~(MV_PP_FLAG_FBS_EN | MV_PP_FLAG_NCQ_EN | MV_PP_FLAG_FAKE_ATA_BUSY);
1591c6fd2807SJeff Garzik 
1592c6fd2807SJeff Garzik 	if (IS_GEN_I(hpriv))
1593c6fd2807SJeff Garzik 		cfg |= (1 << 8);	/* enab config burst size mask */
1594c6fd2807SJeff Garzik 
1595dd2890f6SMark Lord 	else if (IS_GEN_II(hpriv)) {
1596c6fd2807SJeff Garzik 		cfg |= EDMA_CFG_RD_BRST_EXT | EDMA_CFG_WR_BUFF_LEN;
1597dd2890f6SMark Lord 		mv_60x1_errata_sata25(ap, want_ncq);
1598c6fd2807SJeff Garzik 
1599dd2890f6SMark Lord 	} else if (IS_GEN_IIE(hpriv)) {
160000f42eabSMark Lord 		int want_fbs = sata_pmp_attached(ap);
160100f42eabSMark Lord 		/*
160200f42eabSMark Lord 		 * Possible future enhancement:
160300f42eabSMark Lord 		 *
160400f42eabSMark Lord 		 * The chip can use FBS with non-NCQ, if we allow it,
160500f42eabSMark Lord 		 * But first we need to have the error handling in place
160600f42eabSMark Lord 		 * for this mode (datasheet section 7.3.15.4.2.3).
160700f42eabSMark Lord 		 * So disallow non-NCQ FBS for now.
160800f42eabSMark Lord 		 */
160900f42eabSMark Lord 		want_fbs &= want_ncq;
161000f42eabSMark Lord 
161108da1759SMark Lord 		mv_config_fbs(ap, want_ncq, want_fbs);
161200f42eabSMark Lord 
161300f42eabSMark Lord 		if (want_fbs) {
161400f42eabSMark Lord 			pp->pp_flags |= MV_PP_FLAG_FBS_EN;
161500f42eabSMark Lord 			cfg |= EDMA_CFG_EDMA_FBS; /* FIS-based switching */
161600f42eabSMark Lord 		}
161700f42eabSMark Lord 
1618e728eabeSJeff Garzik 		cfg |= (1 << 23);	/* do not mask PM field in rx'd FIS */
161900b81235SMark Lord 		if (want_edma) {
1620e728eabeSJeff Garzik 			cfg |= (1 << 22); /* enab 4-entry host queue cache */
16211f398472SMark Lord 			if (!IS_SOC(hpriv))
1622c6fd2807SJeff Garzik 				cfg |= (1 << 18); /* enab early completion */
162300b81235SMark Lord 		}
1624616d4a98SMark Lord 		if (hpriv->hp_flags & MV_HP_CUT_THROUGH)
1625616d4a98SMark Lord 			cfg |= (1 << 17); /* enab cut-thru (dis stor&forwrd) */
1626c01e8a23SMark Lord 		mv_bmdma_enable_iie(ap, !want_edma);
1627000b344fSMark Lord 
1628000b344fSMark Lord 		if (IS_SOC(hpriv)) {
1629000b344fSMark Lord 			if (want_ncq)
1630000b344fSMark Lord 				mv_soc_led_blink_enable(ap);
1631000b344fSMark Lord 			else
1632000b344fSMark Lord 				mv_soc_led_blink_disable(ap);
1633000b344fSMark Lord 		}
1634c6fd2807SJeff Garzik 	}
1635c6fd2807SJeff Garzik 
163672109168SMark Lord 	if (want_ncq) {
163772109168SMark Lord 		cfg |= EDMA_CFG_NCQ;
163872109168SMark Lord 		pp->pp_flags |=  MV_PP_FLAG_NCQ_EN;
163900b81235SMark Lord 	}
164072109168SMark Lord 
1641cae5a29dSMark Lord 	writelfl(cfg, port_mmio + EDMA_CFG);
1642c6fd2807SJeff Garzik }
1643c6fd2807SJeff Garzik 
1644da2fa9baSMark Lord static void mv_port_free_dma_mem(struct ata_port *ap)
1645da2fa9baSMark Lord {
1646da2fa9baSMark Lord 	struct mv_host_priv *hpriv = ap->host->private_data;
1647da2fa9baSMark Lord 	struct mv_port_priv *pp = ap->private_data;
1648eb73d558SMark Lord 	int tag;
1649da2fa9baSMark Lord 
1650da2fa9baSMark Lord 	if (pp->crqb) {
1651da2fa9baSMark Lord 		dma_pool_free(hpriv->crqb_pool, pp->crqb, pp->crqb_dma);
1652da2fa9baSMark Lord 		pp->crqb = NULL;
1653da2fa9baSMark Lord 	}
1654da2fa9baSMark Lord 	if (pp->crpb) {
1655da2fa9baSMark Lord 		dma_pool_free(hpriv->crpb_pool, pp->crpb, pp->crpb_dma);
1656da2fa9baSMark Lord 		pp->crpb = NULL;
1657da2fa9baSMark Lord 	}
1658eb73d558SMark Lord 	/*
1659eb73d558SMark Lord 	 * For GEN_I, there's no NCQ, so we have only a single sg_tbl.
1660eb73d558SMark Lord 	 * For later hardware, we have one unique sg_tbl per NCQ tag.
1661eb73d558SMark Lord 	 */
1662eb73d558SMark Lord 	for (tag = 0; tag < MV_MAX_Q_DEPTH; ++tag) {
1663eb73d558SMark Lord 		if (pp->sg_tbl[tag]) {
1664eb73d558SMark Lord 			if (tag == 0 || !IS_GEN_I(hpriv))
1665eb73d558SMark Lord 				dma_pool_free(hpriv->sg_tbl_pool,
1666eb73d558SMark Lord 					      pp->sg_tbl[tag],
1667eb73d558SMark Lord 					      pp->sg_tbl_dma[tag]);
1668eb73d558SMark Lord 			pp->sg_tbl[tag] = NULL;
1669eb73d558SMark Lord 		}
1670da2fa9baSMark Lord 	}
1671da2fa9baSMark Lord }
1672da2fa9baSMark Lord 
1673c6fd2807SJeff Garzik /**
1674c6fd2807SJeff Garzik  *      mv_port_start - Port specific init/start routine.
1675c6fd2807SJeff Garzik  *      @ap: ATA channel to manipulate
1676c6fd2807SJeff Garzik  *
1677c6fd2807SJeff Garzik  *      Allocate and point to DMA memory, init port private memory,
1678c6fd2807SJeff Garzik  *      zero indices.
1679c6fd2807SJeff Garzik  *
1680c6fd2807SJeff Garzik  *      LOCKING:
1681c6fd2807SJeff Garzik  *      Inherited from caller.
1682c6fd2807SJeff Garzik  */
1683c6fd2807SJeff Garzik static int mv_port_start(struct ata_port *ap)
1684c6fd2807SJeff Garzik {
1685cca3974eSJeff Garzik 	struct device *dev = ap->host->dev;
1686cca3974eSJeff Garzik 	struct mv_host_priv *hpriv = ap->host->private_data;
1687c6fd2807SJeff Garzik 	struct mv_port_priv *pp;
1688933cb8e5SMark Lord 	unsigned long flags;
1689dde20207SJames Bottomley 	int tag;
1690c6fd2807SJeff Garzik 
169124dc5f33STejun Heo 	pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
1692c6fd2807SJeff Garzik 	if (!pp)
169324dc5f33STejun Heo 		return -ENOMEM;
1694da2fa9baSMark Lord 	ap->private_data = pp;
1695c6fd2807SJeff Garzik 
1696da2fa9baSMark Lord 	pp->crqb = dma_pool_alloc(hpriv->crqb_pool, GFP_KERNEL, &pp->crqb_dma);
1697da2fa9baSMark Lord 	if (!pp->crqb)
1698da2fa9baSMark Lord 		return -ENOMEM;
1699da2fa9baSMark Lord 	memset(pp->crqb, 0, MV_CRQB_Q_SZ);
1700c6fd2807SJeff Garzik 
1701da2fa9baSMark Lord 	pp->crpb = dma_pool_alloc(hpriv->crpb_pool, GFP_KERNEL, &pp->crpb_dma);
1702da2fa9baSMark Lord 	if (!pp->crpb)
1703da2fa9baSMark Lord 		goto out_port_free_dma_mem;
1704da2fa9baSMark Lord 	memset(pp->crpb, 0, MV_CRPB_Q_SZ);
1705c6fd2807SJeff Garzik 
17063bd0a70eSMark Lord 	/* 6041/6081 Rev. "C0" (and newer) are okay with async notify */
17073bd0a70eSMark Lord 	if (hpriv->hp_flags & MV_HP_ERRATA_60X1C0)
17083bd0a70eSMark Lord 		ap->flags |= ATA_FLAG_AN;
1709eb73d558SMark Lord 	/*
1710eb73d558SMark Lord 	 * For GEN_I, there's no NCQ, so we only allocate a single sg_tbl.
1711eb73d558SMark Lord 	 * For later hardware, we need one unique sg_tbl per NCQ tag.
1712eb73d558SMark Lord 	 */
1713eb73d558SMark Lord 	for (tag = 0; tag < MV_MAX_Q_DEPTH; ++tag) {
1714eb73d558SMark Lord 		if (tag == 0 || !IS_GEN_I(hpriv)) {
1715eb73d558SMark Lord 			pp->sg_tbl[tag] = dma_pool_alloc(hpriv->sg_tbl_pool,
1716eb73d558SMark Lord 					      GFP_KERNEL, &pp->sg_tbl_dma[tag]);
1717eb73d558SMark Lord 			if (!pp->sg_tbl[tag])
1718da2fa9baSMark Lord 				goto out_port_free_dma_mem;
1719eb73d558SMark Lord 		} else {
1720eb73d558SMark Lord 			pp->sg_tbl[tag]     = pp->sg_tbl[0];
1721eb73d558SMark Lord 			pp->sg_tbl_dma[tag] = pp->sg_tbl_dma[0];
1722eb73d558SMark Lord 		}
1723eb73d558SMark Lord 	}
1724933cb8e5SMark Lord 
1725933cb8e5SMark Lord 	spin_lock_irqsave(ap->lock, flags);
172608da1759SMark Lord 	mv_save_cached_regs(ap);
172766e57a2cSMark Lord 	mv_edma_cfg(ap, 0, 0);
1728933cb8e5SMark Lord 	spin_unlock_irqrestore(ap->lock, flags);
1729933cb8e5SMark Lord 
1730c6fd2807SJeff Garzik 	return 0;
1731da2fa9baSMark Lord 
1732da2fa9baSMark Lord out_port_free_dma_mem:
1733da2fa9baSMark Lord 	mv_port_free_dma_mem(ap);
1734da2fa9baSMark Lord 	return -ENOMEM;
1735c6fd2807SJeff Garzik }
1736c6fd2807SJeff Garzik 
1737c6fd2807SJeff Garzik /**
1738c6fd2807SJeff Garzik  *      mv_port_stop - Port specific cleanup/stop routine.
1739c6fd2807SJeff Garzik  *      @ap: ATA channel to manipulate
1740c6fd2807SJeff Garzik  *
1741c6fd2807SJeff Garzik  *      Stop DMA, cleanup port memory.
1742c6fd2807SJeff Garzik  *
1743c6fd2807SJeff Garzik  *      LOCKING:
1744cca3974eSJeff Garzik  *      This routine uses the host lock to protect the DMA stop.
1745c6fd2807SJeff Garzik  */
1746c6fd2807SJeff Garzik static void mv_port_stop(struct ata_port *ap)
1747c6fd2807SJeff Garzik {
1748933cb8e5SMark Lord 	unsigned long flags;
1749933cb8e5SMark Lord 
1750933cb8e5SMark Lord 	spin_lock_irqsave(ap->lock, flags);
1751e12bef50SMark Lord 	mv_stop_edma(ap);
175288e675e1SMark Lord 	mv_enable_port_irqs(ap, 0);
1753933cb8e5SMark Lord 	spin_unlock_irqrestore(ap->lock, flags);
1754da2fa9baSMark Lord 	mv_port_free_dma_mem(ap);
1755c6fd2807SJeff Garzik }
1756c6fd2807SJeff Garzik 
1757c6fd2807SJeff Garzik /**
1758c6fd2807SJeff Garzik  *      mv_fill_sg - Fill out the Marvell ePRD (scatter gather) entries
1759c6fd2807SJeff Garzik  *      @qc: queued command whose SG list to source from
1760c6fd2807SJeff Garzik  *
1761c6fd2807SJeff Garzik  *      Populate the SG list and mark the last entry.
1762c6fd2807SJeff Garzik  *
1763c6fd2807SJeff Garzik  *      LOCKING:
1764c6fd2807SJeff Garzik  *      Inherited from caller.
1765c6fd2807SJeff Garzik  */
17666c08772eSJeff Garzik static void mv_fill_sg(struct ata_queued_cmd *qc)
1767c6fd2807SJeff Garzik {
1768c6fd2807SJeff Garzik 	struct mv_port_priv *pp = qc->ap->private_data;
1769c6fd2807SJeff Garzik 	struct scatterlist *sg;
17703be6cbd7SJeff Garzik 	struct mv_sg *mv_sg, *last_sg = NULL;
1771ff2aeb1eSTejun Heo 	unsigned int si;
1772c6fd2807SJeff Garzik 
1773eb73d558SMark Lord 	mv_sg = pp->sg_tbl[qc->tag];
1774ff2aeb1eSTejun Heo 	for_each_sg(qc->sg, sg, qc->n_elem, si) {
1775d88184fbSJeff Garzik 		dma_addr_t addr = sg_dma_address(sg);
1776d88184fbSJeff Garzik 		u32 sg_len = sg_dma_len(sg);
1777c6fd2807SJeff Garzik 
17784007b493SOlof Johansson 		while (sg_len) {
17794007b493SOlof Johansson 			u32 offset = addr & 0xffff;
17804007b493SOlof Johansson 			u32 len = sg_len;
17814007b493SOlof Johansson 
178232cd11a6SMark Lord 			if (offset + len > 0x10000)
17834007b493SOlof Johansson 				len = 0x10000 - offset;
17844007b493SOlof Johansson 
1785d88184fbSJeff Garzik 			mv_sg->addr = cpu_to_le32(addr & 0xffffffff);
1786d88184fbSJeff Garzik 			mv_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16);
17876c08772eSJeff Garzik 			mv_sg->flags_size = cpu_to_le32(len & 0xffff);
178832cd11a6SMark Lord 			mv_sg->reserved = 0;
1789c6fd2807SJeff Garzik 
17904007b493SOlof Johansson 			sg_len -= len;
17914007b493SOlof Johansson 			addr += len;
17924007b493SOlof Johansson 
17933be6cbd7SJeff Garzik 			last_sg = mv_sg;
1794d88184fbSJeff Garzik 			mv_sg++;
1795c6fd2807SJeff Garzik 		}
17964007b493SOlof Johansson 	}
17973be6cbd7SJeff Garzik 
17983be6cbd7SJeff Garzik 	if (likely(last_sg))
17993be6cbd7SJeff Garzik 		last_sg->flags_size |= cpu_to_le32(EPRD_FLAG_END_OF_TBL);
180032cd11a6SMark Lord 	mb(); /* ensure data structure is visible to the chipset */
1801c6fd2807SJeff Garzik }
1802c6fd2807SJeff Garzik 
18035796d1c4SJeff Garzik static void mv_crqb_pack_cmd(__le16 *cmdw, u8 data, u8 addr, unsigned last)
1804c6fd2807SJeff Garzik {
1805c6fd2807SJeff Garzik 	u16 tmp = data | (addr << CRQB_CMD_ADDR_SHIFT) | CRQB_CMD_CS |
1806c6fd2807SJeff Garzik 		(last ? CRQB_CMD_LAST : 0);
1807c6fd2807SJeff Garzik 	*cmdw = cpu_to_le16(tmp);
1808c6fd2807SJeff Garzik }
1809c6fd2807SJeff Garzik 
1810c6fd2807SJeff Garzik /**
1811da14265eSMark Lord  *	mv_sff_irq_clear - Clear hardware interrupt after DMA.
1812da14265eSMark Lord  *	@ap: Port associated with this ATA transaction.
1813da14265eSMark Lord  *
1814da14265eSMark Lord  *	We need this only for ATAPI bmdma transactions,
1815da14265eSMark Lord  *	as otherwise we experience spurious interrupts
1816da14265eSMark Lord  *	after libata-sff handles the bmdma interrupts.
1817da14265eSMark Lord  */
1818da14265eSMark Lord static void mv_sff_irq_clear(struct ata_port *ap)
1819da14265eSMark Lord {
1820da14265eSMark Lord 	mv_clear_and_enable_port_irqs(ap, mv_ap_base(ap), ERR_IRQ);
1821da14265eSMark Lord }
1822da14265eSMark Lord 
1823da14265eSMark Lord /**
1824da14265eSMark Lord  *	mv_check_atapi_dma - Filter ATAPI cmds which are unsuitable for DMA.
1825da14265eSMark Lord  *	@qc: queued command to check for chipset/DMA compatibility.
1826da14265eSMark Lord  *
1827da14265eSMark Lord  *	The bmdma engines cannot handle speculative data sizes
1828da14265eSMark Lord  *	(bytecount under/over flow).  So only allow DMA for
1829da14265eSMark Lord  *	data transfer commands with known data sizes.
1830da14265eSMark Lord  *
1831da14265eSMark Lord  *	LOCKING:
1832da14265eSMark Lord  *	Inherited from caller.
1833da14265eSMark Lord  */
1834da14265eSMark Lord static int mv_check_atapi_dma(struct ata_queued_cmd *qc)
1835da14265eSMark Lord {
1836da14265eSMark Lord 	struct scsi_cmnd *scmd = qc->scsicmd;
1837da14265eSMark Lord 
1838da14265eSMark Lord 	if (scmd) {
1839da14265eSMark Lord 		switch (scmd->cmnd[0]) {
1840da14265eSMark Lord 		case READ_6:
1841da14265eSMark Lord 		case READ_10:
1842da14265eSMark Lord 		case READ_12:
1843da14265eSMark Lord 		case WRITE_6:
1844da14265eSMark Lord 		case WRITE_10:
1845da14265eSMark Lord 		case WRITE_12:
1846da14265eSMark Lord 		case GPCMD_READ_CD:
1847da14265eSMark Lord 		case GPCMD_SEND_DVD_STRUCTURE:
1848da14265eSMark Lord 		case GPCMD_SEND_CUE_SHEET:
1849da14265eSMark Lord 			return 0; /* DMA is safe */
1850da14265eSMark Lord 		}
1851da14265eSMark Lord 	}
1852da14265eSMark Lord 	return -EOPNOTSUPP; /* use PIO instead */
1853da14265eSMark Lord }
1854da14265eSMark Lord 
1855da14265eSMark Lord /**
1856da14265eSMark Lord  *	mv_bmdma_setup - Set up BMDMA transaction
1857da14265eSMark Lord  *	@qc: queued command to prepare DMA for.
1858da14265eSMark Lord  *
1859da14265eSMark Lord  *	LOCKING:
1860da14265eSMark Lord  *	Inherited from caller.
1861da14265eSMark Lord  */
1862da14265eSMark Lord static void mv_bmdma_setup(struct ata_queued_cmd *qc)
1863da14265eSMark Lord {
1864da14265eSMark Lord 	struct ata_port *ap = qc->ap;
1865da14265eSMark Lord 	void __iomem *port_mmio = mv_ap_base(ap);
1866da14265eSMark Lord 	struct mv_port_priv *pp = ap->private_data;
1867da14265eSMark Lord 
1868da14265eSMark Lord 	mv_fill_sg(qc);
1869da14265eSMark Lord 
1870da14265eSMark Lord 	/* clear all DMA cmd bits */
1871cae5a29dSMark Lord 	writel(0, port_mmio + BMDMA_CMD);
1872da14265eSMark Lord 
1873da14265eSMark Lord 	/* load PRD table addr. */
1874da14265eSMark Lord 	writel((pp->sg_tbl_dma[qc->tag] >> 16) >> 16,
1875cae5a29dSMark Lord 		port_mmio + BMDMA_PRD_HIGH);
1876da14265eSMark Lord 	writelfl(pp->sg_tbl_dma[qc->tag],
1877cae5a29dSMark Lord 		port_mmio + BMDMA_PRD_LOW);
1878da14265eSMark Lord 
1879da14265eSMark Lord 	/* issue r/w command */
1880da14265eSMark Lord 	ap->ops->sff_exec_command(ap, &qc->tf);
1881da14265eSMark Lord }
1882da14265eSMark Lord 
1883da14265eSMark Lord /**
1884da14265eSMark Lord  *	mv_bmdma_start - Start a BMDMA transaction
1885da14265eSMark Lord  *	@qc: queued command to start DMA on.
1886da14265eSMark Lord  *
1887da14265eSMark Lord  *	LOCKING:
1888da14265eSMark Lord  *	Inherited from caller.
1889da14265eSMark Lord  */
1890da14265eSMark Lord static void mv_bmdma_start(struct ata_queued_cmd *qc)
1891da14265eSMark Lord {
1892da14265eSMark Lord 	struct ata_port *ap = qc->ap;
1893da14265eSMark Lord 	void __iomem *port_mmio = mv_ap_base(ap);
1894da14265eSMark Lord 	unsigned int rw = (qc->tf.flags & ATA_TFLAG_WRITE);
1895da14265eSMark Lord 	u32 cmd = (rw ? 0 : ATA_DMA_WR) | ATA_DMA_START;
1896da14265eSMark Lord 
1897da14265eSMark Lord 	/* start host DMA transaction */
1898cae5a29dSMark Lord 	writelfl(cmd, port_mmio + BMDMA_CMD);
1899da14265eSMark Lord }
1900da14265eSMark Lord 
1901da14265eSMark Lord /**
1902da14265eSMark Lord  *	mv_bmdma_stop - Stop BMDMA transfer
1903da14265eSMark Lord  *	@qc: queued command to stop DMA on.
1904da14265eSMark Lord  *
1905da14265eSMark Lord  *	Clears the ATA_DMA_START flag in the bmdma control register
1906da14265eSMark Lord  *
1907da14265eSMark Lord  *	LOCKING:
1908da14265eSMark Lord  *	Inherited from caller.
1909da14265eSMark Lord  */
191044b73380SMark Lord static void mv_bmdma_stop_ap(struct ata_port *ap)
1911da14265eSMark Lord {
1912da14265eSMark Lord 	void __iomem *port_mmio = mv_ap_base(ap);
1913da14265eSMark Lord 	u32 cmd;
1914da14265eSMark Lord 
1915da14265eSMark Lord 	/* clear start/stop bit */
1916cae5a29dSMark Lord 	cmd = readl(port_mmio + BMDMA_CMD);
191744b73380SMark Lord 	if (cmd & ATA_DMA_START) {
1918da14265eSMark Lord 		cmd &= ~ATA_DMA_START;
1919cae5a29dSMark Lord 		writelfl(cmd, port_mmio + BMDMA_CMD);
1920da14265eSMark Lord 
1921da14265eSMark Lord 		/* one-PIO-cycle guaranteed wait, per spec, for HDMA1:0 transition */
1922da14265eSMark Lord 		ata_sff_dma_pause(ap);
1923da14265eSMark Lord 	}
192444b73380SMark Lord }
192544b73380SMark Lord 
192644b73380SMark Lord static void mv_bmdma_stop(struct ata_queued_cmd *qc)
192744b73380SMark Lord {
192844b73380SMark Lord 	mv_bmdma_stop_ap(qc->ap);
192944b73380SMark Lord }
1930da14265eSMark Lord 
1931da14265eSMark Lord /**
1932da14265eSMark Lord  *	mv_bmdma_status - Read BMDMA status
1933da14265eSMark Lord  *	@ap: port for which to retrieve DMA status.
1934da14265eSMark Lord  *
1935da14265eSMark Lord  *	Read and return equivalent of the sff BMDMA status register.
1936da14265eSMark Lord  *
1937da14265eSMark Lord  *	LOCKING:
1938da14265eSMark Lord  *	Inherited from caller.
1939da14265eSMark Lord  */
1940da14265eSMark Lord static u8 mv_bmdma_status(struct ata_port *ap)
1941da14265eSMark Lord {
1942da14265eSMark Lord 	void __iomem *port_mmio = mv_ap_base(ap);
1943da14265eSMark Lord 	u32 reg, status;
1944da14265eSMark Lord 
1945da14265eSMark Lord 	/*
1946da14265eSMark Lord 	 * Other bits are valid only if ATA_DMA_ACTIVE==0,
1947da14265eSMark Lord 	 * and the ATA_DMA_INTR bit doesn't exist.
1948da14265eSMark Lord 	 */
1949cae5a29dSMark Lord 	reg = readl(port_mmio + BMDMA_STATUS);
1950da14265eSMark Lord 	if (reg & ATA_DMA_ACTIVE)
1951da14265eSMark Lord 		status = ATA_DMA_ACTIVE;
195244b73380SMark Lord 	else if (reg & ATA_DMA_ERR)
1953da14265eSMark Lord 		status = (reg & ATA_DMA_ERR) | ATA_DMA_INTR;
195444b73380SMark Lord 	else {
195544b73380SMark Lord 		/*
195644b73380SMark Lord 		 * Just because DMA_ACTIVE is 0 (DMA completed),
195744b73380SMark Lord 		 * this does _not_ mean the device is "done".
195844b73380SMark Lord 		 * So we should not yet be signalling ATA_DMA_INTR
195944b73380SMark Lord 		 * in some cases.  Eg. DSM/TRIM, and perhaps others.
196044b73380SMark Lord 		 */
196144b73380SMark Lord 		mv_bmdma_stop_ap(ap);
196244b73380SMark Lord 		if (ioread8(ap->ioaddr.altstatus_addr) & ATA_BUSY)
196344b73380SMark Lord 			status = 0;
196444b73380SMark Lord 		else
196544b73380SMark Lord 			status = ATA_DMA_INTR;
196644b73380SMark Lord 	}
1967da14265eSMark Lord 	return status;
1968da14265eSMark Lord }
1969da14265eSMark Lord 
1970299b3f8dSMark Lord static void mv_rw_multi_errata_sata24(struct ata_queued_cmd *qc)
1971299b3f8dSMark Lord {
1972299b3f8dSMark Lord 	struct ata_taskfile *tf = &qc->tf;
1973299b3f8dSMark Lord 	/*
1974299b3f8dSMark Lord 	 * Workaround for 88SX60x1 FEr SATA#24.
1975299b3f8dSMark Lord 	 *
1976299b3f8dSMark Lord 	 * Chip may corrupt WRITEs if multi_count >= 4kB.
1977299b3f8dSMark Lord 	 * Note that READs are unaffected.
1978299b3f8dSMark Lord 	 *
1979299b3f8dSMark Lord 	 * It's not clear if this errata really means "4K bytes",
1980299b3f8dSMark Lord 	 * or if it always happens for multi_count > 7
1981299b3f8dSMark Lord 	 * regardless of device sector_size.
1982299b3f8dSMark Lord 	 *
1983299b3f8dSMark Lord 	 * So, for safety, any write with multi_count > 7
1984299b3f8dSMark Lord 	 * gets converted here into a regular PIO write instead:
1985299b3f8dSMark Lord 	 */
1986299b3f8dSMark Lord 	if ((tf->flags & ATA_TFLAG_WRITE) && is_multi_taskfile(tf)) {
1987299b3f8dSMark Lord 		if (qc->dev->multi_count > 7) {
1988299b3f8dSMark Lord 			switch (tf->command) {
1989299b3f8dSMark Lord 			case ATA_CMD_WRITE_MULTI:
1990299b3f8dSMark Lord 				tf->command = ATA_CMD_PIO_WRITE;
1991299b3f8dSMark Lord 				break;
1992299b3f8dSMark Lord 			case ATA_CMD_WRITE_MULTI_FUA_EXT:
1993299b3f8dSMark Lord 				tf->flags &= ~ATA_TFLAG_FUA; /* ugh */
1994299b3f8dSMark Lord 				/* fall through */
1995299b3f8dSMark Lord 			case ATA_CMD_WRITE_MULTI_EXT:
1996299b3f8dSMark Lord 				tf->command = ATA_CMD_PIO_WRITE_EXT;
1997299b3f8dSMark Lord 				break;
1998299b3f8dSMark Lord 			}
1999299b3f8dSMark Lord 		}
2000299b3f8dSMark Lord 	}
2001299b3f8dSMark Lord }
2002299b3f8dSMark Lord 
2003da14265eSMark Lord /**
2004c6fd2807SJeff Garzik  *      mv_qc_prep - Host specific command preparation.
2005c6fd2807SJeff Garzik  *      @qc: queued command to prepare
2006c6fd2807SJeff Garzik  *
2007c6fd2807SJeff Garzik  *      This routine simply redirects to the general purpose routine
2008c6fd2807SJeff Garzik  *      if command is not DMA.  Else, it handles prep of the CRQB
2009c6fd2807SJeff Garzik  *      (command request block), does some sanity checking, and calls
2010c6fd2807SJeff Garzik  *      the SG load routine.
2011c6fd2807SJeff Garzik  *
2012c6fd2807SJeff Garzik  *      LOCKING:
2013c6fd2807SJeff Garzik  *      Inherited from caller.
2014c6fd2807SJeff Garzik  */
2015c6fd2807SJeff Garzik static void mv_qc_prep(struct ata_queued_cmd *qc)
2016c6fd2807SJeff Garzik {
2017c6fd2807SJeff Garzik 	struct ata_port *ap = qc->ap;
2018c6fd2807SJeff Garzik 	struct mv_port_priv *pp = ap->private_data;
2019c6fd2807SJeff Garzik 	__le16 *cw;
20208d2b450dSMark Lord 	struct ata_taskfile *tf = &qc->tf;
2021c6fd2807SJeff Garzik 	u16 flags = 0;
2022c6fd2807SJeff Garzik 	unsigned in_index;
2023c6fd2807SJeff Garzik 
2024299b3f8dSMark Lord 	switch (tf->protocol) {
2025299b3f8dSMark Lord 	case ATA_PROT_DMA:
202644b73380SMark Lord 		if (tf->command == ATA_CMD_DSM)
202744b73380SMark Lord 			return;
202844b73380SMark Lord 		/* fall-thru */
2029299b3f8dSMark Lord 	case ATA_PROT_NCQ:
2030299b3f8dSMark Lord 		break;	/* continue below */
2031299b3f8dSMark Lord 	case ATA_PROT_PIO:
2032299b3f8dSMark Lord 		mv_rw_multi_errata_sata24(qc);
2033c6fd2807SJeff Garzik 		return;
2034299b3f8dSMark Lord 	default:
2035299b3f8dSMark Lord 		return;
2036299b3f8dSMark Lord 	}
2037c6fd2807SJeff Garzik 
2038c6fd2807SJeff Garzik 	/* Fill in command request block
2039c6fd2807SJeff Garzik 	 */
20408d2b450dSMark Lord 	if (!(tf->flags & ATA_TFLAG_WRITE))
2041c6fd2807SJeff Garzik 		flags |= CRQB_FLAG_READ;
2042c6fd2807SJeff Garzik 	WARN_ON(MV_MAX_Q_DEPTH <= qc->tag);
2043c6fd2807SJeff Garzik 	flags |= qc->tag << CRQB_TAG_SHIFT;
2044e49856d8SMark Lord 	flags |= (qc->dev->link->pmp & 0xf) << CRQB_PMP_SHIFT;
2045c6fd2807SJeff Garzik 
2046bdd4dddeSJeff Garzik 	/* get current queue index from software */
2047fcfb1f77SMark Lord 	in_index = pp->req_idx;
2048c6fd2807SJeff Garzik 
2049c6fd2807SJeff Garzik 	pp->crqb[in_index].sg_addr =
2050eb73d558SMark Lord 		cpu_to_le32(pp->sg_tbl_dma[qc->tag] & 0xffffffff);
2051c6fd2807SJeff Garzik 	pp->crqb[in_index].sg_addr_hi =
2052eb73d558SMark Lord 		cpu_to_le32((pp->sg_tbl_dma[qc->tag] >> 16) >> 16);
2053c6fd2807SJeff Garzik 	pp->crqb[in_index].ctrl_flags = cpu_to_le16(flags);
2054c6fd2807SJeff Garzik 
2055c6fd2807SJeff Garzik 	cw = &pp->crqb[in_index].ata_cmd[0];
2056c6fd2807SJeff Garzik 
205725985edcSLucas De Marchi 	/* Sadly, the CRQB cannot accommodate all registers--there are
2058c6fd2807SJeff Garzik 	 * only 11 bytes...so we must pick and choose required
2059c6fd2807SJeff Garzik 	 * registers based on the command.  So, we drop feature and
2060c6fd2807SJeff Garzik 	 * hob_feature for [RW] DMA commands, but they are needed for
2061cd12e1f7SMark Lord 	 * NCQ.  NCQ will drop hob_nsect, which is not needed there
2062cd12e1f7SMark Lord 	 * (nsect is used only for the tag; feat/hob_feat hold true nsect).
2063c6fd2807SJeff Garzik 	 */
2064c6fd2807SJeff Garzik 	switch (tf->command) {
2065c6fd2807SJeff Garzik 	case ATA_CMD_READ:
2066c6fd2807SJeff Garzik 	case ATA_CMD_READ_EXT:
2067c6fd2807SJeff Garzik 	case ATA_CMD_WRITE:
2068c6fd2807SJeff Garzik 	case ATA_CMD_WRITE_EXT:
2069c6fd2807SJeff Garzik 	case ATA_CMD_WRITE_FUA_EXT:
2070c6fd2807SJeff Garzik 		mv_crqb_pack_cmd(cw++, tf->hob_nsect, ATA_REG_NSECT, 0);
2071c6fd2807SJeff Garzik 		break;
2072c6fd2807SJeff Garzik 	case ATA_CMD_FPDMA_READ:
2073c6fd2807SJeff Garzik 	case ATA_CMD_FPDMA_WRITE:
2074c6fd2807SJeff Garzik 		mv_crqb_pack_cmd(cw++, tf->hob_feature, ATA_REG_FEATURE, 0);
2075c6fd2807SJeff Garzik 		mv_crqb_pack_cmd(cw++, tf->feature, ATA_REG_FEATURE, 0);
2076c6fd2807SJeff Garzik 		break;
2077c6fd2807SJeff Garzik 	default:
2078c6fd2807SJeff Garzik 		/* The only other commands EDMA supports in non-queued and
2079c6fd2807SJeff Garzik 		 * non-NCQ mode are: [RW] STREAM DMA and W DMA FUA EXT, none
2080c6fd2807SJeff Garzik 		 * of which are defined/used by Linux.  If we get here, this
2081c6fd2807SJeff Garzik 		 * driver needs work.
2082c6fd2807SJeff Garzik 		 *
2083c6fd2807SJeff Garzik 		 * FIXME: modify libata to give qc_prep a return value and
2084c6fd2807SJeff Garzik 		 * return error here.
2085c6fd2807SJeff Garzik 		 */
2086c6fd2807SJeff Garzik 		BUG_ON(tf->command);
2087c6fd2807SJeff Garzik 		break;
2088c6fd2807SJeff Garzik 	}
2089c6fd2807SJeff Garzik 	mv_crqb_pack_cmd(cw++, tf->nsect, ATA_REG_NSECT, 0);
2090c6fd2807SJeff Garzik 	mv_crqb_pack_cmd(cw++, tf->hob_lbal, ATA_REG_LBAL, 0);
2091c6fd2807SJeff Garzik 	mv_crqb_pack_cmd(cw++, tf->lbal, ATA_REG_LBAL, 0);
2092c6fd2807SJeff Garzik 	mv_crqb_pack_cmd(cw++, tf->hob_lbam, ATA_REG_LBAM, 0);
2093c6fd2807SJeff Garzik 	mv_crqb_pack_cmd(cw++, tf->lbam, ATA_REG_LBAM, 0);
2094c6fd2807SJeff Garzik 	mv_crqb_pack_cmd(cw++, tf->hob_lbah, ATA_REG_LBAH, 0);
2095c6fd2807SJeff Garzik 	mv_crqb_pack_cmd(cw++, tf->lbah, ATA_REG_LBAH, 0);
2096c6fd2807SJeff Garzik 	mv_crqb_pack_cmd(cw++, tf->device, ATA_REG_DEVICE, 0);
2097c6fd2807SJeff Garzik 	mv_crqb_pack_cmd(cw++, tf->command, ATA_REG_CMD, 1);	/* last */
2098c6fd2807SJeff Garzik 
2099c6fd2807SJeff Garzik 	if (!(qc->flags & ATA_QCFLAG_DMAMAP))
2100c6fd2807SJeff Garzik 		return;
2101c6fd2807SJeff Garzik 	mv_fill_sg(qc);
2102c6fd2807SJeff Garzik }
2103c6fd2807SJeff Garzik 
2104c6fd2807SJeff Garzik /**
2105c6fd2807SJeff Garzik  *      mv_qc_prep_iie - Host specific command preparation.
2106c6fd2807SJeff Garzik  *      @qc: queued command to prepare
2107c6fd2807SJeff Garzik  *
2108c6fd2807SJeff Garzik  *      This routine simply redirects to the general purpose routine
2109c6fd2807SJeff Garzik  *      if command is not DMA.  Else, it handles prep of the CRQB
2110c6fd2807SJeff Garzik  *      (command request block), does some sanity checking, and calls
2111c6fd2807SJeff Garzik  *      the SG load routine.
2112c6fd2807SJeff Garzik  *
2113c6fd2807SJeff Garzik  *      LOCKING:
2114c6fd2807SJeff Garzik  *      Inherited from caller.
2115c6fd2807SJeff Garzik  */
2116c6fd2807SJeff Garzik static void mv_qc_prep_iie(struct ata_queued_cmd *qc)
2117c6fd2807SJeff Garzik {
2118c6fd2807SJeff Garzik 	struct ata_port *ap = qc->ap;
2119c6fd2807SJeff Garzik 	struct mv_port_priv *pp = ap->private_data;
2120c6fd2807SJeff Garzik 	struct mv_crqb_iie *crqb;
21218d2b450dSMark Lord 	struct ata_taskfile *tf = &qc->tf;
2122c6fd2807SJeff Garzik 	unsigned in_index;
2123c6fd2807SJeff Garzik 	u32 flags = 0;
2124c6fd2807SJeff Garzik 
21258d2b450dSMark Lord 	if ((tf->protocol != ATA_PROT_DMA) &&
21268d2b450dSMark Lord 	    (tf->protocol != ATA_PROT_NCQ))
2127c6fd2807SJeff Garzik 		return;
212844b73380SMark Lord 	if (tf->command == ATA_CMD_DSM)
212944b73380SMark Lord 		return;  /* use bmdma for this */
2130c6fd2807SJeff Garzik 
2131e12bef50SMark Lord 	/* Fill in Gen IIE command request block */
21328d2b450dSMark Lord 	if (!(tf->flags & ATA_TFLAG_WRITE))
2133c6fd2807SJeff Garzik 		flags |= CRQB_FLAG_READ;
2134c6fd2807SJeff Garzik 
2135c6fd2807SJeff Garzik 	WARN_ON(MV_MAX_Q_DEPTH <= qc->tag);
2136c6fd2807SJeff Garzik 	flags |= qc->tag << CRQB_TAG_SHIFT;
21378c0aeb4aSMark Lord 	flags |= qc->tag << CRQB_HOSTQ_SHIFT;
2138e49856d8SMark Lord 	flags |= (qc->dev->link->pmp & 0xf) << CRQB_PMP_SHIFT;
2139c6fd2807SJeff Garzik 
2140bdd4dddeSJeff Garzik 	/* get current queue index from software */
2141fcfb1f77SMark Lord 	in_index = pp->req_idx;
2142c6fd2807SJeff Garzik 
2143c6fd2807SJeff Garzik 	crqb = (struct mv_crqb_iie *) &pp->crqb[in_index];
2144eb73d558SMark Lord 	crqb->addr = cpu_to_le32(pp->sg_tbl_dma[qc->tag] & 0xffffffff);
2145eb73d558SMark Lord 	crqb->addr_hi = cpu_to_le32((pp->sg_tbl_dma[qc->tag] >> 16) >> 16);
2146c6fd2807SJeff Garzik 	crqb->flags = cpu_to_le32(flags);
2147c6fd2807SJeff Garzik 
2148c6fd2807SJeff Garzik 	crqb->ata_cmd[0] = cpu_to_le32(
2149c6fd2807SJeff Garzik 			(tf->command << 16) |
2150c6fd2807SJeff Garzik 			(tf->feature << 24)
2151c6fd2807SJeff Garzik 		);
2152c6fd2807SJeff Garzik 	crqb->ata_cmd[1] = cpu_to_le32(
2153c6fd2807SJeff Garzik 			(tf->lbal << 0) |
2154c6fd2807SJeff Garzik 			(tf->lbam << 8) |
2155c6fd2807SJeff Garzik 			(tf->lbah << 16) |
2156c6fd2807SJeff Garzik 			(tf->device << 24)
2157c6fd2807SJeff Garzik 		);
2158c6fd2807SJeff Garzik 	crqb->ata_cmd[2] = cpu_to_le32(
2159c6fd2807SJeff Garzik 			(tf->hob_lbal << 0) |
2160c6fd2807SJeff Garzik 			(tf->hob_lbam << 8) |
2161c6fd2807SJeff Garzik 			(tf->hob_lbah << 16) |
2162c6fd2807SJeff Garzik 			(tf->hob_feature << 24)
2163c6fd2807SJeff Garzik 		);
2164c6fd2807SJeff Garzik 	crqb->ata_cmd[3] = cpu_to_le32(
2165c6fd2807SJeff Garzik 			(tf->nsect << 0) |
2166c6fd2807SJeff Garzik 			(tf->hob_nsect << 8)
2167c6fd2807SJeff Garzik 		);
2168c6fd2807SJeff Garzik 
2169c6fd2807SJeff Garzik 	if (!(qc->flags & ATA_QCFLAG_DMAMAP))
2170c6fd2807SJeff Garzik 		return;
2171c6fd2807SJeff Garzik 	mv_fill_sg(qc);
2172c6fd2807SJeff Garzik }
2173c6fd2807SJeff Garzik 
2174c6fd2807SJeff Garzik /**
2175d16ab3f6SMark Lord  *	mv_sff_check_status - fetch device status, if valid
2176d16ab3f6SMark Lord  *	@ap: ATA port to fetch status from
2177d16ab3f6SMark Lord  *
2178d16ab3f6SMark Lord  *	When using command issue via mv_qc_issue_fis(),
2179d16ab3f6SMark Lord  *	the initial ATA_BUSY state does not show up in the
2180d16ab3f6SMark Lord  *	ATA status (shadow) register.  This can confuse libata!
2181d16ab3f6SMark Lord  *
2182d16ab3f6SMark Lord  *	So we have a hook here to fake ATA_BUSY for that situation,
2183d16ab3f6SMark Lord  *	until the first time a BUSY, DRQ, or ERR bit is seen.
2184d16ab3f6SMark Lord  *
2185d16ab3f6SMark Lord  *	The rest of the time, it simply returns the ATA status register.
2186d16ab3f6SMark Lord  */
2187d16ab3f6SMark Lord static u8 mv_sff_check_status(struct ata_port *ap)
2188d16ab3f6SMark Lord {
2189d16ab3f6SMark Lord 	u8 stat = ioread8(ap->ioaddr.status_addr);
2190d16ab3f6SMark Lord 	struct mv_port_priv *pp = ap->private_data;
2191d16ab3f6SMark Lord 
2192d16ab3f6SMark Lord 	if (pp->pp_flags & MV_PP_FLAG_FAKE_ATA_BUSY) {
2193d16ab3f6SMark Lord 		if (stat & (ATA_BUSY | ATA_DRQ | ATA_ERR))
2194d16ab3f6SMark Lord 			pp->pp_flags &= ~MV_PP_FLAG_FAKE_ATA_BUSY;
2195d16ab3f6SMark Lord 		else
2196d16ab3f6SMark Lord 			stat = ATA_BUSY;
2197d16ab3f6SMark Lord 	}
2198d16ab3f6SMark Lord 	return stat;
2199d16ab3f6SMark Lord }
2200d16ab3f6SMark Lord 
2201d16ab3f6SMark Lord /**
220270f8b79cSMark Lord  *	mv_send_fis - Send a FIS, using the "Vendor-Unique FIS" register
220370f8b79cSMark Lord  *	@fis: fis to be sent
220470f8b79cSMark Lord  *	@nwords: number of 32-bit words in the fis
220570f8b79cSMark Lord  */
220670f8b79cSMark Lord static unsigned int mv_send_fis(struct ata_port *ap, u32 *fis, int nwords)
220770f8b79cSMark Lord {
220870f8b79cSMark Lord 	void __iomem *port_mmio = mv_ap_base(ap);
220970f8b79cSMark Lord 	u32 ifctl, old_ifctl, ifstat;
221070f8b79cSMark Lord 	int i, timeout = 200, final_word = nwords - 1;
221170f8b79cSMark Lord 
221270f8b79cSMark Lord 	/* Initiate FIS transmission mode */
2213cae5a29dSMark Lord 	old_ifctl = readl(port_mmio + SATA_IFCTL);
221470f8b79cSMark Lord 	ifctl = 0x100 | (old_ifctl & 0xf);
2215cae5a29dSMark Lord 	writelfl(ifctl, port_mmio + SATA_IFCTL);
221670f8b79cSMark Lord 
221770f8b79cSMark Lord 	/* Send all words of the FIS except for the final word */
221870f8b79cSMark Lord 	for (i = 0; i < final_word; ++i)
2219cae5a29dSMark Lord 		writel(fis[i], port_mmio + VENDOR_UNIQUE_FIS);
222070f8b79cSMark Lord 
222170f8b79cSMark Lord 	/* Flag end-of-transmission, and then send the final word */
2222cae5a29dSMark Lord 	writelfl(ifctl | 0x200, port_mmio + SATA_IFCTL);
2223cae5a29dSMark Lord 	writelfl(fis[final_word], port_mmio + VENDOR_UNIQUE_FIS);
222470f8b79cSMark Lord 
222570f8b79cSMark Lord 	/*
222670f8b79cSMark Lord 	 * Wait for FIS transmission to complete.
222770f8b79cSMark Lord 	 * This typically takes just a single iteration.
222870f8b79cSMark Lord 	 */
222970f8b79cSMark Lord 	do {
2230cae5a29dSMark Lord 		ifstat = readl(port_mmio + SATA_IFSTAT);
223170f8b79cSMark Lord 	} while (!(ifstat & 0x1000) && --timeout);
223270f8b79cSMark Lord 
223370f8b79cSMark Lord 	/* Restore original port configuration */
2234cae5a29dSMark Lord 	writelfl(old_ifctl, port_mmio + SATA_IFCTL);
223570f8b79cSMark Lord 
223670f8b79cSMark Lord 	/* See if it worked */
223770f8b79cSMark Lord 	if ((ifstat & 0x3000) != 0x1000) {
2238a9a79dfeSJoe Perches 		ata_port_warn(ap, "%s transmission error, ifstat=%08x\n",
223970f8b79cSMark Lord 			      __func__, ifstat);
224070f8b79cSMark Lord 		return AC_ERR_OTHER;
224170f8b79cSMark Lord 	}
224270f8b79cSMark Lord 	return 0;
224370f8b79cSMark Lord }
224470f8b79cSMark Lord 
224570f8b79cSMark Lord /**
224670f8b79cSMark Lord  *	mv_qc_issue_fis - Issue a command directly as a FIS
224770f8b79cSMark Lord  *	@qc: queued command to start
224870f8b79cSMark Lord  *
224970f8b79cSMark Lord  *	Note that the ATA shadow registers are not updated
225070f8b79cSMark Lord  *	after command issue, so the device will appear "READY"
225170f8b79cSMark Lord  *	if polled, even while it is BUSY processing the command.
225270f8b79cSMark Lord  *
225370f8b79cSMark Lord  *	So we use a status hook to fake ATA_BUSY until the drive changes state.
225470f8b79cSMark Lord  *
225570f8b79cSMark Lord  *	Note: we don't get updated shadow regs on *completion*
225670f8b79cSMark Lord  *	of non-data commands. So avoid sending them via this function,
225770f8b79cSMark Lord  *	as they will appear to have completed immediately.
225870f8b79cSMark Lord  *
225970f8b79cSMark Lord  *	GEN_IIE has special registers that we could get the result tf from,
226070f8b79cSMark Lord  *	but earlier chipsets do not.  For now, we ignore those registers.
226170f8b79cSMark Lord  */
226270f8b79cSMark Lord static unsigned int mv_qc_issue_fis(struct ata_queued_cmd *qc)
226370f8b79cSMark Lord {
226470f8b79cSMark Lord 	struct ata_port *ap = qc->ap;
226570f8b79cSMark Lord 	struct mv_port_priv *pp = ap->private_data;
226670f8b79cSMark Lord 	struct ata_link *link = qc->dev->link;
226770f8b79cSMark Lord 	u32 fis[5];
226870f8b79cSMark Lord 	int err = 0;
226970f8b79cSMark Lord 
227070f8b79cSMark Lord 	ata_tf_to_fis(&qc->tf, link->pmp, 1, (void *)fis);
22714c4a90fdSThiago Farina 	err = mv_send_fis(ap, fis, ARRAY_SIZE(fis));
227270f8b79cSMark Lord 	if (err)
227370f8b79cSMark Lord 		return err;
227470f8b79cSMark Lord 
227570f8b79cSMark Lord 	switch (qc->tf.protocol) {
227670f8b79cSMark Lord 	case ATAPI_PROT_PIO:
227770f8b79cSMark Lord 		pp->pp_flags |= MV_PP_FLAG_FAKE_ATA_BUSY;
227870f8b79cSMark Lord 		/* fall through */
227970f8b79cSMark Lord 	case ATAPI_PROT_NODATA:
228070f8b79cSMark Lord 		ap->hsm_task_state = HSM_ST_FIRST;
228170f8b79cSMark Lord 		break;
228270f8b79cSMark Lord 	case ATA_PROT_PIO:
228370f8b79cSMark Lord 		pp->pp_flags |= MV_PP_FLAG_FAKE_ATA_BUSY;
228470f8b79cSMark Lord 		if (qc->tf.flags & ATA_TFLAG_WRITE)
228570f8b79cSMark Lord 			ap->hsm_task_state = HSM_ST_FIRST;
228670f8b79cSMark Lord 		else
228770f8b79cSMark Lord 			ap->hsm_task_state = HSM_ST;
228870f8b79cSMark Lord 		break;
228970f8b79cSMark Lord 	default:
229070f8b79cSMark Lord 		ap->hsm_task_state = HSM_ST_LAST;
229170f8b79cSMark Lord 		break;
229270f8b79cSMark Lord 	}
229370f8b79cSMark Lord 
229470f8b79cSMark Lord 	if (qc->tf.flags & ATA_TFLAG_POLLING)
2295ea3c6450SGwendal Grignou 		ata_sff_queue_pio_task(link, 0);
229670f8b79cSMark Lord 	return 0;
229770f8b79cSMark Lord }
229870f8b79cSMark Lord 
229970f8b79cSMark Lord /**
2300c6fd2807SJeff Garzik  *      mv_qc_issue - Initiate a command to the host
2301c6fd2807SJeff Garzik  *      @qc: queued command to start
2302c6fd2807SJeff Garzik  *
2303c6fd2807SJeff Garzik  *      This routine simply redirects to the general purpose routine
2304c6fd2807SJeff Garzik  *      if command is not DMA.  Else, it sanity checks our local
2305c6fd2807SJeff Garzik  *      caches of the request producer/consumer indices then enables
2306c6fd2807SJeff Garzik  *      DMA and bumps the request producer index.
2307c6fd2807SJeff Garzik  *
2308c6fd2807SJeff Garzik  *      LOCKING:
2309c6fd2807SJeff Garzik  *      Inherited from caller.
2310c6fd2807SJeff Garzik  */
2311c6fd2807SJeff Garzik static unsigned int mv_qc_issue(struct ata_queued_cmd *qc)
2312c6fd2807SJeff Garzik {
2313f48765ccSMark Lord 	static int limit_warnings = 10;
2314c5d3e45aSJeff Garzik 	struct ata_port *ap = qc->ap;
2315c5d3e45aSJeff Garzik 	void __iomem *port_mmio = mv_ap_base(ap);
2316c5d3e45aSJeff Garzik 	struct mv_port_priv *pp = ap->private_data;
2317bdd4dddeSJeff Garzik 	u32 in_index;
231842ed893dSMark Lord 	unsigned int port_irqs;
2319c6fd2807SJeff Garzik 
2320d16ab3f6SMark Lord 	pp->pp_flags &= ~MV_PP_FLAG_FAKE_ATA_BUSY; /* paranoia */
2321d16ab3f6SMark Lord 
2322f48765ccSMark Lord 	switch (qc->tf.protocol) {
2323f48765ccSMark Lord 	case ATA_PROT_DMA:
232444b73380SMark Lord 		if (qc->tf.command == ATA_CMD_DSM) {
232544b73380SMark Lord 			if (!ap->ops->bmdma_setup)  /* no bmdma on GEN_I */
232644b73380SMark Lord 				return AC_ERR_OTHER;
232744b73380SMark Lord 			break;  /* use bmdma for this */
232844b73380SMark Lord 		}
232944b73380SMark Lord 		/* fall thru */
2330f48765ccSMark Lord 	case ATA_PROT_NCQ:
2331f48765ccSMark Lord 		mv_start_edma(ap, port_mmio, pp, qc->tf.protocol);
2332f48765ccSMark Lord 		pp->req_idx = (pp->req_idx + 1) & MV_MAX_Q_DEPTH_MASK;
2333f48765ccSMark Lord 		in_index = pp->req_idx << EDMA_REQ_Q_PTR_SHIFT;
2334f48765ccSMark Lord 
2335f48765ccSMark Lord 		/* Write the request in pointer to kick the EDMA to life */
2336f48765ccSMark Lord 		writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | in_index,
2337cae5a29dSMark Lord 					port_mmio + EDMA_REQ_Q_IN_PTR);
2338f48765ccSMark Lord 		return 0;
2339f48765ccSMark Lord 
2340f48765ccSMark Lord 	case ATA_PROT_PIO:
2341c6112bd8SMark Lord 		/*
2342c6112bd8SMark Lord 		 * Errata SATA#16, SATA#24: warn if multiple DRQs expected.
2343c6112bd8SMark Lord 		 *
2344c6112bd8SMark Lord 		 * Someday, we might implement special polling workarounds
2345c6112bd8SMark Lord 		 * for these, but it all seems rather unnecessary since we
2346c6112bd8SMark Lord 		 * normally use only DMA for commands which transfer more
2347c6112bd8SMark Lord 		 * than a single block of data.
2348c6112bd8SMark Lord 		 *
2349c6112bd8SMark Lord 		 * Much of the time, this could just work regardless.
2350c6112bd8SMark Lord 		 * So for now, just log the incident, and allow the attempt.
2351c6112bd8SMark Lord 		 */
2352c7843e8fSMark Lord 		if (limit_warnings > 0 && (qc->nbytes / qc->sect_size) > 1) {
2353c6112bd8SMark Lord 			--limit_warnings;
2354a9a79dfeSJoe Perches 			ata_link_warn(qc->dev->link, DRV_NAME
2355c6112bd8SMark Lord 				      ": attempting PIO w/multiple DRQ: "
2356c6112bd8SMark Lord 				      "this may fail due to h/w errata\n");
2357c6112bd8SMark Lord 		}
2358f48765ccSMark Lord 		/* drop through */
235942ed893dSMark Lord 	case ATA_PROT_NODATA:
2360f48765ccSMark Lord 	case ATAPI_PROT_PIO:
236142ed893dSMark Lord 	case ATAPI_PROT_NODATA:
236242ed893dSMark Lord 		if (ap->flags & ATA_FLAG_PIO_POLLING)
236342ed893dSMark Lord 			qc->tf.flags |= ATA_TFLAG_POLLING;
236442ed893dSMark Lord 		break;
236542ed893dSMark Lord 	}
236642ed893dSMark Lord 
236742ed893dSMark Lord 	if (qc->tf.flags & ATA_TFLAG_POLLING)
236842ed893dSMark Lord 		port_irqs = ERR_IRQ;	/* mask device interrupt when polling */
236942ed893dSMark Lord 	else
237042ed893dSMark Lord 		port_irqs = ERR_IRQ | DONE_IRQ;	/* unmask all interrupts */
237142ed893dSMark Lord 
237217c5aab5SMark Lord 	/*
237317c5aab5SMark Lord 	 * We're about to send a non-EDMA capable command to the
2374c6fd2807SJeff Garzik 	 * port.  Turn off EDMA so there won't be problems accessing
2375c6fd2807SJeff Garzik 	 * shadow block, etc registers.
2376c6fd2807SJeff Garzik 	 */
2377b562468cSMark Lord 	mv_stop_edma(ap);
2378f48765ccSMark Lord 	mv_clear_and_enable_port_irqs(ap, mv_ap_base(ap), port_irqs);
2379e49856d8SMark Lord 	mv_pmp_select(ap, qc->dev->link->pmp);
238070f8b79cSMark Lord 
238170f8b79cSMark Lord 	if (qc->tf.command == ATA_CMD_READ_LOG_EXT) {
238270f8b79cSMark Lord 		struct mv_host_priv *hpriv = ap->host->private_data;
238370f8b79cSMark Lord 		/*
238470f8b79cSMark Lord 		 * Workaround for 88SX60x1 FEr SATA#25 (part 2).
238570f8b79cSMark Lord 		 *
238670f8b79cSMark Lord 		 * After any NCQ error, the READ_LOG_EXT command
238770f8b79cSMark Lord 		 * from libata-eh *must* use mv_qc_issue_fis().
238870f8b79cSMark Lord 		 * Otherwise it might fail, due to chip errata.
238970f8b79cSMark Lord 		 *
239070f8b79cSMark Lord 		 * Rather than special-case it, we'll just *always*
239170f8b79cSMark Lord 		 * use this method here for READ_LOG_EXT, making for
239270f8b79cSMark Lord 		 * easier testing.
239370f8b79cSMark Lord 		 */
239470f8b79cSMark Lord 		if (IS_GEN_II(hpriv))
239570f8b79cSMark Lord 			return mv_qc_issue_fis(qc);
239670f8b79cSMark Lord 	}
2397360ff783STejun Heo 	return ata_bmdma_qc_issue(qc);
2398c6fd2807SJeff Garzik }
2399c6fd2807SJeff Garzik 
24008f767f8aSMark Lord static struct ata_queued_cmd *mv_get_active_qc(struct ata_port *ap)
24018f767f8aSMark Lord {
24028f767f8aSMark Lord 	struct mv_port_priv *pp = ap->private_data;
24038f767f8aSMark Lord 	struct ata_queued_cmd *qc;
24048f767f8aSMark Lord 
24058f767f8aSMark Lord 	if (pp->pp_flags & MV_PP_FLAG_NCQ_EN)
24068f767f8aSMark Lord 		return NULL;
24078f767f8aSMark Lord 	qc = ata_qc_from_tag(ap, ap->link.active_tag);
24083e4ec344STejun Heo 	if (qc && !(qc->tf.flags & ATA_TFLAG_POLLING))
24098f767f8aSMark Lord 		return qc;
24103e4ec344STejun Heo 	return NULL;
24118f767f8aSMark Lord }
24128f767f8aSMark Lord 
241329d187bbSMark Lord static void mv_pmp_error_handler(struct ata_port *ap)
241429d187bbSMark Lord {
241529d187bbSMark Lord 	unsigned int pmp, pmp_map;
241629d187bbSMark Lord 	struct mv_port_priv *pp = ap->private_data;
241729d187bbSMark Lord 
241829d187bbSMark Lord 	if (pp->pp_flags & MV_PP_FLAG_DELAYED_EH) {
241929d187bbSMark Lord 		/*
242029d187bbSMark Lord 		 * Perform NCQ error analysis on failed PMPs
242129d187bbSMark Lord 		 * before we freeze the port entirely.
242229d187bbSMark Lord 		 *
242329d187bbSMark Lord 		 * The failed PMPs are marked earlier by mv_pmp_eh_prep().
242429d187bbSMark Lord 		 */
242529d187bbSMark Lord 		pmp_map = pp->delayed_eh_pmp_map;
242629d187bbSMark Lord 		pp->pp_flags &= ~MV_PP_FLAG_DELAYED_EH;
242729d187bbSMark Lord 		for (pmp = 0; pmp_map != 0; pmp++) {
242829d187bbSMark Lord 			unsigned int this_pmp = (1 << pmp);
242929d187bbSMark Lord 			if (pmp_map & this_pmp) {
243029d187bbSMark Lord 				struct ata_link *link = &ap->pmp_link[pmp];
243129d187bbSMark Lord 				pmp_map &= ~this_pmp;
243229d187bbSMark Lord 				ata_eh_analyze_ncq_error(link);
243329d187bbSMark Lord 			}
243429d187bbSMark Lord 		}
243529d187bbSMark Lord 		ata_port_freeze(ap);
243629d187bbSMark Lord 	}
243729d187bbSMark Lord 	sata_pmp_error_handler(ap);
243829d187bbSMark Lord }
243929d187bbSMark Lord 
24404c299ca3SMark Lord static unsigned int mv_get_err_pmp_map(struct ata_port *ap)
24414c299ca3SMark Lord {
24424c299ca3SMark Lord 	void __iomem *port_mmio = mv_ap_base(ap);
24434c299ca3SMark Lord 
2444cae5a29dSMark Lord 	return readl(port_mmio + SATA_TESTCTL) >> 16;
24454c299ca3SMark Lord }
24464c299ca3SMark Lord 
24474c299ca3SMark Lord static void mv_pmp_eh_prep(struct ata_port *ap, unsigned int pmp_map)
24484c299ca3SMark Lord {
24494c299ca3SMark Lord 	struct ata_eh_info *ehi;
24504c299ca3SMark Lord 	unsigned int pmp;
24514c299ca3SMark Lord 
24524c299ca3SMark Lord 	/*
24534c299ca3SMark Lord 	 * Initialize EH info for PMPs which saw device errors
24544c299ca3SMark Lord 	 */
24554c299ca3SMark Lord 	ehi = &ap->link.eh_info;
24564c299ca3SMark Lord 	for (pmp = 0; pmp_map != 0; pmp++) {
24574c299ca3SMark Lord 		unsigned int this_pmp = (1 << pmp);
24584c299ca3SMark Lord 		if (pmp_map & this_pmp) {
24594c299ca3SMark Lord 			struct ata_link *link = &ap->pmp_link[pmp];
24604c299ca3SMark Lord 
24614c299ca3SMark Lord 			pmp_map &= ~this_pmp;
24624c299ca3SMark Lord 			ehi = &link->eh_info;
24634c299ca3SMark Lord 			ata_ehi_clear_desc(ehi);
24644c299ca3SMark Lord 			ata_ehi_push_desc(ehi, "dev err");
24654c299ca3SMark Lord 			ehi->err_mask |= AC_ERR_DEV;
24664c299ca3SMark Lord 			ehi->action |= ATA_EH_RESET;
24674c299ca3SMark Lord 			ata_link_abort(link);
24684c299ca3SMark Lord 		}
24694c299ca3SMark Lord 	}
24704c299ca3SMark Lord }
24714c299ca3SMark Lord 
247206aaca3fSMark Lord static int mv_req_q_empty(struct ata_port *ap)
247306aaca3fSMark Lord {
247406aaca3fSMark Lord 	void __iomem *port_mmio = mv_ap_base(ap);
247506aaca3fSMark Lord 	u32 in_ptr, out_ptr;
247606aaca3fSMark Lord 
2477cae5a29dSMark Lord 	in_ptr  = (readl(port_mmio + EDMA_REQ_Q_IN_PTR)
247806aaca3fSMark Lord 			>> EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;
2479cae5a29dSMark Lord 	out_ptr = (readl(port_mmio + EDMA_REQ_Q_OUT_PTR)
248006aaca3fSMark Lord 			>> EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;
248106aaca3fSMark Lord 	return (in_ptr == out_ptr);	/* 1 == queue_is_empty */
248206aaca3fSMark Lord }
248306aaca3fSMark Lord 
24844c299ca3SMark Lord static int mv_handle_fbs_ncq_dev_err(struct ata_port *ap)
24854c299ca3SMark Lord {
24864c299ca3SMark Lord 	struct mv_port_priv *pp = ap->private_data;
24874c299ca3SMark Lord 	int failed_links;
24884c299ca3SMark Lord 	unsigned int old_map, new_map;
24894c299ca3SMark Lord 
24904c299ca3SMark Lord 	/*
24914c299ca3SMark Lord 	 * Device error during FBS+NCQ operation:
24924c299ca3SMark Lord 	 *
24934c299ca3SMark Lord 	 * Set a port flag to prevent further I/O being enqueued.
24944c299ca3SMark Lord 	 * Leave the EDMA running to drain outstanding commands from this port.
24954c299ca3SMark Lord 	 * Perform the post-mortem/EH only when all responses are complete.
24964c299ca3SMark Lord 	 * Follow recovery sequence from 6042/7042 datasheet (7.3.15.4.2.2).
24974c299ca3SMark Lord 	 */
24984c299ca3SMark Lord 	if (!(pp->pp_flags & MV_PP_FLAG_DELAYED_EH)) {
24994c299ca3SMark Lord 		pp->pp_flags |= MV_PP_FLAG_DELAYED_EH;
25004c299ca3SMark Lord 		pp->delayed_eh_pmp_map = 0;
25014c299ca3SMark Lord 	}
25024c299ca3SMark Lord 	old_map = pp->delayed_eh_pmp_map;
25034c299ca3SMark Lord 	new_map = old_map | mv_get_err_pmp_map(ap);
25044c299ca3SMark Lord 
25054c299ca3SMark Lord 	if (old_map != new_map) {
25064c299ca3SMark Lord 		pp->delayed_eh_pmp_map = new_map;
25074c299ca3SMark Lord 		mv_pmp_eh_prep(ap, new_map & ~old_map);
25084c299ca3SMark Lord 	}
2509c46938ccSMark Lord 	failed_links = hweight16(new_map);
25104c299ca3SMark Lord 
2511a9a79dfeSJoe Perches 	ata_port_info(ap,
2512a9a79dfeSJoe Perches 		      "%s: pmp_map=%04x qc_map=%04x failed_links=%d nr_active_links=%d\n",
25134c299ca3SMark Lord 		      __func__, pp->delayed_eh_pmp_map,
25144c299ca3SMark Lord 		      ap->qc_active, failed_links,
25154c299ca3SMark Lord 		      ap->nr_active_links);
25164c299ca3SMark Lord 
251706aaca3fSMark Lord 	if (ap->nr_active_links <= failed_links && mv_req_q_empty(ap)) {
25184c299ca3SMark Lord 		mv_process_crpb_entries(ap, pp);
25194c299ca3SMark Lord 		mv_stop_edma(ap);
25204c299ca3SMark Lord 		mv_eh_freeze(ap);
2521a9a79dfeSJoe Perches 		ata_port_info(ap, "%s: done\n", __func__);
25224c299ca3SMark Lord 		return 1;	/* handled */
25234c299ca3SMark Lord 	}
2524a9a79dfeSJoe Perches 	ata_port_info(ap, "%s: waiting\n", __func__);
25254c299ca3SMark Lord 	return 1;	/* handled */
25264c299ca3SMark Lord }
25274c299ca3SMark Lord 
25284c299ca3SMark Lord static int mv_handle_fbs_non_ncq_dev_err(struct ata_port *ap)
25294c299ca3SMark Lord {
25304c299ca3SMark Lord 	/*
25314c299ca3SMark Lord 	 * Possible future enhancement:
25324c299ca3SMark Lord 	 *
25334c299ca3SMark Lord 	 * FBS+non-NCQ operation is not yet implemented.
25344c299ca3SMark Lord 	 * See related notes in mv_edma_cfg().
25354c299ca3SMark Lord 	 *
25364c299ca3SMark Lord 	 * Device error during FBS+non-NCQ operation:
25374c299ca3SMark Lord 	 *
25384c299ca3SMark Lord 	 * We need to snapshot the shadow registers for each failed command.
25394c299ca3SMark Lord 	 * Follow recovery sequence from 6042/7042 datasheet (7.3.15.4.2.3).
25404c299ca3SMark Lord 	 */
25414c299ca3SMark Lord 	return 0;	/* not handled */
25424c299ca3SMark Lord }
25434c299ca3SMark Lord 
25444c299ca3SMark Lord static int mv_handle_dev_err(struct ata_port *ap, u32 edma_err_cause)
25454c299ca3SMark Lord {
25464c299ca3SMark Lord 	struct mv_port_priv *pp = ap->private_data;
25474c299ca3SMark Lord 
25484c299ca3SMark Lord 	if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN))
25494c299ca3SMark Lord 		return 0;	/* EDMA was not active: not handled */
25504c299ca3SMark Lord 	if (!(pp->pp_flags & MV_PP_FLAG_FBS_EN))
25514c299ca3SMark Lord 		return 0;	/* FBS was not active: not handled */
25524c299ca3SMark Lord 
25534c299ca3SMark Lord 	if (!(edma_err_cause & EDMA_ERR_DEV))
25544c299ca3SMark Lord 		return 0;	/* non DEV error: not handled */
25554c299ca3SMark Lord 	edma_err_cause &= ~EDMA_ERR_IRQ_TRANSIENT;
25564c299ca3SMark Lord 	if (edma_err_cause & ~(EDMA_ERR_DEV | EDMA_ERR_SELF_DIS))
25574c299ca3SMark Lord 		return 0;	/* other problems: not handled */
25584c299ca3SMark Lord 
25594c299ca3SMark Lord 	if (pp->pp_flags & MV_PP_FLAG_NCQ_EN) {
25604c299ca3SMark Lord 		/*
25614c299ca3SMark Lord 		 * EDMA should NOT have self-disabled for this case.
25624c299ca3SMark Lord 		 * If it did, then something is wrong elsewhere,
25634c299ca3SMark Lord 		 * and we cannot handle it here.
25644c299ca3SMark Lord 		 */
25654c299ca3SMark Lord 		if (edma_err_cause & EDMA_ERR_SELF_DIS) {
2566a9a79dfeSJoe Perches 			ata_port_warn(ap, "%s: err_cause=0x%x pp_flags=0x%x\n",
25674c299ca3SMark Lord 				      __func__, edma_err_cause, pp->pp_flags);
25684c299ca3SMark Lord 			return 0; /* not handled */
25694c299ca3SMark Lord 		}
25704c299ca3SMark Lord 		return mv_handle_fbs_ncq_dev_err(ap);
25714c299ca3SMark Lord 	} else {
25724c299ca3SMark Lord 		/*
25734c299ca3SMark Lord 		 * EDMA should have self-disabled for this case.
25744c299ca3SMark Lord 		 * If it did not, then something is wrong elsewhere,
25754c299ca3SMark Lord 		 * and we cannot handle it here.
25764c299ca3SMark Lord 		 */
25774c299ca3SMark Lord 		if (!(edma_err_cause & EDMA_ERR_SELF_DIS)) {
2578a9a79dfeSJoe Perches 			ata_port_warn(ap, "%s: err_cause=0x%x pp_flags=0x%x\n",
25794c299ca3SMark Lord 				      __func__, edma_err_cause, pp->pp_flags);
25804c299ca3SMark Lord 			return 0; /* not handled */
25814c299ca3SMark Lord 		}
25824c299ca3SMark Lord 		return mv_handle_fbs_non_ncq_dev_err(ap);
25834c299ca3SMark Lord 	}
25844c299ca3SMark Lord 	return 0;	/* not handled */
25854c299ca3SMark Lord }
25864c299ca3SMark Lord 
2587a9010329SMark Lord static void mv_unexpected_intr(struct ata_port *ap, int edma_was_enabled)
25888f767f8aSMark Lord {
25898f767f8aSMark Lord 	struct ata_eh_info *ehi = &ap->link.eh_info;
2590a9010329SMark Lord 	char *when = "idle";
25918f767f8aSMark Lord 
25928f767f8aSMark Lord 	ata_ehi_clear_desc(ehi);
25933e4ec344STejun Heo 	if (edma_was_enabled) {
2594a9010329SMark Lord 		when = "EDMA enabled";
25958f767f8aSMark Lord 	} else {
25968f767f8aSMark Lord 		struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->link.active_tag);
25978f767f8aSMark Lord 		if (qc && (qc->tf.flags & ATA_TFLAG_POLLING))
2598a9010329SMark Lord 			when = "polling";
25998f767f8aSMark Lord 	}
2600a9010329SMark Lord 	ata_ehi_push_desc(ehi, "unexpected device interrupt while %s", when);
26018f767f8aSMark Lord 	ehi->err_mask |= AC_ERR_OTHER;
26028f767f8aSMark Lord 	ehi->action   |= ATA_EH_RESET;
26038f767f8aSMark Lord 	ata_port_freeze(ap);
26048f767f8aSMark Lord }
26058f767f8aSMark Lord 
2606c6fd2807SJeff Garzik /**
2607c6fd2807SJeff Garzik  *      mv_err_intr - Handle error interrupts on the port
2608c6fd2807SJeff Garzik  *      @ap: ATA channel to manipulate
2609c6fd2807SJeff Garzik  *
26108d07379dSMark Lord  *      Most cases require a full reset of the chip's state machine,
26118d07379dSMark Lord  *      which also performs a COMRESET.
26128d07379dSMark Lord  *      Also, if the port disabled DMA, update our cached copy to match.
2613c6fd2807SJeff Garzik  *
2614c6fd2807SJeff Garzik  *      LOCKING:
2615c6fd2807SJeff Garzik  *      Inherited from caller.
2616c6fd2807SJeff Garzik  */
261737b9046aSMark Lord static void mv_err_intr(struct ata_port *ap)
2618c6fd2807SJeff Garzik {
2619c6fd2807SJeff Garzik 	void __iomem *port_mmio = mv_ap_base(ap);
2620bdd4dddeSJeff Garzik 	u32 edma_err_cause, eh_freeze_mask, serr = 0;
2621e4006077SMark Lord 	u32 fis_cause = 0;
2622bdd4dddeSJeff Garzik 	struct mv_port_priv *pp = ap->private_data;
2623bdd4dddeSJeff Garzik 	struct mv_host_priv *hpriv = ap->host->private_data;
2624bdd4dddeSJeff Garzik 	unsigned int action = 0, err_mask = 0;
26259af5c9c9STejun Heo 	struct ata_eh_info *ehi = &ap->link.eh_info;
262637b9046aSMark Lord 	struct ata_queued_cmd *qc;
262737b9046aSMark Lord 	int abort = 0;
2628c6fd2807SJeff Garzik 
26298d07379dSMark Lord 	/*
263037b9046aSMark Lord 	 * Read and clear the SError and err_cause bits.
2631e4006077SMark Lord 	 * For GenIIe, if EDMA_ERR_TRANS_IRQ_7 is set, we also must read/clear
2632e4006077SMark Lord 	 * the FIS_IRQ_CAUSE register before clearing edma_err_cause.
2633bdd4dddeSJeff Garzik 	 */
263437b9046aSMark Lord 	sata_scr_read(&ap->link, SCR_ERROR, &serr);
263537b9046aSMark Lord 	sata_scr_write_flush(&ap->link, SCR_ERROR, serr);
263637b9046aSMark Lord 
2637cae5a29dSMark Lord 	edma_err_cause = readl(port_mmio + EDMA_ERR_IRQ_CAUSE);
2638e4006077SMark Lord 	if (IS_GEN_IIE(hpriv) && (edma_err_cause & EDMA_ERR_TRANS_IRQ_7)) {
2639cae5a29dSMark Lord 		fis_cause = readl(port_mmio + FIS_IRQ_CAUSE);
2640cae5a29dSMark Lord 		writelfl(~fis_cause, port_mmio + FIS_IRQ_CAUSE);
2641e4006077SMark Lord 	}
2642cae5a29dSMark Lord 	writelfl(~edma_err_cause, port_mmio + EDMA_ERR_IRQ_CAUSE);
2643bdd4dddeSJeff Garzik 
26444c299ca3SMark Lord 	if (edma_err_cause & EDMA_ERR_DEV) {
26454c299ca3SMark Lord 		/*
26464c299ca3SMark Lord 		 * Device errors during FIS-based switching operation
26474c299ca3SMark Lord 		 * require special handling.
26484c299ca3SMark Lord 		 */
26494c299ca3SMark Lord 		if (mv_handle_dev_err(ap, edma_err_cause))
26504c299ca3SMark Lord 			return;
26514c299ca3SMark Lord 	}
26524c299ca3SMark Lord 
265337b9046aSMark Lord 	qc = mv_get_active_qc(ap);
265437b9046aSMark Lord 	ata_ehi_clear_desc(ehi);
265537b9046aSMark Lord 	ata_ehi_push_desc(ehi, "edma_err_cause=%08x pp_flags=%08x",
265637b9046aSMark Lord 			  edma_err_cause, pp->pp_flags);
2657e4006077SMark Lord 
2658c443c500SMark Lord 	if (IS_GEN_IIE(hpriv) && (edma_err_cause & EDMA_ERR_TRANS_IRQ_7)) {
2659e4006077SMark Lord 		ata_ehi_push_desc(ehi, "fis_cause=%08x", fis_cause);
2660cae5a29dSMark Lord 		if (fis_cause & FIS_IRQ_CAUSE_AN) {
2661c443c500SMark Lord 			u32 ec = edma_err_cause &
2662c443c500SMark Lord 			       ~(EDMA_ERR_TRANS_IRQ_7 | EDMA_ERR_IRQ_TRANSIENT);
2663c443c500SMark Lord 			sata_async_notification(ap);
2664c443c500SMark Lord 			if (!ec)
2665c443c500SMark Lord 				return; /* Just an AN; no need for the nukes */
2666c443c500SMark Lord 			ata_ehi_push_desc(ehi, "SDB notify");
2667c443c500SMark Lord 		}
2668c443c500SMark Lord 	}
2669bdd4dddeSJeff Garzik 	/*
2670352fab70SMark Lord 	 * All generations share these EDMA error cause bits:
2671bdd4dddeSJeff Garzik 	 */
267237b9046aSMark Lord 	if (edma_err_cause & EDMA_ERR_DEV) {
2673bdd4dddeSJeff Garzik 		err_mask |= AC_ERR_DEV;
267437b9046aSMark Lord 		action |= ATA_EH_RESET;
267537b9046aSMark Lord 		ata_ehi_push_desc(ehi, "dev error");
267637b9046aSMark Lord 	}
2677bdd4dddeSJeff Garzik 	if (edma_err_cause & (EDMA_ERR_D_PAR | EDMA_ERR_PRD_PAR |
26786c1153e0SJeff Garzik 			EDMA_ERR_CRQB_PAR | EDMA_ERR_CRPB_PAR |
2679bdd4dddeSJeff Garzik 			EDMA_ERR_INTRL_PAR)) {
2680bdd4dddeSJeff Garzik 		err_mask |= AC_ERR_ATA_BUS;
2681cf480626STejun Heo 		action |= ATA_EH_RESET;
2682b64bbc39STejun Heo 		ata_ehi_push_desc(ehi, "parity error");
2683bdd4dddeSJeff Garzik 	}
2684bdd4dddeSJeff Garzik 	if (edma_err_cause & (EDMA_ERR_DEV_DCON | EDMA_ERR_DEV_CON)) {
2685bdd4dddeSJeff Garzik 		ata_ehi_hotplugged(ehi);
2686bdd4dddeSJeff Garzik 		ata_ehi_push_desc(ehi, edma_err_cause & EDMA_ERR_DEV_DCON ?
2687b64bbc39STejun Heo 			"dev disconnect" : "dev connect");
2688cf480626STejun Heo 		action |= ATA_EH_RESET;
2689bdd4dddeSJeff Garzik 	}
2690bdd4dddeSJeff Garzik 
2691352fab70SMark Lord 	/*
2692352fab70SMark Lord 	 * Gen-I has a different SELF_DIS bit,
2693352fab70SMark Lord 	 * different FREEZE bits, and no SERR bit:
2694352fab70SMark Lord 	 */
2695ee9ccdf7SJeff Garzik 	if (IS_GEN_I(hpriv)) {
2696bdd4dddeSJeff Garzik 		eh_freeze_mask = EDMA_EH_FREEZE_5;
2697bdd4dddeSJeff Garzik 		if (edma_err_cause & EDMA_ERR_SELF_DIS_5) {
2698c6fd2807SJeff Garzik 			pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
2699b64bbc39STejun Heo 			ata_ehi_push_desc(ehi, "EDMA self-disable");
2700c6fd2807SJeff Garzik 		}
2701bdd4dddeSJeff Garzik 	} else {
2702bdd4dddeSJeff Garzik 		eh_freeze_mask = EDMA_EH_FREEZE;
2703bdd4dddeSJeff Garzik 		if (edma_err_cause & EDMA_ERR_SELF_DIS) {
2704bdd4dddeSJeff Garzik 			pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
2705b64bbc39STejun Heo 			ata_ehi_push_desc(ehi, "EDMA self-disable");
2706bdd4dddeSJeff Garzik 		}
2707bdd4dddeSJeff Garzik 		if (edma_err_cause & EDMA_ERR_SERR) {
27088d07379dSMark Lord 			ata_ehi_push_desc(ehi, "SError=%08x", serr);
27098d07379dSMark Lord 			err_mask |= AC_ERR_ATA_BUS;
2710cf480626STejun Heo 			action |= ATA_EH_RESET;
2711bdd4dddeSJeff Garzik 		}
2712bdd4dddeSJeff Garzik 	}
2713c6fd2807SJeff Garzik 
2714bdd4dddeSJeff Garzik 	if (!err_mask) {
2715bdd4dddeSJeff Garzik 		err_mask = AC_ERR_OTHER;
2716cf480626STejun Heo 		action |= ATA_EH_RESET;
2717bdd4dddeSJeff Garzik 	}
2718bdd4dddeSJeff Garzik 
2719bdd4dddeSJeff Garzik 	ehi->serror |= serr;
2720bdd4dddeSJeff Garzik 	ehi->action |= action;
2721bdd4dddeSJeff Garzik 
2722bdd4dddeSJeff Garzik 	if (qc)
2723bdd4dddeSJeff Garzik 		qc->err_mask |= err_mask;
2724bdd4dddeSJeff Garzik 	else
2725bdd4dddeSJeff Garzik 		ehi->err_mask |= err_mask;
2726bdd4dddeSJeff Garzik 
272737b9046aSMark Lord 	if (err_mask == AC_ERR_DEV) {
272837b9046aSMark Lord 		/*
272937b9046aSMark Lord 		 * Cannot do ata_port_freeze() here,
273037b9046aSMark Lord 		 * because it would kill PIO access,
273137b9046aSMark Lord 		 * which is needed for further diagnosis.
273237b9046aSMark Lord 		 */
273337b9046aSMark Lord 		mv_eh_freeze(ap);
273437b9046aSMark Lord 		abort = 1;
273537b9046aSMark Lord 	} else if (edma_err_cause & eh_freeze_mask) {
273637b9046aSMark Lord 		/*
273737b9046aSMark Lord 		 * Note to self: ata_port_freeze() calls ata_port_abort()
273837b9046aSMark Lord 		 */
2739bdd4dddeSJeff Garzik 		ata_port_freeze(ap);
274037b9046aSMark Lord 	} else {
274137b9046aSMark Lord 		abort = 1;
274237b9046aSMark Lord 	}
274337b9046aSMark Lord 
274437b9046aSMark Lord 	if (abort) {
274537b9046aSMark Lord 		if (qc)
274637b9046aSMark Lord 			ata_link_abort(qc->dev->link);
2747bdd4dddeSJeff Garzik 		else
2748bdd4dddeSJeff Garzik 			ata_port_abort(ap);
2749bdd4dddeSJeff Garzik 	}
275037b9046aSMark Lord }
2751bdd4dddeSJeff Garzik 
27521aadf5c3STejun Heo static bool mv_process_crpb_response(struct ata_port *ap,
2753fcfb1f77SMark Lord 		struct mv_crpb *response, unsigned int tag, int ncq_enabled)
2754fcfb1f77SMark Lord {
2755fcfb1f77SMark Lord 	u8 ata_status;
2756fcfb1f77SMark Lord 	u16 edma_status = le16_to_cpu(response->flags);
2757752e386cSTejun Heo 
2758fcfb1f77SMark Lord 	/*
2759fcfb1f77SMark Lord 	 * edma_status from a response queue entry:
2760cae5a29dSMark Lord 	 *   LSB is from EDMA_ERR_IRQ_CAUSE (non-NCQ only).
2761fcfb1f77SMark Lord 	 *   MSB is saved ATA status from command completion.
2762fcfb1f77SMark Lord 	 */
2763fcfb1f77SMark Lord 	if (!ncq_enabled) {
2764fcfb1f77SMark Lord 		u8 err_cause = edma_status & 0xff & ~EDMA_ERR_DEV;
2765fcfb1f77SMark Lord 		if (err_cause) {
2766fcfb1f77SMark Lord 			/*
2767752e386cSTejun Heo 			 * Error will be seen/handled by
2768752e386cSTejun Heo 			 * mv_err_intr().  So do nothing at all here.
2769fcfb1f77SMark Lord 			 */
27701aadf5c3STejun Heo 			return false;
2771fcfb1f77SMark Lord 		}
2772fcfb1f77SMark Lord 	}
2773fcfb1f77SMark Lord 	ata_status = edma_status >> CRPB_FLAG_STATUS_SHIFT;
277437b9046aSMark Lord 	if (!ac_err_mask(ata_status))
27751aadf5c3STejun Heo 		return true;
277637b9046aSMark Lord 	/* else: leave it for mv_err_intr() */
27771aadf5c3STejun Heo 	return false;
2778fcfb1f77SMark Lord }
2779fcfb1f77SMark Lord 
2780fcfb1f77SMark Lord static void mv_process_crpb_entries(struct ata_port *ap, struct mv_port_priv *pp)
2781bdd4dddeSJeff Garzik {
2782bdd4dddeSJeff Garzik 	void __iomem *port_mmio = mv_ap_base(ap);
2783bdd4dddeSJeff Garzik 	struct mv_host_priv *hpriv = ap->host->private_data;
2784fcfb1f77SMark Lord 	u32 in_index;
2785bdd4dddeSJeff Garzik 	bool work_done = false;
27861aadf5c3STejun Heo 	u32 done_mask = 0;
2787fcfb1f77SMark Lord 	int ncq_enabled = (pp->pp_flags & MV_PP_FLAG_NCQ_EN);
2788bdd4dddeSJeff Garzik 
2789fcfb1f77SMark Lord 	/* Get the hardware queue position index */
2790cae5a29dSMark Lord 	in_index = (readl(port_mmio + EDMA_RSP_Q_IN_PTR)
2791bdd4dddeSJeff Garzik 			>> EDMA_RSP_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;
2792bdd4dddeSJeff Garzik 
2793fcfb1f77SMark Lord 	/* Process new responses from since the last time we looked */
2794fcfb1f77SMark Lord 	while (in_index != pp->resp_idx) {
27956c1153e0SJeff Garzik 		unsigned int tag;
2796fcfb1f77SMark Lord 		struct mv_crpb *response = &pp->crpb[pp->resp_idx];
2797bdd4dddeSJeff Garzik 
2798fcfb1f77SMark Lord 		pp->resp_idx = (pp->resp_idx + 1) & MV_MAX_Q_DEPTH_MASK;
2799bdd4dddeSJeff Garzik 
2800fcfb1f77SMark Lord 		if (IS_GEN_I(hpriv)) {
2801fcfb1f77SMark Lord 			/* 50xx: no NCQ, only one command active at a time */
28029af5c9c9STejun Heo 			tag = ap->link.active_tag;
2803fcfb1f77SMark Lord 		} else {
2804fcfb1f77SMark Lord 			/* Gen II/IIE: get command tag from CRPB entry */
2805fcfb1f77SMark Lord 			tag = le16_to_cpu(response->id) & 0x1f;
2806bdd4dddeSJeff Garzik 		}
28071aadf5c3STejun Heo 		if (mv_process_crpb_response(ap, response, tag, ncq_enabled))
28081aadf5c3STejun Heo 			done_mask |= 1 << tag;
2809bdd4dddeSJeff Garzik 		work_done = true;
2810bdd4dddeSJeff Garzik 	}
2811bdd4dddeSJeff Garzik 
28121aadf5c3STejun Heo 	if (work_done) {
28131aadf5c3STejun Heo 		ata_qc_complete_multiple(ap, ap->qc_active ^ done_mask);
28141aadf5c3STejun Heo 
2815352fab70SMark Lord 		/* Update the software queue position index in hardware */
2816bdd4dddeSJeff Garzik 		writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) |
2817fcfb1f77SMark Lord 			 (pp->resp_idx << EDMA_RSP_Q_PTR_SHIFT),
2818cae5a29dSMark Lord 			 port_mmio + EDMA_RSP_Q_OUT_PTR);
2819c6fd2807SJeff Garzik 	}
28201aadf5c3STejun Heo }
2821c6fd2807SJeff Garzik 
2822a9010329SMark Lord static void mv_port_intr(struct ata_port *ap, u32 port_cause)
2823a9010329SMark Lord {
2824a9010329SMark Lord 	struct mv_port_priv *pp;
2825a9010329SMark Lord 	int edma_was_enabled;
2826a9010329SMark Lord 
2827a9010329SMark Lord 	/*
2828a9010329SMark Lord 	 * Grab a snapshot of the EDMA_EN flag setting,
2829a9010329SMark Lord 	 * so that we have a consistent view for this port,
2830a9010329SMark Lord 	 * even if something we call of our routines changes it.
2831a9010329SMark Lord 	 */
2832a9010329SMark Lord 	pp = ap->private_data;
2833a9010329SMark Lord 	edma_was_enabled = (pp->pp_flags & MV_PP_FLAG_EDMA_EN);
2834a9010329SMark Lord 	/*
2835a9010329SMark Lord 	 * Process completed CRPB response(s) before other events.
2836a9010329SMark Lord 	 */
2837a9010329SMark Lord 	if (edma_was_enabled && (port_cause & DONE_IRQ)) {
2838a9010329SMark Lord 		mv_process_crpb_entries(ap, pp);
28394c299ca3SMark Lord 		if (pp->pp_flags & MV_PP_FLAG_DELAYED_EH)
28404c299ca3SMark Lord 			mv_handle_fbs_ncq_dev_err(ap);
2841a9010329SMark Lord 	}
2842a9010329SMark Lord 	/*
2843a9010329SMark Lord 	 * Handle chip-reported errors, or continue on to handle PIO.
2844a9010329SMark Lord 	 */
2845a9010329SMark Lord 	if (unlikely(port_cause & ERR_IRQ)) {
2846a9010329SMark Lord 		mv_err_intr(ap);
2847a9010329SMark Lord 	} else if (!edma_was_enabled) {
2848a9010329SMark Lord 		struct ata_queued_cmd *qc = mv_get_active_qc(ap);
2849a9010329SMark Lord 		if (qc)
2850c3b28894STejun Heo 			ata_bmdma_port_intr(ap, qc);
2851a9010329SMark Lord 		else
2852a9010329SMark Lord 			mv_unexpected_intr(ap, edma_was_enabled);
2853a9010329SMark Lord 	}
2854a9010329SMark Lord }
2855a9010329SMark Lord 
2856c6fd2807SJeff Garzik /**
2857c6fd2807SJeff Garzik  *      mv_host_intr - Handle all interrupts on the given host controller
2858cca3974eSJeff Garzik  *      @host: host specific structure
28597368f919SMark Lord  *      @main_irq_cause: Main interrupt cause register for the chip.
2860c6fd2807SJeff Garzik  *
2861c6fd2807SJeff Garzik  *      LOCKING:
2862c6fd2807SJeff Garzik  *      Inherited from caller.
2863c6fd2807SJeff Garzik  */
28647368f919SMark Lord static int mv_host_intr(struct ata_host *host, u32 main_irq_cause)
2865c6fd2807SJeff Garzik {
2866f351b2d6SSaeed Bishara 	struct mv_host_priv *hpriv = host->private_data;
2867eabd5eb1SMark Lord 	void __iomem *mmio = hpriv->base, *hc_mmio;
2868a3718c1fSMark Lord 	unsigned int handled = 0, port;
2869c6fd2807SJeff Garzik 
28702b748a0aSMark Lord 	/* If asserted, clear the "all ports" IRQ coalescing bit */
28712b748a0aSMark Lord 	if (main_irq_cause & ALL_PORTS_COAL_DONE)
2872cae5a29dSMark Lord 		writel(~ALL_PORTS_COAL_IRQ, mmio + IRQ_COAL_CAUSE);
28732b748a0aSMark Lord 
2874a3718c1fSMark Lord 	for (port = 0; port < hpriv->n_ports; port++) {
2875cca3974eSJeff Garzik 		struct ata_port *ap = host->ports[port];
2876eabd5eb1SMark Lord 		unsigned int p, shift, hardport, port_cause;
2877eabd5eb1SMark Lord 
2878a3718c1fSMark Lord 		MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport);
2879a3718c1fSMark Lord 		/*
2880eabd5eb1SMark Lord 		 * Each hc within the host has its own hc_irq_cause register,
2881eabd5eb1SMark Lord 		 * where the interrupting ports bits get ack'd.
2882a3718c1fSMark Lord 		 */
2883eabd5eb1SMark Lord 		if (hardport == 0) {	/* first port on this hc ? */
2884eabd5eb1SMark Lord 			u32 hc_cause = (main_irq_cause >> shift) & HC0_IRQ_PEND;
2885eabd5eb1SMark Lord 			u32 port_mask, ack_irqs;
2886eabd5eb1SMark Lord 			/*
2887eabd5eb1SMark Lord 			 * Skip this entire hc if nothing pending for any ports
2888eabd5eb1SMark Lord 			 */
2889eabd5eb1SMark Lord 			if (!hc_cause) {
2890eabd5eb1SMark Lord 				port += MV_PORTS_PER_HC - 1;
2891eabd5eb1SMark Lord 				continue;
2892eabd5eb1SMark Lord 			}
2893eabd5eb1SMark Lord 			/*
2894eabd5eb1SMark Lord 			 * We don't need/want to read the hc_irq_cause register,
2895eabd5eb1SMark Lord 			 * because doing so hurts performance, and
2896eabd5eb1SMark Lord 			 * main_irq_cause already gives us everything we need.
2897eabd5eb1SMark Lord 			 *
2898eabd5eb1SMark Lord 			 * But we do have to *write* to the hc_irq_cause to ack
2899eabd5eb1SMark Lord 			 * the ports that we are handling this time through.
2900eabd5eb1SMark Lord 			 *
2901eabd5eb1SMark Lord 			 * This requires that we create a bitmap for those
2902eabd5eb1SMark Lord 			 * ports which interrupted us, and use that bitmap
2903eabd5eb1SMark Lord 			 * to ack (only) those ports via hc_irq_cause.
2904eabd5eb1SMark Lord 			 */
2905eabd5eb1SMark Lord 			ack_irqs = 0;
29062b748a0aSMark Lord 			if (hc_cause & PORTS_0_3_COAL_DONE)
29072b748a0aSMark Lord 				ack_irqs = HC_COAL_IRQ;
2908eabd5eb1SMark Lord 			for (p = 0; p < MV_PORTS_PER_HC; ++p) {
2909eabd5eb1SMark Lord 				if ((port + p) >= hpriv->n_ports)
2910eabd5eb1SMark Lord 					break;
2911eabd5eb1SMark Lord 				port_mask = (DONE_IRQ | ERR_IRQ) << (p * 2);
2912eabd5eb1SMark Lord 				if (hc_cause & port_mask)
2913eabd5eb1SMark Lord 					ack_irqs |= (DMA_IRQ | DEV_IRQ) << p;
2914eabd5eb1SMark Lord 			}
2915a3718c1fSMark Lord 			hc_mmio = mv_hc_base_from_port(mmio, port);
2916cae5a29dSMark Lord 			writelfl(~ack_irqs, hc_mmio + HC_IRQ_CAUSE);
2917a3718c1fSMark Lord 			handled = 1;
2918a3718c1fSMark Lord 		}
2919a9010329SMark Lord 		/*
2920a9010329SMark Lord 		 * Handle interrupts signalled for this port:
2921a9010329SMark Lord 		 */
2922eabd5eb1SMark Lord 		port_cause = (main_irq_cause >> shift) & (DONE_IRQ | ERR_IRQ);
2923a9010329SMark Lord 		if (port_cause)
2924a9010329SMark Lord 			mv_port_intr(ap, port_cause);
2925eabd5eb1SMark Lord 	}
2926a3718c1fSMark Lord 	return handled;
2927c6fd2807SJeff Garzik }
2928c6fd2807SJeff Garzik 
2929a3718c1fSMark Lord static int mv_pci_error(struct ata_host *host, void __iomem *mmio)
2930bdd4dddeSJeff Garzik {
293102a121daSMark Lord 	struct mv_host_priv *hpriv = host->private_data;
2932bdd4dddeSJeff Garzik 	struct ata_port *ap;
2933bdd4dddeSJeff Garzik 	struct ata_queued_cmd *qc;
2934bdd4dddeSJeff Garzik 	struct ata_eh_info *ehi;
2935bdd4dddeSJeff Garzik 	unsigned int i, err_mask, printed = 0;
2936bdd4dddeSJeff Garzik 	u32 err_cause;
2937bdd4dddeSJeff Garzik 
2938cae5a29dSMark Lord 	err_cause = readl(mmio + hpriv->irq_cause_offset);
2939bdd4dddeSJeff Garzik 
2940a44fec1fSJoe Perches 	dev_err(host->dev, "PCI ERROR; PCI IRQ cause=0x%08x\n", err_cause);
2941bdd4dddeSJeff Garzik 
2942bdd4dddeSJeff Garzik 	DPRINTK("All regs @ PCI error\n");
2943bdd4dddeSJeff Garzik 	mv_dump_all_regs(mmio, -1, to_pci_dev(host->dev));
2944bdd4dddeSJeff Garzik 
2945cae5a29dSMark Lord 	writelfl(0, mmio + hpriv->irq_cause_offset);
2946bdd4dddeSJeff Garzik 
2947bdd4dddeSJeff Garzik 	for (i = 0; i < host->n_ports; i++) {
2948bdd4dddeSJeff Garzik 		ap = host->ports[i];
2949936fd732STejun Heo 		if (!ata_link_offline(&ap->link)) {
29509af5c9c9STejun Heo 			ehi = &ap->link.eh_info;
2951bdd4dddeSJeff Garzik 			ata_ehi_clear_desc(ehi);
2952bdd4dddeSJeff Garzik 			if (!printed++)
2953bdd4dddeSJeff Garzik 				ata_ehi_push_desc(ehi,
2954bdd4dddeSJeff Garzik 					"PCI err cause 0x%08x", err_cause);
2955bdd4dddeSJeff Garzik 			err_mask = AC_ERR_HOST_BUS;
2956cf480626STejun Heo 			ehi->action = ATA_EH_RESET;
29579af5c9c9STejun Heo 			qc = ata_qc_from_tag(ap, ap->link.active_tag);
2958bdd4dddeSJeff Garzik 			if (qc)
2959bdd4dddeSJeff Garzik 				qc->err_mask |= err_mask;
2960bdd4dddeSJeff Garzik 			else
2961bdd4dddeSJeff Garzik 				ehi->err_mask |= err_mask;
2962bdd4dddeSJeff Garzik 
2963bdd4dddeSJeff Garzik 			ata_port_freeze(ap);
2964bdd4dddeSJeff Garzik 		}
2965bdd4dddeSJeff Garzik 	}
2966a3718c1fSMark Lord 	return 1;	/* handled */
2967bdd4dddeSJeff Garzik }
2968bdd4dddeSJeff Garzik 
2969c6fd2807SJeff Garzik /**
2970c5d3e45aSJeff Garzik  *      mv_interrupt - Main interrupt event handler
2971c6fd2807SJeff Garzik  *      @irq: unused
2972c6fd2807SJeff Garzik  *      @dev_instance: private data; in this case the host structure
2973c6fd2807SJeff Garzik  *
2974c6fd2807SJeff Garzik  *      Read the read only register to determine if any host
2975c6fd2807SJeff Garzik  *      controllers have pending interrupts.  If so, call lower level
2976c6fd2807SJeff Garzik  *      routine to handle.  Also check for PCI errors which are only
2977c6fd2807SJeff Garzik  *      reported here.
2978c6fd2807SJeff Garzik  *
2979c6fd2807SJeff Garzik  *      LOCKING:
2980cca3974eSJeff Garzik  *      This routine holds the host lock while processing pending
2981c6fd2807SJeff Garzik  *      interrupts.
2982c6fd2807SJeff Garzik  */
29837d12e780SDavid Howells static irqreturn_t mv_interrupt(int irq, void *dev_instance)
2984c6fd2807SJeff Garzik {
2985cca3974eSJeff Garzik 	struct ata_host *host = dev_instance;
2986f351b2d6SSaeed Bishara 	struct mv_host_priv *hpriv = host->private_data;
2987a3718c1fSMark Lord 	unsigned int handled = 0;
29886d3c30efSMark Lord 	int using_msi = hpriv->hp_flags & MV_HP_FLAG_MSI;
298996e2c487SMark Lord 	u32 main_irq_cause, pending_irqs;
2990c6fd2807SJeff Garzik 
2991646a4da5SMark Lord 	spin_lock(&host->lock);
29926d3c30efSMark Lord 
29936d3c30efSMark Lord 	/* for MSI:  block new interrupts while in here */
29946d3c30efSMark Lord 	if (using_msi)
29952b748a0aSMark Lord 		mv_write_main_irq_mask(0, hpriv);
29966d3c30efSMark Lord 
29977368f919SMark Lord 	main_irq_cause = readl(hpriv->main_irq_cause_addr);
299896e2c487SMark Lord 	pending_irqs   = main_irq_cause & hpriv->main_irq_mask;
2999352fab70SMark Lord 	/*
3000352fab70SMark Lord 	 * Deal with cases where we either have nothing pending, or have read
3001352fab70SMark Lord 	 * a bogus register value which can indicate HW removal or PCI fault.
3002c6fd2807SJeff Garzik 	 */
3003a44253d2SMark Lord 	if (pending_irqs && main_irq_cause != 0xffffffffU) {
30041f398472SMark Lord 		if (unlikely((pending_irqs & PCI_ERR) && !IS_SOC(hpriv)))
3005a3718c1fSMark Lord 			handled = mv_pci_error(host, hpriv->base);
3006a3718c1fSMark Lord 		else
3007a44253d2SMark Lord 			handled = mv_host_intr(host, pending_irqs);
3008bdd4dddeSJeff Garzik 	}
30096d3c30efSMark Lord 
30106d3c30efSMark Lord 	/* for MSI: unmask; interrupt cause bits will retrigger now */
30116d3c30efSMark Lord 	if (using_msi)
30122b748a0aSMark Lord 		mv_write_main_irq_mask(hpriv->main_irq_mask, hpriv);
30136d3c30efSMark Lord 
30149d51af7bSMark Lord 	spin_unlock(&host->lock);
30159d51af7bSMark Lord 
3016c6fd2807SJeff Garzik 	return IRQ_RETVAL(handled);
3017c6fd2807SJeff Garzik }
3018c6fd2807SJeff Garzik 
3019c6fd2807SJeff Garzik static unsigned int mv5_scr_offset(unsigned int sc_reg_in)
3020c6fd2807SJeff Garzik {
3021c6fd2807SJeff Garzik 	unsigned int ofs;
3022c6fd2807SJeff Garzik 
3023c6fd2807SJeff Garzik 	switch (sc_reg_in) {
3024c6fd2807SJeff Garzik 	case SCR_STATUS:
3025c6fd2807SJeff Garzik 	case SCR_ERROR:
3026c6fd2807SJeff Garzik 	case SCR_CONTROL:
3027c6fd2807SJeff Garzik 		ofs = sc_reg_in * sizeof(u32);
3028c6fd2807SJeff Garzik 		break;
3029c6fd2807SJeff Garzik 	default:
3030c6fd2807SJeff Garzik 		ofs = 0xffffffffU;
3031c6fd2807SJeff Garzik 		break;
3032c6fd2807SJeff Garzik 	}
3033c6fd2807SJeff Garzik 	return ofs;
3034c6fd2807SJeff Garzik }
3035c6fd2807SJeff Garzik 
303682ef04fbSTejun Heo static int mv5_scr_read(struct ata_link *link, unsigned int sc_reg_in, u32 *val)
3037c6fd2807SJeff Garzik {
303882ef04fbSTejun Heo 	struct mv_host_priv *hpriv = link->ap->host->private_data;
3039f351b2d6SSaeed Bishara 	void __iomem *mmio = hpriv->base;
304082ef04fbSTejun Heo 	void __iomem *addr = mv5_phy_base(mmio, link->ap->port_no);
3041c6fd2807SJeff Garzik 	unsigned int ofs = mv5_scr_offset(sc_reg_in);
3042c6fd2807SJeff Garzik 
3043da3dbb17STejun Heo 	if (ofs != 0xffffffffU) {
3044da3dbb17STejun Heo 		*val = readl(addr + ofs);
3045da3dbb17STejun Heo 		return 0;
3046da3dbb17STejun Heo 	} else
3047da3dbb17STejun Heo 		return -EINVAL;
3048c6fd2807SJeff Garzik }
3049c6fd2807SJeff Garzik 
305082ef04fbSTejun Heo static int mv5_scr_write(struct ata_link *link, unsigned int sc_reg_in, u32 val)
3051c6fd2807SJeff Garzik {
305282ef04fbSTejun Heo 	struct mv_host_priv *hpriv = link->ap->host->private_data;
3053f351b2d6SSaeed Bishara 	void __iomem *mmio = hpriv->base;
305482ef04fbSTejun Heo 	void __iomem *addr = mv5_phy_base(mmio, link->ap->port_no);
3055c6fd2807SJeff Garzik 	unsigned int ofs = mv5_scr_offset(sc_reg_in);
3056c6fd2807SJeff Garzik 
3057da3dbb17STejun Heo 	if (ofs != 0xffffffffU) {
30580d5ff566STejun Heo 		writelfl(val, addr + ofs);
3059da3dbb17STejun Heo 		return 0;
3060da3dbb17STejun Heo 	} else
3061da3dbb17STejun Heo 		return -EINVAL;
3062c6fd2807SJeff Garzik }
3063c6fd2807SJeff Garzik 
30647bb3c529SSaeed Bishara static void mv5_reset_bus(struct ata_host *host, void __iomem *mmio)
3065c6fd2807SJeff Garzik {
30667bb3c529SSaeed Bishara 	struct pci_dev *pdev = to_pci_dev(host->dev);
3067c6fd2807SJeff Garzik 	int early_5080;
3068c6fd2807SJeff Garzik 
306944c10138SAuke Kok 	early_5080 = (pdev->device == 0x5080) && (pdev->revision == 0);
3070c6fd2807SJeff Garzik 
3071c6fd2807SJeff Garzik 	if (!early_5080) {
3072c6fd2807SJeff Garzik 		u32 tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL);
3073c6fd2807SJeff Garzik 		tmp |= (1 << 0);
3074c6fd2807SJeff Garzik 		writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL);
3075c6fd2807SJeff Garzik 	}
3076c6fd2807SJeff Garzik 
30777bb3c529SSaeed Bishara 	mv_reset_pci_bus(host, mmio);
3078c6fd2807SJeff Garzik }
3079c6fd2807SJeff Garzik 
3080c6fd2807SJeff Garzik static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio)
3081c6fd2807SJeff Garzik {
3082cae5a29dSMark Lord 	writel(0x0fcfffff, mmio + FLASH_CTL);
3083c6fd2807SJeff Garzik }
3084c6fd2807SJeff Garzik 
3085c6fd2807SJeff Garzik static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx,
3086c6fd2807SJeff Garzik 			   void __iomem *mmio)
3087c6fd2807SJeff Garzik {
3088c6fd2807SJeff Garzik 	void __iomem *phy_mmio = mv5_phy_base(mmio, idx);
3089c6fd2807SJeff Garzik 	u32 tmp;
3090c6fd2807SJeff Garzik 
3091c6fd2807SJeff Garzik 	tmp = readl(phy_mmio + MV5_PHY_MODE);
3092c6fd2807SJeff Garzik 
3093c6fd2807SJeff Garzik 	hpriv->signal[idx].pre = tmp & 0x1800;	/* bits 12:11 */
3094c6fd2807SJeff Garzik 	hpriv->signal[idx].amps = tmp & 0xe0;	/* bits 7:5 */
3095c6fd2807SJeff Garzik }
3096c6fd2807SJeff Garzik 
3097c6fd2807SJeff Garzik static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio)
3098c6fd2807SJeff Garzik {
3099c6fd2807SJeff Garzik 	u32 tmp;
3100c6fd2807SJeff Garzik 
3101cae5a29dSMark Lord 	writel(0, mmio + GPIO_PORT_CTL);
3102c6fd2807SJeff Garzik 
3103c6fd2807SJeff Garzik 	/* FIXME: handle MV_HP_ERRATA_50XXB2 errata */
3104c6fd2807SJeff Garzik 
3105c6fd2807SJeff Garzik 	tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL);
3106c6fd2807SJeff Garzik 	tmp |= ~(1 << 0);
3107c6fd2807SJeff Garzik 	writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL);
3108c6fd2807SJeff Garzik }
3109c6fd2807SJeff Garzik 
3110c6fd2807SJeff Garzik static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
3111c6fd2807SJeff Garzik 			   unsigned int port)
3112c6fd2807SJeff Garzik {
3113c6fd2807SJeff Garzik 	void __iomem *phy_mmio = mv5_phy_base(mmio, port);
3114c6fd2807SJeff Garzik 	const u32 mask = (1<<12) | (1<<11) | (1<<7) | (1<<6) | (1<<5);
3115c6fd2807SJeff Garzik 	u32 tmp;
3116c6fd2807SJeff Garzik 	int fix_apm_sq = (hpriv->hp_flags & MV_HP_ERRATA_50XXB0);
3117c6fd2807SJeff Garzik 
3118c6fd2807SJeff Garzik 	if (fix_apm_sq) {
3119cae5a29dSMark Lord 		tmp = readl(phy_mmio + MV5_LTMODE);
3120c6fd2807SJeff Garzik 		tmp |= (1 << 19);
3121cae5a29dSMark Lord 		writel(tmp, phy_mmio + MV5_LTMODE);
3122c6fd2807SJeff Garzik 
3123cae5a29dSMark Lord 		tmp = readl(phy_mmio + MV5_PHY_CTL);
3124c6fd2807SJeff Garzik 		tmp &= ~0x3;
3125c6fd2807SJeff Garzik 		tmp |= 0x1;
3126cae5a29dSMark Lord 		writel(tmp, phy_mmio + MV5_PHY_CTL);
3127c6fd2807SJeff Garzik 	}
3128c6fd2807SJeff Garzik 
3129c6fd2807SJeff Garzik 	tmp = readl(phy_mmio + MV5_PHY_MODE);
3130c6fd2807SJeff Garzik 	tmp &= ~mask;
3131c6fd2807SJeff Garzik 	tmp |= hpriv->signal[port].pre;
3132c6fd2807SJeff Garzik 	tmp |= hpriv->signal[port].amps;
3133c6fd2807SJeff Garzik 	writel(tmp, phy_mmio + MV5_PHY_MODE);
3134c6fd2807SJeff Garzik }
3135c6fd2807SJeff Garzik 
3136c6fd2807SJeff Garzik 
3137c6fd2807SJeff Garzik #undef ZERO
3138c6fd2807SJeff Garzik #define ZERO(reg) writel(0, port_mmio + (reg))
3139c6fd2807SJeff Garzik static void mv5_reset_hc_port(struct mv_host_priv *hpriv, void __iomem *mmio,
3140c6fd2807SJeff Garzik 			     unsigned int port)
3141c6fd2807SJeff Garzik {
3142c6fd2807SJeff Garzik 	void __iomem *port_mmio = mv_port_base(mmio, port);
3143c6fd2807SJeff Garzik 
3144e12bef50SMark Lord 	mv_reset_channel(hpriv, mmio, port);
3145c6fd2807SJeff Garzik 
3146c6fd2807SJeff Garzik 	ZERO(0x028);	/* command */
3147cae5a29dSMark Lord 	writel(0x11f, port_mmio + EDMA_CFG);
3148c6fd2807SJeff Garzik 	ZERO(0x004);	/* timer */
3149c6fd2807SJeff Garzik 	ZERO(0x008);	/* irq err cause */
3150c6fd2807SJeff Garzik 	ZERO(0x00c);	/* irq err mask */
3151c6fd2807SJeff Garzik 	ZERO(0x010);	/* rq bah */
3152c6fd2807SJeff Garzik 	ZERO(0x014);	/* rq inp */
3153c6fd2807SJeff Garzik 	ZERO(0x018);	/* rq outp */
3154c6fd2807SJeff Garzik 	ZERO(0x01c);	/* respq bah */
3155c6fd2807SJeff Garzik 	ZERO(0x024);	/* respq outp */
3156c6fd2807SJeff Garzik 	ZERO(0x020);	/* respq inp */
3157c6fd2807SJeff Garzik 	ZERO(0x02c);	/* test control */
3158cae5a29dSMark Lord 	writel(0xbc, port_mmio + EDMA_IORDY_TMOUT);
3159c6fd2807SJeff Garzik }
3160c6fd2807SJeff Garzik #undef ZERO
3161c6fd2807SJeff Garzik 
3162c6fd2807SJeff Garzik #define ZERO(reg) writel(0, hc_mmio + (reg))
3163c6fd2807SJeff Garzik static void mv5_reset_one_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
3164c6fd2807SJeff Garzik 			unsigned int hc)
3165c6fd2807SJeff Garzik {
3166c6fd2807SJeff Garzik 	void __iomem *hc_mmio = mv_hc_base(mmio, hc);
3167c6fd2807SJeff Garzik 	u32 tmp;
3168c6fd2807SJeff Garzik 
3169c6fd2807SJeff Garzik 	ZERO(0x00c);
3170c6fd2807SJeff Garzik 	ZERO(0x010);
3171c6fd2807SJeff Garzik 	ZERO(0x014);
3172c6fd2807SJeff Garzik 	ZERO(0x018);
3173c6fd2807SJeff Garzik 
3174c6fd2807SJeff Garzik 	tmp = readl(hc_mmio + 0x20);
3175c6fd2807SJeff Garzik 	tmp &= 0x1c1c1c1c;
3176c6fd2807SJeff Garzik 	tmp |= 0x03030303;
3177c6fd2807SJeff Garzik 	writel(tmp, hc_mmio + 0x20);
3178c6fd2807SJeff Garzik }
3179c6fd2807SJeff Garzik #undef ZERO
3180c6fd2807SJeff Garzik 
3181c6fd2807SJeff Garzik static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
3182c6fd2807SJeff Garzik 			unsigned int n_hc)
3183c6fd2807SJeff Garzik {
3184c6fd2807SJeff Garzik 	unsigned int hc, port;
3185c6fd2807SJeff Garzik 
3186c6fd2807SJeff Garzik 	for (hc = 0; hc < n_hc; hc++) {
3187c6fd2807SJeff Garzik 		for (port = 0; port < MV_PORTS_PER_HC; port++)
3188c6fd2807SJeff Garzik 			mv5_reset_hc_port(hpriv, mmio,
3189c6fd2807SJeff Garzik 					  (hc * MV_PORTS_PER_HC) + port);
3190c6fd2807SJeff Garzik 
3191c6fd2807SJeff Garzik 		mv5_reset_one_hc(hpriv, mmio, hc);
3192c6fd2807SJeff Garzik 	}
3193c6fd2807SJeff Garzik 
3194c6fd2807SJeff Garzik 	return 0;
3195c6fd2807SJeff Garzik }
3196c6fd2807SJeff Garzik 
3197c6fd2807SJeff Garzik #undef ZERO
3198c6fd2807SJeff Garzik #define ZERO(reg) writel(0, mmio + (reg))
31997bb3c529SSaeed Bishara static void mv_reset_pci_bus(struct ata_host *host, void __iomem *mmio)
3200c6fd2807SJeff Garzik {
320102a121daSMark Lord 	struct mv_host_priv *hpriv = host->private_data;
3202c6fd2807SJeff Garzik 	u32 tmp;
3203c6fd2807SJeff Garzik 
3204cae5a29dSMark Lord 	tmp = readl(mmio + MV_PCI_MODE);
3205c6fd2807SJeff Garzik 	tmp &= 0xff00ffff;
3206cae5a29dSMark Lord 	writel(tmp, mmio + MV_PCI_MODE);
3207c6fd2807SJeff Garzik 
3208c6fd2807SJeff Garzik 	ZERO(MV_PCI_DISC_TIMER);
3209c6fd2807SJeff Garzik 	ZERO(MV_PCI_MSI_TRIGGER);
3210cae5a29dSMark Lord 	writel(0x000100ff, mmio + MV_PCI_XBAR_TMOUT);
3211c6fd2807SJeff Garzik 	ZERO(MV_PCI_SERR_MASK);
3212cae5a29dSMark Lord 	ZERO(hpriv->irq_cause_offset);
3213cae5a29dSMark Lord 	ZERO(hpriv->irq_mask_offset);
3214c6fd2807SJeff Garzik 	ZERO(MV_PCI_ERR_LOW_ADDRESS);
3215c6fd2807SJeff Garzik 	ZERO(MV_PCI_ERR_HIGH_ADDRESS);
3216c6fd2807SJeff Garzik 	ZERO(MV_PCI_ERR_ATTRIBUTE);
3217c6fd2807SJeff Garzik 	ZERO(MV_PCI_ERR_COMMAND);
3218c6fd2807SJeff Garzik }
3219c6fd2807SJeff Garzik #undef ZERO
3220c6fd2807SJeff Garzik 
3221c6fd2807SJeff Garzik static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio)
3222c6fd2807SJeff Garzik {
3223c6fd2807SJeff Garzik 	u32 tmp;
3224c6fd2807SJeff Garzik 
3225c6fd2807SJeff Garzik 	mv5_reset_flash(hpriv, mmio);
3226c6fd2807SJeff Garzik 
3227cae5a29dSMark Lord 	tmp = readl(mmio + GPIO_PORT_CTL);
3228c6fd2807SJeff Garzik 	tmp &= 0x3;
3229c6fd2807SJeff Garzik 	tmp |= (1 << 5) | (1 << 6);
3230cae5a29dSMark Lord 	writel(tmp, mmio + GPIO_PORT_CTL);
3231c6fd2807SJeff Garzik }
3232c6fd2807SJeff Garzik 
3233c6fd2807SJeff Garzik /**
3234c6fd2807SJeff Garzik  *      mv6_reset_hc - Perform the 6xxx global soft reset
3235c6fd2807SJeff Garzik  *      @mmio: base address of the HBA
3236c6fd2807SJeff Garzik  *
3237c6fd2807SJeff Garzik  *      This routine only applies to 6xxx parts.
3238c6fd2807SJeff Garzik  *
3239c6fd2807SJeff Garzik  *      LOCKING:
3240c6fd2807SJeff Garzik  *      Inherited from caller.
3241c6fd2807SJeff Garzik  */
3242c6fd2807SJeff Garzik static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
3243c6fd2807SJeff Garzik 			unsigned int n_hc)
3244c6fd2807SJeff Garzik {
3245cae5a29dSMark Lord 	void __iomem *reg = mmio + PCI_MAIN_CMD_STS;
3246c6fd2807SJeff Garzik 	int i, rc = 0;
3247c6fd2807SJeff Garzik 	u32 t;
3248c6fd2807SJeff Garzik 
3249c6fd2807SJeff Garzik 	/* Following procedure defined in PCI "main command and status
3250c6fd2807SJeff Garzik 	 * register" table.
3251c6fd2807SJeff Garzik 	 */
3252c6fd2807SJeff Garzik 	t = readl(reg);
3253c6fd2807SJeff Garzik 	writel(t | STOP_PCI_MASTER, reg);
3254c6fd2807SJeff Garzik 
3255c6fd2807SJeff Garzik 	for (i = 0; i < 1000; i++) {
3256c6fd2807SJeff Garzik 		udelay(1);
3257c6fd2807SJeff Garzik 		t = readl(reg);
32582dcb407eSJeff Garzik 		if (PCI_MASTER_EMPTY & t)
3259c6fd2807SJeff Garzik 			break;
3260c6fd2807SJeff Garzik 	}
3261c6fd2807SJeff Garzik 	if (!(PCI_MASTER_EMPTY & t)) {
3262c6fd2807SJeff Garzik 		printk(KERN_ERR DRV_NAME ": PCI master won't flush\n");
3263c6fd2807SJeff Garzik 		rc = 1;
3264c6fd2807SJeff Garzik 		goto done;
3265c6fd2807SJeff Garzik 	}
3266c6fd2807SJeff Garzik 
3267c6fd2807SJeff Garzik 	/* set reset */
3268c6fd2807SJeff Garzik 	i = 5;
3269c6fd2807SJeff Garzik 	do {
3270c6fd2807SJeff Garzik 		writel(t | GLOB_SFT_RST, reg);
3271c6fd2807SJeff Garzik 		t = readl(reg);
3272c6fd2807SJeff Garzik 		udelay(1);
3273c6fd2807SJeff Garzik 	} while (!(GLOB_SFT_RST & t) && (i-- > 0));
3274c6fd2807SJeff Garzik 
3275c6fd2807SJeff Garzik 	if (!(GLOB_SFT_RST & t)) {
3276c6fd2807SJeff Garzik 		printk(KERN_ERR DRV_NAME ": can't set global reset\n");
3277c6fd2807SJeff Garzik 		rc = 1;
3278c6fd2807SJeff Garzik 		goto done;
3279c6fd2807SJeff Garzik 	}
3280c6fd2807SJeff Garzik 
3281c6fd2807SJeff Garzik 	/* clear reset and *reenable the PCI master* (not mentioned in spec) */
3282c6fd2807SJeff Garzik 	i = 5;
3283c6fd2807SJeff Garzik 	do {
3284c6fd2807SJeff Garzik 		writel(t & ~(GLOB_SFT_RST | STOP_PCI_MASTER), reg);
3285c6fd2807SJeff Garzik 		t = readl(reg);
3286c6fd2807SJeff Garzik 		udelay(1);
3287c6fd2807SJeff Garzik 	} while ((GLOB_SFT_RST & t) && (i-- > 0));
3288c6fd2807SJeff Garzik 
3289c6fd2807SJeff Garzik 	if (GLOB_SFT_RST & t) {
3290c6fd2807SJeff Garzik 		printk(KERN_ERR DRV_NAME ": can't clear global reset\n");
3291c6fd2807SJeff Garzik 		rc = 1;
3292c6fd2807SJeff Garzik 	}
3293c6fd2807SJeff Garzik done:
3294c6fd2807SJeff Garzik 	return rc;
3295c6fd2807SJeff Garzik }
3296c6fd2807SJeff Garzik 
3297c6fd2807SJeff Garzik static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx,
3298c6fd2807SJeff Garzik 			   void __iomem *mmio)
3299c6fd2807SJeff Garzik {
3300c6fd2807SJeff Garzik 	void __iomem *port_mmio;
3301c6fd2807SJeff Garzik 	u32 tmp;
3302c6fd2807SJeff Garzik 
3303cae5a29dSMark Lord 	tmp = readl(mmio + RESET_CFG);
3304c6fd2807SJeff Garzik 	if ((tmp & (1 << 0)) == 0) {
3305c6fd2807SJeff Garzik 		hpriv->signal[idx].amps = 0x7 << 8;
3306c6fd2807SJeff Garzik 		hpriv->signal[idx].pre = 0x1 << 5;
3307c6fd2807SJeff Garzik 		return;
3308c6fd2807SJeff Garzik 	}
3309c6fd2807SJeff Garzik 
3310c6fd2807SJeff Garzik 	port_mmio = mv_port_base(mmio, idx);
3311c6fd2807SJeff Garzik 	tmp = readl(port_mmio + PHY_MODE2);
3312c6fd2807SJeff Garzik 
3313c6fd2807SJeff Garzik 	hpriv->signal[idx].amps = tmp & 0x700;	/* bits 10:8 */
3314c6fd2807SJeff Garzik 	hpriv->signal[idx].pre = tmp & 0xe0;	/* bits 7:5 */
3315c6fd2807SJeff Garzik }
3316c6fd2807SJeff Garzik 
3317c6fd2807SJeff Garzik static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio)
3318c6fd2807SJeff Garzik {
3319cae5a29dSMark Lord 	writel(0x00000060, mmio + GPIO_PORT_CTL);
3320c6fd2807SJeff Garzik }
3321c6fd2807SJeff Garzik 
3322c6fd2807SJeff Garzik static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
3323c6fd2807SJeff Garzik 			   unsigned int port)
3324c6fd2807SJeff Garzik {
3325c6fd2807SJeff Garzik 	void __iomem *port_mmio = mv_port_base(mmio, port);
3326c6fd2807SJeff Garzik 
3327c6fd2807SJeff Garzik 	u32 hp_flags = hpriv->hp_flags;
3328c6fd2807SJeff Garzik 	int fix_phy_mode2 =
3329c6fd2807SJeff Garzik 		hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0);
3330c6fd2807SJeff Garzik 	int fix_phy_mode4 =
3331c6fd2807SJeff Garzik 		hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0);
33328c30a8b9SMark Lord 	u32 m2, m3;
3333c6fd2807SJeff Garzik 
3334c6fd2807SJeff Garzik 	if (fix_phy_mode2) {
3335c6fd2807SJeff Garzik 		m2 = readl(port_mmio + PHY_MODE2);
3336c6fd2807SJeff Garzik 		m2 &= ~(1 << 16);
3337c6fd2807SJeff Garzik 		m2 |= (1 << 31);
3338c6fd2807SJeff Garzik 		writel(m2, port_mmio + PHY_MODE2);
3339c6fd2807SJeff Garzik 
3340c6fd2807SJeff Garzik 		udelay(200);
3341c6fd2807SJeff Garzik 
3342c6fd2807SJeff Garzik 		m2 = readl(port_mmio + PHY_MODE2);
3343c6fd2807SJeff Garzik 		m2 &= ~((1 << 16) | (1 << 31));
3344c6fd2807SJeff Garzik 		writel(m2, port_mmio + PHY_MODE2);
3345c6fd2807SJeff Garzik 
3346c6fd2807SJeff Garzik 		udelay(200);
3347c6fd2807SJeff Garzik 	}
3348c6fd2807SJeff Garzik 
33498c30a8b9SMark Lord 	/*
33508c30a8b9SMark Lord 	 * Gen-II/IIe PHY_MODE3 errata RM#2:
33518c30a8b9SMark Lord 	 * Achieves better receiver noise performance than the h/w default:
33528c30a8b9SMark Lord 	 */
33538c30a8b9SMark Lord 	m3 = readl(port_mmio + PHY_MODE3);
33548c30a8b9SMark Lord 	m3 = (m3 & 0x1f) | (0x5555601 << 5);
3355c6fd2807SJeff Garzik 
33560388a8c0SMark Lord 	/* Guideline 88F5182 (GL# SATA-S11) */
33570388a8c0SMark Lord 	if (IS_SOC(hpriv))
33580388a8c0SMark Lord 		m3 &= ~0x1c;
33590388a8c0SMark Lord 
3360c6fd2807SJeff Garzik 	if (fix_phy_mode4) {
3361ba069e37SMark Lord 		u32 m4 = readl(port_mmio + PHY_MODE4);
3362ba069e37SMark Lord 		/*
3363ba069e37SMark Lord 		 * Enforce reserved-bit restrictions on GenIIe devices only.
3364ba069e37SMark Lord 		 * For earlier chipsets, force only the internal config field
3365ba069e37SMark Lord 		 *  (workaround for errata FEr SATA#10 part 1).
3366ba069e37SMark Lord 		 */
33678c30a8b9SMark Lord 		if (IS_GEN_IIE(hpriv))
3368ba069e37SMark Lord 			m4 = (m4 & ~PHY_MODE4_RSVD_ZEROS) | PHY_MODE4_RSVD_ONES;
3369ba069e37SMark Lord 		else
3370ba069e37SMark Lord 			m4 = (m4 & ~PHY_MODE4_CFG_MASK) | PHY_MODE4_CFG_VALUE;
33718c30a8b9SMark Lord 		writel(m4, port_mmio + PHY_MODE4);
3372c6fd2807SJeff Garzik 	}
3373b406c7a6SMark Lord 	/*
3374b406c7a6SMark Lord 	 * Workaround for 60x1-B2 errata SATA#13:
3375b406c7a6SMark Lord 	 * Any write to PHY_MODE4 (above) may corrupt PHY_MODE3,
3376b406c7a6SMark Lord 	 * so we must always rewrite PHY_MODE3 after PHY_MODE4.
3377ba68460bSMark Lord 	 * Or ensure we use writelfl() when writing PHY_MODE4.
3378b406c7a6SMark Lord 	 */
3379b406c7a6SMark Lord 	writel(m3, port_mmio + PHY_MODE3);
3380c6fd2807SJeff Garzik 
3381c6fd2807SJeff Garzik 	/* Revert values of pre-emphasis and signal amps to the saved ones */
3382c6fd2807SJeff Garzik 	m2 = readl(port_mmio + PHY_MODE2);
3383c6fd2807SJeff Garzik 
3384c6fd2807SJeff Garzik 	m2 &= ~MV_M2_PREAMP_MASK;
3385c6fd2807SJeff Garzik 	m2 |= hpriv->signal[port].amps;
3386c6fd2807SJeff Garzik 	m2 |= hpriv->signal[port].pre;
3387c6fd2807SJeff Garzik 	m2 &= ~(1 << 16);
3388c6fd2807SJeff Garzik 
3389c6fd2807SJeff Garzik 	/* according to mvSata 3.6.1, some IIE values are fixed */
3390c6fd2807SJeff Garzik 	if (IS_GEN_IIE(hpriv)) {
3391c6fd2807SJeff Garzik 		m2 &= ~0xC30FF01F;
3392c6fd2807SJeff Garzik 		m2 |= 0x0000900F;
3393c6fd2807SJeff Garzik 	}
3394c6fd2807SJeff Garzik 
3395c6fd2807SJeff Garzik 	writel(m2, port_mmio + PHY_MODE2);
3396c6fd2807SJeff Garzik }
3397c6fd2807SJeff Garzik 
3398f351b2d6SSaeed Bishara /* TODO: use the generic LED interface to configure the SATA Presence */
3399f351b2d6SSaeed Bishara /* & Acitivy LEDs on the board */
3400f351b2d6SSaeed Bishara static void mv_soc_enable_leds(struct mv_host_priv *hpriv,
3401f351b2d6SSaeed Bishara 				      void __iomem *mmio)
3402f351b2d6SSaeed Bishara {
3403f351b2d6SSaeed Bishara 	return;
3404f351b2d6SSaeed Bishara }
3405f351b2d6SSaeed Bishara 
3406f351b2d6SSaeed Bishara static void mv_soc_read_preamp(struct mv_host_priv *hpriv, int idx,
3407f351b2d6SSaeed Bishara 			   void __iomem *mmio)
3408f351b2d6SSaeed Bishara {
3409f351b2d6SSaeed Bishara 	void __iomem *port_mmio;
3410f351b2d6SSaeed Bishara 	u32 tmp;
3411f351b2d6SSaeed Bishara 
3412f351b2d6SSaeed Bishara 	port_mmio = mv_port_base(mmio, idx);
3413f351b2d6SSaeed Bishara 	tmp = readl(port_mmio + PHY_MODE2);
3414f351b2d6SSaeed Bishara 
3415f351b2d6SSaeed Bishara 	hpriv->signal[idx].amps = tmp & 0x700;	/* bits 10:8 */
3416f351b2d6SSaeed Bishara 	hpriv->signal[idx].pre = tmp & 0xe0;	/* bits 7:5 */
3417f351b2d6SSaeed Bishara }
3418f351b2d6SSaeed Bishara 
3419f351b2d6SSaeed Bishara #undef ZERO
3420f351b2d6SSaeed Bishara #define ZERO(reg) writel(0, port_mmio + (reg))
3421f351b2d6SSaeed Bishara static void mv_soc_reset_hc_port(struct mv_host_priv *hpriv,
3422f351b2d6SSaeed Bishara 					void __iomem *mmio, unsigned int port)
3423f351b2d6SSaeed Bishara {
3424f351b2d6SSaeed Bishara 	void __iomem *port_mmio = mv_port_base(mmio, port);
3425f351b2d6SSaeed Bishara 
3426e12bef50SMark Lord 	mv_reset_channel(hpriv, mmio, port);
3427f351b2d6SSaeed Bishara 
3428f351b2d6SSaeed Bishara 	ZERO(0x028);		/* command */
3429cae5a29dSMark Lord 	writel(0x101f, port_mmio + EDMA_CFG);
3430f351b2d6SSaeed Bishara 	ZERO(0x004);		/* timer */
3431f351b2d6SSaeed Bishara 	ZERO(0x008);		/* irq err cause */
3432f351b2d6SSaeed Bishara 	ZERO(0x00c);		/* irq err mask */
3433f351b2d6SSaeed Bishara 	ZERO(0x010);		/* rq bah */
3434f351b2d6SSaeed Bishara 	ZERO(0x014);		/* rq inp */
3435f351b2d6SSaeed Bishara 	ZERO(0x018);		/* rq outp */
3436f351b2d6SSaeed Bishara 	ZERO(0x01c);		/* respq bah */
3437f351b2d6SSaeed Bishara 	ZERO(0x024);		/* respq outp */
3438f351b2d6SSaeed Bishara 	ZERO(0x020);		/* respq inp */
3439f351b2d6SSaeed Bishara 	ZERO(0x02c);		/* test control */
3440d7b0c143SSaeed Bishara 	writel(0x800, port_mmio + EDMA_IORDY_TMOUT);
3441f351b2d6SSaeed Bishara }
3442f351b2d6SSaeed Bishara 
3443f351b2d6SSaeed Bishara #undef ZERO
3444f351b2d6SSaeed Bishara 
3445f351b2d6SSaeed Bishara #define ZERO(reg) writel(0, hc_mmio + (reg))
3446f351b2d6SSaeed Bishara static void mv_soc_reset_one_hc(struct mv_host_priv *hpriv,
3447f351b2d6SSaeed Bishara 				       void __iomem *mmio)
3448f351b2d6SSaeed Bishara {
3449f351b2d6SSaeed Bishara 	void __iomem *hc_mmio = mv_hc_base(mmio, 0);
3450f351b2d6SSaeed Bishara 
3451f351b2d6SSaeed Bishara 	ZERO(0x00c);
3452f351b2d6SSaeed Bishara 	ZERO(0x010);
3453f351b2d6SSaeed Bishara 	ZERO(0x014);
3454f351b2d6SSaeed Bishara 
3455f351b2d6SSaeed Bishara }
3456f351b2d6SSaeed Bishara 
3457f351b2d6SSaeed Bishara #undef ZERO
3458f351b2d6SSaeed Bishara 
3459f351b2d6SSaeed Bishara static int mv_soc_reset_hc(struct mv_host_priv *hpriv,
3460f351b2d6SSaeed Bishara 				  void __iomem *mmio, unsigned int n_hc)
3461f351b2d6SSaeed Bishara {
3462f351b2d6SSaeed Bishara 	unsigned int port;
3463f351b2d6SSaeed Bishara 
3464f351b2d6SSaeed Bishara 	for (port = 0; port < hpriv->n_ports; port++)
3465f351b2d6SSaeed Bishara 		mv_soc_reset_hc_port(hpriv, mmio, port);
3466f351b2d6SSaeed Bishara 
3467f351b2d6SSaeed Bishara 	mv_soc_reset_one_hc(hpriv, mmio);
3468f351b2d6SSaeed Bishara 
3469f351b2d6SSaeed Bishara 	return 0;
3470f351b2d6SSaeed Bishara }
3471f351b2d6SSaeed Bishara 
3472f351b2d6SSaeed Bishara static void mv_soc_reset_flash(struct mv_host_priv *hpriv,
3473f351b2d6SSaeed Bishara 				      void __iomem *mmio)
3474f351b2d6SSaeed Bishara {
3475f351b2d6SSaeed Bishara 	return;
3476f351b2d6SSaeed Bishara }
3477f351b2d6SSaeed Bishara 
3478f351b2d6SSaeed Bishara static void mv_soc_reset_bus(struct ata_host *host, void __iomem *mmio)
3479f351b2d6SSaeed Bishara {
3480f351b2d6SSaeed Bishara 	return;
3481f351b2d6SSaeed Bishara }
3482f351b2d6SSaeed Bishara 
348329b7e43cSMartin Michlmayr static void mv_soc_65n_phy_errata(struct mv_host_priv *hpriv,
348429b7e43cSMartin Michlmayr 				  void __iomem *mmio, unsigned int port)
348529b7e43cSMartin Michlmayr {
348629b7e43cSMartin Michlmayr 	void __iomem *port_mmio = mv_port_base(mmio, port);
348729b7e43cSMartin Michlmayr 	u32	reg;
348829b7e43cSMartin Michlmayr 
348929b7e43cSMartin Michlmayr 	reg = readl(port_mmio + PHY_MODE3);
349029b7e43cSMartin Michlmayr 	reg &= ~(0x3 << 27);	/* SELMUPF (bits 28:27) to 1 */
349129b7e43cSMartin Michlmayr 	reg |= (0x1 << 27);
349229b7e43cSMartin Michlmayr 	reg &= ~(0x3 << 29);	/* SELMUPI (bits 30:29) to 1 */
349329b7e43cSMartin Michlmayr 	reg |= (0x1 << 29);
349429b7e43cSMartin Michlmayr 	writel(reg, port_mmio + PHY_MODE3);
349529b7e43cSMartin Michlmayr 
349629b7e43cSMartin Michlmayr 	reg = readl(port_mmio + PHY_MODE4);
349729b7e43cSMartin Michlmayr 	reg &= ~0x1;	/* SATU_OD8 (bit 0) to 0, reserved bit 16 must be set */
349829b7e43cSMartin Michlmayr 	reg |= (0x1 << 16);
349929b7e43cSMartin Michlmayr 	writel(reg, port_mmio + PHY_MODE4);
350029b7e43cSMartin Michlmayr 
350129b7e43cSMartin Michlmayr 	reg = readl(port_mmio + PHY_MODE9_GEN2);
350229b7e43cSMartin Michlmayr 	reg &= ~0xf;	/* TXAMP[3:0] (bits 3:0) to 8 */
350329b7e43cSMartin Michlmayr 	reg |= 0x8;
350429b7e43cSMartin Michlmayr 	reg &= ~(0x1 << 14);	/* TXAMP[4] (bit 14) to 0 */
350529b7e43cSMartin Michlmayr 	writel(reg, port_mmio + PHY_MODE9_GEN2);
350629b7e43cSMartin Michlmayr 
350729b7e43cSMartin Michlmayr 	reg = readl(port_mmio + PHY_MODE9_GEN1);
350829b7e43cSMartin Michlmayr 	reg &= ~0xf;	/* TXAMP[3:0] (bits 3:0) to 8 */
350929b7e43cSMartin Michlmayr 	reg |= 0x8;
351029b7e43cSMartin Michlmayr 	reg &= ~(0x1 << 14);	/* TXAMP[4] (bit 14) to 0 */
351129b7e43cSMartin Michlmayr 	writel(reg, port_mmio + PHY_MODE9_GEN1);
351229b7e43cSMartin Michlmayr }
351329b7e43cSMartin Michlmayr 
351429b7e43cSMartin Michlmayr /**
351529b7e43cSMartin Michlmayr  *	soc_is_65 - check if the soc is 65 nano device
351629b7e43cSMartin Michlmayr  *
351729b7e43cSMartin Michlmayr  *	Detect the type of the SoC, this is done by reading the PHYCFG_OFS
351829b7e43cSMartin Michlmayr  *	register, this register should contain non-zero value and it exists only
351929b7e43cSMartin Michlmayr  *	in the 65 nano devices, when reading it from older devices we get 0.
352029b7e43cSMartin Michlmayr  */
352129b7e43cSMartin Michlmayr static bool soc_is_65n(struct mv_host_priv *hpriv)
352229b7e43cSMartin Michlmayr {
352329b7e43cSMartin Michlmayr 	void __iomem *port0_mmio = mv_port_base(hpriv->base, 0);
352429b7e43cSMartin Michlmayr 
352529b7e43cSMartin Michlmayr 	if (readl(port0_mmio + PHYCFG_OFS))
352629b7e43cSMartin Michlmayr 		return true;
352729b7e43cSMartin Michlmayr 	return false;
352829b7e43cSMartin Michlmayr }
352929b7e43cSMartin Michlmayr 
35308e7decdbSMark Lord static void mv_setup_ifcfg(void __iomem *port_mmio, int want_gen2i)
3531b67a1064SMark Lord {
3532cae5a29dSMark Lord 	u32 ifcfg = readl(port_mmio + SATA_IFCFG);
3533b67a1064SMark Lord 
35348e7decdbSMark Lord 	ifcfg = (ifcfg & 0xf7f) | 0x9b1000;	/* from chip spec */
3535b67a1064SMark Lord 	if (want_gen2i)
35368e7decdbSMark Lord 		ifcfg |= (1 << 7);		/* enable gen2i speed */
3537cae5a29dSMark Lord 	writelfl(ifcfg, port_mmio + SATA_IFCFG);
3538b67a1064SMark Lord }
3539b67a1064SMark Lord 
3540e12bef50SMark Lord static void mv_reset_channel(struct mv_host_priv *hpriv, void __iomem *mmio,
3541c6fd2807SJeff Garzik 			     unsigned int port_no)
3542c6fd2807SJeff Garzik {
3543c6fd2807SJeff Garzik 	void __iomem *port_mmio = mv_port_base(mmio, port_no);
3544c6fd2807SJeff Garzik 
35458e7decdbSMark Lord 	/*
35468e7decdbSMark Lord 	 * The datasheet warns against setting EDMA_RESET when EDMA is active
35478e7decdbSMark Lord 	 * (but doesn't say what the problem might be).  So we first try
35488e7decdbSMark Lord 	 * to disable the EDMA engine before doing the EDMA_RESET operation.
35498e7decdbSMark Lord 	 */
35500d8be5cbSMark Lord 	mv_stop_edma_engine(port_mmio);
3551cae5a29dSMark Lord 	writelfl(EDMA_RESET, port_mmio + EDMA_CMD);
3552c6fd2807SJeff Garzik 
3553b67a1064SMark Lord 	if (!IS_GEN_I(hpriv)) {
35548e7decdbSMark Lord 		/* Enable 3.0gb/s link speed: this survives EDMA_RESET */
35558e7decdbSMark Lord 		mv_setup_ifcfg(port_mmio, 1);
3556c6fd2807SJeff Garzik 	}
3557b67a1064SMark Lord 	/*
35588e7decdbSMark Lord 	 * Strobing EDMA_RESET here causes a hard reset of the SATA transport,
3559b67a1064SMark Lord 	 * link, and physical layers.  It resets all SATA interface registers
3560cae5a29dSMark Lord 	 * (except for SATA_IFCFG), and issues a COMRESET to the dev.
3561c6fd2807SJeff Garzik 	 */
3562cae5a29dSMark Lord 	writelfl(EDMA_RESET, port_mmio + EDMA_CMD);
3563b67a1064SMark Lord 	udelay(25);	/* allow reset propagation */
3564cae5a29dSMark Lord 	writelfl(0, port_mmio + EDMA_CMD);
3565c6fd2807SJeff Garzik 
3566c6fd2807SJeff Garzik 	hpriv->ops->phy_errata(hpriv, mmio, port_no);
3567c6fd2807SJeff Garzik 
3568ee9ccdf7SJeff Garzik 	if (IS_GEN_I(hpriv))
3569c6fd2807SJeff Garzik 		mdelay(1);
3570c6fd2807SJeff Garzik }
3571c6fd2807SJeff Garzik 
3572e49856d8SMark Lord static void mv_pmp_select(struct ata_port *ap, int pmp)
3573e49856d8SMark Lord {
3574e49856d8SMark Lord 	if (sata_pmp_supported(ap)) {
3575e49856d8SMark Lord 		void __iomem *port_mmio = mv_ap_base(ap);
3576cae5a29dSMark Lord 		u32 reg = readl(port_mmio + SATA_IFCTL);
3577e49856d8SMark Lord 		int old = reg & 0xf;
3578e49856d8SMark Lord 
3579e49856d8SMark Lord 		if (old != pmp) {
3580e49856d8SMark Lord 			reg = (reg & ~0xf) | pmp;
3581cae5a29dSMark Lord 			writelfl(reg, port_mmio + SATA_IFCTL);
3582e49856d8SMark Lord 		}
3583e49856d8SMark Lord 	}
3584e49856d8SMark Lord }
3585e49856d8SMark Lord 
3586e49856d8SMark Lord static int mv_pmp_hardreset(struct ata_link *link, unsigned int *class,
3587bdd4dddeSJeff Garzik 				unsigned long deadline)
3588c6fd2807SJeff Garzik {
3589e49856d8SMark Lord 	mv_pmp_select(link->ap, sata_srst_pmp(link));
3590e49856d8SMark Lord 	return sata_std_hardreset(link, class, deadline);
3591e49856d8SMark Lord }
3592c6fd2807SJeff Garzik 
3593e49856d8SMark Lord static int mv_softreset(struct ata_link *link, unsigned int *class,
3594e49856d8SMark Lord 				unsigned long deadline)
3595da3dbb17STejun Heo {
3596e49856d8SMark Lord 	mv_pmp_select(link->ap, sata_srst_pmp(link));
3597e49856d8SMark Lord 	return ata_sff_softreset(link, class, deadline);
3598bdd4dddeSJeff Garzik }
3599bdd4dddeSJeff Garzik 
3600cc0680a5STejun Heo static int mv_hardreset(struct ata_link *link, unsigned int *class,
3601bdd4dddeSJeff Garzik 			unsigned long deadline)
3602bdd4dddeSJeff Garzik {
3603cc0680a5STejun Heo 	struct ata_port *ap = link->ap;
3604bdd4dddeSJeff Garzik 	struct mv_host_priv *hpriv = ap->host->private_data;
3605b562468cSMark Lord 	struct mv_port_priv *pp = ap->private_data;
3606f351b2d6SSaeed Bishara 	void __iomem *mmio = hpriv->base;
36070d8be5cbSMark Lord 	int rc, attempts = 0, extra = 0;
36080d8be5cbSMark Lord 	u32 sstatus;
36090d8be5cbSMark Lord 	bool online;
3610bdd4dddeSJeff Garzik 
3611e12bef50SMark Lord 	mv_reset_channel(hpriv, mmio, ap->port_no);
3612b562468cSMark Lord 	pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
3613d16ab3f6SMark Lord 	pp->pp_flags &=
3614d16ab3f6SMark Lord 	  ~(MV_PP_FLAG_FBS_EN | MV_PP_FLAG_NCQ_EN | MV_PP_FLAG_FAKE_ATA_BUSY);
3615bdd4dddeSJeff Garzik 
36160d8be5cbSMark Lord 	/* Workaround for errata FEr SATA#10 (part 2) */
36170d8be5cbSMark Lord 	do {
361817c5aab5SMark Lord 		const unsigned long *timing =
361917c5aab5SMark Lord 				sata_ehc_deb_timing(&link->eh_context);
3620bdd4dddeSJeff Garzik 
362117c5aab5SMark Lord 		rc = sata_link_hardreset(link, timing, deadline + extra,
362217c5aab5SMark Lord 					 &online, NULL);
36239dcffd99SMark Lord 		rc = online ? -EAGAIN : rc;
362417c5aab5SMark Lord 		if (rc)
36250d8be5cbSMark Lord 			return rc;
36260d8be5cbSMark Lord 		sata_scr_read(link, SCR_STATUS, &sstatus);
36270d8be5cbSMark Lord 		if (!IS_GEN_I(hpriv) && ++attempts >= 5 && sstatus == 0x121) {
36280d8be5cbSMark Lord 			/* Force 1.5gb/s link speed and try again */
36298e7decdbSMark Lord 			mv_setup_ifcfg(mv_ap_base(ap), 0);
36300d8be5cbSMark Lord 			if (time_after(jiffies + HZ, deadline))
36310d8be5cbSMark Lord 				extra = HZ; /* only extend it once, max */
3632bdd4dddeSJeff Garzik 		}
36330d8be5cbSMark Lord 	} while (sstatus != 0x0 && sstatus != 0x113 && sstatus != 0x123);
363408da1759SMark Lord 	mv_save_cached_regs(ap);
363566e57a2cSMark Lord 	mv_edma_cfg(ap, 0, 0);
3636bdd4dddeSJeff Garzik 
363717c5aab5SMark Lord 	return rc;
3638bdd4dddeSJeff Garzik }
3639bdd4dddeSJeff Garzik 
3640bdd4dddeSJeff Garzik static void mv_eh_freeze(struct ata_port *ap)
3641c6fd2807SJeff Garzik {
36421cfd19aeSMark Lord 	mv_stop_edma(ap);
3643c4de573bSMark Lord 	mv_enable_port_irqs(ap, 0);
3644c6fd2807SJeff Garzik }
3645bdd4dddeSJeff Garzik 
3646bdd4dddeSJeff Garzik static void mv_eh_thaw(struct ata_port *ap)
3647bdd4dddeSJeff Garzik {
3648f351b2d6SSaeed Bishara 	struct mv_host_priv *hpriv = ap->host->private_data;
3649c4de573bSMark Lord 	unsigned int port = ap->port_no;
3650c4de573bSMark Lord 	unsigned int hardport = mv_hardport_from_port(port);
36511cfd19aeSMark Lord 	void __iomem *hc_mmio = mv_hc_base_from_port(hpriv->base, port);
3652bdd4dddeSJeff Garzik 	void __iomem *port_mmio = mv_ap_base(ap);
3653c4de573bSMark Lord 	u32 hc_irq_cause;
3654bdd4dddeSJeff Garzik 
3655bdd4dddeSJeff Garzik 	/* clear EDMA errors on this port */
3656cae5a29dSMark Lord 	writel(0, port_mmio + EDMA_ERR_IRQ_CAUSE);
3657bdd4dddeSJeff Garzik 
3658bdd4dddeSJeff Garzik 	/* clear pending irq events */
3659cae6edc3SMark Lord 	hc_irq_cause = ~((DEV_IRQ | DMA_IRQ) << hardport);
3660cae5a29dSMark Lord 	writelfl(hc_irq_cause, hc_mmio + HC_IRQ_CAUSE);
3661bdd4dddeSJeff Garzik 
366288e675e1SMark Lord 	mv_enable_port_irqs(ap, ERR_IRQ);
3663c6fd2807SJeff Garzik }
3664c6fd2807SJeff Garzik 
3665c6fd2807SJeff Garzik /**
3666c6fd2807SJeff Garzik  *      mv_port_init - Perform some early initialization on a single port.
3667c6fd2807SJeff Garzik  *      @port: libata data structure storing shadow register addresses
3668c6fd2807SJeff Garzik  *      @port_mmio: base address of the port
3669c6fd2807SJeff Garzik  *
3670c6fd2807SJeff Garzik  *      Initialize shadow register mmio addresses, clear outstanding
3671c6fd2807SJeff Garzik  *      interrupts on the port, and unmask interrupts for the future
3672c6fd2807SJeff Garzik  *      start of the port.
3673c6fd2807SJeff Garzik  *
3674c6fd2807SJeff Garzik  *      LOCKING:
3675c6fd2807SJeff Garzik  *      Inherited from caller.
3676c6fd2807SJeff Garzik  */
3677c6fd2807SJeff Garzik static void mv_port_init(struct ata_ioports *port,  void __iomem *port_mmio)
3678c6fd2807SJeff Garzik {
3679cae5a29dSMark Lord 	void __iomem *serr, *shd_base = port_mmio + SHD_BLK;
3680c6fd2807SJeff Garzik 
3681c6fd2807SJeff Garzik 	/* PIO related setup
3682c6fd2807SJeff Garzik 	 */
3683c6fd2807SJeff Garzik 	port->data_addr = shd_base + (sizeof(u32) * ATA_REG_DATA);
3684c6fd2807SJeff Garzik 	port->error_addr =
3685c6fd2807SJeff Garzik 		port->feature_addr = shd_base + (sizeof(u32) * ATA_REG_ERR);
3686c6fd2807SJeff Garzik 	port->nsect_addr = shd_base + (sizeof(u32) * ATA_REG_NSECT);
3687c6fd2807SJeff Garzik 	port->lbal_addr = shd_base + (sizeof(u32) * ATA_REG_LBAL);
3688c6fd2807SJeff Garzik 	port->lbam_addr = shd_base + (sizeof(u32) * ATA_REG_LBAM);
3689c6fd2807SJeff Garzik 	port->lbah_addr = shd_base + (sizeof(u32) * ATA_REG_LBAH);
3690c6fd2807SJeff Garzik 	port->device_addr = shd_base + (sizeof(u32) * ATA_REG_DEVICE);
3691c6fd2807SJeff Garzik 	port->status_addr =
3692c6fd2807SJeff Garzik 		port->command_addr = shd_base + (sizeof(u32) * ATA_REG_STATUS);
3693c6fd2807SJeff Garzik 	/* special case: control/altstatus doesn't have ATA_REG_ address */
3694cae5a29dSMark Lord 	port->altstatus_addr = port->ctl_addr = shd_base + SHD_CTL_AST;
3695c6fd2807SJeff Garzik 
3696c6fd2807SJeff Garzik 	/* Clear any currently outstanding port interrupt conditions */
3697cae5a29dSMark Lord 	serr = port_mmio + mv_scr_offset(SCR_ERROR);
3698cae5a29dSMark Lord 	writelfl(readl(serr), serr);
3699cae5a29dSMark Lord 	writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE);
3700c6fd2807SJeff Garzik 
3701646a4da5SMark Lord 	/* unmask all non-transient EDMA error interrupts */
3702cae5a29dSMark Lord 	writelfl(~EDMA_ERR_IRQ_TRANSIENT, port_mmio + EDMA_ERR_IRQ_MASK);
3703c6fd2807SJeff Garzik 
3704c6fd2807SJeff Garzik 	VPRINTK("EDMA cfg=0x%08x EDMA IRQ err cause/mask=0x%08x/0x%08x\n",
3705cae5a29dSMark Lord 		readl(port_mmio + EDMA_CFG),
3706cae5a29dSMark Lord 		readl(port_mmio + EDMA_ERR_IRQ_CAUSE),
3707cae5a29dSMark Lord 		readl(port_mmio + EDMA_ERR_IRQ_MASK));
3708c6fd2807SJeff Garzik }
3709c6fd2807SJeff Garzik 
3710616d4a98SMark Lord static unsigned int mv_in_pcix_mode(struct ata_host *host)
3711616d4a98SMark Lord {
3712616d4a98SMark Lord 	struct mv_host_priv *hpriv = host->private_data;
3713616d4a98SMark Lord 	void __iomem *mmio = hpriv->base;
3714616d4a98SMark Lord 	u32 reg;
3715616d4a98SMark Lord 
37161f398472SMark Lord 	if (IS_SOC(hpriv) || !IS_PCIE(hpriv))
3717616d4a98SMark Lord 		return 0;	/* not PCI-X capable */
3718cae5a29dSMark Lord 	reg = readl(mmio + MV_PCI_MODE);
3719616d4a98SMark Lord 	if ((reg & MV_PCI_MODE_MASK) == 0)
3720616d4a98SMark Lord 		return 0;	/* conventional PCI mode */
3721616d4a98SMark Lord 	return 1;	/* chip is in PCI-X mode */
3722616d4a98SMark Lord }
3723616d4a98SMark Lord 
3724616d4a98SMark Lord static int mv_pci_cut_through_okay(struct ata_host *host)
3725616d4a98SMark Lord {
3726616d4a98SMark Lord 	struct mv_host_priv *hpriv = host->private_data;
3727616d4a98SMark Lord 	void __iomem *mmio = hpriv->base;
3728616d4a98SMark Lord 	u32 reg;
3729616d4a98SMark Lord 
3730616d4a98SMark Lord 	if (!mv_in_pcix_mode(host)) {
3731cae5a29dSMark Lord 		reg = readl(mmio + MV_PCI_COMMAND);
3732cae5a29dSMark Lord 		if (reg & MV_PCI_COMMAND_MRDTRIG)
3733616d4a98SMark Lord 			return 0; /* not okay */
3734616d4a98SMark Lord 	}
3735616d4a98SMark Lord 	return 1; /* okay */
3736616d4a98SMark Lord }
3737616d4a98SMark Lord 
373865ad7fefSMark Lord static void mv_60x1b2_errata_pci7(struct ata_host *host)
373965ad7fefSMark Lord {
374065ad7fefSMark Lord 	struct mv_host_priv *hpriv = host->private_data;
374165ad7fefSMark Lord 	void __iomem *mmio = hpriv->base;
374265ad7fefSMark Lord 
374365ad7fefSMark Lord 	/* workaround for 60x1-B2 errata PCI#7 */
374465ad7fefSMark Lord 	if (mv_in_pcix_mode(host)) {
3745cae5a29dSMark Lord 		u32 reg = readl(mmio + MV_PCI_COMMAND);
3746cae5a29dSMark Lord 		writelfl(reg & ~MV_PCI_COMMAND_MWRCOM, mmio + MV_PCI_COMMAND);
374765ad7fefSMark Lord 	}
374865ad7fefSMark Lord }
374965ad7fefSMark Lord 
37504447d351STejun Heo static int mv_chip_id(struct ata_host *host, unsigned int board_idx)
3751c6fd2807SJeff Garzik {
37524447d351STejun Heo 	struct pci_dev *pdev = to_pci_dev(host->dev);
37534447d351STejun Heo 	struct mv_host_priv *hpriv = host->private_data;
3754c6fd2807SJeff Garzik 	u32 hp_flags = hpriv->hp_flags;
3755c6fd2807SJeff Garzik 
3756c6fd2807SJeff Garzik 	switch (board_idx) {
3757c6fd2807SJeff Garzik 	case chip_5080:
3758c6fd2807SJeff Garzik 		hpriv->ops = &mv5xxx_ops;
3759ee9ccdf7SJeff Garzik 		hp_flags |= MV_HP_GEN_I;
3760c6fd2807SJeff Garzik 
376144c10138SAuke Kok 		switch (pdev->revision) {
3762c6fd2807SJeff Garzik 		case 0x1:
3763c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_50XXB0;
3764c6fd2807SJeff Garzik 			break;
3765c6fd2807SJeff Garzik 		case 0x3:
3766c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_50XXB2;
3767c6fd2807SJeff Garzik 			break;
3768c6fd2807SJeff Garzik 		default:
3769a44fec1fSJoe Perches 			dev_warn(&pdev->dev,
3770c6fd2807SJeff Garzik 				 "Applying 50XXB2 workarounds to unknown rev\n");
3771c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_50XXB2;
3772c6fd2807SJeff Garzik 			break;
3773c6fd2807SJeff Garzik 		}
3774c6fd2807SJeff Garzik 		break;
3775c6fd2807SJeff Garzik 
3776c6fd2807SJeff Garzik 	case chip_504x:
3777c6fd2807SJeff Garzik 	case chip_508x:
3778c6fd2807SJeff Garzik 		hpriv->ops = &mv5xxx_ops;
3779ee9ccdf7SJeff Garzik 		hp_flags |= MV_HP_GEN_I;
3780c6fd2807SJeff Garzik 
378144c10138SAuke Kok 		switch (pdev->revision) {
3782c6fd2807SJeff Garzik 		case 0x0:
3783c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_50XXB0;
3784c6fd2807SJeff Garzik 			break;
3785c6fd2807SJeff Garzik 		case 0x3:
3786c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_50XXB2;
3787c6fd2807SJeff Garzik 			break;
3788c6fd2807SJeff Garzik 		default:
3789a44fec1fSJoe Perches 			dev_warn(&pdev->dev,
3790c6fd2807SJeff Garzik 				 "Applying B2 workarounds to unknown rev\n");
3791c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_50XXB2;
3792c6fd2807SJeff Garzik 			break;
3793c6fd2807SJeff Garzik 		}
3794c6fd2807SJeff Garzik 		break;
3795c6fd2807SJeff Garzik 
3796c6fd2807SJeff Garzik 	case chip_604x:
3797c6fd2807SJeff Garzik 	case chip_608x:
3798c6fd2807SJeff Garzik 		hpriv->ops = &mv6xxx_ops;
3799ee9ccdf7SJeff Garzik 		hp_flags |= MV_HP_GEN_II;
3800c6fd2807SJeff Garzik 
380144c10138SAuke Kok 		switch (pdev->revision) {
3802c6fd2807SJeff Garzik 		case 0x7:
380365ad7fefSMark Lord 			mv_60x1b2_errata_pci7(host);
3804c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_60X1B2;
3805c6fd2807SJeff Garzik 			break;
3806c6fd2807SJeff Garzik 		case 0x9:
3807c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_60X1C0;
3808c6fd2807SJeff Garzik 			break;
3809c6fd2807SJeff Garzik 		default:
3810a44fec1fSJoe Perches 			dev_warn(&pdev->dev,
3811c6fd2807SJeff Garzik 				 "Applying B2 workarounds to unknown rev\n");
3812c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_60X1B2;
3813c6fd2807SJeff Garzik 			break;
3814c6fd2807SJeff Garzik 		}
3815c6fd2807SJeff Garzik 		break;
3816c6fd2807SJeff Garzik 
3817c6fd2807SJeff Garzik 	case chip_7042:
3818616d4a98SMark Lord 		hp_flags |= MV_HP_PCIE | MV_HP_CUT_THROUGH;
3819306b30f7SMark Lord 		if (pdev->vendor == PCI_VENDOR_ID_TTI &&
3820306b30f7SMark Lord 		    (pdev->device == 0x2300 || pdev->device == 0x2310))
3821306b30f7SMark Lord 		{
38224e520033SMark Lord 			/*
38234e520033SMark Lord 			 * Highpoint RocketRAID PCIe 23xx series cards:
38244e520033SMark Lord 			 *
38254e520033SMark Lord 			 * Unconfigured drives are treated as "Legacy"
38264e520033SMark Lord 			 * by the BIOS, and it overwrites sector 8 with
38274e520033SMark Lord 			 * a "Lgcy" metadata block prior to Linux boot.
38284e520033SMark Lord 			 *
38294e520033SMark Lord 			 * Configured drives (RAID or JBOD) leave sector 8
38304e520033SMark Lord 			 * alone, but instead overwrite a high numbered
38314e520033SMark Lord 			 * sector for the RAID metadata.  This sector can
38324e520033SMark Lord 			 * be determined exactly, by truncating the physical
38334e520033SMark Lord 			 * drive capacity to a nice even GB value.
38344e520033SMark Lord 			 *
38354e520033SMark Lord 			 * RAID metadata is at: (dev->n_sectors & ~0xfffff)
38364e520033SMark Lord 			 *
38374e520033SMark Lord 			 * Warn the user, lest they think we're just buggy.
38384e520033SMark Lord 			 */
38394e520033SMark Lord 			printk(KERN_WARNING DRV_NAME ": Highpoint RocketRAID"
38404e520033SMark Lord 				" BIOS CORRUPTS DATA on all attached drives,"
38414e520033SMark Lord 				" regardless of if/how they are configured."
38424e520033SMark Lord 				" BEWARE!\n");
38434e520033SMark Lord 			printk(KERN_WARNING DRV_NAME ": For data safety, do not"
38444e520033SMark Lord 				" use sectors 8-9 on \"Legacy\" drives,"
38454e520033SMark Lord 				" and avoid the final two gigabytes on"
38464e520033SMark Lord 				" all RocketRAID BIOS initialized drives.\n");
3847306b30f7SMark Lord 		}
38488e7decdbSMark Lord 		/* drop through */
3849c6fd2807SJeff Garzik 	case chip_6042:
3850c6fd2807SJeff Garzik 		hpriv->ops = &mv6xxx_ops;
3851c6fd2807SJeff Garzik 		hp_flags |= MV_HP_GEN_IIE;
3852616d4a98SMark Lord 		if (board_idx == chip_6042 && mv_pci_cut_through_okay(host))
3853616d4a98SMark Lord 			hp_flags |= MV_HP_CUT_THROUGH;
3854c6fd2807SJeff Garzik 
385544c10138SAuke Kok 		switch (pdev->revision) {
38565cf73bfbSMark Lord 		case 0x2: /* Rev.B0: the first/only public release */
3857c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_60X1C0;
3858c6fd2807SJeff Garzik 			break;
3859c6fd2807SJeff Garzik 		default:
3860a44fec1fSJoe Perches 			dev_warn(&pdev->dev,
3861c6fd2807SJeff Garzik 				 "Applying 60X1C0 workarounds to unknown rev\n");
3862c6fd2807SJeff Garzik 			hp_flags |= MV_HP_ERRATA_60X1C0;
3863c6fd2807SJeff Garzik 			break;
3864c6fd2807SJeff Garzik 		}
3865c6fd2807SJeff Garzik 		break;
3866f351b2d6SSaeed Bishara 	case chip_soc:
386729b7e43cSMartin Michlmayr 		if (soc_is_65n(hpriv))
386829b7e43cSMartin Michlmayr 			hpriv->ops = &mv_soc_65n_ops;
386929b7e43cSMartin Michlmayr 		else
3870f351b2d6SSaeed Bishara 			hpriv->ops = &mv_soc_ops;
3871eb3a55a9SSaeed Bishara 		hp_flags |= MV_HP_FLAG_SOC | MV_HP_GEN_IIE |
3872eb3a55a9SSaeed Bishara 			MV_HP_ERRATA_60X1C0;
3873f351b2d6SSaeed Bishara 		break;
3874c6fd2807SJeff Garzik 
3875c6fd2807SJeff Garzik 	default:
3876a44fec1fSJoe Perches 		dev_err(host->dev, "BUG: invalid board index %u\n", board_idx);
3877c6fd2807SJeff Garzik 		return 1;
3878c6fd2807SJeff Garzik 	}
3879c6fd2807SJeff Garzik 
3880c6fd2807SJeff Garzik 	hpriv->hp_flags = hp_flags;
388102a121daSMark Lord 	if (hp_flags & MV_HP_PCIE) {
3882cae5a29dSMark Lord 		hpriv->irq_cause_offset	= PCIE_IRQ_CAUSE;
3883cae5a29dSMark Lord 		hpriv->irq_mask_offset	= PCIE_IRQ_MASK;
388402a121daSMark Lord 		hpriv->unmask_all_irqs	= PCIE_UNMASK_ALL_IRQS;
388502a121daSMark Lord 	} else {
3886cae5a29dSMark Lord 		hpriv->irq_cause_offset	= PCI_IRQ_CAUSE;
3887cae5a29dSMark Lord 		hpriv->irq_mask_offset	= PCI_IRQ_MASK;
388802a121daSMark Lord 		hpriv->unmask_all_irqs	= PCI_UNMASK_ALL_IRQS;
388902a121daSMark Lord 	}
3890c6fd2807SJeff Garzik 
3891c6fd2807SJeff Garzik 	return 0;
3892c6fd2807SJeff Garzik }
3893c6fd2807SJeff Garzik 
3894c6fd2807SJeff Garzik /**
3895c6fd2807SJeff Garzik  *      mv_init_host - Perform some early initialization of the host.
38964447d351STejun Heo  *	@host: ATA host to initialize
3897c6fd2807SJeff Garzik  *
3898c6fd2807SJeff Garzik  *      If possible, do an early global reset of the host.  Then do
3899c6fd2807SJeff Garzik  *      our port init and clear/unmask all/relevant host interrupts.
3900c6fd2807SJeff Garzik  *
3901c6fd2807SJeff Garzik  *      LOCKING:
3902c6fd2807SJeff Garzik  *      Inherited from caller.
3903c6fd2807SJeff Garzik  */
39041bfeff03SSaeed Bishara static int mv_init_host(struct ata_host *host)
3905c6fd2807SJeff Garzik {
3906c6fd2807SJeff Garzik 	int rc = 0, n_hc, port, hc;
39074447d351STejun Heo 	struct mv_host_priv *hpriv = host->private_data;
3908f351b2d6SSaeed Bishara 	void __iomem *mmio = hpriv->base;
3909c6fd2807SJeff Garzik 
39101bfeff03SSaeed Bishara 	rc = mv_chip_id(host, hpriv->board_idx);
3911c6fd2807SJeff Garzik 	if (rc)
3912c6fd2807SJeff Garzik 		goto done;
3913c6fd2807SJeff Garzik 
39141f398472SMark Lord 	if (IS_SOC(hpriv)) {
3915cae5a29dSMark Lord 		hpriv->main_irq_cause_addr = mmio + SOC_HC_MAIN_IRQ_CAUSE;
3916cae5a29dSMark Lord 		hpriv->main_irq_mask_addr  = mmio + SOC_HC_MAIN_IRQ_MASK;
39171f398472SMark Lord 	} else {
3918cae5a29dSMark Lord 		hpriv->main_irq_cause_addr = mmio + PCI_HC_MAIN_IRQ_CAUSE;
3919cae5a29dSMark Lord 		hpriv->main_irq_mask_addr  = mmio + PCI_HC_MAIN_IRQ_MASK;
3920f351b2d6SSaeed Bishara 	}
3921352fab70SMark Lord 
39225d0fb2e7SThomas Reitmayr 	/* initialize shadow irq mask with register's value */
39235d0fb2e7SThomas Reitmayr 	hpriv->main_irq_mask = readl(hpriv->main_irq_mask_addr);
39245d0fb2e7SThomas Reitmayr 
3925352fab70SMark Lord 	/* global interrupt mask: 0 == mask everything */
3926c4de573bSMark Lord 	mv_set_main_irq_mask(host, ~0, 0);
3927f351b2d6SSaeed Bishara 
39284447d351STejun Heo 	n_hc = mv_get_hc_count(host->ports[0]->flags);
3929c6fd2807SJeff Garzik 
39304447d351STejun Heo 	for (port = 0; port < host->n_ports; port++)
393129b7e43cSMartin Michlmayr 		if (hpriv->ops->read_preamp)
3932c6fd2807SJeff Garzik 			hpriv->ops->read_preamp(hpriv, port, mmio);
3933c6fd2807SJeff Garzik 
3934c6fd2807SJeff Garzik 	rc = hpriv->ops->reset_hc(hpriv, mmio, n_hc);
3935c6fd2807SJeff Garzik 	if (rc)
3936c6fd2807SJeff Garzik 		goto done;
3937c6fd2807SJeff Garzik 
3938c6fd2807SJeff Garzik 	hpriv->ops->reset_flash(hpriv, mmio);
39397bb3c529SSaeed Bishara 	hpriv->ops->reset_bus(host, mmio);
3940c6fd2807SJeff Garzik 	hpriv->ops->enable_leds(hpriv, mmio);
3941c6fd2807SJeff Garzik 
39424447d351STejun Heo 	for (port = 0; port < host->n_ports; port++) {
3943cbcdd875STejun Heo 		struct ata_port *ap = host->ports[port];
3944c6fd2807SJeff Garzik 		void __iomem *port_mmio = mv_port_base(mmio, port);
3945cbcdd875STejun Heo 
3946cbcdd875STejun Heo 		mv_port_init(&ap->ioaddr, port_mmio);
3947c6fd2807SJeff Garzik 	}
3948c6fd2807SJeff Garzik 
3949c6fd2807SJeff Garzik 	for (hc = 0; hc < n_hc; hc++) {
3950c6fd2807SJeff Garzik 		void __iomem *hc_mmio = mv_hc_base(mmio, hc);
3951c6fd2807SJeff Garzik 
3952c6fd2807SJeff Garzik 		VPRINTK("HC%i: HC config=0x%08x HC IRQ cause "
3953c6fd2807SJeff Garzik 			"(before clear)=0x%08x\n", hc,
3954cae5a29dSMark Lord 			readl(hc_mmio + HC_CFG),
3955cae5a29dSMark Lord 			readl(hc_mmio + HC_IRQ_CAUSE));
3956c6fd2807SJeff Garzik 
3957c6fd2807SJeff Garzik 		/* Clear any currently outstanding hc interrupt conditions */
3958cae5a29dSMark Lord 		writelfl(0, hc_mmio + HC_IRQ_CAUSE);
3959c6fd2807SJeff Garzik 	}
3960c6fd2807SJeff Garzik 
396144c65d16SMark Lord 	if (!IS_SOC(hpriv)) {
3962c6fd2807SJeff Garzik 		/* Clear any currently outstanding host interrupt conditions */
3963cae5a29dSMark Lord 		writelfl(0, mmio + hpriv->irq_cause_offset);
3964c6fd2807SJeff Garzik 
3965c6fd2807SJeff Garzik 		/* and unmask interrupt generation for host regs */
3966cae5a29dSMark Lord 		writelfl(hpriv->unmask_all_irqs, mmio + hpriv->irq_mask_offset);
396744c65d16SMark Lord 	}
3968c6fd2807SJeff Garzik 
396951de32d2SMark Lord 	/*
397051de32d2SMark Lord 	 * enable only global host interrupts for now.
397151de32d2SMark Lord 	 * The per-port interrupts get done later as ports are set up.
397251de32d2SMark Lord 	 */
3973c4de573bSMark Lord 	mv_set_main_irq_mask(host, 0, PCI_ERR);
39742b748a0aSMark Lord 	mv_set_irq_coalescing(host, irq_coalescing_io_count,
39752b748a0aSMark Lord 				    irq_coalescing_usecs);
3976c6fd2807SJeff Garzik done:
3977c6fd2807SJeff Garzik 	return rc;
3978c6fd2807SJeff Garzik }
3979c6fd2807SJeff Garzik 
3980fbf14e2fSByron Bradley static int mv_create_dma_pools(struct mv_host_priv *hpriv, struct device *dev)
3981fbf14e2fSByron Bradley {
3982fbf14e2fSByron Bradley 	hpriv->crqb_pool   = dmam_pool_create("crqb_q", dev, MV_CRQB_Q_SZ,
3983fbf14e2fSByron Bradley 							     MV_CRQB_Q_SZ, 0);
3984fbf14e2fSByron Bradley 	if (!hpriv->crqb_pool)
3985fbf14e2fSByron Bradley 		return -ENOMEM;
3986fbf14e2fSByron Bradley 
3987fbf14e2fSByron Bradley 	hpriv->crpb_pool   = dmam_pool_create("crpb_q", dev, MV_CRPB_Q_SZ,
3988fbf14e2fSByron Bradley 							     MV_CRPB_Q_SZ, 0);
3989fbf14e2fSByron Bradley 	if (!hpriv->crpb_pool)
3990fbf14e2fSByron Bradley 		return -ENOMEM;
3991fbf14e2fSByron Bradley 
3992fbf14e2fSByron Bradley 	hpriv->sg_tbl_pool = dmam_pool_create("sg_tbl", dev, MV_SG_TBL_SZ,
3993fbf14e2fSByron Bradley 							     MV_SG_TBL_SZ, 0);
3994fbf14e2fSByron Bradley 	if (!hpriv->sg_tbl_pool)
3995fbf14e2fSByron Bradley 		return -ENOMEM;
3996fbf14e2fSByron Bradley 
3997fbf14e2fSByron Bradley 	return 0;
3998fbf14e2fSByron Bradley }
3999fbf14e2fSByron Bradley 
400015a32632SLennert Buytenhek static void mv_conf_mbus_windows(struct mv_host_priv *hpriv,
400163a9332bSAndrew Lunn 				 const struct mbus_dram_target_info *dram)
400215a32632SLennert Buytenhek {
400315a32632SLennert Buytenhek 	int i;
400415a32632SLennert Buytenhek 
400515a32632SLennert Buytenhek 	for (i = 0; i < 4; i++) {
400615a32632SLennert Buytenhek 		writel(0, hpriv->base + WINDOW_CTRL(i));
400715a32632SLennert Buytenhek 		writel(0, hpriv->base + WINDOW_BASE(i));
400815a32632SLennert Buytenhek 	}
400915a32632SLennert Buytenhek 
401015a32632SLennert Buytenhek 	for (i = 0; i < dram->num_cs; i++) {
401163a9332bSAndrew Lunn 		const struct mbus_dram_window *cs = dram->cs + i;
401215a32632SLennert Buytenhek 
401315a32632SLennert Buytenhek 		writel(((cs->size - 1) & 0xffff0000) |
401415a32632SLennert Buytenhek 			(cs->mbus_attr << 8) |
401515a32632SLennert Buytenhek 			(dram->mbus_dram_target_id << 4) | 1,
401615a32632SLennert Buytenhek 			hpriv->base + WINDOW_CTRL(i));
401715a32632SLennert Buytenhek 		writel(cs->base, hpriv->base + WINDOW_BASE(i));
401815a32632SLennert Buytenhek 	}
401915a32632SLennert Buytenhek }
402015a32632SLennert Buytenhek 
4021f351b2d6SSaeed Bishara /**
4022f351b2d6SSaeed Bishara  *      mv_platform_probe - handle a positive probe of an soc Marvell
4023f351b2d6SSaeed Bishara  *      host
4024f351b2d6SSaeed Bishara  *      @pdev: platform device found
4025f351b2d6SSaeed Bishara  *
4026f351b2d6SSaeed Bishara  *      LOCKING:
4027f351b2d6SSaeed Bishara  *      Inherited from caller.
4028f351b2d6SSaeed Bishara  */
4029f351b2d6SSaeed Bishara static int mv_platform_probe(struct platform_device *pdev)
4030f351b2d6SSaeed Bishara {
4031f351b2d6SSaeed Bishara 	const struct mv_sata_platform_data *mv_platform_data;
403263a9332bSAndrew Lunn 	const struct mbus_dram_target_info *dram;
4033f351b2d6SSaeed Bishara 	const struct ata_port_info *ppi[] =
4034f351b2d6SSaeed Bishara 	    { &mv_port_info[chip_soc], NULL };
4035f351b2d6SSaeed Bishara 	struct ata_host *host;
4036f351b2d6SSaeed Bishara 	struct mv_host_priv *hpriv;
4037f351b2d6SSaeed Bishara 	struct resource *res;
403897b414e1SAndrew Lunn 	int n_ports = 0, irq = 0;
403999b80e97SDan Carpenter 	int rc;
4040eee98990SAndrew Lunn 	int port;
4041f351b2d6SSaeed Bishara 
404206296a1eSJoe Perches 	ata_print_version_once(&pdev->dev, DRV_VERSION);
4043f351b2d6SSaeed Bishara 
4044f351b2d6SSaeed Bishara 	/*
4045f351b2d6SSaeed Bishara 	 * Simple resource validation ..
4046f351b2d6SSaeed Bishara 	 */
4047f351b2d6SSaeed Bishara 	if (unlikely(pdev->num_resources != 2)) {
4048f351b2d6SSaeed Bishara 		dev_err(&pdev->dev, "invalid number of resources\n");
4049f351b2d6SSaeed Bishara 		return -EINVAL;
4050f351b2d6SSaeed Bishara 	}
4051f351b2d6SSaeed Bishara 
4052f351b2d6SSaeed Bishara 	/*
4053f351b2d6SSaeed Bishara 	 * Get the register base first
4054f351b2d6SSaeed Bishara 	 */
4055f351b2d6SSaeed Bishara 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
4056f351b2d6SSaeed Bishara 	if (res == NULL)
4057f351b2d6SSaeed Bishara 		return -EINVAL;
4058f351b2d6SSaeed Bishara 
4059f351b2d6SSaeed Bishara 	/* allocate host */
406097b414e1SAndrew Lunn 	if (pdev->dev.of_node) {
406197b414e1SAndrew Lunn 		of_property_read_u32(pdev->dev.of_node, "nr-ports", &n_ports);
406297b414e1SAndrew Lunn 		irq = irq_of_parse_and_map(pdev->dev.of_node, 0);
406397b414e1SAndrew Lunn 	} else {
406461b8c345SJingoo Han 		mv_platform_data = dev_get_platdata(&pdev->dev);
4065f351b2d6SSaeed Bishara 		n_ports = mv_platform_data->n_ports;
406697b414e1SAndrew Lunn 		irq = platform_get_irq(pdev, 0);
406797b414e1SAndrew Lunn 	}
4068f351b2d6SSaeed Bishara 
4069f351b2d6SSaeed Bishara 	host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
4070f351b2d6SSaeed Bishara 	hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL);
4071f351b2d6SSaeed Bishara 
4072f351b2d6SSaeed Bishara 	if (!host || !hpriv)
4073f351b2d6SSaeed Bishara 		return -ENOMEM;
4074eee98990SAndrew Lunn 	hpriv->port_clks = devm_kzalloc(&pdev->dev,
4075eee98990SAndrew Lunn 					sizeof(struct clk *) * n_ports,
4076eee98990SAndrew Lunn 					GFP_KERNEL);
4077eee98990SAndrew Lunn 	if (!hpriv->port_clks)
4078eee98990SAndrew Lunn 		return -ENOMEM;
4079f351b2d6SSaeed Bishara 	host->private_data = hpriv;
4080f351b2d6SSaeed Bishara 	hpriv->n_ports = n_ports;
40811bfeff03SSaeed Bishara 	hpriv->board_idx = chip_soc;
4082f351b2d6SSaeed Bishara 
4083f351b2d6SSaeed Bishara 	host->iomap = NULL;
4084f1cb0ea1SSaeed Bishara 	hpriv->base = devm_ioremap(&pdev->dev, res->start,
4085041b5eacSJulia Lawall 				   resource_size(res));
4086cae5a29dSMark Lord 	hpriv->base -= SATAHC0_REG_BASE;
4087f351b2d6SSaeed Bishara 
4088c77a2f4eSSaeed Bishara 	hpriv->clk = clk_get(&pdev->dev, NULL);
4089c77a2f4eSSaeed Bishara 	if (IS_ERR(hpriv->clk))
4090eee98990SAndrew Lunn 		dev_notice(&pdev->dev, "cannot get optional clkdev\n");
4091c77a2f4eSSaeed Bishara 	else
4092eee98990SAndrew Lunn 		clk_prepare_enable(hpriv->clk);
4093eee98990SAndrew Lunn 
4094eee98990SAndrew Lunn 	for (port = 0; port < n_ports; port++) {
4095eee98990SAndrew Lunn 		char port_number[16];
4096eee98990SAndrew Lunn 		sprintf(port_number, "%d", port);
4097eee98990SAndrew Lunn 		hpriv->port_clks[port] = clk_get(&pdev->dev, port_number);
4098eee98990SAndrew Lunn 		if (!IS_ERR(hpriv->port_clks[port]))
4099eee98990SAndrew Lunn 			clk_prepare_enable(hpriv->port_clks[port]);
4100eee98990SAndrew Lunn 	}
4101c77a2f4eSSaeed Bishara 
410215a32632SLennert Buytenhek 	/*
410315a32632SLennert Buytenhek 	 * (Re-)program MBUS remapping windows if we are asked to.
410415a32632SLennert Buytenhek 	 */
410563a9332bSAndrew Lunn 	dram = mv_mbus_dram_info();
410663a9332bSAndrew Lunn 	if (dram)
410763a9332bSAndrew Lunn 		mv_conf_mbus_windows(hpriv, dram);
410815a32632SLennert Buytenhek 
4109fbf14e2fSByron Bradley 	rc = mv_create_dma_pools(hpriv, &pdev->dev);
4110fbf14e2fSByron Bradley 	if (rc)
4111c77a2f4eSSaeed Bishara 		goto err;
4112fbf14e2fSByron Bradley 
4113f351b2d6SSaeed Bishara 	/* initialize adapter */
41141bfeff03SSaeed Bishara 	rc = mv_init_host(host);
4115f351b2d6SSaeed Bishara 	if (rc)
4116c77a2f4eSSaeed Bishara 		goto err;
4117f351b2d6SSaeed Bishara 
4118a44fec1fSJoe Perches 	dev_info(&pdev->dev, "slots %u ports %d\n",
4119a44fec1fSJoe Perches 		 (unsigned)MV_MAX_Q_DEPTH, host->n_ports);
4120f351b2d6SSaeed Bishara 
412197b414e1SAndrew Lunn 	rc = ata_host_activate(host, irq, mv_interrupt, IRQF_SHARED, &mv6_sht);
4122c00a4c9dSSergei Shtylyov 	if (!rc)
4123c00a4c9dSSergei Shtylyov 		return 0;
4124c00a4c9dSSergei Shtylyov 
4125c77a2f4eSSaeed Bishara err:
4126c77a2f4eSSaeed Bishara 	if (!IS_ERR(hpriv->clk)) {
4127eee98990SAndrew Lunn 		clk_disable_unprepare(hpriv->clk);
4128c77a2f4eSSaeed Bishara 		clk_put(hpriv->clk);
4129c77a2f4eSSaeed Bishara 	}
4130eee98990SAndrew Lunn 	for (port = 0; port < n_ports; port++) {
4131eee98990SAndrew Lunn 		if (!IS_ERR(hpriv->port_clks[port])) {
4132eee98990SAndrew Lunn 			clk_disable_unprepare(hpriv->port_clks[port]);
4133eee98990SAndrew Lunn 			clk_put(hpriv->port_clks[port]);
4134eee98990SAndrew Lunn 		}
4135eee98990SAndrew Lunn 	}
4136c77a2f4eSSaeed Bishara 
4137c77a2f4eSSaeed Bishara 	return rc;
4138f351b2d6SSaeed Bishara }
4139f351b2d6SSaeed Bishara 
4140f351b2d6SSaeed Bishara /*
4141f351b2d6SSaeed Bishara  *
4142f351b2d6SSaeed Bishara  *      mv_platform_remove    -       unplug a platform interface
4143f351b2d6SSaeed Bishara  *      @pdev: platform device
4144f351b2d6SSaeed Bishara  *
4145f351b2d6SSaeed Bishara  *      A platform bus SATA device has been unplugged. Perform the needed
4146f351b2d6SSaeed Bishara  *      cleanup. Also called on module unload for any active devices.
4147f351b2d6SSaeed Bishara  */
41480ec24914SGreg Kroah-Hartman static int mv_platform_remove(struct platform_device *pdev)
4149f351b2d6SSaeed Bishara {
4150d8661921SSergei Shtylyov 	struct ata_host *host = platform_get_drvdata(pdev);
4151c77a2f4eSSaeed Bishara 	struct mv_host_priv *hpriv = host->private_data;
4152eee98990SAndrew Lunn 	int port;
4153f351b2d6SSaeed Bishara 	ata_host_detach(host);
4154c77a2f4eSSaeed Bishara 
4155c77a2f4eSSaeed Bishara 	if (!IS_ERR(hpriv->clk)) {
4156eee98990SAndrew Lunn 		clk_disable_unprepare(hpriv->clk);
4157c77a2f4eSSaeed Bishara 		clk_put(hpriv->clk);
4158c77a2f4eSSaeed Bishara 	}
4159eee98990SAndrew Lunn 	for (port = 0; port < host->n_ports; port++) {
4160eee98990SAndrew Lunn 		if (!IS_ERR(hpriv->port_clks[port])) {
4161eee98990SAndrew Lunn 			clk_disable_unprepare(hpriv->port_clks[port]);
4162eee98990SAndrew Lunn 			clk_put(hpriv->port_clks[port]);
4163eee98990SAndrew Lunn 		}
4164eee98990SAndrew Lunn 	}
4165f351b2d6SSaeed Bishara 	return 0;
4166f351b2d6SSaeed Bishara }
4167f351b2d6SSaeed Bishara 
41686481f2b5SSaeed Bishara #ifdef CONFIG_PM
41696481f2b5SSaeed Bishara static int mv_platform_suspend(struct platform_device *pdev, pm_message_t state)
41706481f2b5SSaeed Bishara {
4171d8661921SSergei Shtylyov 	struct ata_host *host = platform_get_drvdata(pdev);
41726481f2b5SSaeed Bishara 	if (host)
41736481f2b5SSaeed Bishara 		return ata_host_suspend(host, state);
41746481f2b5SSaeed Bishara 	else
41756481f2b5SSaeed Bishara 		return 0;
41766481f2b5SSaeed Bishara }
41776481f2b5SSaeed Bishara 
41786481f2b5SSaeed Bishara static int mv_platform_resume(struct platform_device *pdev)
41796481f2b5SSaeed Bishara {
4180d8661921SSergei Shtylyov 	struct ata_host *host = platform_get_drvdata(pdev);
418163a9332bSAndrew Lunn 	const struct mbus_dram_target_info *dram;
41826481f2b5SSaeed Bishara 	int ret;
41836481f2b5SSaeed Bishara 
41846481f2b5SSaeed Bishara 	if (host) {
41856481f2b5SSaeed Bishara 		struct mv_host_priv *hpriv = host->private_data;
418663a9332bSAndrew Lunn 
41876481f2b5SSaeed Bishara 		/*
41886481f2b5SSaeed Bishara 		 * (Re-)program MBUS remapping windows if we are asked to.
41896481f2b5SSaeed Bishara 		 */
419063a9332bSAndrew Lunn 		dram = mv_mbus_dram_info();
419163a9332bSAndrew Lunn 		if (dram)
419263a9332bSAndrew Lunn 			mv_conf_mbus_windows(hpriv, dram);
41936481f2b5SSaeed Bishara 
41946481f2b5SSaeed Bishara 		/* initialize adapter */
41951bfeff03SSaeed Bishara 		ret = mv_init_host(host);
41966481f2b5SSaeed Bishara 		if (ret) {
41976481f2b5SSaeed Bishara 			printk(KERN_ERR DRV_NAME ": Error during HW init\n");
41986481f2b5SSaeed Bishara 			return ret;
41996481f2b5SSaeed Bishara 		}
42006481f2b5SSaeed Bishara 		ata_host_resume(host);
42016481f2b5SSaeed Bishara 	}
42026481f2b5SSaeed Bishara 
42036481f2b5SSaeed Bishara 	return 0;
42046481f2b5SSaeed Bishara }
42056481f2b5SSaeed Bishara #else
42066481f2b5SSaeed Bishara #define mv_platform_suspend NULL
42076481f2b5SSaeed Bishara #define mv_platform_resume NULL
42086481f2b5SSaeed Bishara #endif
42096481f2b5SSaeed Bishara 
421097b414e1SAndrew Lunn #ifdef CONFIG_OF
42110ec24914SGreg Kroah-Hartman static struct of_device_id mv_sata_dt_ids[] = {
4212b1f5c73bSSimon Guinot 	{ .compatible = "marvell,armada-370-sata", },
421397b414e1SAndrew Lunn 	{ .compatible = "marvell,orion-sata", },
421497b414e1SAndrew Lunn 	{},
421597b414e1SAndrew Lunn };
421697b414e1SAndrew Lunn MODULE_DEVICE_TABLE(of, mv_sata_dt_ids);
421797b414e1SAndrew Lunn #endif
421897b414e1SAndrew Lunn 
4219f351b2d6SSaeed Bishara static struct platform_driver mv_platform_driver = {
4220f351b2d6SSaeed Bishara 	.probe		= mv_platform_probe,
42210ec24914SGreg Kroah-Hartman 	.remove		= mv_platform_remove,
42226481f2b5SSaeed Bishara 	.suspend	= mv_platform_suspend,
42236481f2b5SSaeed Bishara 	.resume		= mv_platform_resume,
4224f351b2d6SSaeed Bishara 	.driver		= {
4225f351b2d6SSaeed Bishara 		.name = DRV_NAME,
4226f351b2d6SSaeed Bishara 		.owner = THIS_MODULE,
422797b414e1SAndrew Lunn 		.of_match_table = of_match_ptr(mv_sata_dt_ids),
4228f351b2d6SSaeed Bishara 	},
4229f351b2d6SSaeed Bishara };
4230f351b2d6SSaeed Bishara 
4231f351b2d6SSaeed Bishara 
42327bb3c529SSaeed Bishara #ifdef CONFIG_PCI
4233f351b2d6SSaeed Bishara static int mv_pci_init_one(struct pci_dev *pdev,
4234f351b2d6SSaeed Bishara 			   const struct pci_device_id *ent);
4235b2dec48cSSaeed Bishara #ifdef CONFIG_PM
4236b2dec48cSSaeed Bishara static int mv_pci_device_resume(struct pci_dev *pdev);
4237b2dec48cSSaeed Bishara #endif
4238f351b2d6SSaeed Bishara 
42397bb3c529SSaeed Bishara 
42407bb3c529SSaeed Bishara static struct pci_driver mv_pci_driver = {
42417bb3c529SSaeed Bishara 	.name			= DRV_NAME,
42427bb3c529SSaeed Bishara 	.id_table		= mv_pci_tbl,
4243f351b2d6SSaeed Bishara 	.probe			= mv_pci_init_one,
42447bb3c529SSaeed Bishara 	.remove			= ata_pci_remove_one,
4245b2dec48cSSaeed Bishara #ifdef CONFIG_PM
4246b2dec48cSSaeed Bishara 	.suspend		= ata_pci_device_suspend,
4247b2dec48cSSaeed Bishara 	.resume			= mv_pci_device_resume,
4248b2dec48cSSaeed Bishara #endif
4249b2dec48cSSaeed Bishara 
42507bb3c529SSaeed Bishara };
42517bb3c529SSaeed Bishara 
42527bb3c529SSaeed Bishara /* move to PCI layer or libata core? */
42537bb3c529SSaeed Bishara static int pci_go_64(struct pci_dev *pdev)
42547bb3c529SSaeed Bishara {
42557bb3c529SSaeed Bishara 	int rc;
42567bb3c529SSaeed Bishara 
42576a35528aSYang Hongyang 	if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
42586a35528aSYang Hongyang 		rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
42597bb3c529SSaeed Bishara 		if (rc) {
4260284901a9SYang Hongyang 			rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
42617bb3c529SSaeed Bishara 			if (rc) {
4262a44fec1fSJoe Perches 				dev_err(&pdev->dev,
42637bb3c529SSaeed Bishara 					"64-bit DMA enable failed\n");
42647bb3c529SSaeed Bishara 				return rc;
42657bb3c529SSaeed Bishara 			}
42667bb3c529SSaeed Bishara 		}
42677bb3c529SSaeed Bishara 	} else {
4268284901a9SYang Hongyang 		rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
42697bb3c529SSaeed Bishara 		if (rc) {
4270a44fec1fSJoe Perches 			dev_err(&pdev->dev, "32-bit DMA enable failed\n");
42717bb3c529SSaeed Bishara 			return rc;
42727bb3c529SSaeed Bishara 		}
4273284901a9SYang Hongyang 		rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
42747bb3c529SSaeed Bishara 		if (rc) {
4275a44fec1fSJoe Perches 			dev_err(&pdev->dev,
42767bb3c529SSaeed Bishara 				"32-bit consistent DMA enable failed\n");
42777bb3c529SSaeed Bishara 			return rc;
42787bb3c529SSaeed Bishara 		}
42797bb3c529SSaeed Bishara 	}
42807bb3c529SSaeed Bishara 
42817bb3c529SSaeed Bishara 	return rc;
42827bb3c529SSaeed Bishara }
42837bb3c529SSaeed Bishara 
4284c6fd2807SJeff Garzik /**
4285c6fd2807SJeff Garzik  *      mv_print_info - Dump key info to kernel log for perusal.
42864447d351STejun Heo  *      @host: ATA host to print info about
4287c6fd2807SJeff Garzik  *
4288c6fd2807SJeff Garzik  *      FIXME: complete this.
4289c6fd2807SJeff Garzik  *
4290c6fd2807SJeff Garzik  *      LOCKING:
4291c6fd2807SJeff Garzik  *      Inherited from caller.
4292c6fd2807SJeff Garzik  */
42934447d351STejun Heo static void mv_print_info(struct ata_host *host)
4294c6fd2807SJeff Garzik {
42954447d351STejun Heo 	struct pci_dev *pdev = to_pci_dev(host->dev);
42964447d351STejun Heo 	struct mv_host_priv *hpriv = host->private_data;
429744c10138SAuke Kok 	u8 scc;
4298c1e4fe71SJeff Garzik 	const char *scc_s, *gen;
4299c6fd2807SJeff Garzik 
4300c6fd2807SJeff Garzik 	/* Use this to determine the HW stepping of the chip so we know
4301c6fd2807SJeff Garzik 	 * what errata to workaround
4302c6fd2807SJeff Garzik 	 */
4303c6fd2807SJeff Garzik 	pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &scc);
4304c6fd2807SJeff Garzik 	if (scc == 0)
4305c6fd2807SJeff Garzik 		scc_s = "SCSI";
4306c6fd2807SJeff Garzik 	else if (scc == 0x01)
4307c6fd2807SJeff Garzik 		scc_s = "RAID";
4308c6fd2807SJeff Garzik 	else
4309c1e4fe71SJeff Garzik 		scc_s = "?";
4310c1e4fe71SJeff Garzik 
4311c1e4fe71SJeff Garzik 	if (IS_GEN_I(hpriv))
4312c1e4fe71SJeff Garzik 		gen = "I";
4313c1e4fe71SJeff Garzik 	else if (IS_GEN_II(hpriv))
4314c1e4fe71SJeff Garzik 		gen = "II";
4315c1e4fe71SJeff Garzik 	else if (IS_GEN_IIE(hpriv))
4316c1e4fe71SJeff Garzik 		gen = "IIE";
4317c1e4fe71SJeff Garzik 	else
4318c1e4fe71SJeff Garzik 		gen = "?";
4319c6fd2807SJeff Garzik 
4320a44fec1fSJoe Perches 	dev_info(&pdev->dev, "Gen-%s %u slots %u ports %s mode IRQ via %s\n",
4321c1e4fe71SJeff Garzik 		 gen, (unsigned)MV_MAX_Q_DEPTH, host->n_ports,
4322c6fd2807SJeff Garzik 		 scc_s, (MV_HP_FLAG_MSI & hpriv->hp_flags) ? "MSI" : "INTx");
4323c6fd2807SJeff Garzik }
4324c6fd2807SJeff Garzik 
4325c6fd2807SJeff Garzik /**
4326f351b2d6SSaeed Bishara  *      mv_pci_init_one - handle a positive probe of a PCI Marvell host
4327c6fd2807SJeff Garzik  *      @pdev: PCI device found
4328c6fd2807SJeff Garzik  *      @ent: PCI device ID entry for the matched host
4329c6fd2807SJeff Garzik  *
4330c6fd2807SJeff Garzik  *      LOCKING:
4331c6fd2807SJeff Garzik  *      Inherited from caller.
4332c6fd2807SJeff Garzik  */
4333f351b2d6SSaeed Bishara static int mv_pci_init_one(struct pci_dev *pdev,
4334f351b2d6SSaeed Bishara 			   const struct pci_device_id *ent)
4335c6fd2807SJeff Garzik {
4336c6fd2807SJeff Garzik 	unsigned int board_idx = (unsigned int)ent->driver_data;
43374447d351STejun Heo 	const struct ata_port_info *ppi[] = { &mv_port_info[board_idx], NULL };
43384447d351STejun Heo 	struct ata_host *host;
43394447d351STejun Heo 	struct mv_host_priv *hpriv;
4340c4bc7d73SSaeed Bishara 	int n_ports, port, rc;
4341c6fd2807SJeff Garzik 
434206296a1eSJoe Perches 	ata_print_version_once(&pdev->dev, DRV_VERSION);
4343c6fd2807SJeff Garzik 
43444447d351STejun Heo 	/* allocate host */
43454447d351STejun Heo 	n_ports = mv_get_hc_count(ppi[0]->flags) * MV_PORTS_PER_HC;
43464447d351STejun Heo 
43474447d351STejun Heo 	host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
43484447d351STejun Heo 	hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL);
43494447d351STejun Heo 	if (!host || !hpriv)
43504447d351STejun Heo 		return -ENOMEM;
43514447d351STejun Heo 	host->private_data = hpriv;
4352f351b2d6SSaeed Bishara 	hpriv->n_ports = n_ports;
43531bfeff03SSaeed Bishara 	hpriv->board_idx = board_idx;
43544447d351STejun Heo 
43554447d351STejun Heo 	/* acquire resources */
435624dc5f33STejun Heo 	rc = pcim_enable_device(pdev);
435724dc5f33STejun Heo 	if (rc)
4358c6fd2807SJeff Garzik 		return rc;
4359c6fd2807SJeff Garzik 
43600d5ff566STejun Heo 	rc = pcim_iomap_regions(pdev, 1 << MV_PRIMARY_BAR, DRV_NAME);
43610d5ff566STejun Heo 	if (rc == -EBUSY)
436224dc5f33STejun Heo 		pcim_pin_device(pdev);
43630d5ff566STejun Heo 	if (rc)
436424dc5f33STejun Heo 		return rc;
43654447d351STejun Heo 	host->iomap = pcim_iomap_table(pdev);
4366f351b2d6SSaeed Bishara 	hpriv->base = host->iomap[MV_PRIMARY_BAR];
4367c6fd2807SJeff Garzik 
4368d88184fbSJeff Garzik 	rc = pci_go_64(pdev);
4369d88184fbSJeff Garzik 	if (rc)
4370d88184fbSJeff Garzik 		return rc;
4371d88184fbSJeff Garzik 
4372da2fa9baSMark Lord 	rc = mv_create_dma_pools(hpriv, &pdev->dev);
4373da2fa9baSMark Lord 	if (rc)
4374da2fa9baSMark Lord 		return rc;
4375da2fa9baSMark Lord 
4376c4bc7d73SSaeed Bishara 	for (port = 0; port < host->n_ports; port++) {
4377c4bc7d73SSaeed Bishara 		struct ata_port *ap = host->ports[port];
4378c4bc7d73SSaeed Bishara 		void __iomem *port_mmio = mv_port_base(hpriv->base, port);
4379c4bc7d73SSaeed Bishara 		unsigned int offset = port_mmio - hpriv->base;
4380c4bc7d73SSaeed Bishara 
4381c4bc7d73SSaeed Bishara 		ata_port_pbar_desc(ap, MV_PRIMARY_BAR, -1, "mmio");
4382c4bc7d73SSaeed Bishara 		ata_port_pbar_desc(ap, MV_PRIMARY_BAR, offset, "port");
4383c4bc7d73SSaeed Bishara 	}
4384c4bc7d73SSaeed Bishara 
4385c6fd2807SJeff Garzik 	/* initialize adapter */
43861bfeff03SSaeed Bishara 	rc = mv_init_host(host);
438724dc5f33STejun Heo 	if (rc)
438824dc5f33STejun Heo 		return rc;
4389c6fd2807SJeff Garzik 
43906d3c30efSMark Lord 	/* Enable message-switched interrupts, if requested */
43916d3c30efSMark Lord 	if (msi && pci_enable_msi(pdev) == 0)
43926d3c30efSMark Lord 		hpriv->hp_flags |= MV_HP_FLAG_MSI;
4393c6fd2807SJeff Garzik 
4394c6fd2807SJeff Garzik 	mv_dump_pci_cfg(pdev, 0x68);
43954447d351STejun Heo 	mv_print_info(host);
4396c6fd2807SJeff Garzik 
43974447d351STejun Heo 	pci_set_master(pdev);
4398ea8b4db9SJeff Garzik 	pci_try_set_mwi(pdev);
43994447d351STejun Heo 	return ata_host_activate(host, pdev->irq, mv_interrupt, IRQF_SHARED,
4400c5d3e45aSJeff Garzik 				 IS_GEN_I(hpriv) ? &mv5_sht : &mv6_sht);
4401c6fd2807SJeff Garzik }
4402b2dec48cSSaeed Bishara 
4403b2dec48cSSaeed Bishara #ifdef CONFIG_PM
4404b2dec48cSSaeed Bishara static int mv_pci_device_resume(struct pci_dev *pdev)
4405b2dec48cSSaeed Bishara {
4406d8661921SSergei Shtylyov 	struct ata_host *host = pci_get_drvdata(pdev);
4407b2dec48cSSaeed Bishara 	int rc;
4408b2dec48cSSaeed Bishara 
4409b2dec48cSSaeed Bishara 	rc = ata_pci_device_do_resume(pdev);
4410b2dec48cSSaeed Bishara 	if (rc)
4411b2dec48cSSaeed Bishara 		return rc;
4412b2dec48cSSaeed Bishara 
4413b2dec48cSSaeed Bishara 	/* initialize adapter */
4414b2dec48cSSaeed Bishara 	rc = mv_init_host(host);
4415b2dec48cSSaeed Bishara 	if (rc)
4416b2dec48cSSaeed Bishara 		return rc;
4417b2dec48cSSaeed Bishara 
4418b2dec48cSSaeed Bishara 	ata_host_resume(host);
4419b2dec48cSSaeed Bishara 
4420b2dec48cSSaeed Bishara 	return 0;
4421b2dec48cSSaeed Bishara }
4422b2dec48cSSaeed Bishara #endif
44237bb3c529SSaeed Bishara #endif
4424c6fd2807SJeff Garzik 
4425c6fd2807SJeff Garzik static int __init mv_init(void)
4426c6fd2807SJeff Garzik {
44277bb3c529SSaeed Bishara 	int rc = -ENODEV;
44287bb3c529SSaeed Bishara #ifdef CONFIG_PCI
44297bb3c529SSaeed Bishara 	rc = pci_register_driver(&mv_pci_driver);
4430f351b2d6SSaeed Bishara 	if (rc < 0)
4431f351b2d6SSaeed Bishara 		return rc;
4432f351b2d6SSaeed Bishara #endif
4433f351b2d6SSaeed Bishara 	rc = platform_driver_register(&mv_platform_driver);
4434f351b2d6SSaeed Bishara 
4435f351b2d6SSaeed Bishara #ifdef CONFIG_PCI
4436f351b2d6SSaeed Bishara 	if (rc < 0)
4437f351b2d6SSaeed Bishara 		pci_unregister_driver(&mv_pci_driver);
44387bb3c529SSaeed Bishara #endif
44397bb3c529SSaeed Bishara 	return rc;
4440c6fd2807SJeff Garzik }
4441c6fd2807SJeff Garzik 
4442c6fd2807SJeff Garzik static void __exit mv_exit(void)
4443c6fd2807SJeff Garzik {
44447bb3c529SSaeed Bishara #ifdef CONFIG_PCI
4445c6fd2807SJeff Garzik 	pci_unregister_driver(&mv_pci_driver);
44467bb3c529SSaeed Bishara #endif
4447f351b2d6SSaeed Bishara 	platform_driver_unregister(&mv_platform_driver);
4448c6fd2807SJeff Garzik }
4449c6fd2807SJeff Garzik 
4450c6fd2807SJeff Garzik MODULE_AUTHOR("Brett Russ");
4451c6fd2807SJeff Garzik MODULE_DESCRIPTION("SCSI low-level driver for Marvell SATA controllers");
4452c6fd2807SJeff Garzik MODULE_LICENSE("GPL");
4453c6fd2807SJeff Garzik MODULE_DEVICE_TABLE(pci, mv_pci_tbl);
4454c6fd2807SJeff Garzik MODULE_VERSION(DRV_VERSION);
445517c5aab5SMark Lord MODULE_ALIAS("platform:" DRV_NAME);
4456c6fd2807SJeff Garzik 
4457c6fd2807SJeff Garzik module_init(mv_init);
4458c6fd2807SJeff Garzik module_exit(mv_exit);
4459