1669a5db4SJeff Garzik /* 2a0fcdc02SJeff Garzik * pata_serverworks.c - Serverworks PATA for new ATA layer 3669a5db4SJeff Garzik * (C) 2005 Red Hat Inc 48490377aSBartlomiej Zolnierkiewicz * (C) 2010 Bartlomiej Zolnierkiewicz 5669a5db4SJeff Garzik * 6669a5db4SJeff Garzik * based upon 7669a5db4SJeff Garzik * 8669a5db4SJeff Garzik * serverworks.c 9669a5db4SJeff Garzik * 10669a5db4SJeff Garzik * Copyright (C) 1998-2000 Michel Aubry 11669a5db4SJeff Garzik * Copyright (C) 1998-2000 Andrzej Krzysztofowicz 12669a5db4SJeff Garzik * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org> 13669a5db4SJeff Garzik * Portions copyright (c) 2001 Sun Microsystems 14669a5db4SJeff Garzik * 15669a5db4SJeff Garzik * 16669a5db4SJeff Garzik * RCC/ServerWorks IDE driver for Linux 17669a5db4SJeff Garzik * 18669a5db4SJeff Garzik * OSB4: `Open South Bridge' IDE Interface (fn 1) 19669a5db4SJeff Garzik * supports UDMA mode 2 (33 MB/s) 20669a5db4SJeff Garzik * 21669a5db4SJeff Garzik * CSB5: `Champion South Bridge' IDE Interface (fn 1) 22669a5db4SJeff Garzik * all revisions support UDMA mode 4 (66 MB/s) 23669a5db4SJeff Garzik * revision A2.0 and up support UDMA mode 5 (100 MB/s) 24669a5db4SJeff Garzik * 25669a5db4SJeff Garzik * *** The CSB5 does not provide ANY register *** 26669a5db4SJeff Garzik * *** to detect 80-conductor cable presence. *** 27669a5db4SJeff Garzik * 28669a5db4SJeff Garzik * CSB6: `Champion South Bridge' IDE Interface (optional: third channel) 29669a5db4SJeff Garzik * 30669a5db4SJeff Garzik * Documentation: 31669a5db4SJeff Garzik * Available under NDA only. Errata info very hard to get. 32669a5db4SJeff Garzik */ 33669a5db4SJeff Garzik 34669a5db4SJeff Garzik #include <linux/kernel.h> 35669a5db4SJeff Garzik #include <linux/module.h> 36669a5db4SJeff Garzik #include <linux/pci.h> 37669a5db4SJeff Garzik #include <linux/init.h> 38669a5db4SJeff Garzik #include <linux/blkdev.h> 39669a5db4SJeff Garzik #include <linux/delay.h> 40669a5db4SJeff Garzik #include <scsi/scsi_host.h> 41669a5db4SJeff Garzik #include <linux/libata.h> 42669a5db4SJeff Garzik 43669a5db4SJeff Garzik #define DRV_NAME "pata_serverworks" 440f069788SAlan Cox #define DRV_VERSION "0.4.3" 45669a5db4SJeff Garzik 46669a5db4SJeff Garzik #define SVWKS_CSB5_REVISION_NEW 0x92 /* min PCI_REVISION_ID for UDMA5 (A2.0) */ 47669a5db4SJeff Garzik #define SVWKS_CSB6_REVISION 0xa0 /* min PCI_REVISION_ID for UDMA4 (A1.0) */ 48669a5db4SJeff Garzik 49669a5db4SJeff Garzik /* Seagate Barracuda ATA IV Family drives in UDMA mode 5 50669a5db4SJeff Garzik * can overrun their FIFOs when used with the CSB5 */ 51669a5db4SJeff Garzik 52669a5db4SJeff Garzik static const char *csb_bad_ata100[] = { 53669a5db4SJeff Garzik "ST320011A", 54669a5db4SJeff Garzik "ST340016A", 55669a5db4SJeff Garzik "ST360021A", 56669a5db4SJeff Garzik "ST380021A", 57669a5db4SJeff Garzik NULL 58669a5db4SJeff Garzik }; 59669a5db4SJeff Garzik 60669a5db4SJeff Garzik /** 61669a5db4SJeff Garzik * dell_cable - Dell serverworks cable detection 62669a5db4SJeff Garzik * @ap: ATA port to do cable detect 63669a5db4SJeff Garzik * 64669a5db4SJeff Garzik * Dell hide the 40/80 pin select for their interfaces in the top two 65669a5db4SJeff Garzik * bits of the subsystem ID. 66669a5db4SJeff Garzik */ 67669a5db4SJeff Garzik 68669a5db4SJeff Garzik static int dell_cable(struct ata_port *ap) { 69669a5db4SJeff Garzik struct pci_dev *pdev = to_pci_dev(ap->host->dev); 70669a5db4SJeff Garzik 71669a5db4SJeff Garzik if (pdev->subsystem_device & (1 << (ap->port_no + 14))) 72669a5db4SJeff Garzik return ATA_CBL_PATA80; 73669a5db4SJeff Garzik return ATA_CBL_PATA40; 74669a5db4SJeff Garzik } 75669a5db4SJeff Garzik 76669a5db4SJeff Garzik /** 77669a5db4SJeff Garzik * sun_cable - Sun Cobalt 'Alpine' cable detection 78669a5db4SJeff Garzik * @ap: ATA port to do cable select 79669a5db4SJeff Garzik * 80669a5db4SJeff Garzik * Cobalt CSB5 IDE hides the 40/80pin in the top two bits of the 81669a5db4SJeff Garzik * subsystem ID the same as dell. We could use one function but we may 82669a5db4SJeff Garzik * need to extend the Dell one in future 83669a5db4SJeff Garzik */ 84669a5db4SJeff Garzik 85669a5db4SJeff Garzik static int sun_cable(struct ata_port *ap) { 86669a5db4SJeff Garzik struct pci_dev *pdev = to_pci_dev(ap->host->dev); 87669a5db4SJeff Garzik 88669a5db4SJeff Garzik if (pdev->subsystem_device & (1 << (ap->port_no + 14))) 89669a5db4SJeff Garzik return ATA_CBL_PATA80; 90669a5db4SJeff Garzik return ATA_CBL_PATA40; 91669a5db4SJeff Garzik } 92669a5db4SJeff Garzik 93669a5db4SJeff Garzik /** 94669a5db4SJeff Garzik * osb4_cable - OSB4 cable detect 95669a5db4SJeff Garzik * @ap: ATA port to check 96669a5db4SJeff Garzik * 97669a5db4SJeff Garzik * The OSB4 isn't UDMA66 capable so this is easy 98669a5db4SJeff Garzik */ 99669a5db4SJeff Garzik 100669a5db4SJeff Garzik static int osb4_cable(struct ata_port *ap) { 101669a5db4SJeff Garzik return ATA_CBL_PATA40; 102669a5db4SJeff Garzik } 103669a5db4SJeff Garzik 104669a5db4SJeff Garzik /** 1050f069788SAlan Cox * csb_cable - CSB5/6 cable detect 106669a5db4SJeff Garzik * @ap: ATA port to check 107669a5db4SJeff Garzik * 108669a5db4SJeff Garzik * Serverworks default arrangement is to use the drive side detection 109669a5db4SJeff Garzik * only. 110669a5db4SJeff Garzik */ 111669a5db4SJeff Garzik 112669a5db4SJeff Garzik static int csb_cable(struct ata_port *ap) { 1130f069788SAlan Cox return ATA_CBL_PATA_UNK; 114669a5db4SJeff Garzik } 115669a5db4SJeff Garzik 116669a5db4SJeff Garzik struct sv_cable_table { 117669a5db4SJeff Garzik int device; 118669a5db4SJeff Garzik int subvendor; 119669a5db4SJeff Garzik int (*cable_detect)(struct ata_port *ap); 120669a5db4SJeff Garzik }; 121669a5db4SJeff Garzik 122669a5db4SJeff Garzik /* 123669a5db4SJeff Garzik * Note that we don't copy the old serverworks code because the old 124669a5db4SJeff Garzik * code contains obvious mistakes 125669a5db4SJeff Garzik */ 126669a5db4SJeff Garzik 127669a5db4SJeff Garzik static struct sv_cable_table cable_detect[] = { 128669a5db4SJeff Garzik { PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, PCI_VENDOR_ID_DELL, dell_cable }, 129669a5db4SJeff Garzik { PCI_DEVICE_ID_SERVERWORKS_CSB6IDE, PCI_VENDOR_ID_DELL, dell_cable }, 130669a5db4SJeff Garzik { PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, PCI_VENDOR_ID_SUN, sun_cable }, 13168d0d7abSAlan Cox { PCI_DEVICE_ID_SERVERWORKS_OSB4IDE, PCI_ANY_ID, osb4_cable }, 132669a5db4SJeff Garzik { PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, PCI_ANY_ID, csb_cable }, 133669a5db4SJeff Garzik { PCI_DEVICE_ID_SERVERWORKS_CSB6IDE, PCI_ANY_ID, csb_cable }, 134669a5db4SJeff Garzik { PCI_DEVICE_ID_SERVERWORKS_CSB6IDE2, PCI_ANY_ID, csb_cable }, 135669a5db4SJeff Garzik { PCI_DEVICE_ID_SERVERWORKS_HT1000IDE, PCI_ANY_ID, csb_cable }, 136669a5db4SJeff Garzik { } 137669a5db4SJeff Garzik }; 138669a5db4SJeff Garzik 139669a5db4SJeff Garzik /** 140a0fcdc02SJeff Garzik * serverworks_cable_detect - cable detection 141669a5db4SJeff Garzik * @ap: ATA port 142669a5db4SJeff Garzik * 143669a5db4SJeff Garzik * Perform cable detection according to the device and subvendor 144669a5db4SJeff Garzik * identifications 145669a5db4SJeff Garzik */ 146669a5db4SJeff Garzik 147d4b2bab4STejun Heo static int serverworks_cable_detect(struct ata_port *ap) 148d4b2bab4STejun Heo { 149669a5db4SJeff Garzik struct pci_dev *pdev = to_pci_dev(ap->host->dev); 150669a5db4SJeff Garzik struct sv_cable_table *cb = cable_detect; 151669a5db4SJeff Garzik 152669a5db4SJeff Garzik while(cb->device) { 153669a5db4SJeff Garzik if (cb->device == pdev->device && 154669a5db4SJeff Garzik (cb->subvendor == pdev->subsystem_vendor || 155669a5db4SJeff Garzik cb->subvendor == PCI_ANY_ID)) { 156a0fcdc02SJeff Garzik return cb->cable_detect(ap); 157669a5db4SJeff Garzik } 158669a5db4SJeff Garzik cb++; 159669a5db4SJeff Garzik } 160669a5db4SJeff Garzik 161669a5db4SJeff Garzik BUG(); 162669a5db4SJeff Garzik return -1; /* kill compiler warning */ 163669a5db4SJeff Garzik } 164669a5db4SJeff Garzik 165669a5db4SJeff Garzik /** 166669a5db4SJeff Garzik * serverworks_is_csb - Check for CSB or OSB 167669a5db4SJeff Garzik * @pdev: PCI device to check 168669a5db4SJeff Garzik * 169669a5db4SJeff Garzik * Returns true if the device being checked is known to be a CSB 170669a5db4SJeff Garzik * series device. 171669a5db4SJeff Garzik */ 172669a5db4SJeff Garzik 173669a5db4SJeff Garzik static u8 serverworks_is_csb(struct pci_dev *pdev) 174669a5db4SJeff Garzik { 175669a5db4SJeff Garzik switch (pdev->device) { 176669a5db4SJeff Garzik case PCI_DEVICE_ID_SERVERWORKS_CSB5IDE: 177669a5db4SJeff Garzik case PCI_DEVICE_ID_SERVERWORKS_CSB6IDE: 178669a5db4SJeff Garzik case PCI_DEVICE_ID_SERVERWORKS_CSB6IDE2: 179669a5db4SJeff Garzik case PCI_DEVICE_ID_SERVERWORKS_HT1000IDE: 180669a5db4SJeff Garzik return 1; 181669a5db4SJeff Garzik default: 182669a5db4SJeff Garzik break; 183669a5db4SJeff Garzik } 184669a5db4SJeff Garzik return 0; 185669a5db4SJeff Garzik } 186669a5db4SJeff Garzik 187669a5db4SJeff Garzik /** 188669a5db4SJeff Garzik * serverworks_osb4_filter - mode selection filter 189669a5db4SJeff Garzik * @adev: ATA device 190a76b62caSAlan Cox * @mask: Mask of proposed modes 191669a5db4SJeff Garzik * 192669a5db4SJeff Garzik * Filter the offered modes for the device to apply controller 193669a5db4SJeff Garzik * specific rules. OSB4 requires no UDMA for disks due to a FIFO 194669a5db4SJeff Garzik * bug we hit. 195669a5db4SJeff Garzik */ 196669a5db4SJeff Garzik 197a76b62caSAlan Cox static unsigned long serverworks_osb4_filter(struct ata_device *adev, unsigned long mask) 198669a5db4SJeff Garzik { 199669a5db4SJeff Garzik if (adev->class == ATA_DEV_ATA) 200669a5db4SJeff Garzik mask &= ~ATA_MASK_UDMA; 2019363c382STejun Heo return ata_bmdma_mode_filter(adev, mask); 202669a5db4SJeff Garzik } 203669a5db4SJeff Garzik 204669a5db4SJeff Garzik 205669a5db4SJeff Garzik /** 206669a5db4SJeff Garzik * serverworks_csb_filter - mode selection filter 207669a5db4SJeff Garzik * @adev: ATA device 208a76b62caSAlan Cox * @mask: Mask of proposed modes 209669a5db4SJeff Garzik * 210669a5db4SJeff Garzik * Check the blacklist and disable UDMA5 if matched 211669a5db4SJeff Garzik */ 212669a5db4SJeff Garzik 213a76b62caSAlan Cox static unsigned long serverworks_csb_filter(struct ata_device *adev, unsigned long mask) 214669a5db4SJeff Garzik { 215669a5db4SJeff Garzik const char *p; 2168bfa79fcSTejun Heo char model_num[ATA_ID_PROD_LEN + 1]; 2178bfa79fcSTejun Heo int i; 218669a5db4SJeff Garzik 219669a5db4SJeff Garzik /* Disk, UDMA */ 220669a5db4SJeff Garzik if (adev->class != ATA_DEV_ATA) 2219363c382STejun Heo return ata_bmdma_mode_filter(adev, mask); 222669a5db4SJeff Garzik 223669a5db4SJeff Garzik /* Actually do need to check */ 2248bfa79fcSTejun Heo ata_id_c_string(adev->id, model_num, ATA_ID_PROD, sizeof(model_num)); 225669a5db4SJeff Garzik 226669a5db4SJeff Garzik for (i = 0; (p = csb_bad_ata100[i]) != NULL; i++) { 2278bfa79fcSTejun Heo if (!strcmp(p, model_num)) 2286ddd6861SAlan Cox mask &= ~(0xE0 << ATA_SHIFT_UDMA); 229669a5db4SJeff Garzik } 2309363c382STejun Heo return ata_bmdma_mode_filter(adev, mask); 231669a5db4SJeff Garzik } 232669a5db4SJeff Garzik 233669a5db4SJeff Garzik /** 234669a5db4SJeff Garzik * serverworks_set_piomode - set initial PIO mode data 235669a5db4SJeff Garzik * @ap: ATA interface 236669a5db4SJeff Garzik * @adev: ATA device 237669a5db4SJeff Garzik * 238669a5db4SJeff Garzik * Program the OSB4/CSB5 timing registers for PIO. The PIO register 239669a5db4SJeff Garzik * load is done as a simple lookup. 240669a5db4SJeff Garzik */ 241669a5db4SJeff Garzik static void serverworks_set_piomode(struct ata_port *ap, struct ata_device *adev) 242669a5db4SJeff Garzik { 243669a5db4SJeff Garzik static const u8 pio_mode[] = { 0x5d, 0x47, 0x34, 0x22, 0x20 }; 2440f069788SAlan Cox int offset = 1 + 2 * ap->port_no - adev->devno; 245669a5db4SJeff Garzik int devbits = (2 * ap->port_no + adev->devno) * 4; 246669a5db4SJeff Garzik u16 csb5_pio; 247669a5db4SJeff Garzik struct pci_dev *pdev = to_pci_dev(ap->host->dev); 248669a5db4SJeff Garzik int pio = adev->pio_mode - XFER_PIO_0; 249669a5db4SJeff Garzik 250669a5db4SJeff Garzik pci_write_config_byte(pdev, 0x40 + offset, pio_mode[pio]); 251669a5db4SJeff Garzik 252669a5db4SJeff Garzik /* The OSB4 just requires the timing but the CSB series want the 253669a5db4SJeff Garzik mode number as well */ 254669a5db4SJeff Garzik if (serverworks_is_csb(pdev)) { 255669a5db4SJeff Garzik pci_read_config_word(pdev, 0x4A, &csb5_pio); 256669a5db4SJeff Garzik csb5_pio &= ~(0x0F << devbits); 2578490377aSBartlomiej Zolnierkiewicz pci_write_config_word(pdev, 0x4A, csb5_pio | (pio << devbits)); 258669a5db4SJeff Garzik } 259669a5db4SJeff Garzik } 260669a5db4SJeff Garzik 261669a5db4SJeff Garzik /** 262669a5db4SJeff Garzik * serverworks_set_dmamode - set initial DMA mode data 263669a5db4SJeff Garzik * @ap: ATA interface 264669a5db4SJeff Garzik * @adev: ATA device 265669a5db4SJeff Garzik * 266669a5db4SJeff Garzik * Program the MWDMA/UDMA modes for the serverworks OSB4/CSB5 267669a5db4SJeff Garzik * chipset. The MWDMA mode values are pulled from a lookup table 268669a5db4SJeff Garzik * while the chipset uses mode number for UDMA. 269669a5db4SJeff Garzik */ 270669a5db4SJeff Garzik 271669a5db4SJeff Garzik static void serverworks_set_dmamode(struct ata_port *ap, struct ata_device *adev) 272669a5db4SJeff Garzik { 273669a5db4SJeff Garzik static const u8 dma_mode[] = { 0x77, 0x21, 0x20 }; 274669a5db4SJeff Garzik int offset = 1 + 2 * ap->port_no - adev->devno; 27536beb823SAlan Cox int devbits = 2 * ap->port_no + adev->devno; 276669a5db4SJeff Garzik u8 ultra; 277669a5db4SJeff Garzik u8 ultra_cfg; 278669a5db4SJeff Garzik struct pci_dev *pdev = to_pci_dev(ap->host->dev); 279669a5db4SJeff Garzik 280669a5db4SJeff Garzik pci_read_config_byte(pdev, 0x54, &ultra_cfg); 28136beb823SAlan Cox pci_read_config_byte(pdev, 0x56 + ap->port_no, &ultra); 28236beb823SAlan Cox ultra &= ~(0x0F << (adev->devno * 4)); 283669a5db4SJeff Garzik 284669a5db4SJeff Garzik if (adev->dma_mode >= XFER_UDMA_0) { 285669a5db4SJeff Garzik pci_write_config_byte(pdev, 0x44 + offset, 0x20); 286669a5db4SJeff Garzik 287669a5db4SJeff Garzik ultra |= (adev->dma_mode - XFER_UDMA_0) 28836beb823SAlan Cox << (adev->devno * 4); 289669a5db4SJeff Garzik ultra_cfg |= (1 << devbits); 290669a5db4SJeff Garzik } else { 291669a5db4SJeff Garzik pci_write_config_byte(pdev, 0x44 + offset, 292669a5db4SJeff Garzik dma_mode[adev->dma_mode - XFER_MW_DMA_0]); 293669a5db4SJeff Garzik ultra_cfg &= ~(1 << devbits); 294669a5db4SJeff Garzik } 29536beb823SAlan Cox pci_write_config_byte(pdev, 0x56 + ap->port_no, ultra); 296669a5db4SJeff Garzik pci_write_config_byte(pdev, 0x54, ultra_cfg); 297669a5db4SJeff Garzik } 298669a5db4SJeff Garzik 299669a5db4SJeff Garzik static struct scsi_host_template serverworks_sht = { 30068d1d07bSTejun Heo ATA_BMDMA_SHT(DRV_NAME), 301669a5db4SJeff Garzik }; 302669a5db4SJeff Garzik 303669a5db4SJeff Garzik static struct ata_port_operations serverworks_osb4_port_ops = { 304029cfd6bSTejun Heo .inherits = &ata_bmdma_port_ops, 305029cfd6bSTejun Heo .cable_detect = serverworks_cable_detect, 306029cfd6bSTejun Heo .mode_filter = serverworks_osb4_filter, 307669a5db4SJeff Garzik .set_piomode = serverworks_set_piomode, 308669a5db4SJeff Garzik .set_dmamode = serverworks_set_dmamode, 309669a5db4SJeff Garzik }; 310669a5db4SJeff Garzik 311669a5db4SJeff Garzik static struct ata_port_operations serverworks_csb_port_ops = { 312029cfd6bSTejun Heo .inherits = &serverworks_osb4_port_ops, 313669a5db4SJeff Garzik .mode_filter = serverworks_csb_filter, 314669a5db4SJeff Garzik }; 315669a5db4SJeff Garzik 316669a5db4SJeff Garzik static int serverworks_fixup_osb4(struct pci_dev *pdev) 317669a5db4SJeff Garzik { 318669a5db4SJeff Garzik u32 reg; 319669a5db4SJeff Garzik struct pci_dev *isa_dev = pci_get_device(PCI_VENDOR_ID_SERVERWORKS, 320669a5db4SJeff Garzik PCI_DEVICE_ID_SERVERWORKS_OSB4, NULL); 321669a5db4SJeff Garzik if (isa_dev) { 322669a5db4SJeff Garzik pci_read_config_dword(isa_dev, 0x64, ®); 323669a5db4SJeff Garzik reg &= ~0x00002000; /* disable 600ns interrupt mask */ 324669a5db4SJeff Garzik if (!(reg & 0x00004000)) 325669a5db4SJeff Garzik printk(KERN_DEBUG DRV_NAME ": UDMA not BIOS enabled.\n"); 326669a5db4SJeff Garzik reg |= 0x00004000; /* enable UDMA/33 support */ 327669a5db4SJeff Garzik pci_write_config_dword(isa_dev, 0x64, reg); 328669a5db4SJeff Garzik pci_dev_put(isa_dev); 329669a5db4SJeff Garzik return 0; 330669a5db4SJeff Garzik } 331*cfcf9ee2SBartlomiej Zolnierkiewicz printk(KERN_WARNING DRV_NAME ": Unable to find bridge.\n"); 332669a5db4SJeff Garzik return -ENODEV; 333669a5db4SJeff Garzik } 334669a5db4SJeff Garzik 335669a5db4SJeff Garzik static int serverworks_fixup_csb(struct pci_dev *pdev) 336669a5db4SJeff Garzik { 337669a5db4SJeff Garzik u8 btr; 338669a5db4SJeff Garzik 339669a5db4SJeff Garzik /* Third Channel Test */ 340669a5db4SJeff Garzik if (!(PCI_FUNC(pdev->devfn) & 1)) { 341669a5db4SJeff Garzik struct pci_dev * findev = NULL; 342669a5db4SJeff Garzik u32 reg4c = 0; 343669a5db4SJeff Garzik findev = pci_get_device(PCI_VENDOR_ID_SERVERWORKS, 344669a5db4SJeff Garzik PCI_DEVICE_ID_SERVERWORKS_CSB5, NULL); 345669a5db4SJeff Garzik if (findev) { 346669a5db4SJeff Garzik pci_read_config_dword(findev, 0x4C, ®4c); 347669a5db4SJeff Garzik reg4c &= ~0x000007FF; 348669a5db4SJeff Garzik reg4c |= 0x00000040; 349669a5db4SJeff Garzik reg4c |= 0x00000020; 350669a5db4SJeff Garzik pci_write_config_dword(findev, 0x4C, reg4c); 351669a5db4SJeff Garzik pci_dev_put(findev); 352669a5db4SJeff Garzik } 353669a5db4SJeff Garzik } else { 354669a5db4SJeff Garzik struct pci_dev * findev = NULL; 355669a5db4SJeff Garzik u8 reg41 = 0; 356669a5db4SJeff Garzik 357669a5db4SJeff Garzik findev = pci_get_device(PCI_VENDOR_ID_SERVERWORKS, 358669a5db4SJeff Garzik PCI_DEVICE_ID_SERVERWORKS_CSB6, NULL); 359669a5db4SJeff Garzik if (findev) { 360669a5db4SJeff Garzik pci_read_config_byte(findev, 0x41, ®41); 361669a5db4SJeff Garzik reg41 &= ~0x40; 362669a5db4SJeff Garzik pci_write_config_byte(findev, 0x41, reg41); 363669a5db4SJeff Garzik pci_dev_put(findev); 364669a5db4SJeff Garzik } 365669a5db4SJeff Garzik } 366669a5db4SJeff Garzik /* setup the UDMA Control register 367669a5db4SJeff Garzik * 368669a5db4SJeff Garzik * 1. clear bit 6 to enable DMA 369669a5db4SJeff Garzik * 2. enable DMA modes with bits 0-1 370669a5db4SJeff Garzik * 00 : legacy 371669a5db4SJeff Garzik * 01 : udma2 372669a5db4SJeff Garzik * 10 : udma2/udma4 373669a5db4SJeff Garzik * 11 : udma2/udma4/udma5 374669a5db4SJeff Garzik */ 375669a5db4SJeff Garzik pci_read_config_byte(pdev, 0x5A, &btr); 376669a5db4SJeff Garzik btr &= ~0x40; 377669a5db4SJeff Garzik if (!(PCI_FUNC(pdev->devfn) & 1)) 378669a5db4SJeff Garzik btr |= 0x2; 379669a5db4SJeff Garzik else 38044c10138SAuke Kok btr |= (pdev->revision >= SVWKS_CSB5_REVISION_NEW) ? 0x3 : 0x2; 381669a5db4SJeff Garzik pci_write_config_byte(pdev, 0x5A, btr); 382669a5db4SJeff Garzik 383669a5db4SJeff Garzik return btr; 384669a5db4SJeff Garzik } 385669a5db4SJeff Garzik 386669a5db4SJeff Garzik static void serverworks_fixup_ht1000(struct pci_dev *pdev) 387669a5db4SJeff Garzik { 388669a5db4SJeff Garzik u8 btr; 389669a5db4SJeff Garzik /* Setup HT1000 SouthBridge Controller - Single Channel Only */ 390669a5db4SJeff Garzik pci_read_config_byte(pdev, 0x5A, &btr); 391669a5db4SJeff Garzik btr &= ~0x40; 392669a5db4SJeff Garzik btr |= 0x3; 393669a5db4SJeff Garzik pci_write_config_byte(pdev, 0x5A, btr); 394669a5db4SJeff Garzik } 395669a5db4SJeff Garzik 396669a5db4SJeff Garzik 397669a5db4SJeff Garzik static int serverworks_init_one(struct pci_dev *pdev, const struct pci_device_id *id) 398669a5db4SJeff Garzik { 3991626aeb8STejun Heo static const struct ata_port_info info[4] = { 400669a5db4SJeff Garzik { /* OSB4 */ 4011d2808fdSJeff Garzik .flags = ATA_FLAG_SLAVE_POSS, 40214bdef98SErik Inge Bolsø .pio_mask = ATA_PIO4, 40314bdef98SErik Inge Bolsø .mwdma_mask = ATA_MWDMA2, 40414bdef98SErik Inge Bolsø .udma_mask = ATA_UDMA2, 405669a5db4SJeff Garzik .port_ops = &serverworks_osb4_port_ops 406669a5db4SJeff Garzik }, { /* OSB4 no UDMA */ 4071d2808fdSJeff Garzik .flags = ATA_FLAG_SLAVE_POSS, 40814bdef98SErik Inge Bolsø .pio_mask = ATA_PIO4, 40914bdef98SErik Inge Bolsø .mwdma_mask = ATA_MWDMA2, 41014bdef98SErik Inge Bolsø /* No UDMA */ 411669a5db4SJeff Garzik .port_ops = &serverworks_osb4_port_ops 412669a5db4SJeff Garzik }, { /* CSB5 */ 4131d2808fdSJeff Garzik .flags = ATA_FLAG_SLAVE_POSS, 41414bdef98SErik Inge Bolsø .pio_mask = ATA_PIO4, 41514bdef98SErik Inge Bolsø .mwdma_mask = ATA_MWDMA2, 416bf6263a8SJeff Garzik .udma_mask = ATA_UDMA4, 417669a5db4SJeff Garzik .port_ops = &serverworks_csb_port_ops 418669a5db4SJeff Garzik }, { /* CSB5 - later revisions*/ 4191d2808fdSJeff Garzik .flags = ATA_FLAG_SLAVE_POSS, 42014bdef98SErik Inge Bolsø .pio_mask = ATA_PIO4, 42114bdef98SErik Inge Bolsø .mwdma_mask = ATA_MWDMA2, 422bf6263a8SJeff Garzik .udma_mask = ATA_UDMA5, 423669a5db4SJeff Garzik .port_ops = &serverworks_csb_port_ops 424669a5db4SJeff Garzik } 425669a5db4SJeff Garzik }; 4261626aeb8STejun Heo const struct ata_port_info *ppi[] = { &info[id->driver_data], NULL }; 427f08048e9STejun Heo int rc; 428f08048e9STejun Heo 429f08048e9STejun Heo rc = pcim_enable_device(pdev); 430f08048e9STejun Heo if (rc) 431f08048e9STejun Heo return rc; 432669a5db4SJeff Garzik 433669a5db4SJeff Garzik /* Force master latency timer to 64 PCI clocks */ 434669a5db4SJeff Garzik pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0x40); 435669a5db4SJeff Garzik 436669a5db4SJeff Garzik /* OSB4 : South Bridge and IDE */ 437669a5db4SJeff Garzik if (pdev->device == PCI_DEVICE_ID_SERVERWORKS_OSB4IDE) { 438669a5db4SJeff Garzik /* Select non UDMA capable OSB4 if we can't do fixups */ 439669a5db4SJeff Garzik if ( serverworks_fixup_osb4(pdev) < 0) 4401626aeb8STejun Heo ppi[0] = &info[1]; 441669a5db4SJeff Garzik } 442669a5db4SJeff Garzik /* setup CSB5/CSB6 : South Bridge and IDE option RAID */ 443669a5db4SJeff Garzik else if ((pdev->device == PCI_DEVICE_ID_SERVERWORKS_CSB5IDE) || 444669a5db4SJeff Garzik (pdev->device == PCI_DEVICE_ID_SERVERWORKS_CSB6IDE) || 445669a5db4SJeff Garzik (pdev->device == PCI_DEVICE_ID_SERVERWORKS_CSB6IDE2)) { 446669a5db4SJeff Garzik 447669a5db4SJeff Garzik /* If the returned btr is the newer revision then 448669a5db4SJeff Garzik select the right info block */ 449669a5db4SJeff Garzik if (serverworks_fixup_csb(pdev) == 3) 4501626aeb8STejun Heo ppi[0] = &info[3]; 451669a5db4SJeff Garzik 452669a5db4SJeff Garzik /* Is this the 3rd channel CSB6 IDE ? */ 453669a5db4SJeff Garzik if (pdev->device == PCI_DEVICE_ID_SERVERWORKS_CSB6IDE2) 4541626aeb8STejun Heo ppi[1] = &ata_dummy_port_info; 455669a5db4SJeff Garzik } 456669a5db4SJeff Garzik /* setup HT1000E */ 457669a5db4SJeff Garzik else if (pdev->device == PCI_DEVICE_ID_SERVERWORKS_HT1000IDE) 458669a5db4SJeff Garzik serverworks_fixup_ht1000(pdev); 459669a5db4SJeff Garzik 460669a5db4SJeff Garzik if (pdev->device == PCI_DEVICE_ID_SERVERWORKS_CSB5IDE) 4619363c382STejun Heo ata_pci_bmdma_clear_simplex(pdev); 462669a5db4SJeff Garzik 4639363c382STejun Heo return ata_pci_sff_init_one(pdev, ppi, &serverworks_sht, NULL); 464669a5db4SJeff Garzik } 465669a5db4SJeff Garzik 466438ac6d5STejun Heo #ifdef CONFIG_PM 46738e0d56eSAlan static int serverworks_reinit_one(struct pci_dev *pdev) 46838e0d56eSAlan { 469f08048e9STejun Heo struct ata_host *host = dev_get_drvdata(&pdev->dev); 470f08048e9STejun Heo int rc; 471f08048e9STejun Heo 472f08048e9STejun Heo rc = ata_pci_device_do_resume(pdev); 473f08048e9STejun Heo if (rc) 474f08048e9STejun Heo return rc; 475f08048e9STejun Heo 47638e0d56eSAlan /* Force master latency timer to 64 PCI clocks */ 47738e0d56eSAlan pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0x40); 47838e0d56eSAlan 479f08048e9STejun Heo switch (pdev->device) { 48038e0d56eSAlan case PCI_DEVICE_ID_SERVERWORKS_OSB4IDE: 48138e0d56eSAlan serverworks_fixup_osb4(pdev); 48238e0d56eSAlan break; 48338e0d56eSAlan case PCI_DEVICE_ID_SERVERWORKS_CSB5IDE: 4849363c382STejun Heo ata_pci_bmdma_clear_simplex(pdev); 48538e0d56eSAlan /* fall through */ 48638e0d56eSAlan case PCI_DEVICE_ID_SERVERWORKS_CSB6IDE: 48738e0d56eSAlan case PCI_DEVICE_ID_SERVERWORKS_CSB6IDE2: 48838e0d56eSAlan serverworks_fixup_csb(pdev); 48938e0d56eSAlan break; 49038e0d56eSAlan case PCI_DEVICE_ID_SERVERWORKS_HT1000IDE: 49138e0d56eSAlan serverworks_fixup_ht1000(pdev); 49238e0d56eSAlan break; 49338e0d56eSAlan } 494f08048e9STejun Heo 495f08048e9STejun Heo ata_host_resume(host); 496f08048e9STejun Heo return 0; 49738e0d56eSAlan } 498438ac6d5STejun Heo #endif 49938e0d56eSAlan 5002d2744fcSJeff Garzik static const struct pci_device_id serverworks[] = { 5012d2744fcSJeff Garzik { PCI_VDEVICE(SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_OSB4IDE), 0}, 5022d2744fcSJeff Garzik { PCI_VDEVICE(SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE), 2}, 5032d2744fcSJeff Garzik { PCI_VDEVICE(SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB6IDE), 2}, 5042d2744fcSJeff Garzik { PCI_VDEVICE(SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB6IDE2), 2}, 5052d2744fcSJeff Garzik { PCI_VDEVICE(SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000IDE), 2}, 5062d2744fcSJeff Garzik 5072d2744fcSJeff Garzik { }, 508669a5db4SJeff Garzik }; 509669a5db4SJeff Garzik 510669a5db4SJeff Garzik static struct pci_driver serverworks_pci_driver = { 511669a5db4SJeff Garzik .name = DRV_NAME, 512669a5db4SJeff Garzik .id_table = serverworks, 513669a5db4SJeff Garzik .probe = serverworks_init_one, 51438e0d56eSAlan .remove = ata_pci_remove_one, 515438ac6d5STejun Heo #ifdef CONFIG_PM 51638e0d56eSAlan .suspend = ata_pci_device_suspend, 51738e0d56eSAlan .resume = serverworks_reinit_one, 518438ac6d5STejun Heo #endif 519669a5db4SJeff Garzik }; 520669a5db4SJeff Garzik 521669a5db4SJeff Garzik static int __init serverworks_init(void) 522669a5db4SJeff Garzik { 523669a5db4SJeff Garzik return pci_register_driver(&serverworks_pci_driver); 524669a5db4SJeff Garzik } 525669a5db4SJeff Garzik 526669a5db4SJeff Garzik static void __exit serverworks_exit(void) 527669a5db4SJeff Garzik { 528669a5db4SJeff Garzik pci_unregister_driver(&serverworks_pci_driver); 529669a5db4SJeff Garzik } 530669a5db4SJeff Garzik 531669a5db4SJeff Garzik MODULE_AUTHOR("Alan Cox"); 532669a5db4SJeff Garzik MODULE_DESCRIPTION("low-level driver for Serverworks OSB4/CSB5/CSB6"); 533669a5db4SJeff Garzik MODULE_LICENSE("GPL"); 534669a5db4SJeff Garzik MODULE_DEVICE_TABLE(pci, serverworks); 535669a5db4SJeff Garzik MODULE_VERSION(DRV_VERSION); 536669a5db4SJeff Garzik 537669a5db4SJeff Garzik module_init(serverworks_init); 538669a5db4SJeff Garzik module_exit(serverworks_exit); 539