1669a5db4SJeff Garzik /*
2a0fcdc02SJeff Garzik  * pata_serverworks.c 	- Serverworks PATA for new ATA layer
3669a5db4SJeff Garzik  *			  (C) 2005 Red Hat Inc
4669a5db4SJeff Garzik  *			  Alan Cox <alan@redhat.com>
5669a5db4SJeff Garzik  *
6669a5db4SJeff Garzik  * based upon
7669a5db4SJeff Garzik  *
8669a5db4SJeff Garzik  * serverworks.c
9669a5db4SJeff Garzik  *
10669a5db4SJeff Garzik  * Copyright (C) 1998-2000 Michel Aubry
11669a5db4SJeff Garzik  * Copyright (C) 1998-2000 Andrzej Krzysztofowicz
12669a5db4SJeff Garzik  * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
13669a5db4SJeff Garzik  * Portions copyright (c) 2001 Sun Microsystems
14669a5db4SJeff Garzik  *
15669a5db4SJeff Garzik  *
16669a5db4SJeff Garzik  * RCC/ServerWorks IDE driver for Linux
17669a5db4SJeff Garzik  *
18669a5db4SJeff Garzik  *   OSB4: `Open South Bridge' IDE Interface (fn 1)
19669a5db4SJeff Garzik  *         supports UDMA mode 2 (33 MB/s)
20669a5db4SJeff Garzik  *
21669a5db4SJeff Garzik  *   CSB5: `Champion South Bridge' IDE Interface (fn 1)
22669a5db4SJeff Garzik  *         all revisions support UDMA mode 4 (66 MB/s)
23669a5db4SJeff Garzik  *         revision A2.0 and up support UDMA mode 5 (100 MB/s)
24669a5db4SJeff Garzik  *
25669a5db4SJeff Garzik  *         *** The CSB5 does not provide ANY register ***
26669a5db4SJeff Garzik  *         *** to detect 80-conductor cable presence. ***
27669a5db4SJeff Garzik  *
28669a5db4SJeff Garzik  *   CSB6: `Champion South Bridge' IDE Interface (optional: third channel)
29669a5db4SJeff Garzik  *
30669a5db4SJeff Garzik  * Documentation:
31669a5db4SJeff Garzik  *	Available under NDA only. Errata info very hard to get.
32669a5db4SJeff Garzik  */
33669a5db4SJeff Garzik 
34669a5db4SJeff Garzik #include <linux/kernel.h>
35669a5db4SJeff Garzik #include <linux/module.h>
36669a5db4SJeff Garzik #include <linux/pci.h>
37669a5db4SJeff Garzik #include <linux/init.h>
38669a5db4SJeff Garzik #include <linux/blkdev.h>
39669a5db4SJeff Garzik #include <linux/delay.h>
40669a5db4SJeff Garzik #include <scsi/scsi_host.h>
41669a5db4SJeff Garzik #include <linux/libata.h>
42669a5db4SJeff Garzik 
43669a5db4SJeff Garzik #define DRV_NAME "pata_serverworks"
448bc3fc47SJeff Garzik #define DRV_VERSION "0.4.1"
45669a5db4SJeff Garzik 
46669a5db4SJeff Garzik #define SVWKS_CSB5_REVISION_NEW	0x92 /* min PCI_REVISION_ID for UDMA5 (A2.0) */
47669a5db4SJeff Garzik #define SVWKS_CSB6_REVISION	0xa0 /* min PCI_REVISION_ID for UDMA4 (A1.0) */
48669a5db4SJeff Garzik 
49669a5db4SJeff Garzik /* Seagate Barracuda ATA IV Family drives in UDMA mode 5
50669a5db4SJeff Garzik  * can overrun their FIFOs when used with the CSB5 */
51669a5db4SJeff Garzik 
52669a5db4SJeff Garzik static const char *csb_bad_ata100[] = {
53669a5db4SJeff Garzik 	"ST320011A",
54669a5db4SJeff Garzik 	"ST340016A",
55669a5db4SJeff Garzik 	"ST360021A",
56669a5db4SJeff Garzik 	"ST380021A",
57669a5db4SJeff Garzik 	NULL
58669a5db4SJeff Garzik };
59669a5db4SJeff Garzik 
60669a5db4SJeff Garzik /**
61669a5db4SJeff Garzik  *	dell_cable	-	Dell serverworks cable detection
62669a5db4SJeff Garzik  *	@ap: ATA port to do cable detect
63669a5db4SJeff Garzik  *
64669a5db4SJeff Garzik  *	Dell hide the 40/80 pin select for their interfaces in the top two
65669a5db4SJeff Garzik  *	bits of the subsystem ID.
66669a5db4SJeff Garzik  */
67669a5db4SJeff Garzik 
68669a5db4SJeff Garzik static int dell_cable(struct ata_port *ap) {
69669a5db4SJeff Garzik 	struct pci_dev *pdev = to_pci_dev(ap->host->dev);
70669a5db4SJeff Garzik 
71669a5db4SJeff Garzik 	if (pdev->subsystem_device & (1 << (ap->port_no + 14)))
72669a5db4SJeff Garzik 		return ATA_CBL_PATA80;
73669a5db4SJeff Garzik 	return ATA_CBL_PATA40;
74669a5db4SJeff Garzik }
75669a5db4SJeff Garzik 
76669a5db4SJeff Garzik /**
77669a5db4SJeff Garzik  *	sun_cable	-	Sun Cobalt 'Alpine' cable detection
78669a5db4SJeff Garzik  *	@ap: ATA port to do cable select
79669a5db4SJeff Garzik  *
80669a5db4SJeff Garzik  *	Cobalt CSB5 IDE hides the 40/80pin in the top two bits of the
81669a5db4SJeff Garzik  *	subsystem ID the same as dell. We could use one function but we may
82669a5db4SJeff Garzik  *	need to extend the Dell one in future
83669a5db4SJeff Garzik  */
84669a5db4SJeff Garzik 
85669a5db4SJeff Garzik static int sun_cable(struct ata_port *ap) {
86669a5db4SJeff Garzik 	struct pci_dev *pdev = to_pci_dev(ap->host->dev);
87669a5db4SJeff Garzik 
88669a5db4SJeff Garzik 	if (pdev->subsystem_device & (1 << (ap->port_no + 14)))
89669a5db4SJeff Garzik 		return ATA_CBL_PATA80;
90669a5db4SJeff Garzik 	return ATA_CBL_PATA40;
91669a5db4SJeff Garzik }
92669a5db4SJeff Garzik 
93669a5db4SJeff Garzik /**
94669a5db4SJeff Garzik  *	osb4_cable	-	OSB4 cable detect
95669a5db4SJeff Garzik  *	@ap: ATA port to check
96669a5db4SJeff Garzik  *
97669a5db4SJeff Garzik  *	The OSB4 isn't UDMA66 capable so this is easy
98669a5db4SJeff Garzik  */
99669a5db4SJeff Garzik 
100669a5db4SJeff Garzik static int osb4_cable(struct ata_port *ap) {
101669a5db4SJeff Garzik 	return ATA_CBL_PATA40;
102669a5db4SJeff Garzik }
103669a5db4SJeff Garzik 
104669a5db4SJeff Garzik /**
105669a5db4SJeff Garzik  *	csb4_cable	-	CSB5/6 cable detect
106669a5db4SJeff Garzik  *	@ap: ATA port to check
107669a5db4SJeff Garzik  *
108669a5db4SJeff Garzik  *	Serverworks default arrangement is to use the drive side detection
109669a5db4SJeff Garzik  *	only.
110669a5db4SJeff Garzik  */
111669a5db4SJeff Garzik 
112669a5db4SJeff Garzik static int csb_cable(struct ata_port *ap) {
113669a5db4SJeff Garzik 	return ATA_CBL_PATA80;
114669a5db4SJeff Garzik }
115669a5db4SJeff Garzik 
116669a5db4SJeff Garzik struct sv_cable_table {
117669a5db4SJeff Garzik 	int device;
118669a5db4SJeff Garzik 	int subvendor;
119669a5db4SJeff Garzik 	int (*cable_detect)(struct ata_port *ap);
120669a5db4SJeff Garzik };
121669a5db4SJeff Garzik 
122669a5db4SJeff Garzik /*
123669a5db4SJeff Garzik  *	Note that we don't copy the old serverworks code because the old
124669a5db4SJeff Garzik  *	code contains obvious mistakes
125669a5db4SJeff Garzik  */
126669a5db4SJeff Garzik 
127669a5db4SJeff Garzik static struct sv_cable_table cable_detect[] = {
128669a5db4SJeff Garzik 	{ PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, PCI_VENDOR_ID_DELL, dell_cable },
129669a5db4SJeff Garzik 	{ PCI_DEVICE_ID_SERVERWORKS_CSB6IDE, PCI_VENDOR_ID_DELL, dell_cable },
130669a5db4SJeff Garzik 	{ PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, PCI_VENDOR_ID_SUN,  sun_cable },
13168d0d7abSAlan Cox 	{ PCI_DEVICE_ID_SERVERWORKS_OSB4IDE, PCI_ANY_ID, osb4_cable },
132669a5db4SJeff Garzik 	{ PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, PCI_ANY_ID, csb_cable },
133669a5db4SJeff Garzik 	{ PCI_DEVICE_ID_SERVERWORKS_CSB6IDE, PCI_ANY_ID, csb_cable },
134669a5db4SJeff Garzik 	{ PCI_DEVICE_ID_SERVERWORKS_CSB6IDE2, PCI_ANY_ID, csb_cable },
135669a5db4SJeff Garzik 	{ PCI_DEVICE_ID_SERVERWORKS_HT1000IDE, PCI_ANY_ID, csb_cable },
136669a5db4SJeff Garzik 	{ }
137669a5db4SJeff Garzik };
138669a5db4SJeff Garzik 
139669a5db4SJeff Garzik /**
140a0fcdc02SJeff Garzik  *	serverworks_cable_detect	-	cable detection
141669a5db4SJeff Garzik  *	@ap: ATA port
142d4b2bab4STejun Heo  *	@deadline: deadline jiffies for the operation
143669a5db4SJeff Garzik  *
144669a5db4SJeff Garzik  *	Perform cable detection according to the device and subvendor
145669a5db4SJeff Garzik  *	identifications
146669a5db4SJeff Garzik  */
147669a5db4SJeff Garzik 
148d4b2bab4STejun Heo static int serverworks_cable_detect(struct ata_port *ap)
149d4b2bab4STejun Heo {
150669a5db4SJeff Garzik 	struct pci_dev *pdev = to_pci_dev(ap->host->dev);
151669a5db4SJeff Garzik 	struct sv_cable_table *cb = cable_detect;
152669a5db4SJeff Garzik 
153669a5db4SJeff Garzik 	while(cb->device) {
154669a5db4SJeff Garzik 		if (cb->device == pdev->device &&
155669a5db4SJeff Garzik 		    (cb->subvendor == pdev->subsystem_vendor ||
156669a5db4SJeff Garzik 		      cb->subvendor == PCI_ANY_ID)) {
157a0fcdc02SJeff Garzik 			return cb->cable_detect(ap);
158669a5db4SJeff Garzik 		}
159669a5db4SJeff Garzik 		cb++;
160669a5db4SJeff Garzik 	}
161669a5db4SJeff Garzik 
162669a5db4SJeff Garzik 	BUG();
163669a5db4SJeff Garzik 	return -1;	/* kill compiler warning */
164669a5db4SJeff Garzik }
165669a5db4SJeff Garzik 
166669a5db4SJeff Garzik /**
167669a5db4SJeff Garzik  *	serverworks_is_csb	-	Check for CSB or OSB
168669a5db4SJeff Garzik  *	@pdev: PCI device to check
169669a5db4SJeff Garzik  *
170669a5db4SJeff Garzik  *	Returns true if the device being checked is known to be a CSB
171669a5db4SJeff Garzik  *	series device.
172669a5db4SJeff Garzik  */
173669a5db4SJeff Garzik 
174669a5db4SJeff Garzik static u8 serverworks_is_csb(struct pci_dev *pdev)
175669a5db4SJeff Garzik {
176669a5db4SJeff Garzik 	switch (pdev->device) {
177669a5db4SJeff Garzik 		case PCI_DEVICE_ID_SERVERWORKS_CSB5IDE:
178669a5db4SJeff Garzik 		case PCI_DEVICE_ID_SERVERWORKS_CSB6IDE:
179669a5db4SJeff Garzik 		case PCI_DEVICE_ID_SERVERWORKS_CSB6IDE2:
180669a5db4SJeff Garzik 		case PCI_DEVICE_ID_SERVERWORKS_HT1000IDE:
181669a5db4SJeff Garzik 			return 1;
182669a5db4SJeff Garzik 		default:
183669a5db4SJeff Garzik 			break;
184669a5db4SJeff Garzik 	}
185669a5db4SJeff Garzik 	return 0;
186669a5db4SJeff Garzik }
187669a5db4SJeff Garzik 
188669a5db4SJeff Garzik /**
189669a5db4SJeff Garzik  *	serverworks_osb4_filter	-	mode selection filter
190669a5db4SJeff Garzik  *	@adev: ATA device
191a76b62caSAlan Cox  *	@mask: Mask of proposed modes
192669a5db4SJeff Garzik  *
193669a5db4SJeff Garzik  *	Filter the offered modes for the device to apply controller
194669a5db4SJeff Garzik  *	specific rules. OSB4 requires no UDMA for disks due to a FIFO
195669a5db4SJeff Garzik  *	bug we hit.
196669a5db4SJeff Garzik  */
197669a5db4SJeff Garzik 
198a76b62caSAlan Cox static unsigned long serverworks_osb4_filter(struct ata_device *adev, unsigned long mask)
199669a5db4SJeff Garzik {
200669a5db4SJeff Garzik 	if (adev->class == ATA_DEV_ATA)
201669a5db4SJeff Garzik 		mask &= ~ATA_MASK_UDMA;
202a76b62caSAlan Cox 	return ata_pci_default_filter(adev, mask);
203669a5db4SJeff Garzik }
204669a5db4SJeff Garzik 
205669a5db4SJeff Garzik 
206669a5db4SJeff Garzik /**
207669a5db4SJeff Garzik  *	serverworks_csb_filter	-	mode selection filter
208669a5db4SJeff Garzik  *	@adev: ATA device
209a76b62caSAlan Cox  *	@mask: Mask of proposed modes
210669a5db4SJeff Garzik  *
211669a5db4SJeff Garzik  *	Check the blacklist and disable UDMA5 if matched
212669a5db4SJeff Garzik  */
213669a5db4SJeff Garzik 
214a76b62caSAlan Cox static unsigned long serverworks_csb_filter(struct ata_device *adev, unsigned long mask)
215669a5db4SJeff Garzik {
216669a5db4SJeff Garzik 	const char *p;
2178bfa79fcSTejun Heo 	char model_num[ATA_ID_PROD_LEN + 1];
2188bfa79fcSTejun Heo 	int i;
219669a5db4SJeff Garzik 
220669a5db4SJeff Garzik 	/* Disk, UDMA */
221669a5db4SJeff Garzik 	if (adev->class != ATA_DEV_ATA)
222a76b62caSAlan Cox 		return ata_pci_default_filter(adev, mask);
223669a5db4SJeff Garzik 
224669a5db4SJeff Garzik 	/* Actually do need to check */
2258bfa79fcSTejun Heo 	ata_id_c_string(adev->id, model_num, ATA_ID_PROD, sizeof(model_num));
226669a5db4SJeff Garzik 
227669a5db4SJeff Garzik 	for (i = 0; (p = csb_bad_ata100[i]) != NULL; i++) {
2288bfa79fcSTejun Heo 		if (!strcmp(p, model_num))
229669a5db4SJeff Garzik 			mask &= ~(0x1F << ATA_SHIFT_UDMA);
230669a5db4SJeff Garzik 	}
231a76b62caSAlan Cox 	return ata_pci_default_filter(adev, mask);
232669a5db4SJeff Garzik }
233669a5db4SJeff Garzik 
234669a5db4SJeff Garzik 
235669a5db4SJeff Garzik /**
236669a5db4SJeff Garzik  *	serverworks_set_piomode	-	set initial PIO mode data
237669a5db4SJeff Garzik  *	@ap: ATA interface
238669a5db4SJeff Garzik  *	@adev: ATA device
239669a5db4SJeff Garzik  *
240669a5db4SJeff Garzik  *	Program the OSB4/CSB5 timing registers for PIO. The PIO register
241669a5db4SJeff Garzik  *	load is done as a simple lookup.
242669a5db4SJeff Garzik  */
243669a5db4SJeff Garzik static void serverworks_set_piomode(struct ata_port *ap, struct ata_device *adev)
244669a5db4SJeff Garzik {
245669a5db4SJeff Garzik 	static const u8 pio_mode[] = { 0x5d, 0x47, 0x34, 0x22, 0x20 };
246669a5db4SJeff Garzik 	int offset = 1 + (2 * ap->port_no) - adev->devno;
247669a5db4SJeff Garzik 	int devbits = (2 * ap->port_no + adev->devno) * 4;
248669a5db4SJeff Garzik 	u16 csb5_pio;
249669a5db4SJeff Garzik 	struct pci_dev *pdev = to_pci_dev(ap->host->dev);
250669a5db4SJeff Garzik 	int pio = adev->pio_mode - XFER_PIO_0;
251669a5db4SJeff Garzik 
252669a5db4SJeff Garzik 	pci_write_config_byte(pdev, 0x40 + offset, pio_mode[pio]);
253669a5db4SJeff Garzik 
254669a5db4SJeff Garzik 	/* The OSB4 just requires the timing but the CSB series want the
255669a5db4SJeff Garzik 	   mode number as well */
256669a5db4SJeff Garzik 	if (serverworks_is_csb(pdev)) {
257669a5db4SJeff Garzik 		pci_read_config_word(pdev, 0x4A, &csb5_pio);
258669a5db4SJeff Garzik 		csb5_pio &= ~(0x0F << devbits);
259669a5db4SJeff Garzik 		pci_write_config_byte(pdev, 0x4A, csb5_pio | (pio << devbits));
260669a5db4SJeff Garzik 	}
261669a5db4SJeff Garzik }
262669a5db4SJeff Garzik 
263669a5db4SJeff Garzik /**
264669a5db4SJeff Garzik  *	serverworks_set_dmamode	-	set initial DMA mode data
265669a5db4SJeff Garzik  *	@ap: ATA interface
266669a5db4SJeff Garzik  *	@adev: ATA device
267669a5db4SJeff Garzik  *
268669a5db4SJeff Garzik  *	Program the MWDMA/UDMA modes for the serverworks OSB4/CSB5
269669a5db4SJeff Garzik  *	chipset. The MWDMA mode values are pulled from a lookup table
270669a5db4SJeff Garzik  *	while the chipset uses mode number for UDMA.
271669a5db4SJeff Garzik  */
272669a5db4SJeff Garzik 
273669a5db4SJeff Garzik static void serverworks_set_dmamode(struct ata_port *ap, struct ata_device *adev)
274669a5db4SJeff Garzik {
275669a5db4SJeff Garzik 	static const u8 dma_mode[] = { 0x77, 0x21, 0x20 };
276669a5db4SJeff Garzik 	int offset = 1 + 2 * ap->port_no - adev->devno;
277669a5db4SJeff Garzik 	int devbits = (2 * ap->port_no + adev->devno);
278669a5db4SJeff Garzik 	u8 ultra;
279669a5db4SJeff Garzik 	u8 ultra_cfg;
280669a5db4SJeff Garzik 	struct pci_dev *pdev = to_pci_dev(ap->host->dev);
281669a5db4SJeff Garzik 
282669a5db4SJeff Garzik 	pci_read_config_byte(pdev, 0x54, &ultra_cfg);
283669a5db4SJeff Garzik 
284669a5db4SJeff Garzik 	if (adev->dma_mode >= XFER_UDMA_0) {
285669a5db4SJeff Garzik 		pci_write_config_byte(pdev, 0x44 + offset,  0x20);
286669a5db4SJeff Garzik 
287669a5db4SJeff Garzik 		pci_read_config_byte(pdev, 0x56 + ap->port_no, &ultra);
288669a5db4SJeff Garzik 		ultra &= ~(0x0F << (ap->port_no * 4));
289669a5db4SJeff Garzik 		ultra |= (adev->dma_mode - XFER_UDMA_0)
290669a5db4SJeff Garzik 					<< (ap->port_no * 4);
291669a5db4SJeff Garzik 		pci_write_config_byte(pdev, 0x56 + ap->port_no, ultra);
292669a5db4SJeff Garzik 
293669a5db4SJeff Garzik 		ultra_cfg |=  (1 << devbits);
294669a5db4SJeff Garzik 	} else {
295669a5db4SJeff Garzik 		pci_write_config_byte(pdev, 0x44 + offset,
296669a5db4SJeff Garzik 			dma_mode[adev->dma_mode - XFER_MW_DMA_0]);
297669a5db4SJeff Garzik 		ultra_cfg &= ~(1 << devbits);
298669a5db4SJeff Garzik 	}
299669a5db4SJeff Garzik 	pci_write_config_byte(pdev, 0x54, ultra_cfg);
300669a5db4SJeff Garzik }
301669a5db4SJeff Garzik 
302669a5db4SJeff Garzik static struct scsi_host_template serverworks_sht = {
303669a5db4SJeff Garzik 	.module			= THIS_MODULE,
304669a5db4SJeff Garzik 	.name			= DRV_NAME,
305669a5db4SJeff Garzik 	.ioctl			= ata_scsi_ioctl,
306669a5db4SJeff Garzik 	.queuecommand		= ata_scsi_queuecmd,
307669a5db4SJeff Garzik 	.can_queue		= ATA_DEF_QUEUE,
308669a5db4SJeff Garzik 	.this_id		= ATA_SHT_THIS_ID,
309669a5db4SJeff Garzik 	.sg_tablesize		= LIBATA_MAX_PRD,
310669a5db4SJeff Garzik 	.cmd_per_lun		= ATA_SHT_CMD_PER_LUN,
311669a5db4SJeff Garzik 	.emulated		= ATA_SHT_EMULATED,
312669a5db4SJeff Garzik 	.use_clustering		= ATA_SHT_USE_CLUSTERING,
313669a5db4SJeff Garzik 	.proc_name		= DRV_NAME,
314669a5db4SJeff Garzik 	.dma_boundary		= ATA_DMA_BOUNDARY,
315669a5db4SJeff Garzik 	.slave_configure	= ata_scsi_slave_config,
316afdfe899STejun Heo 	.slave_destroy		= ata_scsi_slave_destroy,
317669a5db4SJeff Garzik 	.bios_param		= ata_std_bios_param,
318669a5db4SJeff Garzik };
319669a5db4SJeff Garzik 
320669a5db4SJeff Garzik static struct ata_port_operations serverworks_osb4_port_ops = {
321669a5db4SJeff Garzik 	.port_disable	= ata_port_disable,
322669a5db4SJeff Garzik 	.set_piomode	= serverworks_set_piomode,
323669a5db4SJeff Garzik 	.set_dmamode	= serverworks_set_dmamode,
324669a5db4SJeff Garzik 	.mode_filter	= serverworks_osb4_filter,
325669a5db4SJeff Garzik 
326669a5db4SJeff Garzik 	.tf_load	= ata_tf_load,
327669a5db4SJeff Garzik 	.tf_read	= ata_tf_read,
328669a5db4SJeff Garzik 	.check_status 	= ata_check_status,
329669a5db4SJeff Garzik 	.exec_command	= ata_exec_command,
330669a5db4SJeff Garzik 	.dev_select 	= ata_std_dev_select,
331669a5db4SJeff Garzik 
332669a5db4SJeff Garzik 	.freeze		= ata_bmdma_freeze,
333669a5db4SJeff Garzik 	.thaw		= ata_bmdma_thaw,
334a0fcdc02SJeff Garzik 	.error_handler	= ata_bmdma_error_handler,
335669a5db4SJeff Garzik 	.post_internal_cmd = ata_bmdma_post_internal_cmd,
336a0fcdc02SJeff Garzik 	.cable_detect	= serverworks_cable_detect,
337669a5db4SJeff Garzik 
338669a5db4SJeff Garzik 	.bmdma_setup 	= ata_bmdma_setup,
339669a5db4SJeff Garzik 	.bmdma_start 	= ata_bmdma_start,
340669a5db4SJeff Garzik 	.bmdma_stop	= ata_bmdma_stop,
341669a5db4SJeff Garzik 	.bmdma_status 	= ata_bmdma_status,
342669a5db4SJeff Garzik 
343669a5db4SJeff Garzik 	.qc_prep 	= ata_qc_prep,
344669a5db4SJeff Garzik 	.qc_issue	= ata_qc_issue_prot,
345bda30288SJeff Garzik 
3460d5ff566STejun Heo 	.data_xfer	= ata_data_xfer,
347669a5db4SJeff Garzik 
348669a5db4SJeff Garzik 	.irq_handler	= ata_interrupt,
349efbf3f14SJeff Garzik 	.irq_clear	= ata_bmdma_irq_clear,
350246ce3b6SAkira Iguchi 	.irq_on		= ata_irq_on,
351246ce3b6SAkira Iguchi 	.irq_ack	= ata_irq_ack,
352efbf3f14SJeff Garzik 
353669a5db4SJeff Garzik 	.port_start	= ata_port_start,
354669a5db4SJeff Garzik };
355669a5db4SJeff Garzik 
356669a5db4SJeff Garzik static struct ata_port_operations serverworks_csb_port_ops = {
357669a5db4SJeff Garzik 	.port_disable	= ata_port_disable,
358669a5db4SJeff Garzik 	.set_piomode	= serverworks_set_piomode,
359669a5db4SJeff Garzik 	.set_dmamode	= serverworks_set_dmamode,
360669a5db4SJeff Garzik 	.mode_filter	= serverworks_csb_filter,
361669a5db4SJeff Garzik 
362669a5db4SJeff Garzik 	.tf_load	= ata_tf_load,
363669a5db4SJeff Garzik 	.tf_read	= ata_tf_read,
364669a5db4SJeff Garzik 	.check_status 	= ata_check_status,
365669a5db4SJeff Garzik 	.exec_command	= ata_exec_command,
366669a5db4SJeff Garzik 	.dev_select 	= ata_std_dev_select,
367669a5db4SJeff Garzik 
368669a5db4SJeff Garzik 	.freeze		= ata_bmdma_freeze,
369669a5db4SJeff Garzik 	.thaw		= ata_bmdma_thaw,
370a0fcdc02SJeff Garzik 	.error_handler	= ata_bmdma_error_handler,
371669a5db4SJeff Garzik 	.post_internal_cmd = ata_bmdma_post_internal_cmd,
372a0fcdc02SJeff Garzik 	.cable_detect	= serverworks_cable_detect,
373669a5db4SJeff Garzik 
374669a5db4SJeff Garzik 	.bmdma_setup 	= ata_bmdma_setup,
375669a5db4SJeff Garzik 	.bmdma_start 	= ata_bmdma_start,
376669a5db4SJeff Garzik 	.bmdma_stop	= ata_bmdma_stop,
377669a5db4SJeff Garzik 	.bmdma_status 	= ata_bmdma_status,
378669a5db4SJeff Garzik 
379669a5db4SJeff Garzik 	.qc_prep 	= ata_qc_prep,
380669a5db4SJeff Garzik 	.qc_issue	= ata_qc_issue_prot,
381bda30288SJeff Garzik 
3820d5ff566STejun Heo 	.data_xfer	= ata_data_xfer,
383669a5db4SJeff Garzik 
384669a5db4SJeff Garzik 	.irq_handler	= ata_interrupt,
385efbf3f14SJeff Garzik 	.irq_clear	= ata_bmdma_irq_clear,
386246ce3b6SAkira Iguchi 	.irq_on		= ata_irq_on,
387246ce3b6SAkira Iguchi 	.irq_ack	= ata_irq_ack,
388efbf3f14SJeff Garzik 
389669a5db4SJeff Garzik 	.port_start	= ata_port_start,
390669a5db4SJeff Garzik };
391669a5db4SJeff Garzik 
392669a5db4SJeff Garzik static int serverworks_fixup_osb4(struct pci_dev *pdev)
393669a5db4SJeff Garzik {
394669a5db4SJeff Garzik 	u32 reg;
395669a5db4SJeff Garzik 	struct pci_dev *isa_dev = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
396669a5db4SJeff Garzik 		  PCI_DEVICE_ID_SERVERWORKS_OSB4, NULL);
397669a5db4SJeff Garzik 	if (isa_dev) {
398669a5db4SJeff Garzik 		pci_read_config_dword(isa_dev, 0x64, &reg);
399669a5db4SJeff Garzik 		reg &= ~0x00002000; /* disable 600ns interrupt mask */
400669a5db4SJeff Garzik 		if (!(reg & 0x00004000))
401669a5db4SJeff Garzik 			printk(KERN_DEBUG DRV_NAME ": UDMA not BIOS enabled.\n");
402669a5db4SJeff Garzik 		reg |=  0x00004000; /* enable UDMA/33 support */
403669a5db4SJeff Garzik 		pci_write_config_dword(isa_dev, 0x64, reg);
404669a5db4SJeff Garzik 		pci_dev_put(isa_dev);
405669a5db4SJeff Garzik 		return 0;
406669a5db4SJeff Garzik 	}
407669a5db4SJeff Garzik 	printk(KERN_WARNING "ata_serverworks: Unable to find bridge.\n");
408669a5db4SJeff Garzik 	return -ENODEV;
409669a5db4SJeff Garzik }
410669a5db4SJeff Garzik 
411669a5db4SJeff Garzik static int serverworks_fixup_csb(struct pci_dev *pdev)
412669a5db4SJeff Garzik {
413669a5db4SJeff Garzik 	u8 btr;
414669a5db4SJeff Garzik 
415669a5db4SJeff Garzik 	/* Third Channel Test */
416669a5db4SJeff Garzik 	if (!(PCI_FUNC(pdev->devfn) & 1)) {
417669a5db4SJeff Garzik 		struct pci_dev * findev = NULL;
418669a5db4SJeff Garzik 		u32 reg4c = 0;
419669a5db4SJeff Garzik 		findev = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
420669a5db4SJeff Garzik 			PCI_DEVICE_ID_SERVERWORKS_CSB5, NULL);
421669a5db4SJeff Garzik 		if (findev) {
422669a5db4SJeff Garzik 			pci_read_config_dword(findev, 0x4C, &reg4c);
423669a5db4SJeff Garzik 			reg4c &= ~0x000007FF;
424669a5db4SJeff Garzik 			reg4c |=  0x00000040;
425669a5db4SJeff Garzik 			reg4c |=  0x00000020;
426669a5db4SJeff Garzik 			pci_write_config_dword(findev, 0x4C, reg4c);
427669a5db4SJeff Garzik 			pci_dev_put(findev);
428669a5db4SJeff Garzik 		}
429669a5db4SJeff Garzik 	} else {
430669a5db4SJeff Garzik 		struct pci_dev * findev = NULL;
431669a5db4SJeff Garzik 		u8 reg41 = 0;
432669a5db4SJeff Garzik 
433669a5db4SJeff Garzik 		findev = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
434669a5db4SJeff Garzik 				PCI_DEVICE_ID_SERVERWORKS_CSB6, NULL);
435669a5db4SJeff Garzik 		if (findev) {
436669a5db4SJeff Garzik 			pci_read_config_byte(findev, 0x41, &reg41);
437669a5db4SJeff Garzik 			reg41 &= ~0x40;
438669a5db4SJeff Garzik 			pci_write_config_byte(findev, 0x41, reg41);
439669a5db4SJeff Garzik 			pci_dev_put(findev);
440669a5db4SJeff Garzik 		}
441669a5db4SJeff Garzik 	}
442669a5db4SJeff Garzik 	/* setup the UDMA Control register
443669a5db4SJeff Garzik 	 *
444669a5db4SJeff Garzik 	 * 1. clear bit 6 to enable DMA
445669a5db4SJeff Garzik 	 * 2. enable DMA modes with bits 0-1
446669a5db4SJeff Garzik 	 * 	00 : legacy
447669a5db4SJeff Garzik 	 * 	01 : udma2
448669a5db4SJeff Garzik 	 * 	10 : udma2/udma4
449669a5db4SJeff Garzik 	 * 	11 : udma2/udma4/udma5
450669a5db4SJeff Garzik 	 */
451669a5db4SJeff Garzik 	pci_read_config_byte(pdev, 0x5A, &btr);
452669a5db4SJeff Garzik 	btr &= ~0x40;
453669a5db4SJeff Garzik 	if (!(PCI_FUNC(pdev->devfn) & 1))
454669a5db4SJeff Garzik 		btr |= 0x2;
455669a5db4SJeff Garzik 	else
456*44c10138SAuke Kok 		btr |= (pdev->revision >= SVWKS_CSB5_REVISION_NEW) ? 0x3 : 0x2;
457669a5db4SJeff Garzik 	pci_write_config_byte(pdev, 0x5A, btr);
458669a5db4SJeff Garzik 
459669a5db4SJeff Garzik 	return btr;
460669a5db4SJeff Garzik }
461669a5db4SJeff Garzik 
462669a5db4SJeff Garzik static void serverworks_fixup_ht1000(struct pci_dev *pdev)
463669a5db4SJeff Garzik {
464669a5db4SJeff Garzik 	u8 btr;
465669a5db4SJeff Garzik 	/* Setup HT1000 SouthBridge Controller - Single Channel Only */
466669a5db4SJeff Garzik 	pci_read_config_byte(pdev, 0x5A, &btr);
467669a5db4SJeff Garzik 	btr &= ~0x40;
468669a5db4SJeff Garzik 	btr |= 0x3;
469669a5db4SJeff Garzik 	pci_write_config_byte(pdev, 0x5A, btr);
470669a5db4SJeff Garzik }
471669a5db4SJeff Garzik 
472669a5db4SJeff Garzik 
473669a5db4SJeff Garzik static int serverworks_init_one(struct pci_dev *pdev, const struct pci_device_id *id)
474669a5db4SJeff Garzik {
4751626aeb8STejun Heo 	static const struct ata_port_info info[4] = {
476669a5db4SJeff Garzik 		{ /* OSB4 */
477669a5db4SJeff Garzik 			.sht = &serverworks_sht,
4781d2808fdSJeff Garzik 			.flags = ATA_FLAG_SLAVE_POSS,
479669a5db4SJeff Garzik 			.pio_mask = 0x1f,
480669a5db4SJeff Garzik 			.mwdma_mask = 0x07,
481669a5db4SJeff Garzik 			.udma_mask = 0x07,
482669a5db4SJeff Garzik 			.port_ops = &serverworks_osb4_port_ops
483669a5db4SJeff Garzik 		}, { /* OSB4 no UDMA */
484669a5db4SJeff Garzik 			.sht = &serverworks_sht,
4851d2808fdSJeff Garzik 			.flags = ATA_FLAG_SLAVE_POSS,
486669a5db4SJeff Garzik 			.pio_mask = 0x1f,
487669a5db4SJeff Garzik 			.mwdma_mask = 0x07,
488669a5db4SJeff Garzik 			.udma_mask = 0x00,
489669a5db4SJeff Garzik 			.port_ops = &serverworks_osb4_port_ops
490669a5db4SJeff Garzik 		}, { /* CSB5 */
491669a5db4SJeff Garzik 			.sht = &serverworks_sht,
4921d2808fdSJeff Garzik 			.flags = ATA_FLAG_SLAVE_POSS,
493669a5db4SJeff Garzik 			.pio_mask = 0x1f,
494669a5db4SJeff Garzik 			.mwdma_mask = 0x07,
495bf6263a8SJeff Garzik 			.udma_mask = ATA_UDMA4,
496669a5db4SJeff Garzik 			.port_ops = &serverworks_csb_port_ops
497669a5db4SJeff Garzik 		}, { /* CSB5 - later revisions*/
498669a5db4SJeff Garzik 			.sht = &serverworks_sht,
4991d2808fdSJeff Garzik 			.flags = ATA_FLAG_SLAVE_POSS,
500669a5db4SJeff Garzik 			.pio_mask = 0x1f,
501669a5db4SJeff Garzik 			.mwdma_mask = 0x07,
502bf6263a8SJeff Garzik 			.udma_mask = ATA_UDMA5,
503669a5db4SJeff Garzik 			.port_ops = &serverworks_csb_port_ops
504669a5db4SJeff Garzik 		}
505669a5db4SJeff Garzik 	};
5061626aeb8STejun Heo 	const struct ata_port_info *ppi[] = { &info[id->driver_data], NULL };
507669a5db4SJeff Garzik 
508669a5db4SJeff Garzik 	/* Force master latency timer to 64 PCI clocks */
509669a5db4SJeff Garzik 	pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0x40);
510669a5db4SJeff Garzik 
511669a5db4SJeff Garzik 	/* OSB4 : South Bridge and IDE */
512669a5db4SJeff Garzik 	if (pdev->device == PCI_DEVICE_ID_SERVERWORKS_OSB4IDE) {
513669a5db4SJeff Garzik 		/* Select non UDMA capable OSB4 if we can't do fixups */
514669a5db4SJeff Garzik 		if ( serverworks_fixup_osb4(pdev) < 0)
5151626aeb8STejun Heo 			ppi[0] = &info[1];
516669a5db4SJeff Garzik 	}
517669a5db4SJeff Garzik 	/* setup CSB5/CSB6 : South Bridge and IDE option RAID */
518669a5db4SJeff Garzik 	else if ((pdev->device == PCI_DEVICE_ID_SERVERWORKS_CSB5IDE) ||
519669a5db4SJeff Garzik 		 (pdev->device == PCI_DEVICE_ID_SERVERWORKS_CSB6IDE) ||
520669a5db4SJeff Garzik 		 (pdev->device == PCI_DEVICE_ID_SERVERWORKS_CSB6IDE2)) {
521669a5db4SJeff Garzik 
522669a5db4SJeff Garzik 		 /* If the returned btr is the newer revision then
523669a5db4SJeff Garzik 		    select the right info block */
524669a5db4SJeff Garzik 		 if (serverworks_fixup_csb(pdev) == 3)
5251626aeb8STejun Heo 		 	ppi[0] = &info[3];
526669a5db4SJeff Garzik 
527669a5db4SJeff Garzik 		/* Is this the 3rd channel CSB6 IDE ? */
528669a5db4SJeff Garzik 		if (pdev->device == PCI_DEVICE_ID_SERVERWORKS_CSB6IDE2)
5291626aeb8STejun Heo 			ppi[1] = &ata_dummy_port_info;
530669a5db4SJeff Garzik 	}
531669a5db4SJeff Garzik 	/* setup HT1000E */
532669a5db4SJeff Garzik 	else if (pdev->device == PCI_DEVICE_ID_SERVERWORKS_HT1000IDE)
533669a5db4SJeff Garzik 		serverworks_fixup_ht1000(pdev);
534669a5db4SJeff Garzik 
535669a5db4SJeff Garzik 	if (pdev->device == PCI_DEVICE_ID_SERVERWORKS_CSB5IDE)
536669a5db4SJeff Garzik 		ata_pci_clear_simplex(pdev);
537669a5db4SJeff Garzik 
5381626aeb8STejun Heo 	return ata_pci_init_one(pdev, ppi);
539669a5db4SJeff Garzik }
540669a5db4SJeff Garzik 
541438ac6d5STejun Heo #ifdef CONFIG_PM
54238e0d56eSAlan static int serverworks_reinit_one(struct pci_dev *pdev)
54338e0d56eSAlan {
54438e0d56eSAlan 	/* Force master latency timer to 64 PCI clocks */
54538e0d56eSAlan 	pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0x40);
54638e0d56eSAlan 
54738e0d56eSAlan 	switch (pdev->device)
54838e0d56eSAlan 	{
54938e0d56eSAlan 		case PCI_DEVICE_ID_SERVERWORKS_OSB4IDE:
55038e0d56eSAlan 			serverworks_fixup_osb4(pdev);
55138e0d56eSAlan 			break;
55238e0d56eSAlan 		case PCI_DEVICE_ID_SERVERWORKS_CSB5IDE:
55338e0d56eSAlan 			ata_pci_clear_simplex(pdev);
55438e0d56eSAlan 			/* fall through */
55538e0d56eSAlan 		case PCI_DEVICE_ID_SERVERWORKS_CSB6IDE:
55638e0d56eSAlan 		case PCI_DEVICE_ID_SERVERWORKS_CSB6IDE2:
55738e0d56eSAlan 			serverworks_fixup_csb(pdev);
55838e0d56eSAlan 			break;
55938e0d56eSAlan 		case PCI_DEVICE_ID_SERVERWORKS_HT1000IDE:
56038e0d56eSAlan 			serverworks_fixup_ht1000(pdev);
56138e0d56eSAlan 			break;
56238e0d56eSAlan 	}
56338e0d56eSAlan 	return ata_pci_device_resume(pdev);
56438e0d56eSAlan }
565438ac6d5STejun Heo #endif
56638e0d56eSAlan 
5672d2744fcSJeff Garzik static const struct pci_device_id serverworks[] = {
5682d2744fcSJeff Garzik 	{ PCI_VDEVICE(SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_OSB4IDE), 0},
5692d2744fcSJeff Garzik 	{ PCI_VDEVICE(SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE), 2},
5702d2744fcSJeff Garzik 	{ PCI_VDEVICE(SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB6IDE), 2},
5712d2744fcSJeff Garzik 	{ PCI_VDEVICE(SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB6IDE2), 2},
5722d2744fcSJeff Garzik 	{ PCI_VDEVICE(SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000IDE), 2},
5732d2744fcSJeff Garzik 
5742d2744fcSJeff Garzik 	{ },
575669a5db4SJeff Garzik };
576669a5db4SJeff Garzik 
577669a5db4SJeff Garzik static struct pci_driver serverworks_pci_driver = {
578669a5db4SJeff Garzik 	.name 		= DRV_NAME,
579669a5db4SJeff Garzik 	.id_table	= serverworks,
580669a5db4SJeff Garzik 	.probe 		= serverworks_init_one,
58138e0d56eSAlan 	.remove		= ata_pci_remove_one,
582438ac6d5STejun Heo #ifdef CONFIG_PM
58338e0d56eSAlan 	.suspend	= ata_pci_device_suspend,
58438e0d56eSAlan 	.resume		= serverworks_reinit_one,
585438ac6d5STejun Heo #endif
586669a5db4SJeff Garzik };
587669a5db4SJeff Garzik 
588669a5db4SJeff Garzik static int __init serverworks_init(void)
589669a5db4SJeff Garzik {
590669a5db4SJeff Garzik 	return pci_register_driver(&serverworks_pci_driver);
591669a5db4SJeff Garzik }
592669a5db4SJeff Garzik 
593669a5db4SJeff Garzik static void __exit serverworks_exit(void)
594669a5db4SJeff Garzik {
595669a5db4SJeff Garzik 	pci_unregister_driver(&serverworks_pci_driver);
596669a5db4SJeff Garzik }
597669a5db4SJeff Garzik 
598669a5db4SJeff Garzik MODULE_AUTHOR("Alan Cox");
599669a5db4SJeff Garzik MODULE_DESCRIPTION("low-level driver for Serverworks OSB4/CSB5/CSB6");
600669a5db4SJeff Garzik MODULE_LICENSE("GPL");
601669a5db4SJeff Garzik MODULE_DEVICE_TABLE(pci, serverworks);
602669a5db4SJeff Garzik MODULE_VERSION(DRV_VERSION);
603669a5db4SJeff Garzik 
604669a5db4SJeff Garzik module_init(serverworks_init);
605669a5db4SJeff Garzik module_exit(serverworks_exit);
606