1*e65e175bSOded Gabbay /* SPDX-License-Identifier: GPL-2.0 2*e65e175bSOded Gabbay * 3*e65e175bSOded Gabbay * Copyright 2016-2020 HabanaLabs, Ltd. 4*e65e175bSOded Gabbay * All Rights Reserved. 5*e65e175bSOded Gabbay * 6*e65e175bSOded Gabbay */ 7*e65e175bSOded Gabbay 8*e65e175bSOded Gabbay /************************************ 9*e65e175bSOded Gabbay ** This is an auto-generated file ** 10*e65e175bSOded Gabbay ** DO NOT EDIT BELOW ** 11*e65e175bSOded Gabbay ************************************/ 12*e65e175bSOded Gabbay 13*e65e175bSOded Gabbay #ifndef ASIC_REG_DCORE0_TPC0_CFG_KERNEL_TENSOR_0_REGS_H_ 14*e65e175bSOded Gabbay #define ASIC_REG_DCORE0_TPC0_CFG_KERNEL_TENSOR_0_REGS_H_ 15*e65e175bSOded Gabbay 16*e65e175bSOded Gabbay /* 17*e65e175bSOded Gabbay ***************************************** 18*e65e175bSOded Gabbay * DCORE0_TPC0_CFG_KERNEL_TENSOR_0 19*e65e175bSOded Gabbay * (Prototype: TPC_TENSOR) 20*e65e175bSOded Gabbay ***************************************** 21*e65e175bSOded Gabbay */ 22*e65e175bSOded Gabbay 23*e65e175bSOded Gabbay #define mmDCORE0_TPC0_CFG_KERNEL_TENSOR_0_BASE_ADDR_LOW 0x400B000 24*e65e175bSOded Gabbay 25*e65e175bSOded Gabbay #define mmDCORE0_TPC0_CFG_KERNEL_TENSOR_0_BASE_ADDR_HIGH 0x400B004 26*e65e175bSOded Gabbay 27*e65e175bSOded Gabbay #define mmDCORE0_TPC0_CFG_KERNEL_TENSOR_0_PADDING_VALUE 0x400B008 28*e65e175bSOded Gabbay 29*e65e175bSOded Gabbay #define mmDCORE0_TPC0_CFG_KERNEL_TENSOR_0_TENSOR_CONFIG 0x400B00C 30*e65e175bSOded Gabbay 31*e65e175bSOded Gabbay #define mmDCORE0_TPC0_CFG_KERNEL_TENSOR_0_DIM_0_SIZE 0x400B010 32*e65e175bSOded Gabbay 33*e65e175bSOded Gabbay #define mmDCORE0_TPC0_CFG_KERNEL_TENSOR_0_DIM_0_STRIDE 0x400B014 34*e65e175bSOded Gabbay 35*e65e175bSOded Gabbay #define mmDCORE0_TPC0_CFG_KERNEL_TENSOR_0_DIM_1_SIZE 0x400B018 36*e65e175bSOded Gabbay 37*e65e175bSOded Gabbay #define mmDCORE0_TPC0_CFG_KERNEL_TENSOR_0_DIM_1_STRIDE 0x400B01C 38*e65e175bSOded Gabbay 39*e65e175bSOded Gabbay #define mmDCORE0_TPC0_CFG_KERNEL_TENSOR_0_DIM_2_SIZE 0x400B020 40*e65e175bSOded Gabbay 41*e65e175bSOded Gabbay #define mmDCORE0_TPC0_CFG_KERNEL_TENSOR_0_DIM_2_STRIDE 0x400B024 42*e65e175bSOded Gabbay 43*e65e175bSOded Gabbay #define mmDCORE0_TPC0_CFG_KERNEL_TENSOR_0_DIM_3_SIZE 0x400B028 44*e65e175bSOded Gabbay 45*e65e175bSOded Gabbay #define mmDCORE0_TPC0_CFG_KERNEL_TENSOR_0_DIM_3_STRIDE 0x400B02C 46*e65e175bSOded Gabbay 47*e65e175bSOded Gabbay #define mmDCORE0_TPC0_CFG_KERNEL_TENSOR_0_DIM_4_SIZE 0x400B030 48*e65e175bSOded Gabbay 49*e65e175bSOded Gabbay #define mmDCORE0_TPC0_CFG_KERNEL_TENSOR_0_DIM_4_STRIDE 0x400B034 50*e65e175bSOded Gabbay 51*e65e175bSOded Gabbay #define mmDCORE0_TPC0_CFG_KERNEL_TENSOR_0_PREF_STRIDE 0x400B038 52*e65e175bSOded Gabbay 53*e65e175bSOded Gabbay #define mmDCORE0_TPC0_CFG_KERNEL_TENSOR_0_DIM_0_SIZE_STRIDE_HIGH 0x400B03C 54*e65e175bSOded Gabbay 55*e65e175bSOded Gabbay #define mmDCORE0_TPC0_CFG_KERNEL_TENSOR_0_DIM_1_SIZE_STRIDE_HIGH 0x400B040 56*e65e175bSOded Gabbay 57*e65e175bSOded Gabbay #define mmDCORE0_TPC0_CFG_KERNEL_TENSOR_0_DIM_2_SIZE_STRIDE_HIGH 0x400B044 58*e65e175bSOded Gabbay 59*e65e175bSOded Gabbay #define mmDCORE0_TPC0_CFG_KERNEL_TENSOR_0_DIM_3_SIZE_STRIDE_HIGH 0x400B048 60*e65e175bSOded Gabbay 61*e65e175bSOded Gabbay #define mmDCORE0_TPC0_CFG_KERNEL_TENSOR_0_DIM_4_SIZE_STRIDE_HIGH 0x400B04C 62*e65e175bSOded Gabbay 63*e65e175bSOded Gabbay #endif /* ASIC_REG_DCORE0_TPC0_CFG_KERNEL_TENSOR_0_REGS_H_ */ 64