1 /* 2 * include/asm-xtensa/pgtable.h 3 * 4 * This program is free software; you can redistribute it and/or modify 5 * it under the terms of the GNU General Public License version 2 as 6 * published by the Free Software Foundation. 7 * 8 * Copyright (C) 2001 - 2013 Tensilica Inc. 9 */ 10 11 #ifndef _XTENSA_PGTABLE_H 12 #define _XTENSA_PGTABLE_H 13 14 #include <asm-generic/pgtable-nopmd.h> 15 #include <asm/page.h> 16 17 /* 18 * We only use two ring levels, user and kernel space. 19 */ 20 21 #define USER_RING 1 /* user ring level */ 22 #define KERNEL_RING 0 /* kernel ring level */ 23 24 /* 25 * The Xtensa architecture port of Linux has a two-level page table system, 26 * i.e. the logical three-level Linux page table layout is folded. 27 * Each task has the following memory page tables: 28 * 29 * PGD table (page directory), ie. 3rd-level page table: 30 * One page (4 kB) of 1024 (PTRS_PER_PGD) pointers to PTE tables 31 * (Architectures that don't have the PMD folded point to the PMD tables) 32 * 33 * The pointer to the PGD table for a given task can be retrieved from 34 * the task structure (struct task_struct*) t, e.g. current(): 35 * (t->mm ? t->mm : t->active_mm)->pgd 36 * 37 * PMD tables (page middle-directory), ie. 2nd-level page tables: 38 * Absent for the Xtensa architecture (folded, PTRS_PER_PMD == 1). 39 * 40 * PTE tables (page table entry), ie. 1st-level page tables: 41 * One page (4 kB) of 1024 (PTRS_PER_PTE) PTEs with a special PTE 42 * invalid_pte_table for absent mappings. 43 * 44 * The individual pages are 4 kB big with special pages for the empty_zero_page. 45 */ 46 47 #define PGDIR_SHIFT 22 48 #define PGDIR_SIZE (1UL << PGDIR_SHIFT) 49 #define PGDIR_MASK (~(PGDIR_SIZE-1)) 50 51 /* 52 * Entries per page directory level: we use two-level, so 53 * we don't really have any PMD directory physically. 54 */ 55 #define PTRS_PER_PTE 1024 56 #define PTRS_PER_PTE_SHIFT 10 57 #define PTRS_PER_PGD 1024 58 #define PGD_ORDER 0 59 #define USER_PTRS_PER_PGD (TASK_SIZE/PGDIR_SIZE) 60 #define FIRST_USER_ADDRESS 0 61 #define FIRST_USER_PGD_NR (FIRST_USER_ADDRESS >> PGDIR_SHIFT) 62 63 /* 64 * Virtual memory area. We keep a distance to other memory regions to be 65 * on the safe side. We also use this area for cache aliasing. 66 */ 67 #define VMALLOC_START 0xC0000000 68 #define VMALLOC_END 0xC7FEFFFF 69 #define TLBTEMP_BASE_1 0xC7FF0000 70 #define TLBTEMP_BASE_2 (TLBTEMP_BASE_1 + DCACHE_WAY_SIZE) 71 #if 2 * DCACHE_WAY_SIZE > ICACHE_WAY_SIZE 72 #define TLBTEMP_SIZE (2 * DCACHE_WAY_SIZE) 73 #else 74 #define TLBTEMP_SIZE ICACHE_WAY_SIZE 75 #endif 76 77 /* 78 * For the Xtensa architecture, the PTE layout is as follows: 79 * 80 * 31------12 11 10-9 8-6 5-4 3-2 1-0 81 * +-----------------------------------------+ 82 * | | Software | HARDWARE | 83 * | PPN | ADW | RI |Attribute| 84 * +-----------------------------------------+ 85 * pte_none | MBZ | 01 | 11 | 00 | 86 * +-----------------------------------------+ 87 * present | PPN | 0 | 00 | ADW | RI | CA | wx | 88 * +- - - - - - - - - - - - - - - - - - - - -+ 89 * (PAGE_NONE)| PPN | 0 | 00 | ADW | 01 | 11 | 11 | 90 * +-----------------------------------------+ 91 * swap | index | type | 01 | 11 | 00 | 92 * +- - - - - - - - - - - - - - - - - - - - -+ 93 * file | file offset | 01 | 11 | 10 | 94 * +-----------------------------------------+ 95 * 96 * For T1050 hardware and earlier the layout differs for present and (PAGE_NONE) 97 * +-----------------------------------------+ 98 * present | PPN | 0 | 00 | ADW | RI | CA | w1 | 99 * +-----------------------------------------+ 100 * (PAGE_NONE)| PPN | 0 | 00 | ADW | 01 | 01 | 00 | 101 * +-----------------------------------------+ 102 * 103 * Legend: 104 * PPN Physical Page Number 105 * ADW software: accessed (young) / dirty / writable 106 * RI ring (0=privileged, 1=user, 2 and 3 are unused) 107 * CA cache attribute: 00 bypass, 01 writeback, 10 writethrough 108 * (11 is invalid and used to mark pages that are not present) 109 * w page is writable (hw) 110 * x page is executable (hw) 111 * index swap offset / PAGE_SIZE (bit 11-31: 21 bits -> 8 GB) 112 * (note that the index is always non-zero) 113 * type swap type (5 bits -> 32 types) 114 * file offset 26-bit offset into the file, in increments of PAGE_SIZE 115 * 116 * Notes: 117 * - (PROT_NONE) is a special case of 'present' but causes an exception for 118 * any access (read, write, and execute). 119 * - 'multihit-exception' has the highest priority of all MMU exceptions, 120 * so the ring must be set to 'RING_USER' even for 'non-present' pages. 121 * - on older hardware, the exectuable flag was not supported and 122 * used as a 'valid' flag, so it needs to be always set. 123 * - we need to keep track of certain flags in software (dirty and young) 124 * to do this, we use write exceptions and have a separate software w-flag. 125 * - attribute value 1101 (and 1111 on T1050 and earlier) is reserved 126 */ 127 128 #define _PAGE_ATTRIB_MASK 0xf 129 130 #define _PAGE_HW_EXEC (1<<0) /* hardware: page is executable */ 131 #define _PAGE_HW_WRITE (1<<1) /* hardware: page is writable */ 132 133 #define _PAGE_CA_BYPASS (0<<2) /* bypass, non-speculative */ 134 #define _PAGE_CA_WB (1<<2) /* write-back */ 135 #define _PAGE_CA_WT (2<<2) /* write-through */ 136 #define _PAGE_CA_MASK (3<<2) 137 #define _PAGE_CA_INVALID (3<<2) 138 139 /* We use invalid attribute values to distinguish special pte entries */ 140 #if XCHAL_HW_VERSION_MAJOR < 2000 141 #define _PAGE_HW_VALID 0x01 /* older HW needed this bit set */ 142 #define _PAGE_NONE 0x04 143 #else 144 #define _PAGE_HW_VALID 0x00 145 #define _PAGE_NONE 0x0f 146 #endif 147 #define _PAGE_FILE (1<<1) /* file mapped page, only if !present */ 148 149 #define _PAGE_USER (1<<4) /* user access (ring=1) */ 150 151 /* Software */ 152 #define _PAGE_WRITABLE_BIT 6 153 #define _PAGE_WRITABLE (1<<6) /* software: page writable */ 154 #define _PAGE_DIRTY (1<<7) /* software: page dirty */ 155 #define _PAGE_ACCESSED (1<<8) /* software: page accessed (read) */ 156 157 #ifdef CONFIG_MMU 158 159 #define _PAGE_CHG_MASK (PAGE_MASK | _PAGE_ACCESSED | _PAGE_DIRTY) 160 #define _PAGE_PRESENT (_PAGE_HW_VALID | _PAGE_CA_WB | _PAGE_ACCESSED) 161 162 #define PAGE_NONE __pgprot(_PAGE_NONE | _PAGE_USER) 163 #define PAGE_COPY __pgprot(_PAGE_PRESENT | _PAGE_USER) 164 #define PAGE_COPY_EXEC __pgprot(_PAGE_PRESENT | _PAGE_USER | _PAGE_HW_EXEC) 165 #define PAGE_READONLY __pgprot(_PAGE_PRESENT | _PAGE_USER) 166 #define PAGE_READONLY_EXEC __pgprot(_PAGE_PRESENT | _PAGE_USER | _PAGE_HW_EXEC) 167 #define PAGE_SHARED __pgprot(_PAGE_PRESENT | _PAGE_USER | _PAGE_WRITABLE) 168 #define PAGE_SHARED_EXEC \ 169 __pgprot(_PAGE_PRESENT | _PAGE_USER | _PAGE_WRITABLE | _PAGE_HW_EXEC) 170 #define PAGE_KERNEL __pgprot(_PAGE_PRESENT | _PAGE_HW_WRITE) 171 #define PAGE_KERNEL_EXEC __pgprot(_PAGE_PRESENT|_PAGE_HW_WRITE|_PAGE_HW_EXEC) 172 173 #if (DCACHE_WAY_SIZE > PAGE_SIZE) 174 # define _PAGE_DIRECTORY (_PAGE_HW_VALID | _PAGE_ACCESSED | _PAGE_CA_BYPASS) 175 #else 176 # define _PAGE_DIRECTORY (_PAGE_HW_VALID | _PAGE_ACCESSED | _PAGE_CA_WB) 177 #endif 178 179 #else /* no mmu */ 180 181 # define _PAGE_CHG_MASK (PAGE_MASK | _PAGE_ACCESSED | _PAGE_DIRTY) 182 # define PAGE_NONE __pgprot(0) 183 # define PAGE_SHARED __pgprot(0) 184 # define PAGE_COPY __pgprot(0) 185 # define PAGE_READONLY __pgprot(0) 186 # define PAGE_KERNEL __pgprot(0) 187 188 #endif 189 190 /* 191 * On certain configurations of Xtensa MMUs (eg. the initial Linux config), 192 * the MMU can't do page protection for execute, and considers that the same as 193 * read. Also, write permissions may imply read permissions. 194 * What follows is the closest we can get by reasonable means.. 195 * See linux/mm/mmap.c for protection_map[] array that uses these definitions. 196 */ 197 #define __P000 PAGE_NONE /* private --- */ 198 #define __P001 PAGE_READONLY /* private --r */ 199 #define __P010 PAGE_COPY /* private -w- */ 200 #define __P011 PAGE_COPY /* private -wr */ 201 #define __P100 PAGE_READONLY_EXEC /* private x-- */ 202 #define __P101 PAGE_READONLY_EXEC /* private x-r */ 203 #define __P110 PAGE_COPY_EXEC /* private xw- */ 204 #define __P111 PAGE_COPY_EXEC /* private xwr */ 205 206 #define __S000 PAGE_NONE /* shared --- */ 207 #define __S001 PAGE_READONLY /* shared --r */ 208 #define __S010 PAGE_SHARED /* shared -w- */ 209 #define __S011 PAGE_SHARED /* shared -wr */ 210 #define __S100 PAGE_READONLY_EXEC /* shared x-- */ 211 #define __S101 PAGE_READONLY_EXEC /* shared x-r */ 212 #define __S110 PAGE_SHARED_EXEC /* shared xw- */ 213 #define __S111 PAGE_SHARED_EXEC /* shared xwr */ 214 215 #ifndef __ASSEMBLY__ 216 217 #define pte_ERROR(e) \ 218 printk("%s:%d: bad pte %08lx.\n", __FILE__, __LINE__, pte_val(e)) 219 #define pgd_ERROR(e) \ 220 printk("%s:%d: bad pgd entry %08lx.\n", __FILE__, __LINE__, pgd_val(e)) 221 222 extern unsigned long empty_zero_page[1024]; 223 224 #define ZERO_PAGE(vaddr) (virt_to_page(empty_zero_page)) 225 226 #ifdef CONFIG_MMU 227 extern pgd_t swapper_pg_dir[PAGE_SIZE/sizeof(pgd_t)]; 228 extern void paging_init(void); 229 #else 230 # define swapper_pg_dir NULL 231 static inline void paging_init(void) { } 232 #endif 233 static inline void pgtable_cache_init(void) { } 234 235 /* 236 * The pmd contains the kernel virtual address of the pte page. 237 */ 238 #define pmd_page_vaddr(pmd) ((unsigned long)(pmd_val(pmd) & PAGE_MASK)) 239 #define pmd_page(pmd) virt_to_page(pmd_val(pmd)) 240 241 /* 242 * pte status. 243 */ 244 # define pte_none(pte) (pte_val(pte) == (_PAGE_CA_INVALID | _PAGE_USER)) 245 #if XCHAL_HW_VERSION_MAJOR < 2000 246 # define pte_present(pte) ((pte_val(pte) & _PAGE_CA_MASK) != _PAGE_CA_INVALID) 247 #else 248 # define pte_present(pte) \ 249 (((pte_val(pte) & _PAGE_CA_MASK) != _PAGE_CA_INVALID) \ 250 || ((pte_val(pte) & _PAGE_ATTRIB_MASK) == _PAGE_NONE)) 251 #endif 252 #define pte_clear(mm,addr,ptep) \ 253 do { update_pte(ptep, __pte(_PAGE_CA_INVALID | _PAGE_USER)); } while (0) 254 255 #define pmd_none(pmd) (!pmd_val(pmd)) 256 #define pmd_present(pmd) (pmd_val(pmd) & PAGE_MASK) 257 #define pmd_bad(pmd) (pmd_val(pmd) & ~PAGE_MASK) 258 #define pmd_clear(pmdp) do { set_pmd(pmdp, __pmd(0)); } while (0) 259 260 static inline int pte_write(pte_t pte) { return pte_val(pte) & _PAGE_WRITABLE; } 261 static inline int pte_dirty(pte_t pte) { return pte_val(pte) & _PAGE_DIRTY; } 262 static inline int pte_young(pte_t pte) { return pte_val(pte) & _PAGE_ACCESSED; } 263 static inline int pte_file(pte_t pte) { return pte_val(pte) & _PAGE_FILE; } 264 static inline int pte_special(pte_t pte) { return 0; } 265 266 static inline pte_t pte_wrprotect(pte_t pte) 267 { pte_val(pte) &= ~(_PAGE_WRITABLE | _PAGE_HW_WRITE); return pte; } 268 static inline pte_t pte_mkclean(pte_t pte) 269 { pte_val(pte) &= ~(_PAGE_DIRTY | _PAGE_HW_WRITE); return pte; } 270 static inline pte_t pte_mkold(pte_t pte) 271 { pte_val(pte) &= ~_PAGE_ACCESSED; return pte; } 272 static inline pte_t pte_mkdirty(pte_t pte) 273 { pte_val(pte) |= _PAGE_DIRTY; return pte; } 274 static inline pte_t pte_mkyoung(pte_t pte) 275 { pte_val(pte) |= _PAGE_ACCESSED; return pte; } 276 static inline pte_t pte_mkwrite(pte_t pte) 277 { pte_val(pte) |= _PAGE_WRITABLE; return pte; } 278 static inline pte_t pte_mkspecial(pte_t pte) 279 { return pte; } 280 281 #define pgprot_noncached(prot) (__pgprot(pgprot_val(prot) & ~_PAGE_CA_MASK)) 282 283 /* 284 * Conversion functions: convert a page and protection to a page entry, 285 * and a page entry and page directory to the page they refer to. 286 */ 287 288 #define pte_pfn(pte) (pte_val(pte) >> PAGE_SHIFT) 289 #define pte_same(a,b) (pte_val(a) == pte_val(b)) 290 #define pte_page(x) pfn_to_page(pte_pfn(x)) 291 #define pfn_pte(pfn, prot) __pte(((pfn) << PAGE_SHIFT) | pgprot_val(prot)) 292 #define mk_pte(page, prot) pfn_pte(page_to_pfn(page), prot) 293 294 static inline pte_t pte_modify(pte_t pte, pgprot_t newprot) 295 { 296 return __pte((pte_val(pte) & _PAGE_CHG_MASK) | pgprot_val(newprot)); 297 } 298 299 /* 300 * Certain architectures need to do special things when pte's 301 * within a page table are directly modified. Thus, the following 302 * hook is made available. 303 */ 304 static inline void update_pte(pte_t *ptep, pte_t pteval) 305 { 306 *ptep = pteval; 307 #if (DCACHE_WAY_SIZE > PAGE_SIZE) && XCHAL_DCACHE_IS_WRITEBACK 308 __asm__ __volatile__ ("dhwb %0, 0" :: "a" (ptep)); 309 #endif 310 311 } 312 313 struct mm_struct; 314 315 static inline void 316 set_pte_at(struct mm_struct *mm, unsigned long addr, pte_t *ptep, pte_t pteval) 317 { 318 update_pte(ptep, pteval); 319 } 320 321 static inline void set_pte(pte_t *ptep, pte_t pteval) 322 { 323 update_pte(ptep, pteval); 324 } 325 326 static inline void 327 set_pmd(pmd_t *pmdp, pmd_t pmdval) 328 { 329 *pmdp = pmdval; 330 } 331 332 struct vm_area_struct; 333 334 static inline int 335 ptep_test_and_clear_young(struct vm_area_struct *vma, unsigned long addr, 336 pte_t *ptep) 337 { 338 pte_t pte = *ptep; 339 if (!pte_young(pte)) 340 return 0; 341 update_pte(ptep, pte_mkold(pte)); 342 return 1; 343 } 344 345 static inline pte_t 346 ptep_get_and_clear(struct mm_struct *mm, unsigned long addr, pte_t *ptep) 347 { 348 pte_t pte = *ptep; 349 pte_clear(mm, addr, ptep); 350 return pte; 351 } 352 353 static inline void 354 ptep_set_wrprotect(struct mm_struct *mm, unsigned long addr, pte_t *ptep) 355 { 356 pte_t pte = *ptep; 357 update_pte(ptep, pte_wrprotect(pte)); 358 } 359 360 /* to find an entry in a kernel page-table-directory */ 361 #define pgd_offset_k(address) pgd_offset(&init_mm, address) 362 363 /* to find an entry in a page-table-directory */ 364 #define pgd_offset(mm,address) ((mm)->pgd + pgd_index(address)) 365 366 #define pgd_index(address) ((address) >> PGDIR_SHIFT) 367 368 /* Find an entry in the second-level page table.. */ 369 #define pmd_offset(dir,address) ((pmd_t*)(dir)) 370 371 /* Find an entry in the third-level page table.. */ 372 #define pte_index(address) (((address) >> PAGE_SHIFT) & (PTRS_PER_PTE - 1)) 373 #define pte_offset_kernel(dir,addr) \ 374 ((pte_t*) pmd_page_vaddr(*(dir)) + pte_index(addr)) 375 #define pte_offset_map(dir,addr) pte_offset_kernel((dir),(addr)) 376 #define pte_unmap(pte) do { } while (0) 377 378 379 /* 380 * Encode and decode a swap and file entry. 381 */ 382 #define SWP_TYPE_BITS 5 383 #define MAX_SWAPFILES_CHECK() BUILD_BUG_ON(MAX_SWAPFILES_SHIFT > SWP_TYPE_BITS) 384 385 #define __swp_type(entry) (((entry).val >> 6) & 0x1f) 386 #define __swp_offset(entry) ((entry).val >> 11) 387 #define __swp_entry(type,offs) \ 388 ((swp_entry_t){((type) << 6) | ((offs) << 11) | \ 389 _PAGE_CA_INVALID | _PAGE_USER}) 390 #define __pte_to_swp_entry(pte) ((swp_entry_t) { pte_val(pte) }) 391 #define __swp_entry_to_pte(x) ((pte_t) { (x).val }) 392 393 #define PTE_FILE_MAX_BITS 26 394 #define pte_to_pgoff(pte) (pte_val(pte) >> 6) 395 #define pgoff_to_pte(off) \ 396 ((pte_t) { ((off) << 6) | _PAGE_CA_INVALID | _PAGE_FILE | _PAGE_USER }) 397 398 #endif /* !defined (__ASSEMBLY__) */ 399 400 401 #ifdef __ASSEMBLY__ 402 403 /* Assembly macro _PGD_INDEX is the same as C pgd_index(unsigned long), 404 * _PGD_OFFSET as C pgd_offset(struct mm_struct*, unsigned long), 405 * _PMD_OFFSET as C pmd_offset(pgd_t*, unsigned long) 406 * _PTE_OFFSET as C pte_offset(pmd_t*, unsigned long) 407 * 408 * Note: We require an additional temporary register which can be the same as 409 * the register that holds the address. 410 * 411 * ((pte_t*) ((unsigned long)(pmd_val(*pmd) & PAGE_MASK)) + pte_index(addr)) 412 * 413 */ 414 #define _PGD_INDEX(rt,rs) extui rt, rs, PGDIR_SHIFT, 32-PGDIR_SHIFT 415 #define _PTE_INDEX(rt,rs) extui rt, rs, PAGE_SHIFT, PTRS_PER_PTE_SHIFT 416 417 #define _PGD_OFFSET(mm,adr,tmp) l32i mm, mm, MM_PGD; \ 418 _PGD_INDEX(tmp, adr); \ 419 addx4 mm, tmp, mm 420 421 #define _PTE_OFFSET(pmd,adr,tmp) _PTE_INDEX(tmp, adr); \ 422 srli pmd, pmd, PAGE_SHIFT; \ 423 slli pmd, pmd, PAGE_SHIFT; \ 424 addx4 pmd, tmp, pmd 425 426 #else 427 428 #define kern_addr_valid(addr) (1) 429 430 extern void update_mmu_cache(struct vm_area_struct * vma, 431 unsigned long address, pte_t *ptep); 432 433 typedef pte_t *pte_addr_t; 434 435 #endif /* !defined (__ASSEMBLY__) */ 436 437 #define __HAVE_ARCH_PTEP_TEST_AND_CLEAR_YOUNG 438 #define __HAVE_ARCH_PTEP_GET_AND_CLEAR 439 #define __HAVE_ARCH_PTEP_SET_WRPROTECT 440 #define __HAVE_ARCH_PTEP_MKDIRTY 441 #define __HAVE_ARCH_PTE_SAME 442 /* We provide our own get_unmapped_area to cope with 443 * SHM area cache aliasing for userland. 444 */ 445 #define HAVE_ARCH_UNMAPPED_AREA 446 447 #include <asm-generic/pgtable.h> 448 449 #endif /* _XTENSA_PGTABLE_H */ 450