1# SPDX-License-Identifier: GPL-2.0 2config XTENSA 3 def_bool y 4 select ARCH_32BIT_OFF_T 5 select ARCH_HAS_BINFMT_FLAT if !MMU 6 select ARCH_HAS_SYNC_DMA_FOR_CPU 7 select ARCH_HAS_SYNC_DMA_FOR_DEVICE 8 select ARCH_NO_COHERENT_DMA_MMAP if !MMU 9 select ARCH_USE_QUEUED_RWLOCKS 10 select ARCH_USE_QUEUED_SPINLOCKS 11 select ARCH_WANT_FRAME_POINTERS 12 select ARCH_WANT_IPC_PARSE_VERSION 13 select BUILDTIME_EXTABLE_SORT 14 select CLONE_BACKWARDS 15 select COMMON_CLK 16 select DMA_REMAP if MMU 17 select GENERIC_ATOMIC64 18 select GENERIC_CLOCKEVENTS 19 select GENERIC_IRQ_SHOW 20 select GENERIC_PCI_IOMAP 21 select GENERIC_SCHED_CLOCK 22 select GENERIC_STRNCPY_FROM_USER if KASAN 23 select HAVE_ARCH_JUMP_LABEL 24 select HAVE_ARCH_KASAN if MMU 25 select HAVE_ARCH_TRACEHOOK 26 select HAVE_DEBUG_KMEMLEAK 27 select HAVE_DMA_CONTIGUOUS 28 select HAVE_EXIT_THREAD 29 select HAVE_FUNCTION_TRACER 30 select HAVE_FUTEX_CMPXCHG if !MMU 31 select HAVE_HW_BREAKPOINT if PERF_EVENTS 32 select HAVE_IRQ_TIME_ACCOUNTING 33 select HAVE_OPROFILE 34 select HAVE_PCI 35 select HAVE_PERF_EVENTS 36 select HAVE_STACKPROTECTOR 37 select HAVE_SYSCALL_TRACEPOINTS 38 select IRQ_DOMAIN 39 select MODULES_USE_ELF_RELA 40 select PERF_USE_VMALLOC 41 select VIRT_TO_BUS 42 help 43 Xtensa processors are 32-bit RISC machines designed by Tensilica 44 primarily for embedded systems. These processors are both 45 configurable and extensible. The Linux port to the Xtensa 46 architecture supports all processor configurations and extensions, 47 with reasonable minimum requirements. The Xtensa Linux project has 48 a home page at <http://www.linux-xtensa.org/>. 49 50config GENERIC_HWEIGHT 51 def_bool y 52 53config ARCH_HAS_ILOG2_U32 54 def_bool n 55 56config ARCH_HAS_ILOG2_U64 57 def_bool n 58 59config NO_IOPORT_MAP 60 def_bool n 61 62config HZ 63 int 64 default 100 65 66config LOCKDEP_SUPPORT 67 def_bool y 68 69config STACKTRACE_SUPPORT 70 def_bool y 71 72config TRACE_IRQFLAGS_SUPPORT 73 def_bool y 74 75config MMU 76 def_bool n 77 78config HAVE_XTENSA_GPIO32 79 def_bool n 80 81config KASAN_SHADOW_OFFSET 82 hex 83 default 0x6e400000 84 85menu "Processor type and features" 86 87choice 88 prompt "Xtensa Processor Configuration" 89 default XTENSA_VARIANT_FSF 90 91config XTENSA_VARIANT_FSF 92 bool "fsf - default (not generic) configuration" 93 select MMU 94 95config XTENSA_VARIANT_DC232B 96 bool "dc232b - Diamond 232L Standard Core Rev.B (LE)" 97 select MMU 98 select HAVE_XTENSA_GPIO32 99 help 100 This variant refers to Tensilica's Diamond 232L Standard core Rev.B (LE). 101 102config XTENSA_VARIANT_DC233C 103 bool "dc233c - Diamond 233L Standard Core Rev.C (LE)" 104 select MMU 105 select HAVE_XTENSA_GPIO32 106 help 107 This variant refers to Tensilica's Diamond 233L Standard core Rev.C (LE). 108 109config XTENSA_VARIANT_CUSTOM 110 bool "Custom Xtensa processor configuration" 111 select HAVE_XTENSA_GPIO32 112 help 113 Select this variant to use a custom Xtensa processor configuration. 114 You will be prompted for a processor variant CORENAME. 115endchoice 116 117config XTENSA_VARIANT_CUSTOM_NAME 118 string "Xtensa Processor Custom Core Variant Name" 119 depends on XTENSA_VARIANT_CUSTOM 120 help 121 Provide the name of a custom Xtensa processor variant. 122 This CORENAME selects arch/xtensa/variant/CORENAME. 123 Dont forget you have to select MMU if you have one. 124 125config XTENSA_VARIANT_NAME 126 string 127 default "dc232b" if XTENSA_VARIANT_DC232B 128 default "dc233c" if XTENSA_VARIANT_DC233C 129 default "fsf" if XTENSA_VARIANT_FSF 130 default XTENSA_VARIANT_CUSTOM_NAME if XTENSA_VARIANT_CUSTOM 131 132config XTENSA_VARIANT_MMU 133 bool "Core variant has a Full MMU (TLB, Pages, Protection, etc)" 134 depends on XTENSA_VARIANT_CUSTOM 135 default y 136 select MMU 137 help 138 Build a Conventional Kernel with full MMU support, 139 ie: it supports a TLB with auto-loading, page protection. 140 141config XTENSA_VARIANT_HAVE_PERF_EVENTS 142 bool "Core variant has Performance Monitor Module" 143 depends on XTENSA_VARIANT_CUSTOM 144 default n 145 help 146 Enable if core variant has Performance Monitor Module with 147 External Registers Interface. 148 149 If unsure, say N. 150 151config XTENSA_FAKE_NMI 152 bool "Treat PMM IRQ as NMI" 153 depends on XTENSA_VARIANT_HAVE_PERF_EVENTS 154 default n 155 help 156 If PMM IRQ is the only IRQ at EXCM level it is safe to 157 treat it as NMI, which improves accuracy of profiling. 158 159 If there are other interrupts at or above PMM IRQ priority level 160 but not above the EXCM level, PMM IRQ still may be treated as NMI, 161 but only if these IRQs are not used. There will be a build warning 162 saying that this is not safe, and a bugcheck if one of these IRQs 163 actually fire. 164 165 If unsure, say N. 166 167config XTENSA_UNALIGNED_USER 168 bool "Unaligned memory access in user space" 169 help 170 The Xtensa architecture currently does not handle unaligned 171 memory accesses in hardware but through an exception handler. 172 Per default, unaligned memory accesses are disabled in user space. 173 174 Say Y here to enable unaligned memory access in user space. 175 176config HAVE_SMP 177 bool "System Supports SMP (MX)" 178 depends on XTENSA_VARIANT_CUSTOM 179 select XTENSA_MX 180 help 181 This option is use to indicate that the system-on-a-chip (SOC) 182 supports Multiprocessing. Multiprocessor support implemented above 183 the CPU core definition and currently needs to be selected manually. 184 185 Multiprocessor support in implemented with external cache and 186 interrupt controllers. 187 188 The MX interrupt distributer adds Interprocessor Interrupts 189 and causes the IRQ numbers to be increased by 4 for devices 190 like the open cores ethernet driver and the serial interface. 191 192 You still have to select "Enable SMP" to enable SMP on this SOC. 193 194config SMP 195 bool "Enable Symmetric multi-processing support" 196 depends on HAVE_SMP 197 select GENERIC_SMP_IDLE_THREAD 198 help 199 Enabled SMP Software; allows more than one CPU/CORE 200 to be activated during startup. 201 202config NR_CPUS 203 depends on SMP 204 int "Maximum number of CPUs (2-32)" 205 range 2 32 206 default "4" 207 208config HOTPLUG_CPU 209 bool "Enable CPU hotplug support" 210 depends on SMP 211 help 212 Say Y here to allow turning CPUs off and on. CPUs can be 213 controlled through /sys/devices/system/cpu. 214 215 Say N if you want to disable CPU hotplug. 216 217config INITIALIZE_XTENSA_MMU_INSIDE_VMLINUX 218 bool "Initialize Xtensa MMU inside the Linux kernel code" 219 depends on !XTENSA_VARIANT_FSF && !XTENSA_VARIANT_DC232B 220 default y if XTENSA_VARIANT_DC233C || XTENSA_VARIANT_CUSTOM 221 help 222 Earlier version initialized the MMU in the exception vector 223 before jumping to _startup in head.S and had an advantage that 224 it was possible to place a software breakpoint at 'reset' and 225 then enter your normal kernel breakpoints once the MMU was mapped 226 to the kernel mappings (0XC0000000). 227 228 This unfortunately won't work for U-Boot and likely also wont 229 work for using KEXEC to have a hot kernel ready for doing a 230 KDUMP. 231 232 So now the MMU is initialized in head.S but it's necessary to 233 use hardware breakpoints (gdb 'hbreak' cmd) to break at _startup. 234 xt-gdb can't place a Software Breakpoint in the 0XD region prior 235 to mapping the MMU and after mapping even if the area of low memory 236 was mapped gdb wouldn't remove the breakpoint on hitting it as the 237 PC wouldn't match. Since Hardware Breakpoints are recommended for 238 Linux configurations it seems reasonable to just assume they exist 239 and leave this older mechanism for unfortunate souls that choose 240 not to follow Tensilica's recommendation. 241 242 Selecting this will cause U-Boot to set the KERNEL Load and Entry 243 address at 0x00003000 instead of the mapped std of 0xD0003000. 244 245 If in doubt, say Y. 246 247config MEMMAP_CACHEATTR 248 hex "Cache attributes for the memory address space" 249 depends on !MMU 250 default 0x22222222 251 help 252 These cache attributes are set up for noMMU systems. Each hex digit 253 specifies cache attributes for the corresponding 512MB memory 254 region: bits 0..3 -- for addresses 0x00000000..0x1fffffff, 255 bits 4..7 -- for addresses 0x20000000..0x3fffffff, and so on. 256 257 Cache attribute values are specific for the MMU type. 258 For region protection MMUs: 259 1: WT cached, 260 2: cache bypass, 261 4: WB cached, 262 f: illegal. 263 For ful MMU: 264 bit 0: executable, 265 bit 1: writable, 266 bits 2..3: 267 0: cache bypass, 268 1: WB cache, 269 2: WT cache, 270 3: special (c and e are illegal, f is reserved). 271 For MPU: 272 0: illegal, 273 1: WB cache, 274 2: WB, no-write-allocate cache, 275 3: WT cache, 276 4: cache bypass. 277 278config KSEG_PADDR 279 hex "Physical address of the KSEG mapping" 280 depends on INITIALIZE_XTENSA_MMU_INSIDE_VMLINUX && MMU 281 default 0x00000000 282 help 283 This is the physical address where KSEG is mapped. Please refer to 284 the chosen KSEG layout help for the required address alignment. 285 Unpacked kernel image (including vectors) must be located completely 286 within KSEG. 287 Physical memory below this address is not available to linux. 288 289 If unsure, leave the default value here. 290 291config KERNEL_LOAD_ADDRESS 292 hex "Kernel load address" 293 default 0x60003000 if !MMU 294 default 0x00003000 if MMU && INITIALIZE_XTENSA_MMU_INSIDE_VMLINUX 295 default 0xd0003000 if MMU && !INITIALIZE_XTENSA_MMU_INSIDE_VMLINUX 296 help 297 This is the address where the kernel is loaded. 298 It is virtual address for MMUv2 configurations and physical address 299 for all other configurations. 300 301 If unsure, leave the default value here. 302 303config VECTORS_OFFSET 304 hex "Kernel vectors offset" 305 default 0x00003000 306 help 307 This is the offset of the kernel image from the relocatable vectors 308 base. 309 310 If unsure, leave the default value here. 311 312choice 313 prompt "KSEG layout" 314 depends on MMU 315 default XTENSA_KSEG_MMU_V2 316 317config XTENSA_KSEG_MMU_V2 318 bool "MMUv2: 128MB cached + 128MB uncached" 319 help 320 MMUv2 compatible kernel memory map: TLB way 5 maps 128MB starting 321 at KSEG_PADDR to 0xd0000000 with cache and to 0xd8000000 322 without cache. 323 KSEG_PADDR must be aligned to 128MB. 324 325config XTENSA_KSEG_256M 326 bool "256MB cached + 256MB uncached" 327 depends on INITIALIZE_XTENSA_MMU_INSIDE_VMLINUX 328 help 329 TLB way 6 maps 256MB starting at KSEG_PADDR to 0xb0000000 330 with cache and to 0xc0000000 without cache. 331 KSEG_PADDR must be aligned to 256MB. 332 333config XTENSA_KSEG_512M 334 bool "512MB cached + 512MB uncached" 335 depends on INITIALIZE_XTENSA_MMU_INSIDE_VMLINUX 336 help 337 TLB way 6 maps 512MB starting at KSEG_PADDR to 0xa0000000 338 with cache and to 0xc0000000 without cache. 339 KSEG_PADDR must be aligned to 256MB. 340 341endchoice 342 343config HIGHMEM 344 bool "High Memory Support" 345 depends on MMU 346 help 347 Linux can use the full amount of RAM in the system by 348 default. However, the default MMUv2 setup only maps the 349 lowermost 128 MB of memory linearly to the areas starting 350 at 0xd0000000 (cached) and 0xd8000000 (uncached). 351 When there are more than 128 MB memory in the system not 352 all of it can be "permanently mapped" by the kernel. 353 The physical memory that's not permanently mapped is called 354 "high memory". 355 356 If you are compiling a kernel which will never run on a 357 machine with more than 128 MB total physical RAM, answer 358 N here. 359 360 If unsure, say Y. 361 362config FAST_SYSCALL_XTENSA 363 bool "Enable fast atomic syscalls" 364 default n 365 help 366 fast_syscall_xtensa is a syscall that can make atomic operations 367 on UP kernel when processor has no s32c1i support. 368 369 This syscall is deprecated. It may have issues when called with 370 invalid arguments. It is provided only for backwards compatibility. 371 Only enable it if your userspace software requires it. 372 373 If unsure, say N. 374 375config FAST_SYSCALL_SPILL_REGISTERS 376 bool "Enable spill registers syscall" 377 default n 378 help 379 fast_syscall_spill_registers is a syscall that spills all active 380 register windows of a calling userspace task onto its stack. 381 382 This syscall is deprecated. It may have issues when called with 383 invalid arguments. It is provided only for backwards compatibility. 384 Only enable it if your userspace software requires it. 385 386 If unsure, say N. 387 388endmenu 389 390config XTENSA_CALIBRATE_CCOUNT 391 def_bool n 392 help 393 On some platforms (XT2000, for example), the CPU clock rate can 394 vary. The frequency can be determined, however, by measuring 395 against a well known, fixed frequency, such as an UART oscillator. 396 397config SERIAL_CONSOLE 398 def_bool n 399 400menu "Platform options" 401 402choice 403 prompt "Xtensa System Type" 404 default XTENSA_PLATFORM_ISS 405 406config XTENSA_PLATFORM_ISS 407 bool "ISS" 408 select XTENSA_CALIBRATE_CCOUNT 409 select SERIAL_CONSOLE 410 help 411 ISS is an acronym for Tensilica's Instruction Set Simulator. 412 413config XTENSA_PLATFORM_XT2000 414 bool "XT2000" 415 select HAVE_IDE 416 help 417 XT2000 is the name of Tensilica's feature-rich emulation platform. 418 This hardware is capable of running a full Linux distribution. 419 420config XTENSA_PLATFORM_XTFPGA 421 bool "XTFPGA" 422 select ETHOC if ETHERNET 423 select PLATFORM_WANT_DEFAULT_MEM if !MMU 424 select SERIAL_CONSOLE 425 select XTENSA_CALIBRATE_CCOUNT 426 help 427 XTFPGA is the name of Tensilica board family (LX60, LX110, LX200, ML605). 428 This hardware is capable of running a full Linux distribution. 429 430endchoice 431 432config PLATFORM_NR_IRQS 433 int 434 default 3 if XTENSA_PLATFORM_XT2000 435 default 0 436 437config XTENSA_CPU_CLOCK 438 int "CPU clock rate [MHz]" 439 depends on !XTENSA_CALIBRATE_CCOUNT 440 default 16 441 442config GENERIC_CALIBRATE_DELAY 443 bool "Auto calibration of the BogoMIPS value" 444 help 445 The BogoMIPS value can easily be derived from the CPU frequency. 446 447config CMDLINE_BOOL 448 bool "Default bootloader kernel arguments" 449 450config CMDLINE 451 string "Initial kernel command string" 452 depends on CMDLINE_BOOL 453 default "console=ttyS0,38400 root=/dev/ram" 454 help 455 On some architectures (EBSA110 and CATS), there is currently no way 456 for the boot loader to pass arguments to the kernel. For these 457 architectures, you should supply some command-line options at build 458 time by entering them here. As a minimum, you should specify the 459 memory size and the root device (e.g., mem=64M root=/dev/nfs). 460 461config USE_OF 462 bool "Flattened Device Tree support" 463 select OF 464 select OF_EARLY_FLATTREE 465 help 466 Include support for flattened device tree machine descriptions. 467 468config BUILTIN_DTB_SOURCE 469 string "DTB to build into the kernel image" 470 depends on OF 471 472config PARSE_BOOTPARAM 473 bool "Parse bootparam block" 474 default y 475 help 476 Parse parameters passed to the kernel from the bootloader. It may 477 be disabled if the kernel is known to run without the bootloader. 478 479 If unsure, say Y. 480 481config BLK_DEV_SIMDISK 482 tristate "Host file-based simulated block device support" 483 default n 484 depends on XTENSA_PLATFORM_ISS && BLOCK 485 help 486 Create block devices that map to files in the host file system. 487 Device binding to host file may be changed at runtime via proc 488 interface provided the device is not in use. 489 490config BLK_DEV_SIMDISK_COUNT 491 int "Number of host file-based simulated block devices" 492 range 1 10 493 depends on BLK_DEV_SIMDISK 494 default 2 495 help 496 This is the default minimal number of created block devices. 497 Kernel/module parameter 'simdisk_count' may be used to change this 498 value at runtime. More file names (but no more than 10) may be 499 specified as parameters, simdisk_count grows accordingly. 500 501config SIMDISK0_FILENAME 502 string "Host filename for the first simulated device" 503 depends on BLK_DEV_SIMDISK = y 504 default "" 505 help 506 Attach a first simdisk to a host file. Conventionally, this file 507 contains a root file system. 508 509config SIMDISK1_FILENAME 510 string "Host filename for the second simulated device" 511 depends on BLK_DEV_SIMDISK = y && BLK_DEV_SIMDISK_COUNT != 1 512 default "" 513 help 514 Another simulated disk in a host file for a buildroot-independent 515 storage. 516 517config FORCE_MAX_ZONEORDER 518 int "Maximum zone order" 519 default "11" 520 help 521 The kernel memory allocator divides physically contiguous memory 522 blocks into "zones", where each zone is a power of two number of 523 pages. This option selects the largest power of two that the kernel 524 keeps in the memory allocator. If you need to allocate very large 525 blocks of physically contiguous memory, then you may need to 526 increase this value. 527 528 This config option is actually maximum order plus one. For example, 529 a value of 11 means that the largest free memory block is 2^10 pages. 530 531config PLATFORM_WANT_DEFAULT_MEM 532 def_bool n 533 534config DEFAULT_MEM_START 535 hex 536 prompt "PAGE_OFFSET/PHYS_OFFSET" if !MMU && PLATFORM_WANT_DEFAULT_MEM 537 default 0x60000000 if PLATFORM_WANT_DEFAULT_MEM 538 default 0x00000000 539 help 540 This is the base address used for both PAGE_OFFSET and PHYS_OFFSET 541 in noMMU configurations. 542 543 If unsure, leave the default value here. 544 545config XTFPGA_LCD 546 bool "Enable XTFPGA LCD driver" 547 depends on XTENSA_PLATFORM_XTFPGA 548 default n 549 help 550 There's a 2x16 LCD on most of XTFPGA boards, kernel may output 551 progress messages there during bootup/shutdown. It may be useful 552 during board bringup. 553 554 If unsure, say N. 555 556config XTFPGA_LCD_BASE_ADDR 557 hex "XTFPGA LCD base address" 558 depends on XTFPGA_LCD 559 default "0x0d0c0000" 560 help 561 Base address of the LCD controller inside KIO region. 562 Different boards from XTFPGA family have LCD controller at different 563 addresses. Please consult prototyping user guide for your board for 564 the correct address. Wrong address here may lead to hardware lockup. 565 566config XTFPGA_LCD_8BIT_ACCESS 567 bool "Use 8-bit access to XTFPGA LCD" 568 depends on XTFPGA_LCD 569 default n 570 help 571 LCD may be connected with 4- or 8-bit interface, 8-bit access may 572 only be used with 8-bit interface. Please consult prototyping user 573 guide for your board for the correct interface width. 574 575endmenu 576 577menu "Power management options" 578 579source "kernel/power/Kconfig" 580 581endmenu 582