xref: /openbmc/linux/arch/x86/pci/ce4100.c (revision 0253b04d)
14b3d6953SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
291d8037fSDirk Brandewie /*
391d8037fSDirk Brandewie  *  Copyright(c) 2010 Intel Corporation. All rights reserved.
491d8037fSDirk Brandewie  *
591d8037fSDirk Brandewie  *  Contact Information:
691d8037fSDirk Brandewie  *    Intel Corporation
791d8037fSDirk Brandewie  *    2200 Mission College Blvd.
891d8037fSDirk Brandewie  *    Santa Clara, CA  97052
991d8037fSDirk Brandewie  *
1091d8037fSDirk Brandewie  * This provides access methods for PCI registers that mis-behave on
1191d8037fSDirk Brandewie  * the CE4100. Each register can be assigned a private init, read and
1291d8037fSDirk Brandewie  * write routine. The exception to this is the bridge device.  The
1391d8037fSDirk Brandewie  * bridge device is the only device on bus zero (0) that requires any
1491d8037fSDirk Brandewie  * fixup so it is a special case ATM
1591d8037fSDirk Brandewie  */
1691d8037fSDirk Brandewie 
1791d8037fSDirk Brandewie #include <linux/kernel.h>
1891d8037fSDirk Brandewie #include <linux/pci.h>
1991d8037fSDirk Brandewie #include <linux/init.h>
2091d8037fSDirk Brandewie 
2103150171SSebastian Andrzej Siewior #include <asm/ce4100.h>
2291d8037fSDirk Brandewie #include <asm/pci_x86.h>
2391d8037fSDirk Brandewie 
2491d8037fSDirk Brandewie struct sim_reg {
2591d8037fSDirk Brandewie 	u32 value;
2691d8037fSDirk Brandewie 	u32 mask;
2791d8037fSDirk Brandewie };
2891d8037fSDirk Brandewie 
2991d8037fSDirk Brandewie struct sim_dev_reg {
3091d8037fSDirk Brandewie 	int dev_func;
3191d8037fSDirk Brandewie 	int reg;
3291d8037fSDirk Brandewie 	void (*init)(struct sim_dev_reg *reg);
3391d8037fSDirk Brandewie 	void (*read)(struct sim_dev_reg *reg, u32 *value);
3491d8037fSDirk Brandewie 	void (*write)(struct sim_dev_reg *reg, u32 value);
3591d8037fSDirk Brandewie 	struct sim_reg sim_reg;
3691d8037fSDirk Brandewie };
3791d8037fSDirk Brandewie 
3891d8037fSDirk Brandewie struct sim_reg_op {
3991d8037fSDirk Brandewie 	void (*init)(struct sim_dev_reg *reg);
4091d8037fSDirk Brandewie 	void (*read)(struct sim_dev_reg *reg, u32 value);
4191d8037fSDirk Brandewie 	void (*write)(struct sim_dev_reg *reg, u32 value);
4291d8037fSDirk Brandewie };
4391d8037fSDirk Brandewie 
4491d8037fSDirk Brandewie #define MB (1024 * 1024)
4591d8037fSDirk Brandewie #define KB (1024)
4691d8037fSDirk Brandewie #define SIZE_TO_MASK(size) (~(size - 1))
4791d8037fSDirk Brandewie 
4891d8037fSDirk Brandewie #define DEFINE_REG(device, func, offset, size, init_op, read_op, write_op)\
4991d8037fSDirk Brandewie { PCI_DEVFN(device, func), offset, init_op, read_op, write_op,\
5091d8037fSDirk Brandewie 	{0, SIZE_TO_MASK(size)} },
5191d8037fSDirk Brandewie 
52bb290fdaSThomas Gleixner /*
53bb290fdaSThomas Gleixner  * All read/write functions are called with pci_config_lock held.
54bb290fdaSThomas Gleixner  */
reg_init(struct sim_dev_reg * reg)5591d8037fSDirk Brandewie static void reg_init(struct sim_dev_reg *reg)
5691d8037fSDirk Brandewie {
5791d8037fSDirk Brandewie 	pci_direct_conf1.read(0, 1, reg->dev_func, reg->reg, 4,
5891d8037fSDirk Brandewie 			      &reg->sim_reg.value);
5991d8037fSDirk Brandewie }
6091d8037fSDirk Brandewie 
reg_read(struct sim_dev_reg * reg,u32 * value)6191d8037fSDirk Brandewie static void reg_read(struct sim_dev_reg *reg, u32 *value)
6291d8037fSDirk Brandewie {
6391d8037fSDirk Brandewie 	*value = reg->sim_reg.value;
6491d8037fSDirk Brandewie }
6591d8037fSDirk Brandewie 
reg_write(struct sim_dev_reg * reg,u32 value)6691d8037fSDirk Brandewie static void reg_write(struct sim_dev_reg *reg, u32 value)
6791d8037fSDirk Brandewie {
6891d8037fSDirk Brandewie 	reg->sim_reg.value = (value & reg->sim_reg.mask) |
6991d8037fSDirk Brandewie 		(reg->sim_reg.value & ~reg->sim_reg.mask);
7091d8037fSDirk Brandewie }
7191d8037fSDirk Brandewie 
sata_reg_init(struct sim_dev_reg * reg)7291d8037fSDirk Brandewie static void sata_reg_init(struct sim_dev_reg *reg)
7391d8037fSDirk Brandewie {
7491d8037fSDirk Brandewie 	pci_direct_conf1.read(0, 1, PCI_DEVFN(14, 0), 0x10, 4,
7591d8037fSDirk Brandewie 			      &reg->sim_reg.value);
7691d8037fSDirk Brandewie 	reg->sim_reg.value += 0x400;
7791d8037fSDirk Brandewie }
7891d8037fSDirk Brandewie 
ehci_reg_read(struct sim_dev_reg * reg,u32 * value)7991d8037fSDirk Brandewie static void ehci_reg_read(struct sim_dev_reg *reg, u32 *value)
8091d8037fSDirk Brandewie {
8191d8037fSDirk Brandewie 	reg_read(reg, value);
8291d8037fSDirk Brandewie 	if (*value != reg->sim_reg.mask)
8391d8037fSDirk Brandewie 		*value |= 0x100;
8491d8037fSDirk Brandewie }
8591d8037fSDirk Brandewie 
sata_revid_init(struct sim_dev_reg * reg)86*0253b04dSArnd Bergmann static void sata_revid_init(struct sim_dev_reg *reg)
8791d8037fSDirk Brandewie {
8891d8037fSDirk Brandewie 	reg->sim_reg.value = 0x01060100;
8991d8037fSDirk Brandewie 	reg->sim_reg.mask = 0;
9091d8037fSDirk Brandewie }
9191d8037fSDirk Brandewie 
sata_revid_read(struct sim_dev_reg * reg,u32 * value)9291d8037fSDirk Brandewie static void sata_revid_read(struct sim_dev_reg *reg, u32 *value)
9391d8037fSDirk Brandewie {
9491d8037fSDirk Brandewie 	reg_read(reg, value);
9591d8037fSDirk Brandewie }
9691d8037fSDirk Brandewie 
reg_noirq_read(struct sim_dev_reg * reg,u32 * value)9737aeec36SMaxime Bizon static void reg_noirq_read(struct sim_dev_reg *reg, u32 *value)
9837aeec36SMaxime Bizon {
9937aeec36SMaxime Bizon 	/* force interrupt pin value to 0 */
10037aeec36SMaxime Bizon 	*value = reg->sim_reg.value & 0xfff00ff;
10137aeec36SMaxime Bizon }
10237aeec36SMaxime Bizon 
10391d8037fSDirk Brandewie static struct sim_dev_reg bus1_fixups[] = {
10491d8037fSDirk Brandewie 	DEFINE_REG(2, 0, 0x10, (16*MB), reg_init, reg_read, reg_write)
10591d8037fSDirk Brandewie 	DEFINE_REG(2, 0, 0x14, (256), reg_init, reg_read, reg_write)
10691d8037fSDirk Brandewie 	DEFINE_REG(2, 1, 0x10, (64*KB), reg_init, reg_read, reg_write)
10791d8037fSDirk Brandewie 	DEFINE_REG(3, 0, 0x10, (64*KB), reg_init, reg_read, reg_write)
10891d8037fSDirk Brandewie 	DEFINE_REG(4, 0, 0x10, (128*KB), reg_init, reg_read, reg_write)
10991d8037fSDirk Brandewie 	DEFINE_REG(4, 1, 0x10, (128*KB), reg_init, reg_read, reg_write)
11091d8037fSDirk Brandewie 	DEFINE_REG(6, 0, 0x10, (512*KB), reg_init, reg_read, reg_write)
11191d8037fSDirk Brandewie 	DEFINE_REG(6, 1, 0x10, (512*KB), reg_init, reg_read, reg_write)
11291d8037fSDirk Brandewie 	DEFINE_REG(6, 2, 0x10, (64*KB), reg_init, reg_read, reg_write)
11391d8037fSDirk Brandewie 	DEFINE_REG(8, 0, 0x10, (1*MB), reg_init, reg_read, reg_write)
11491d8037fSDirk Brandewie 	DEFINE_REG(8, 1, 0x10, (64*KB), reg_init, reg_read, reg_write)
11591d8037fSDirk Brandewie 	DEFINE_REG(8, 2, 0x10, (64*KB), reg_init, reg_read, reg_write)
11691d8037fSDirk Brandewie 	DEFINE_REG(9, 0, 0x10 , (1*MB), reg_init, reg_read, reg_write)
11791d8037fSDirk Brandewie 	DEFINE_REG(9, 0, 0x14, (64*KB), reg_init, reg_read, reg_write)
11891d8037fSDirk Brandewie 	DEFINE_REG(10, 0, 0x10, (256), reg_init, reg_read, reg_write)
11991d8037fSDirk Brandewie 	DEFINE_REG(10, 0, 0x14, (256*MB), reg_init, reg_read, reg_write)
12091d8037fSDirk Brandewie 	DEFINE_REG(11, 0, 0x10, (256), reg_init, reg_read, reg_write)
12191d8037fSDirk Brandewie 	DEFINE_REG(11, 0, 0x14, (256), reg_init, reg_read, reg_write)
12291d8037fSDirk Brandewie 	DEFINE_REG(11, 1, 0x10, (256), reg_init, reg_read, reg_write)
12391d8037fSDirk Brandewie 	DEFINE_REG(11, 2, 0x10, (256), reg_init, reg_read, reg_write)
12491d8037fSDirk Brandewie 	DEFINE_REG(11, 2, 0x14, (256), reg_init, reg_read, reg_write)
12591d8037fSDirk Brandewie 	DEFINE_REG(11, 2, 0x18, (256), reg_init, reg_read, reg_write)
12691d8037fSDirk Brandewie 	DEFINE_REG(11, 3, 0x10, (256), reg_init, reg_read, reg_write)
12791d8037fSDirk Brandewie 	DEFINE_REG(11, 3, 0x14, (256), reg_init, reg_read, reg_write)
12891d8037fSDirk Brandewie 	DEFINE_REG(11, 4, 0x10, (256), reg_init, reg_read, reg_write)
12991d8037fSDirk Brandewie 	DEFINE_REG(11, 5, 0x10, (64*KB), reg_init, reg_read, reg_write)
13091d8037fSDirk Brandewie 	DEFINE_REG(11, 6, 0x10, (256), reg_init, reg_read, reg_write)
13191d8037fSDirk Brandewie 	DEFINE_REG(11, 7, 0x10, (64*KB), reg_init, reg_read, reg_write)
13237aeec36SMaxime Bizon 	DEFINE_REG(11, 7, 0x3c, 256, reg_init, reg_noirq_read, reg_write)
13391d8037fSDirk Brandewie 	DEFINE_REG(12, 0, 0x10, (128*KB), reg_init, reg_read, reg_write)
13491d8037fSDirk Brandewie 	DEFINE_REG(12, 0, 0x14, (256), reg_init, reg_read, reg_write)
13591d8037fSDirk Brandewie 	DEFINE_REG(12, 1, 0x10, (1024), reg_init, reg_read, reg_write)
13691d8037fSDirk Brandewie 	DEFINE_REG(13, 0, 0x10, (32*KB), reg_init, ehci_reg_read, reg_write)
13791d8037fSDirk Brandewie 	DEFINE_REG(13, 1, 0x10, (32*KB), reg_init, ehci_reg_read, reg_write)
13891d8037fSDirk Brandewie 	DEFINE_REG(14, 0, 0x8,  0, sata_revid_init, sata_revid_read, 0)
13991d8037fSDirk Brandewie 	DEFINE_REG(14, 0, 0x10, 0, reg_init, reg_read, reg_write)
14091d8037fSDirk Brandewie 	DEFINE_REG(14, 0, 0x14, 0, reg_init, reg_read, reg_write)
14191d8037fSDirk Brandewie 	DEFINE_REG(14, 0, 0x18, 0, reg_init, reg_read, reg_write)
14291d8037fSDirk Brandewie 	DEFINE_REG(14, 0, 0x1C, 0, reg_init, reg_read, reg_write)
14391d8037fSDirk Brandewie 	DEFINE_REG(14, 0, 0x20, 0, reg_init, reg_read, reg_write)
14491d8037fSDirk Brandewie 	DEFINE_REG(14, 0, 0x24, (0x200), sata_reg_init, reg_read, reg_write)
14591d8037fSDirk Brandewie 	DEFINE_REG(15, 0, 0x10, (64*KB), reg_init, reg_read, reg_write)
14691d8037fSDirk Brandewie 	DEFINE_REG(15, 0, 0x14, (64*KB), reg_init, reg_read, reg_write)
14791d8037fSDirk Brandewie 	DEFINE_REG(16, 0, 0x10, (64*KB), reg_init, reg_read, reg_write)
14891d8037fSDirk Brandewie 	DEFINE_REG(16, 0, 0x14, (64*MB), reg_init, reg_read, reg_write)
14991d8037fSDirk Brandewie 	DEFINE_REG(16, 0, 0x18, (64*MB), reg_init, reg_read, reg_write)
15037aeec36SMaxime Bizon 	DEFINE_REG(16, 0, 0x3c, 256, reg_init, reg_noirq_read, reg_write)
15191d8037fSDirk Brandewie 	DEFINE_REG(17, 0, 0x10, (128*KB), reg_init, reg_read, reg_write)
15291d8037fSDirk Brandewie 	DEFINE_REG(18, 0, 0x10, (1*KB), reg_init, reg_read, reg_write)
15337aeec36SMaxime Bizon 	DEFINE_REG(18, 0, 0x3c, 256, reg_init, reg_noirq_read, reg_write)
15491d8037fSDirk Brandewie };
15591d8037fSDirk Brandewie 
init_sim_regs(void)15691d8037fSDirk Brandewie static void __init init_sim_regs(void)
15791d8037fSDirk Brandewie {
15891d8037fSDirk Brandewie 	int i;
15991d8037fSDirk Brandewie 
16091d8037fSDirk Brandewie 	for (i = 0; i < ARRAY_SIZE(bus1_fixups); i++) {
16191d8037fSDirk Brandewie 		if (bus1_fixups[i].init)
16291d8037fSDirk Brandewie 			bus1_fixups[i].init(&bus1_fixups[i]);
16391d8037fSDirk Brandewie 	}
16491d8037fSDirk Brandewie }
16591d8037fSDirk Brandewie 
extract_bytes(u32 * value,int reg,int len)16691d8037fSDirk Brandewie static inline void extract_bytes(u32 *value, int reg, int len)
16791d8037fSDirk Brandewie {
16891d8037fSDirk Brandewie 	uint32_t mask;
16991d8037fSDirk Brandewie 
17091d8037fSDirk Brandewie 	*value >>= ((reg & 3) * 8);
17191d8037fSDirk Brandewie 	mask = 0xFFFFFFFF >> ((4 - len) * 8);
17291d8037fSDirk Brandewie 	*value &= mask;
17391d8037fSDirk Brandewie }
17491d8037fSDirk Brandewie 
bridge_read(unsigned int devfn,int reg,int len,u32 * value)175*0253b04dSArnd Bergmann static int bridge_read(unsigned int devfn, int reg, int len, u32 *value)
17691d8037fSDirk Brandewie {
17791d8037fSDirk Brandewie 	u32 av_bridge_base, av_bridge_limit;
17891d8037fSDirk Brandewie 	int retval = 0;
17991d8037fSDirk Brandewie 
18091d8037fSDirk Brandewie 	switch (reg) {
18191d8037fSDirk Brandewie 	/* Make BARs appear to not request any memory. */
18291d8037fSDirk Brandewie 	case PCI_BASE_ADDRESS_0:
18391d8037fSDirk Brandewie 	case PCI_BASE_ADDRESS_0 + 1:
18491d8037fSDirk Brandewie 	case PCI_BASE_ADDRESS_0 + 2:
18591d8037fSDirk Brandewie 	case PCI_BASE_ADDRESS_0 + 3:
18691d8037fSDirk Brandewie 		*value = 0;
18791d8037fSDirk Brandewie 		break;
18891d8037fSDirk Brandewie 
18991d8037fSDirk Brandewie 		/* Since subordinate bus number register is hardwired
19091d8037fSDirk Brandewie 		 * to zero and read only, so do the simulation.
19191d8037fSDirk Brandewie 		 */
19291d8037fSDirk Brandewie 	case PCI_PRIMARY_BUS:
19391d8037fSDirk Brandewie 		if (len == 4)
19491d8037fSDirk Brandewie 			*value = 0x00010100;
19591d8037fSDirk Brandewie 		break;
19691d8037fSDirk Brandewie 
19791d8037fSDirk Brandewie 	case PCI_SUBORDINATE_BUS:
19891d8037fSDirk Brandewie 		*value = 1;
19991d8037fSDirk Brandewie 		break;
20091d8037fSDirk Brandewie 
20191d8037fSDirk Brandewie 	case PCI_MEMORY_BASE:
20291d8037fSDirk Brandewie 	case PCI_MEMORY_LIMIT:
20391d8037fSDirk Brandewie 		/* Get the A/V bridge base address. */
20491d8037fSDirk Brandewie 		pci_direct_conf1.read(0, 0, devfn,
20591d8037fSDirk Brandewie 				PCI_BASE_ADDRESS_0, 4, &av_bridge_base);
20691d8037fSDirk Brandewie 
20791d8037fSDirk Brandewie 		av_bridge_limit = av_bridge_base + (512*MB - 1);
20891d8037fSDirk Brandewie 		av_bridge_limit >>= 16;
20991d8037fSDirk Brandewie 		av_bridge_limit &= 0xFFF0;
21091d8037fSDirk Brandewie 
21191d8037fSDirk Brandewie 		av_bridge_base >>= 16;
21291d8037fSDirk Brandewie 		av_bridge_base &= 0xFFF0;
21391d8037fSDirk Brandewie 
21491d8037fSDirk Brandewie 		if (reg == PCI_MEMORY_LIMIT)
21591d8037fSDirk Brandewie 			*value = av_bridge_limit;
21691d8037fSDirk Brandewie 		else if (len == 2)
21791d8037fSDirk Brandewie 			*value = av_bridge_base;
21891d8037fSDirk Brandewie 		else
21991d8037fSDirk Brandewie 			*value = (av_bridge_limit << 16) | av_bridge_base;
22091d8037fSDirk Brandewie 		break;
22191d8037fSDirk Brandewie 		/* Make prefetchable memory limit smaller than prefetchable
22291d8037fSDirk Brandewie 		 * memory base, so not claim prefetchable memory space.
22391d8037fSDirk Brandewie 		 */
22491d8037fSDirk Brandewie 	case PCI_PREF_MEMORY_BASE:
22591d8037fSDirk Brandewie 		*value = 0xFFF0;
22691d8037fSDirk Brandewie 		break;
22791d8037fSDirk Brandewie 	case PCI_PREF_MEMORY_LIMIT:
22891d8037fSDirk Brandewie 		*value = 0x0;
22991d8037fSDirk Brandewie 		break;
23091d8037fSDirk Brandewie 		/* Make IO limit smaller than IO base, so not claim IO space. */
23191d8037fSDirk Brandewie 	case PCI_IO_BASE:
23291d8037fSDirk Brandewie 		*value = 0xF0;
23391d8037fSDirk Brandewie 		break;
23491d8037fSDirk Brandewie 	case PCI_IO_LIMIT:
23591d8037fSDirk Brandewie 		*value = 0;
23691d8037fSDirk Brandewie 		break;
23791d8037fSDirk Brandewie 	default:
23891d8037fSDirk Brandewie 		retval = 1;
23991d8037fSDirk Brandewie 	}
24091d8037fSDirk Brandewie 	return retval;
24191d8037fSDirk Brandewie }
24291d8037fSDirk Brandewie 
ce4100_bus1_read(unsigned int devfn,int reg,int len,u32 * value)243bb290fdaSThomas Gleixner static int ce4100_bus1_read(unsigned int devfn, int reg, int len, u32 *value)
24491d8037fSDirk Brandewie {
245bb290fdaSThomas Gleixner 	unsigned long flags;
24613884c66SSebastian Andrzej Siewior 	int i;
24791d8037fSDirk Brandewie 
24891d8037fSDirk Brandewie 	for (i = 0; i < ARRAY_SIZE(bus1_fixups); i++) {
24991d8037fSDirk Brandewie 		if (bus1_fixups[i].dev_func == devfn &&
25091d8037fSDirk Brandewie 		    bus1_fixups[i].reg == (reg & ~3) &&
25191d8037fSDirk Brandewie 		    bus1_fixups[i].read) {
252bb290fdaSThomas Gleixner 
253bb290fdaSThomas Gleixner 			raw_spin_lock_irqsave(&pci_config_lock, flags);
254bb290fdaSThomas Gleixner 			bus1_fixups[i].read(&(bus1_fixups[i]), value);
255bb290fdaSThomas Gleixner 			raw_spin_unlock_irqrestore(&pci_config_lock, flags);
25691d8037fSDirk Brandewie 			extract_bytes(value, reg, len);
25791d8037fSDirk Brandewie 			return 0;
25891d8037fSDirk Brandewie 		}
25991d8037fSDirk Brandewie 	}
260bb290fdaSThomas Gleixner 	return -1;
26191d8037fSDirk Brandewie }
26291d8037fSDirk Brandewie 
ce4100_conf_read(unsigned int seg,unsigned int bus,unsigned int devfn,int reg,int len,u32 * value)263bb290fdaSThomas Gleixner static int ce4100_conf_read(unsigned int seg, unsigned int bus,
264bb290fdaSThomas Gleixner 			    unsigned int devfn, int reg, int len, u32 *value)
265bb290fdaSThomas Gleixner {
266bb290fdaSThomas Gleixner 	WARN_ON(seg);
267bb290fdaSThomas Gleixner 
268bb290fdaSThomas Gleixner 	if (bus == 1 && !ce4100_bus1_read(devfn, reg, len, value))
269bb290fdaSThomas Gleixner 		return 0;
270bb290fdaSThomas Gleixner 
27191d8037fSDirk Brandewie 	if (bus == 0 && (PCI_DEVFN(1, 0) == devfn) &&
27291d8037fSDirk Brandewie 	    !bridge_read(devfn, reg, len, value))
27391d8037fSDirk Brandewie 		return 0;
27491d8037fSDirk Brandewie 
27591d8037fSDirk Brandewie 	return pci_direct_conf1.read(seg, bus, devfn, reg, len, value);
27691d8037fSDirk Brandewie }
27791d8037fSDirk Brandewie 
ce4100_bus1_write(unsigned int devfn,int reg,int len,u32 value)278bb290fdaSThomas Gleixner static int ce4100_bus1_write(unsigned int devfn, int reg, int len, u32 value)
27991d8037fSDirk Brandewie {
280bb290fdaSThomas Gleixner 	unsigned long flags;
28191d8037fSDirk Brandewie 	int i;
28291d8037fSDirk Brandewie 
28391d8037fSDirk Brandewie 	for (i = 0; i < ARRAY_SIZE(bus1_fixups); i++) {
28491d8037fSDirk Brandewie 		if (bus1_fixups[i].dev_func == devfn &&
28591d8037fSDirk Brandewie 		    bus1_fixups[i].reg == (reg & ~3) &&
28691d8037fSDirk Brandewie 		    bus1_fixups[i].write) {
287bb290fdaSThomas Gleixner 
288bb290fdaSThomas Gleixner 			raw_spin_lock_irqsave(&pci_config_lock, flags);
289bb290fdaSThomas Gleixner 			bus1_fixups[i].write(&(bus1_fixups[i]), value);
290bb290fdaSThomas Gleixner 			raw_spin_unlock_irqrestore(&pci_config_lock, flags);
29191d8037fSDirk Brandewie 			return 0;
29291d8037fSDirk Brandewie 		}
29391d8037fSDirk Brandewie 	}
294bb290fdaSThomas Gleixner 	return -1;
29591d8037fSDirk Brandewie }
29691d8037fSDirk Brandewie 
ce4100_conf_write(unsigned int seg,unsigned int bus,unsigned int devfn,int reg,int len,u32 value)297bb290fdaSThomas Gleixner static int ce4100_conf_write(unsigned int seg, unsigned int bus,
298bb290fdaSThomas Gleixner 			     unsigned int devfn, int reg, int len, u32 value)
299bb290fdaSThomas Gleixner {
300bb290fdaSThomas Gleixner 	WARN_ON(seg);
301bb290fdaSThomas Gleixner 
302bb290fdaSThomas Gleixner 	if (bus == 1 && !ce4100_bus1_write(devfn, reg, len, value))
303bb290fdaSThomas Gleixner 		return 0;
304bb290fdaSThomas Gleixner 
30591d8037fSDirk Brandewie 	/* Discard writes to A/V bridge BAR. */
30691d8037fSDirk Brandewie 	if (bus == 0 && PCI_DEVFN(1, 0) == devfn &&
30791d8037fSDirk Brandewie 	    ((reg & ~3) == PCI_BASE_ADDRESS_0))
30891d8037fSDirk Brandewie 		return 0;
30991d8037fSDirk Brandewie 
31091d8037fSDirk Brandewie 	return pci_direct_conf1.write(seg, bus, devfn, reg, len, value);
31191d8037fSDirk Brandewie }
31291d8037fSDirk Brandewie 
31372da0b07SJan Beulich static const struct pci_raw_ops ce4100_pci_conf = {
31491d8037fSDirk Brandewie 	.read	= ce4100_conf_read,
31591d8037fSDirk Brandewie 	.write	= ce4100_conf_write,
31691d8037fSDirk Brandewie };
31791d8037fSDirk Brandewie 
ce4100_pci_init(void)31803150171SSebastian Andrzej Siewior int __init ce4100_pci_init(void)
31991d8037fSDirk Brandewie {
32091d8037fSDirk Brandewie 	init_sim_regs();
32191d8037fSDirk Brandewie 	raw_pci_ops = &ce4100_pci_conf;
32203150171SSebastian Andrzej Siewior 	/* Indicate caller that it should invoke pci_legacy_init() */
32303150171SSebastian Andrzej Siewior 	return 1;
32491d8037fSDirk Brandewie }
325