xref: /openbmc/linux/arch/x86/kvm/svm/svm.h (revision 941518d6)
1 // SPDX-License-Identifier: GPL-2.0-only
2 /*
3  * Kernel-based Virtual Machine driver for Linux
4  *
5  * AMD SVM support
6  *
7  * Copyright (C) 2006 Qumranet, Inc.
8  * Copyright 2010 Red Hat, Inc. and/or its affiliates.
9  *
10  * Authors:
11  *   Yaniv Kamay  <yaniv@qumranet.com>
12  *   Avi Kivity   <avi@qumranet.com>
13  */
14 
15 #ifndef __SVM_SVM_H
16 #define __SVM_SVM_H
17 
18 #include <linux/kvm_types.h>
19 #include <linux/kvm_host.h>
20 #include <linux/bits.h>
21 
22 #include <asm/svm.h>
23 #include <asm/sev-common.h>
24 
25 #define __sme_page_pa(x) __sme_set(page_to_pfn(x) << PAGE_SHIFT)
26 
27 #define	IOPM_SIZE PAGE_SIZE * 3
28 #define	MSRPM_SIZE PAGE_SIZE * 2
29 
30 #define MAX_DIRECT_ACCESS_MSRS	20
31 #define MSRPM_OFFSETS	16
32 extern u32 msrpm_offsets[MSRPM_OFFSETS] __read_mostly;
33 extern bool npt_enabled;
34 extern bool intercept_smi;
35 
36 /*
37  * Clean bits in VMCB.
38  * VMCB_ALL_CLEAN_MASK might also need to
39  * be updated if this enum is modified.
40  */
41 enum {
42 	VMCB_INTERCEPTS, /* Intercept vectors, TSC offset,
43 			    pause filter count */
44 	VMCB_PERM_MAP,   /* IOPM Base and MSRPM Base */
45 	VMCB_ASID,	 /* ASID */
46 	VMCB_INTR,	 /* int_ctl, int_vector */
47 	VMCB_NPT,        /* npt_en, nCR3, gPAT */
48 	VMCB_CR,	 /* CR0, CR3, CR4, EFER */
49 	VMCB_DR,         /* DR6, DR7 */
50 	VMCB_DT,         /* GDT, IDT */
51 	VMCB_SEG,        /* CS, DS, SS, ES, CPL */
52 	VMCB_CR2,        /* CR2 only */
53 	VMCB_LBR,        /* DBGCTL, BR_FROM, BR_TO, LAST_EX_FROM, LAST_EX_TO */
54 	VMCB_AVIC,       /* AVIC APIC_BAR, AVIC APIC_BACKING_PAGE,
55 			  * AVIC PHYSICAL_TABLE pointer,
56 			  * AVIC LOGICAL_TABLE pointer
57 			  */
58 	VMCB_SW = 31,    /* Reserved for hypervisor/software use */
59 };
60 
61 #define VMCB_ALL_CLEAN_MASK (					\
62 	(1U << VMCB_INTERCEPTS) | (1U << VMCB_PERM_MAP) |	\
63 	(1U << VMCB_ASID) | (1U << VMCB_INTR) |			\
64 	(1U << VMCB_NPT) | (1U << VMCB_CR) | (1U << VMCB_DR) |	\
65 	(1U << VMCB_DT) | (1U << VMCB_SEG) | (1U << VMCB_CR2) |	\
66 	(1U << VMCB_LBR) | (1U << VMCB_AVIC) |			\
67 	(1U << VMCB_SW))
68 
69 /* TPR and CR2 are always written before VMRUN */
70 #define VMCB_ALWAYS_DIRTY_MASK	((1U << VMCB_INTR) | (1U << VMCB_CR2))
71 
72 struct kvm_sev_info {
73 	bool active;		/* SEV enabled guest */
74 	bool es_active;		/* SEV-ES enabled guest */
75 	unsigned int asid;	/* ASID used for this guest */
76 	unsigned int handle;	/* SEV firmware handle */
77 	int fd;			/* SEV device fd */
78 	unsigned long pages_locked; /* Number of pages locked */
79 	struct list_head regions_list;  /* List of registered regions */
80 	u64 ap_jump_table;	/* SEV-ES AP Jump Table address */
81 	struct kvm *enc_context_owner; /* Owner of copied encryption context */
82 	unsigned long num_mirrored_vms; /* Number of VMs sharing this ASID */
83 	struct misc_cg *misc_cg; /* For misc cgroup accounting */
84 	atomic_t migration_in_progress;
85 };
86 
87 struct kvm_svm {
88 	struct kvm kvm;
89 
90 	/* Struct members for AVIC */
91 	u32 avic_vm_id;
92 	struct page *avic_logical_id_table_page;
93 	struct page *avic_physical_id_table_page;
94 	struct hlist_node hnode;
95 
96 	struct kvm_sev_info sev_info;
97 };
98 
99 struct kvm_vcpu;
100 
101 struct kvm_vmcb_info {
102 	struct vmcb *ptr;
103 	unsigned long pa;
104 	int cpu;
105 	uint64_t asid_generation;
106 };
107 
108 struct vmcb_save_area_cached {
109 	u64 efer;
110 	u64 cr4;
111 	u64 cr3;
112 	u64 cr0;
113 	u64 dr7;
114 	u64 dr6;
115 };
116 
117 struct vmcb_ctrl_area_cached {
118 	u32 intercepts[MAX_INTERCEPT];
119 	u16 pause_filter_thresh;
120 	u16 pause_filter_count;
121 	u64 iopm_base_pa;
122 	u64 msrpm_base_pa;
123 	u64 tsc_offset;
124 	u32 asid;
125 	u8 tlb_ctl;
126 	u32 int_ctl;
127 	u32 int_vector;
128 	u32 int_state;
129 	u32 exit_code;
130 	u32 exit_code_hi;
131 	u64 exit_info_1;
132 	u64 exit_info_2;
133 	u32 exit_int_info;
134 	u32 exit_int_info_err;
135 	u64 nested_ctl;
136 	u32 event_inj;
137 	u32 event_inj_err;
138 	u64 nested_cr3;
139 	u64 virt_ext;
140 };
141 
142 struct svm_nested_state {
143 	struct kvm_vmcb_info vmcb02;
144 	u64 hsave_msr;
145 	u64 vm_cr_msr;
146 	u64 vmcb12_gpa;
147 	u64 last_vmcb12_gpa;
148 
149 	/* These are the merged vectors */
150 	u32 *msrpm;
151 
152 	/* A VMRUN has started but has not yet been performed, so
153 	 * we cannot inject a nested vmexit yet.  */
154 	bool nested_run_pending;
155 
156 	/* cache for control fields of the guest */
157 	struct vmcb_ctrl_area_cached ctl;
158 
159 	/*
160 	 * Note: this struct is not kept up-to-date while L2 runs; it is only
161 	 * valid within nested_svm_vmrun.
162 	 */
163 	struct vmcb_save_area_cached save;
164 
165 	bool initialized;
166 };
167 
168 struct vcpu_sev_es_state {
169 	/* SEV-ES support */
170 	struct vmcb_save_area *vmsa;
171 	struct ghcb *ghcb;
172 	struct kvm_host_map ghcb_map;
173 	bool received_first_sipi;
174 
175 	/* SEV-ES scratch area support */
176 	void *ghcb_sa;
177 	u32 ghcb_sa_len;
178 	bool ghcb_sa_sync;
179 	bool ghcb_sa_free;
180 };
181 
182 struct vcpu_svm {
183 	struct kvm_vcpu vcpu;
184 	/* vmcb always points at current_vmcb->ptr, it's purely a shorthand. */
185 	struct vmcb *vmcb;
186 	struct kvm_vmcb_info vmcb01;
187 	struct kvm_vmcb_info *current_vmcb;
188 	struct svm_cpu_data *svm_data;
189 	u32 asid;
190 	u32 sysenter_esp_hi;
191 	u32 sysenter_eip_hi;
192 	uint64_t tsc_aux;
193 
194 	u64 msr_decfg;
195 
196 	u64 next_rip;
197 
198 	u64 spec_ctrl;
199 
200 	u64 tsc_ratio_msr;
201 	/*
202 	 * Contains guest-controlled bits of VIRT_SPEC_CTRL, which will be
203 	 * translated into the appropriate L2_CFG bits on the host to
204 	 * perform speculative control.
205 	 */
206 	u64 virt_spec_ctrl;
207 
208 	u32 *msrpm;
209 
210 	ulong nmi_iret_rip;
211 
212 	struct svm_nested_state nested;
213 
214 	bool nmi_singlestep;
215 	u64 nmi_singlestep_guest_rflags;
216 
217 	unsigned int3_injected;
218 	unsigned long int3_rip;
219 
220 	/* cached guest cpuid flags for faster access */
221 	bool nrips_enabled                : 1;
222 	bool tsc_scaling_enabled          : 1;
223 
224 	u32 ldr_reg;
225 	u32 dfr_reg;
226 	struct page *avic_backing_page;
227 	u64 *avic_physical_id_cache;
228 
229 	/*
230 	 * Per-vcpu list of struct amd_svm_iommu_ir:
231 	 * This is used mainly to store interrupt remapping information used
232 	 * when update the vcpu affinity. This avoids the need to scan for
233 	 * IRTE and try to match ga_tag in the IOMMU driver.
234 	 */
235 	struct list_head ir_list;
236 	spinlock_t ir_list_lock;
237 
238 	/* Save desired MSR intercept (read: pass-through) state */
239 	struct {
240 		DECLARE_BITMAP(read, MAX_DIRECT_ACCESS_MSRS);
241 		DECLARE_BITMAP(write, MAX_DIRECT_ACCESS_MSRS);
242 	} shadow_msr_intercept;
243 
244 	struct vcpu_sev_es_state sev_es;
245 
246 	bool guest_state_loaded;
247 };
248 
249 struct svm_cpu_data {
250 	int cpu;
251 
252 	u64 asid_generation;
253 	u32 max_asid;
254 	u32 next_asid;
255 	u32 min_asid;
256 	struct kvm_ldttss_desc *tss_desc;
257 
258 	struct page *save_area;
259 	struct vmcb *current_vmcb;
260 
261 	/* index = sev_asid, value = vmcb pointer */
262 	struct vmcb **sev_vmcbs;
263 };
264 
265 DECLARE_PER_CPU(struct svm_cpu_data *, svm_data);
266 
267 void recalc_intercepts(struct vcpu_svm *svm);
268 
269 static __always_inline struct kvm_svm *to_kvm_svm(struct kvm *kvm)
270 {
271 	return container_of(kvm, struct kvm_svm, kvm);
272 }
273 
274 static __always_inline bool sev_guest(struct kvm *kvm)
275 {
276 #ifdef CONFIG_KVM_AMD_SEV
277 	struct kvm_sev_info *sev = &to_kvm_svm(kvm)->sev_info;
278 
279 	return sev->active;
280 #else
281 	return false;
282 #endif
283 }
284 
285 static __always_inline bool sev_es_guest(struct kvm *kvm)
286 {
287 #ifdef CONFIG_KVM_AMD_SEV
288 	struct kvm_sev_info *sev = &to_kvm_svm(kvm)->sev_info;
289 
290 	return sev->es_active && !WARN_ON_ONCE(!sev->active);
291 #else
292 	return false;
293 #endif
294 }
295 
296 static inline void vmcb_mark_all_dirty(struct vmcb *vmcb)
297 {
298 	vmcb->control.clean = 0;
299 }
300 
301 static inline void vmcb_mark_all_clean(struct vmcb *vmcb)
302 {
303 	vmcb->control.clean = VMCB_ALL_CLEAN_MASK
304 			       & ~VMCB_ALWAYS_DIRTY_MASK;
305 }
306 
307 static inline bool vmcb_is_clean(struct vmcb *vmcb, int bit)
308 {
309 	return (vmcb->control.clean & (1 << bit));
310 }
311 
312 static inline void vmcb_mark_dirty(struct vmcb *vmcb, int bit)
313 {
314 	vmcb->control.clean &= ~(1 << bit);
315 }
316 
317 static inline bool vmcb_is_dirty(struct vmcb *vmcb, int bit)
318 {
319         return !test_bit(bit, (unsigned long *)&vmcb->control.clean);
320 }
321 
322 static __always_inline struct vcpu_svm *to_svm(struct kvm_vcpu *vcpu)
323 {
324 	return container_of(vcpu, struct vcpu_svm, vcpu);
325 }
326 
327 /*
328  * Only the PDPTRs are loaded on demand into the shadow MMU.  All other
329  * fields are synchronized in handle_exit, because accessing the VMCB is cheap.
330  *
331  * CR3 might be out of date in the VMCB but it is not marked dirty; instead,
332  * KVM_REQ_LOAD_MMU_PGD is always requested when the cached vcpu->arch.cr3
333  * is changed.  svm_load_mmu_pgd() then syncs the new CR3 value into the VMCB.
334  */
335 #define SVM_REGS_LAZY_LOAD_SET	(1 << VCPU_EXREG_PDPTR)
336 
337 static inline void vmcb_set_intercept(struct vmcb_control_area *control, u32 bit)
338 {
339 	WARN_ON_ONCE(bit >= 32 * MAX_INTERCEPT);
340 	__set_bit(bit, (unsigned long *)&control->intercepts);
341 }
342 
343 static inline void vmcb_clr_intercept(struct vmcb_control_area *control, u32 bit)
344 {
345 	WARN_ON_ONCE(bit >= 32 * MAX_INTERCEPT);
346 	__clear_bit(bit, (unsigned long *)&control->intercepts);
347 }
348 
349 static inline bool vmcb_is_intercept(struct vmcb_control_area *control, u32 bit)
350 {
351 	WARN_ON_ONCE(bit >= 32 * MAX_INTERCEPT);
352 	return test_bit(bit, (unsigned long *)&control->intercepts);
353 }
354 
355 static inline bool vmcb12_is_intercept(struct vmcb_ctrl_area_cached *control, u32 bit)
356 {
357 	WARN_ON_ONCE(bit >= 32 * MAX_INTERCEPT);
358 	return test_bit(bit, (unsigned long *)&control->intercepts);
359 }
360 
361 static inline void set_dr_intercepts(struct vcpu_svm *svm)
362 {
363 	struct vmcb *vmcb = svm->vmcb01.ptr;
364 
365 	if (!sev_es_guest(svm->vcpu.kvm)) {
366 		vmcb_set_intercept(&vmcb->control, INTERCEPT_DR0_READ);
367 		vmcb_set_intercept(&vmcb->control, INTERCEPT_DR1_READ);
368 		vmcb_set_intercept(&vmcb->control, INTERCEPT_DR2_READ);
369 		vmcb_set_intercept(&vmcb->control, INTERCEPT_DR3_READ);
370 		vmcb_set_intercept(&vmcb->control, INTERCEPT_DR4_READ);
371 		vmcb_set_intercept(&vmcb->control, INTERCEPT_DR5_READ);
372 		vmcb_set_intercept(&vmcb->control, INTERCEPT_DR6_READ);
373 		vmcb_set_intercept(&vmcb->control, INTERCEPT_DR0_WRITE);
374 		vmcb_set_intercept(&vmcb->control, INTERCEPT_DR1_WRITE);
375 		vmcb_set_intercept(&vmcb->control, INTERCEPT_DR2_WRITE);
376 		vmcb_set_intercept(&vmcb->control, INTERCEPT_DR3_WRITE);
377 		vmcb_set_intercept(&vmcb->control, INTERCEPT_DR4_WRITE);
378 		vmcb_set_intercept(&vmcb->control, INTERCEPT_DR5_WRITE);
379 		vmcb_set_intercept(&vmcb->control, INTERCEPT_DR6_WRITE);
380 	}
381 
382 	vmcb_set_intercept(&vmcb->control, INTERCEPT_DR7_READ);
383 	vmcb_set_intercept(&vmcb->control, INTERCEPT_DR7_WRITE);
384 
385 	recalc_intercepts(svm);
386 }
387 
388 static inline void clr_dr_intercepts(struct vcpu_svm *svm)
389 {
390 	struct vmcb *vmcb = svm->vmcb01.ptr;
391 
392 	vmcb->control.intercepts[INTERCEPT_DR] = 0;
393 
394 	/* DR7 access must remain intercepted for an SEV-ES guest */
395 	if (sev_es_guest(svm->vcpu.kvm)) {
396 		vmcb_set_intercept(&vmcb->control, INTERCEPT_DR7_READ);
397 		vmcb_set_intercept(&vmcb->control, INTERCEPT_DR7_WRITE);
398 	}
399 
400 	recalc_intercepts(svm);
401 }
402 
403 static inline void set_exception_intercept(struct vcpu_svm *svm, u32 bit)
404 {
405 	struct vmcb *vmcb = svm->vmcb01.ptr;
406 
407 	WARN_ON_ONCE(bit >= 32);
408 	vmcb_set_intercept(&vmcb->control, INTERCEPT_EXCEPTION_OFFSET + bit);
409 
410 	recalc_intercepts(svm);
411 }
412 
413 static inline void clr_exception_intercept(struct vcpu_svm *svm, u32 bit)
414 {
415 	struct vmcb *vmcb = svm->vmcb01.ptr;
416 
417 	WARN_ON_ONCE(bit >= 32);
418 	vmcb_clr_intercept(&vmcb->control, INTERCEPT_EXCEPTION_OFFSET + bit);
419 
420 	recalc_intercepts(svm);
421 }
422 
423 static inline void svm_set_intercept(struct vcpu_svm *svm, int bit)
424 {
425 	struct vmcb *vmcb = svm->vmcb01.ptr;
426 
427 	vmcb_set_intercept(&vmcb->control, bit);
428 
429 	recalc_intercepts(svm);
430 }
431 
432 static inline void svm_clr_intercept(struct vcpu_svm *svm, int bit)
433 {
434 	struct vmcb *vmcb = svm->vmcb01.ptr;
435 
436 	vmcb_clr_intercept(&vmcb->control, bit);
437 
438 	recalc_intercepts(svm);
439 }
440 
441 static inline bool svm_is_intercept(struct vcpu_svm *svm, int bit)
442 {
443 	return vmcb_is_intercept(&svm->vmcb->control, bit);
444 }
445 
446 static inline bool vgif_enabled(struct vcpu_svm *svm)
447 {
448 	return !!(svm->vmcb->control.int_ctl & V_GIF_ENABLE_MASK);
449 }
450 
451 static inline void enable_gif(struct vcpu_svm *svm)
452 {
453 	if (vgif_enabled(svm))
454 		svm->vmcb->control.int_ctl |= V_GIF_MASK;
455 	else
456 		svm->vcpu.arch.hflags |= HF_GIF_MASK;
457 }
458 
459 static inline void disable_gif(struct vcpu_svm *svm)
460 {
461 	if (vgif_enabled(svm))
462 		svm->vmcb->control.int_ctl &= ~V_GIF_MASK;
463 	else
464 		svm->vcpu.arch.hflags &= ~HF_GIF_MASK;
465 }
466 
467 static inline bool gif_set(struct vcpu_svm *svm)
468 {
469 	if (vgif_enabled(svm))
470 		return !!(svm->vmcb->control.int_ctl & V_GIF_MASK);
471 	else
472 		return !!(svm->vcpu.arch.hflags & HF_GIF_MASK);
473 }
474 
475 /* svm.c */
476 #define MSR_INVALID				0xffffffffU
477 
478 extern bool dump_invalid_vmcb;
479 
480 u32 svm_msrpm_offset(u32 msr);
481 u32 *svm_vcpu_alloc_msrpm(void);
482 void svm_vcpu_init_msrpm(struct kvm_vcpu *vcpu, u32 *msrpm);
483 void svm_vcpu_free_msrpm(u32 *msrpm);
484 
485 int svm_set_efer(struct kvm_vcpu *vcpu, u64 efer);
486 void svm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0);
487 void svm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
488 void svm_flush_tlb(struct kvm_vcpu *vcpu);
489 void disable_nmi_singlestep(struct vcpu_svm *svm);
490 bool svm_smi_blocked(struct kvm_vcpu *vcpu);
491 bool svm_nmi_blocked(struct kvm_vcpu *vcpu);
492 bool svm_interrupt_blocked(struct kvm_vcpu *vcpu);
493 void svm_set_gif(struct vcpu_svm *svm, bool value);
494 int svm_invoke_exit_handler(struct kvm_vcpu *vcpu, u64 exit_code);
495 void set_msr_interception(struct kvm_vcpu *vcpu, u32 *msrpm, u32 msr,
496 			  int read, int write);
497 
498 /* nested.c */
499 
500 #define NESTED_EXIT_HOST	0	/* Exit handled on host level */
501 #define NESTED_EXIT_DONE	1	/* Exit caused nested vmexit  */
502 #define NESTED_EXIT_CONTINUE	2	/* Further checks needed      */
503 
504 static inline bool nested_svm_virtualize_tpr(struct kvm_vcpu *vcpu)
505 {
506 	struct vcpu_svm *svm = to_svm(vcpu);
507 
508 	return is_guest_mode(vcpu) && (svm->nested.ctl.int_ctl & V_INTR_MASKING_MASK);
509 }
510 
511 static inline bool nested_exit_on_smi(struct vcpu_svm *svm)
512 {
513 	return vmcb12_is_intercept(&svm->nested.ctl, INTERCEPT_SMI);
514 }
515 
516 static inline bool nested_exit_on_intr(struct vcpu_svm *svm)
517 {
518 	return vmcb12_is_intercept(&svm->nested.ctl, INTERCEPT_INTR);
519 }
520 
521 static inline bool nested_exit_on_nmi(struct vcpu_svm *svm)
522 {
523 	return vmcb12_is_intercept(&svm->nested.ctl, INTERCEPT_NMI);
524 }
525 
526 int enter_svm_guest_mode(struct kvm_vcpu *vcpu,
527 			 u64 vmcb_gpa, struct vmcb *vmcb12, bool from_vmrun);
528 void svm_leave_nested(struct vcpu_svm *svm);
529 void svm_free_nested(struct vcpu_svm *svm);
530 int svm_allocate_nested(struct vcpu_svm *svm);
531 int nested_svm_vmrun(struct kvm_vcpu *vcpu);
532 void svm_copy_vmrun_state(struct vmcb_save_area *to_save,
533 			  struct vmcb_save_area *from_save);
534 void svm_copy_vmloadsave_state(struct vmcb *to_vmcb, struct vmcb *from_vmcb);
535 int nested_svm_vmexit(struct vcpu_svm *svm);
536 
537 static inline int nested_svm_simple_vmexit(struct vcpu_svm *svm, u32 exit_code)
538 {
539 	svm->vmcb->control.exit_code   = exit_code;
540 	svm->vmcb->control.exit_info_1 = 0;
541 	svm->vmcb->control.exit_info_2 = 0;
542 	return nested_svm_vmexit(svm);
543 }
544 
545 int nested_svm_exit_handled(struct vcpu_svm *svm);
546 int nested_svm_check_permissions(struct kvm_vcpu *vcpu);
547 int nested_svm_check_exception(struct vcpu_svm *svm, unsigned nr,
548 			       bool has_error_code, u32 error_code);
549 int nested_svm_exit_special(struct vcpu_svm *svm);
550 void nested_svm_update_tsc_ratio_msr(struct kvm_vcpu *vcpu);
551 void svm_write_tsc_multiplier(struct kvm_vcpu *vcpu, u64 multiplier);
552 void nested_copy_vmcb_control_to_cache(struct vcpu_svm *svm,
553 				       struct vmcb_control_area *control);
554 void nested_copy_vmcb_save_to_cache(struct vcpu_svm *svm,
555 				    struct vmcb_save_area *save);
556 void nested_sync_control_from_vmcb02(struct vcpu_svm *svm);
557 void nested_vmcb02_compute_g_pat(struct vcpu_svm *svm);
558 void svm_switch_vmcb(struct vcpu_svm *svm, struct kvm_vmcb_info *target_vmcb);
559 
560 extern struct kvm_x86_nested_ops svm_nested_ops;
561 
562 /* avic.c */
563 
564 #define AVIC_LOGICAL_ID_ENTRY_GUEST_PHYSICAL_ID_MASK	(0xFF)
565 #define AVIC_LOGICAL_ID_ENTRY_VALID_BIT			31
566 #define AVIC_LOGICAL_ID_ENTRY_VALID_MASK		(1 << 31)
567 
568 #define AVIC_PHYSICAL_ID_ENTRY_HOST_PHYSICAL_ID_MASK	(0xFFULL)
569 #define AVIC_PHYSICAL_ID_ENTRY_BACKING_PAGE_MASK	(0xFFFFFFFFFFULL << 12)
570 #define AVIC_PHYSICAL_ID_ENTRY_IS_RUNNING_MASK		(1ULL << 62)
571 #define AVIC_PHYSICAL_ID_ENTRY_VALID_MASK		(1ULL << 63)
572 
573 #define VMCB_AVIC_APIC_BAR_MASK		0xFFFFFFFFFF000ULL
574 
575 int avic_ga_log_notifier(u32 ga_tag);
576 void avic_vm_destroy(struct kvm *kvm);
577 int avic_vm_init(struct kvm *kvm);
578 void avic_init_vmcb(struct vcpu_svm *svm);
579 int avic_incomplete_ipi_interception(struct kvm_vcpu *vcpu);
580 int avic_unaccelerated_access_interception(struct kvm_vcpu *vcpu);
581 int avic_init_vcpu(struct vcpu_svm *svm);
582 void avic_vcpu_load(struct kvm_vcpu *vcpu, int cpu);
583 void avic_vcpu_put(struct kvm_vcpu *vcpu);
584 void avic_post_state_restore(struct kvm_vcpu *vcpu);
585 void svm_set_virtual_apic_mode(struct kvm_vcpu *vcpu);
586 void svm_refresh_apicv_exec_ctrl(struct kvm_vcpu *vcpu);
587 bool svm_check_apicv_inhibit_reasons(ulong bit);
588 void svm_load_eoi_exitmap(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap);
589 void svm_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr);
590 void svm_hwapic_isr_update(struct kvm_vcpu *vcpu, int max_isr);
591 int svm_deliver_avic_intr(struct kvm_vcpu *vcpu, int vec);
592 bool svm_dy_apicv_has_pending_interrupt(struct kvm_vcpu *vcpu);
593 int svm_update_pi_irte(struct kvm *kvm, unsigned int host_irq,
594 		       uint32_t guest_irq, bool set);
595 void avic_vcpu_blocking(struct kvm_vcpu *vcpu);
596 void avic_vcpu_unblocking(struct kvm_vcpu *vcpu);
597 
598 /* sev.c */
599 
600 #define GHCB_VERSION_MAX	1ULL
601 #define GHCB_VERSION_MIN	1ULL
602 
603 
604 extern unsigned int max_sev_asid;
605 
606 void sev_vm_destroy(struct kvm *kvm);
607 int svm_mem_enc_op(struct kvm *kvm, void __user *argp);
608 int svm_register_enc_region(struct kvm *kvm,
609 			    struct kvm_enc_region *range);
610 int svm_unregister_enc_region(struct kvm *kvm,
611 			      struct kvm_enc_region *range);
612 int svm_vm_copy_asid_from(struct kvm *kvm, unsigned int source_fd);
613 int svm_vm_migrate_from(struct kvm *kvm, unsigned int source_fd);
614 void pre_sev_run(struct vcpu_svm *svm, int cpu);
615 void __init sev_set_cpu_caps(void);
616 void __init sev_hardware_setup(void);
617 void sev_hardware_teardown(void);
618 int sev_cpu_init(struct svm_cpu_data *sd);
619 void sev_free_vcpu(struct kvm_vcpu *vcpu);
620 int sev_handle_vmgexit(struct kvm_vcpu *vcpu);
621 int sev_es_string_io(struct vcpu_svm *svm, int size, unsigned int port, int in);
622 void sev_es_init_vmcb(struct vcpu_svm *svm);
623 void sev_es_vcpu_reset(struct vcpu_svm *svm);
624 void sev_vcpu_deliver_sipi_vector(struct kvm_vcpu *vcpu, u8 vector);
625 void sev_es_prepare_guest_switch(struct vcpu_svm *svm, unsigned int cpu);
626 void sev_es_unmap_ghcb(struct vcpu_svm *svm);
627 
628 /* vmenter.S */
629 
630 void __svm_sev_es_vcpu_run(unsigned long vmcb_pa);
631 void __svm_vcpu_run(unsigned long vmcb_pa, unsigned long *regs);
632 
633 #endif
634