xref: /openbmc/linux/arch/x86/kvm/svm/svm.c (revision e8ec0493)
1 #define pr_fmt(fmt) "SVM: " fmt
2 
3 #include <linux/kvm_host.h>
4 
5 #include "irq.h"
6 #include "mmu.h"
7 #include "kvm_cache_regs.h"
8 #include "x86.h"
9 #include "cpuid.h"
10 #include "pmu.h"
11 
12 #include <linux/module.h>
13 #include <linux/mod_devicetable.h>
14 #include <linux/kernel.h>
15 #include <linux/vmalloc.h>
16 #include <linux/highmem.h>
17 #include <linux/amd-iommu.h>
18 #include <linux/sched.h>
19 #include <linux/trace_events.h>
20 #include <linux/slab.h>
21 #include <linux/hashtable.h>
22 #include <linux/frame.h>
23 #include <linux/psp-sev.h>
24 #include <linux/file.h>
25 #include <linux/pagemap.h>
26 #include <linux/swap.h>
27 #include <linux/rwsem.h>
28 
29 #include <asm/apic.h>
30 #include <asm/perf_event.h>
31 #include <asm/tlbflush.h>
32 #include <asm/desc.h>
33 #include <asm/debugreg.h>
34 #include <asm/kvm_para.h>
35 #include <asm/irq_remapping.h>
36 #include <asm/mce.h>
37 #include <asm/spec-ctrl.h>
38 #include <asm/cpu_device_id.h>
39 
40 #include <asm/virtext.h>
41 #include "trace.h"
42 
43 #include "svm.h"
44 
45 #define __ex(x) __kvm_handle_fault_on_reboot(x)
46 
47 MODULE_AUTHOR("Qumranet");
48 MODULE_LICENSE("GPL");
49 
50 #ifdef MODULE
51 static const struct x86_cpu_id svm_cpu_id[] = {
52 	X86_MATCH_FEATURE(X86_FEATURE_SVM, NULL),
53 	{}
54 };
55 MODULE_DEVICE_TABLE(x86cpu, svm_cpu_id);
56 #endif
57 
58 #define IOPM_ALLOC_ORDER 2
59 #define MSRPM_ALLOC_ORDER 1
60 
61 #define SEG_TYPE_LDT 2
62 #define SEG_TYPE_BUSY_TSS16 3
63 
64 #define SVM_FEATURE_LBRV           (1 <<  1)
65 #define SVM_FEATURE_SVML           (1 <<  2)
66 #define SVM_FEATURE_TSC_RATE       (1 <<  4)
67 #define SVM_FEATURE_VMCB_CLEAN     (1 <<  5)
68 #define SVM_FEATURE_FLUSH_ASID     (1 <<  6)
69 #define SVM_FEATURE_DECODE_ASSIST  (1 <<  7)
70 #define SVM_FEATURE_PAUSE_FILTER   (1 << 10)
71 
72 #define DEBUGCTL_RESERVED_BITS (~(0x3fULL))
73 
74 #define TSC_RATIO_RSVD          0xffffff0000000000ULL
75 #define TSC_RATIO_MIN		0x0000000000000001ULL
76 #define TSC_RATIO_MAX		0x000000ffffffffffULL
77 
78 static bool erratum_383_found __read_mostly;
79 
80 u32 msrpm_offsets[MSRPM_OFFSETS] __read_mostly;
81 
82 /*
83  * Set osvw_len to higher value when updated Revision Guides
84  * are published and we know what the new status bits are
85  */
86 static uint64_t osvw_len = 4, osvw_status;
87 
88 static DEFINE_PER_CPU(u64, current_tsc_ratio);
89 #define TSC_RATIO_DEFAULT	0x0100000000ULL
90 
91 static const struct svm_direct_access_msrs {
92 	u32 index;   /* Index of the MSR */
93 	bool always; /* True if intercept is always on */
94 } direct_access_msrs[] = {
95 	{ .index = MSR_STAR,				.always = true  },
96 	{ .index = MSR_IA32_SYSENTER_CS,		.always = true  },
97 #ifdef CONFIG_X86_64
98 	{ .index = MSR_GS_BASE,				.always = true  },
99 	{ .index = MSR_FS_BASE,				.always = true  },
100 	{ .index = MSR_KERNEL_GS_BASE,			.always = true  },
101 	{ .index = MSR_LSTAR,				.always = true  },
102 	{ .index = MSR_CSTAR,				.always = true  },
103 	{ .index = MSR_SYSCALL_MASK,			.always = true  },
104 #endif
105 	{ .index = MSR_IA32_SPEC_CTRL,			.always = false },
106 	{ .index = MSR_IA32_PRED_CMD,			.always = false },
107 	{ .index = MSR_IA32_LASTBRANCHFROMIP,		.always = false },
108 	{ .index = MSR_IA32_LASTBRANCHTOIP,		.always = false },
109 	{ .index = MSR_IA32_LASTINTFROMIP,		.always = false },
110 	{ .index = MSR_IA32_LASTINTTOIP,		.always = false },
111 	{ .index = MSR_INVALID,				.always = false },
112 };
113 
114 /* enable NPT for AMD64 and X86 with PAE */
115 #if defined(CONFIG_X86_64) || defined(CONFIG_X86_PAE)
116 bool npt_enabled = true;
117 #else
118 bool npt_enabled;
119 #endif
120 
121 /*
122  * These 2 parameters are used to config the controls for Pause-Loop Exiting:
123  * pause_filter_count: On processors that support Pause filtering(indicated
124  *	by CPUID Fn8000_000A_EDX), the VMCB provides a 16 bit pause filter
125  *	count value. On VMRUN this value is loaded into an internal counter.
126  *	Each time a pause instruction is executed, this counter is decremented
127  *	until it reaches zero at which time a #VMEXIT is generated if pause
128  *	intercept is enabled. Refer to  AMD APM Vol 2 Section 15.14.4 Pause
129  *	Intercept Filtering for more details.
130  *	This also indicate if ple logic enabled.
131  *
132  * pause_filter_thresh: In addition, some processor families support advanced
133  *	pause filtering (indicated by CPUID Fn8000_000A_EDX) upper bound on
134  *	the amount of time a guest is allowed to execute in a pause loop.
135  *	In this mode, a 16-bit pause filter threshold field is added in the
136  *	VMCB. The threshold value is a cycle count that is used to reset the
137  *	pause counter. As with simple pause filtering, VMRUN loads the pause
138  *	count value from VMCB into an internal counter. Then, on each pause
139  *	instruction the hardware checks the elapsed number of cycles since
140  *	the most recent pause instruction against the pause filter threshold.
141  *	If the elapsed cycle count is greater than the pause filter threshold,
142  *	then the internal pause count is reloaded from the VMCB and execution
143  *	continues. If the elapsed cycle count is less than the pause filter
144  *	threshold, then the internal pause count is decremented. If the count
145  *	value is less than zero and PAUSE intercept is enabled, a #VMEXIT is
146  *	triggered. If advanced pause filtering is supported and pause filter
147  *	threshold field is set to zero, the filter will operate in the simpler,
148  *	count only mode.
149  */
150 
151 static unsigned short pause_filter_thresh = KVM_DEFAULT_PLE_GAP;
152 module_param(pause_filter_thresh, ushort, 0444);
153 
154 static unsigned short pause_filter_count = KVM_SVM_DEFAULT_PLE_WINDOW;
155 module_param(pause_filter_count, ushort, 0444);
156 
157 /* Default doubles per-vcpu window every exit. */
158 static unsigned short pause_filter_count_grow = KVM_DEFAULT_PLE_WINDOW_GROW;
159 module_param(pause_filter_count_grow, ushort, 0444);
160 
161 /* Default resets per-vcpu window every exit to pause_filter_count. */
162 static unsigned short pause_filter_count_shrink = KVM_DEFAULT_PLE_WINDOW_SHRINK;
163 module_param(pause_filter_count_shrink, ushort, 0444);
164 
165 /* Default is to compute the maximum so we can never overflow. */
166 static unsigned short pause_filter_count_max = KVM_SVM_DEFAULT_PLE_WINDOW_MAX;
167 module_param(pause_filter_count_max, ushort, 0444);
168 
169 /* allow nested paging (virtualized MMU) for all guests */
170 static int npt = true;
171 module_param(npt, int, S_IRUGO);
172 
173 /* allow nested virtualization in KVM/SVM */
174 static int nested = true;
175 module_param(nested, int, S_IRUGO);
176 
177 /* enable/disable Next RIP Save */
178 static int nrips = true;
179 module_param(nrips, int, 0444);
180 
181 /* enable/disable Virtual VMLOAD VMSAVE */
182 static int vls = true;
183 module_param(vls, int, 0444);
184 
185 /* enable/disable Virtual GIF */
186 static int vgif = true;
187 module_param(vgif, int, 0444);
188 
189 /* enable/disable SEV support */
190 static int sev = IS_ENABLED(CONFIG_AMD_MEM_ENCRYPT_ACTIVE_BY_DEFAULT);
191 module_param(sev, int, 0444);
192 
193 static bool __read_mostly dump_invalid_vmcb = 0;
194 module_param(dump_invalid_vmcb, bool, 0644);
195 
196 static u8 rsm_ins_bytes[] = "\x0f\xaa";
197 
198 static void svm_complete_interrupts(struct vcpu_svm *svm);
199 
200 static unsigned long iopm_base;
201 
202 struct kvm_ldttss_desc {
203 	u16 limit0;
204 	u16 base0;
205 	unsigned base1:8, type:5, dpl:2, p:1;
206 	unsigned limit1:4, zero0:3, g:1, base2:8;
207 	u32 base3;
208 	u32 zero1;
209 } __attribute__((packed));
210 
211 DEFINE_PER_CPU(struct svm_cpu_data *, svm_data);
212 
213 static const u32 msrpm_ranges[] = {0, 0xc0000000, 0xc0010000};
214 
215 #define NUM_MSR_MAPS ARRAY_SIZE(msrpm_ranges)
216 #define MSRS_RANGE_SIZE 2048
217 #define MSRS_IN_RANGE (MSRS_RANGE_SIZE * 8 / 2)
218 
219 u32 svm_msrpm_offset(u32 msr)
220 {
221 	u32 offset;
222 	int i;
223 
224 	for (i = 0; i < NUM_MSR_MAPS; i++) {
225 		if (msr < msrpm_ranges[i] ||
226 		    msr >= msrpm_ranges[i] + MSRS_IN_RANGE)
227 			continue;
228 
229 		offset  = (msr - msrpm_ranges[i]) / 4; /* 4 msrs per u8 */
230 		offset += (i * MSRS_RANGE_SIZE);       /* add range offset */
231 
232 		/* Now we have the u8 offset - but need the u32 offset */
233 		return offset / 4;
234 	}
235 
236 	/* MSR not in any range */
237 	return MSR_INVALID;
238 }
239 
240 #define MAX_INST_SIZE 15
241 
242 static inline void clgi(void)
243 {
244 	asm volatile (__ex("clgi"));
245 }
246 
247 static inline void stgi(void)
248 {
249 	asm volatile (__ex("stgi"));
250 }
251 
252 static inline void invlpga(unsigned long addr, u32 asid)
253 {
254 	asm volatile (__ex("invlpga %1, %0") : : "c"(asid), "a"(addr));
255 }
256 
257 static int get_npt_level(struct kvm_vcpu *vcpu)
258 {
259 #ifdef CONFIG_X86_64
260 	return PT64_ROOT_4LEVEL;
261 #else
262 	return PT32E_ROOT_LEVEL;
263 #endif
264 }
265 
266 void svm_set_efer(struct kvm_vcpu *vcpu, u64 efer)
267 {
268 	struct vcpu_svm *svm = to_svm(vcpu);
269 	vcpu->arch.efer = efer;
270 
271 	if (!npt_enabled) {
272 		/* Shadow paging assumes NX to be available.  */
273 		efer |= EFER_NX;
274 
275 		if (!(efer & EFER_LMA))
276 			efer &= ~EFER_LME;
277 	}
278 
279 	if (!(efer & EFER_SVME)) {
280 		svm_leave_nested(svm);
281 		svm_set_gif(svm, true);
282 	}
283 
284 	svm->vmcb->save.efer = efer | EFER_SVME;
285 	mark_dirty(svm->vmcb, VMCB_CR);
286 }
287 
288 static int is_external_interrupt(u32 info)
289 {
290 	info &= SVM_EVTINJ_TYPE_MASK | SVM_EVTINJ_VALID;
291 	return info == (SVM_EVTINJ_VALID | SVM_EVTINJ_TYPE_INTR);
292 }
293 
294 static u32 svm_get_interrupt_shadow(struct kvm_vcpu *vcpu)
295 {
296 	struct vcpu_svm *svm = to_svm(vcpu);
297 	u32 ret = 0;
298 
299 	if (svm->vmcb->control.int_state & SVM_INTERRUPT_SHADOW_MASK)
300 		ret = KVM_X86_SHADOW_INT_STI | KVM_X86_SHADOW_INT_MOV_SS;
301 	return ret;
302 }
303 
304 static void svm_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
305 {
306 	struct vcpu_svm *svm = to_svm(vcpu);
307 
308 	if (mask == 0)
309 		svm->vmcb->control.int_state &= ~SVM_INTERRUPT_SHADOW_MASK;
310 	else
311 		svm->vmcb->control.int_state |= SVM_INTERRUPT_SHADOW_MASK;
312 
313 }
314 
315 static int skip_emulated_instruction(struct kvm_vcpu *vcpu)
316 {
317 	struct vcpu_svm *svm = to_svm(vcpu);
318 
319 	if (nrips && svm->vmcb->control.next_rip != 0) {
320 		WARN_ON_ONCE(!static_cpu_has(X86_FEATURE_NRIPS));
321 		svm->next_rip = svm->vmcb->control.next_rip;
322 	}
323 
324 	if (!svm->next_rip) {
325 		if (!kvm_emulate_instruction(vcpu, EMULTYPE_SKIP))
326 			return 0;
327 	} else {
328 		kvm_rip_write(vcpu, svm->next_rip);
329 	}
330 	svm_set_interrupt_shadow(vcpu, 0);
331 
332 	return 1;
333 }
334 
335 static void svm_queue_exception(struct kvm_vcpu *vcpu)
336 {
337 	struct vcpu_svm *svm = to_svm(vcpu);
338 	unsigned nr = vcpu->arch.exception.nr;
339 	bool has_error_code = vcpu->arch.exception.has_error_code;
340 	u32 error_code = vcpu->arch.exception.error_code;
341 
342 	kvm_deliver_exception_payload(&svm->vcpu);
343 
344 	if (nr == BP_VECTOR && !nrips) {
345 		unsigned long rip, old_rip = kvm_rip_read(&svm->vcpu);
346 
347 		/*
348 		 * For guest debugging where we have to reinject #BP if some
349 		 * INT3 is guest-owned:
350 		 * Emulate nRIP by moving RIP forward. Will fail if injection
351 		 * raises a fault that is not intercepted. Still better than
352 		 * failing in all cases.
353 		 */
354 		(void)skip_emulated_instruction(&svm->vcpu);
355 		rip = kvm_rip_read(&svm->vcpu);
356 		svm->int3_rip = rip + svm->vmcb->save.cs.base;
357 		svm->int3_injected = rip - old_rip;
358 	}
359 
360 	svm->vmcb->control.event_inj = nr
361 		| SVM_EVTINJ_VALID
362 		| (has_error_code ? SVM_EVTINJ_VALID_ERR : 0)
363 		| SVM_EVTINJ_TYPE_EXEPT;
364 	svm->vmcb->control.event_inj_err = error_code;
365 }
366 
367 static void svm_init_erratum_383(void)
368 {
369 	u32 low, high;
370 	int err;
371 	u64 val;
372 
373 	if (!static_cpu_has_bug(X86_BUG_AMD_TLB_MMATCH))
374 		return;
375 
376 	/* Use _safe variants to not break nested virtualization */
377 	val = native_read_msr_safe(MSR_AMD64_DC_CFG, &err);
378 	if (err)
379 		return;
380 
381 	val |= (1ULL << 47);
382 
383 	low  = lower_32_bits(val);
384 	high = upper_32_bits(val);
385 
386 	native_write_msr_safe(MSR_AMD64_DC_CFG, low, high);
387 
388 	erratum_383_found = true;
389 }
390 
391 static void svm_init_osvw(struct kvm_vcpu *vcpu)
392 {
393 	/*
394 	 * Guests should see errata 400 and 415 as fixed (assuming that
395 	 * HLT and IO instructions are intercepted).
396 	 */
397 	vcpu->arch.osvw.length = (osvw_len >= 3) ? (osvw_len) : 3;
398 	vcpu->arch.osvw.status = osvw_status & ~(6ULL);
399 
400 	/*
401 	 * By increasing VCPU's osvw.length to 3 we are telling the guest that
402 	 * all osvw.status bits inside that length, including bit 0 (which is
403 	 * reserved for erratum 298), are valid. However, if host processor's
404 	 * osvw_len is 0 then osvw_status[0] carries no information. We need to
405 	 * be conservative here and therefore we tell the guest that erratum 298
406 	 * is present (because we really don't know).
407 	 */
408 	if (osvw_len == 0 && boot_cpu_data.x86 == 0x10)
409 		vcpu->arch.osvw.status |= 1;
410 }
411 
412 static int has_svm(void)
413 {
414 	const char *msg;
415 
416 	if (!cpu_has_svm(&msg)) {
417 		printk(KERN_INFO "has_svm: %s\n", msg);
418 		return 0;
419 	}
420 
421 	return 1;
422 }
423 
424 static void svm_hardware_disable(void)
425 {
426 	/* Make sure we clean up behind us */
427 	if (static_cpu_has(X86_FEATURE_TSCRATEMSR))
428 		wrmsrl(MSR_AMD64_TSC_RATIO, TSC_RATIO_DEFAULT);
429 
430 	cpu_svm_disable();
431 
432 	amd_pmu_disable_virt();
433 }
434 
435 static int svm_hardware_enable(void)
436 {
437 
438 	struct svm_cpu_data *sd;
439 	uint64_t efer;
440 	struct desc_struct *gdt;
441 	int me = raw_smp_processor_id();
442 
443 	rdmsrl(MSR_EFER, efer);
444 	if (efer & EFER_SVME)
445 		return -EBUSY;
446 
447 	if (!has_svm()) {
448 		pr_err("%s: err EOPNOTSUPP on %d\n", __func__, me);
449 		return -EINVAL;
450 	}
451 	sd = per_cpu(svm_data, me);
452 	if (!sd) {
453 		pr_err("%s: svm_data is NULL on %d\n", __func__, me);
454 		return -EINVAL;
455 	}
456 
457 	sd->asid_generation = 1;
458 	sd->max_asid = cpuid_ebx(SVM_CPUID_FUNC) - 1;
459 	sd->next_asid = sd->max_asid + 1;
460 	sd->min_asid = max_sev_asid + 1;
461 
462 	gdt = get_current_gdt_rw();
463 	sd->tss_desc = (struct kvm_ldttss_desc *)(gdt + GDT_ENTRY_TSS);
464 
465 	wrmsrl(MSR_EFER, efer | EFER_SVME);
466 
467 	wrmsrl(MSR_VM_HSAVE_PA, page_to_pfn(sd->save_area) << PAGE_SHIFT);
468 
469 	if (static_cpu_has(X86_FEATURE_TSCRATEMSR)) {
470 		wrmsrl(MSR_AMD64_TSC_RATIO, TSC_RATIO_DEFAULT);
471 		__this_cpu_write(current_tsc_ratio, TSC_RATIO_DEFAULT);
472 	}
473 
474 
475 	/*
476 	 * Get OSVW bits.
477 	 *
478 	 * Note that it is possible to have a system with mixed processor
479 	 * revisions and therefore different OSVW bits. If bits are not the same
480 	 * on different processors then choose the worst case (i.e. if erratum
481 	 * is present on one processor and not on another then assume that the
482 	 * erratum is present everywhere).
483 	 */
484 	if (cpu_has(&boot_cpu_data, X86_FEATURE_OSVW)) {
485 		uint64_t len, status = 0;
486 		int err;
487 
488 		len = native_read_msr_safe(MSR_AMD64_OSVW_ID_LENGTH, &err);
489 		if (!err)
490 			status = native_read_msr_safe(MSR_AMD64_OSVW_STATUS,
491 						      &err);
492 
493 		if (err)
494 			osvw_status = osvw_len = 0;
495 		else {
496 			if (len < osvw_len)
497 				osvw_len = len;
498 			osvw_status |= status;
499 			osvw_status &= (1ULL << osvw_len) - 1;
500 		}
501 	} else
502 		osvw_status = osvw_len = 0;
503 
504 	svm_init_erratum_383();
505 
506 	amd_pmu_enable_virt();
507 
508 	return 0;
509 }
510 
511 static void svm_cpu_uninit(int cpu)
512 {
513 	struct svm_cpu_data *sd = per_cpu(svm_data, raw_smp_processor_id());
514 
515 	if (!sd)
516 		return;
517 
518 	per_cpu(svm_data, raw_smp_processor_id()) = NULL;
519 	kfree(sd->sev_vmcbs);
520 	__free_page(sd->save_area);
521 	kfree(sd);
522 }
523 
524 static int svm_cpu_init(int cpu)
525 {
526 	struct svm_cpu_data *sd;
527 
528 	sd = kzalloc(sizeof(struct svm_cpu_data), GFP_KERNEL);
529 	if (!sd)
530 		return -ENOMEM;
531 	sd->cpu = cpu;
532 	sd->save_area = alloc_page(GFP_KERNEL);
533 	if (!sd->save_area)
534 		goto free_cpu_data;
535 
536 	if (svm_sev_enabled()) {
537 		sd->sev_vmcbs = kmalloc_array(max_sev_asid + 1,
538 					      sizeof(void *),
539 					      GFP_KERNEL);
540 		if (!sd->sev_vmcbs)
541 			goto free_save_area;
542 	}
543 
544 	per_cpu(svm_data, cpu) = sd;
545 
546 	return 0;
547 
548 free_save_area:
549 	__free_page(sd->save_area);
550 free_cpu_data:
551 	kfree(sd);
552 	return -ENOMEM;
553 
554 }
555 
556 static bool valid_msr_intercept(u32 index)
557 {
558 	int i;
559 
560 	for (i = 0; direct_access_msrs[i].index != MSR_INVALID; i++)
561 		if (direct_access_msrs[i].index == index)
562 			return true;
563 
564 	return false;
565 }
566 
567 static bool msr_write_intercepted(struct kvm_vcpu *vcpu, unsigned msr)
568 {
569 	u8 bit_write;
570 	unsigned long tmp;
571 	u32 offset;
572 	u32 *msrpm;
573 
574 	msrpm = is_guest_mode(vcpu) ? to_svm(vcpu)->nested.msrpm:
575 				      to_svm(vcpu)->msrpm;
576 
577 	offset    = svm_msrpm_offset(msr);
578 	bit_write = 2 * (msr & 0x0f) + 1;
579 	tmp       = msrpm[offset];
580 
581 	BUG_ON(offset == MSR_INVALID);
582 
583 	return !!test_bit(bit_write,  &tmp);
584 }
585 
586 static void set_msr_interception(u32 *msrpm, unsigned msr,
587 				 int read, int write)
588 {
589 	u8 bit_read, bit_write;
590 	unsigned long tmp;
591 	u32 offset;
592 
593 	/*
594 	 * If this warning triggers extend the direct_access_msrs list at the
595 	 * beginning of the file
596 	 */
597 	WARN_ON(!valid_msr_intercept(msr));
598 
599 	offset    = svm_msrpm_offset(msr);
600 	bit_read  = 2 * (msr & 0x0f);
601 	bit_write = 2 * (msr & 0x0f) + 1;
602 	tmp       = msrpm[offset];
603 
604 	BUG_ON(offset == MSR_INVALID);
605 
606 	read  ? clear_bit(bit_read,  &tmp) : set_bit(bit_read,  &tmp);
607 	write ? clear_bit(bit_write, &tmp) : set_bit(bit_write, &tmp);
608 
609 	msrpm[offset] = tmp;
610 }
611 
612 static void svm_vcpu_init_msrpm(u32 *msrpm)
613 {
614 	int i;
615 
616 	memset(msrpm, 0xff, PAGE_SIZE * (1 << MSRPM_ALLOC_ORDER));
617 
618 	for (i = 0; direct_access_msrs[i].index != MSR_INVALID; i++) {
619 		if (!direct_access_msrs[i].always)
620 			continue;
621 
622 		set_msr_interception(msrpm, direct_access_msrs[i].index, 1, 1);
623 	}
624 }
625 
626 static void add_msr_offset(u32 offset)
627 {
628 	int i;
629 
630 	for (i = 0; i < MSRPM_OFFSETS; ++i) {
631 
632 		/* Offset already in list? */
633 		if (msrpm_offsets[i] == offset)
634 			return;
635 
636 		/* Slot used by another offset? */
637 		if (msrpm_offsets[i] != MSR_INVALID)
638 			continue;
639 
640 		/* Add offset to list */
641 		msrpm_offsets[i] = offset;
642 
643 		return;
644 	}
645 
646 	/*
647 	 * If this BUG triggers the msrpm_offsets table has an overflow. Just
648 	 * increase MSRPM_OFFSETS in this case.
649 	 */
650 	BUG();
651 }
652 
653 static void init_msrpm_offsets(void)
654 {
655 	int i;
656 
657 	memset(msrpm_offsets, 0xff, sizeof(msrpm_offsets));
658 
659 	for (i = 0; direct_access_msrs[i].index != MSR_INVALID; i++) {
660 		u32 offset;
661 
662 		offset = svm_msrpm_offset(direct_access_msrs[i].index);
663 		BUG_ON(offset == MSR_INVALID);
664 
665 		add_msr_offset(offset);
666 	}
667 }
668 
669 static void svm_enable_lbrv(struct vcpu_svm *svm)
670 {
671 	u32 *msrpm = svm->msrpm;
672 
673 	svm->vmcb->control.virt_ext |= LBR_CTL_ENABLE_MASK;
674 	set_msr_interception(msrpm, MSR_IA32_LASTBRANCHFROMIP, 1, 1);
675 	set_msr_interception(msrpm, MSR_IA32_LASTBRANCHTOIP, 1, 1);
676 	set_msr_interception(msrpm, MSR_IA32_LASTINTFROMIP, 1, 1);
677 	set_msr_interception(msrpm, MSR_IA32_LASTINTTOIP, 1, 1);
678 }
679 
680 static void svm_disable_lbrv(struct vcpu_svm *svm)
681 {
682 	u32 *msrpm = svm->msrpm;
683 
684 	svm->vmcb->control.virt_ext &= ~LBR_CTL_ENABLE_MASK;
685 	set_msr_interception(msrpm, MSR_IA32_LASTBRANCHFROMIP, 0, 0);
686 	set_msr_interception(msrpm, MSR_IA32_LASTBRANCHTOIP, 0, 0);
687 	set_msr_interception(msrpm, MSR_IA32_LASTINTFROMIP, 0, 0);
688 	set_msr_interception(msrpm, MSR_IA32_LASTINTTOIP, 0, 0);
689 }
690 
691 void disable_nmi_singlestep(struct vcpu_svm *svm)
692 {
693 	svm->nmi_singlestep = false;
694 
695 	if (!(svm->vcpu.guest_debug & KVM_GUESTDBG_SINGLESTEP)) {
696 		/* Clear our flags if they were not set by the guest */
697 		if (!(svm->nmi_singlestep_guest_rflags & X86_EFLAGS_TF))
698 			svm->vmcb->save.rflags &= ~X86_EFLAGS_TF;
699 		if (!(svm->nmi_singlestep_guest_rflags & X86_EFLAGS_RF))
700 			svm->vmcb->save.rflags &= ~X86_EFLAGS_RF;
701 	}
702 }
703 
704 static void grow_ple_window(struct kvm_vcpu *vcpu)
705 {
706 	struct vcpu_svm *svm = to_svm(vcpu);
707 	struct vmcb_control_area *control = &svm->vmcb->control;
708 	int old = control->pause_filter_count;
709 
710 	control->pause_filter_count = __grow_ple_window(old,
711 							pause_filter_count,
712 							pause_filter_count_grow,
713 							pause_filter_count_max);
714 
715 	if (control->pause_filter_count != old) {
716 		mark_dirty(svm->vmcb, VMCB_INTERCEPTS);
717 		trace_kvm_ple_window_update(vcpu->vcpu_id,
718 					    control->pause_filter_count, old);
719 	}
720 }
721 
722 static void shrink_ple_window(struct kvm_vcpu *vcpu)
723 {
724 	struct vcpu_svm *svm = to_svm(vcpu);
725 	struct vmcb_control_area *control = &svm->vmcb->control;
726 	int old = control->pause_filter_count;
727 
728 	control->pause_filter_count =
729 				__shrink_ple_window(old,
730 						    pause_filter_count,
731 						    pause_filter_count_shrink,
732 						    pause_filter_count);
733 	if (control->pause_filter_count != old) {
734 		mark_dirty(svm->vmcb, VMCB_INTERCEPTS);
735 		trace_kvm_ple_window_update(vcpu->vcpu_id,
736 					    control->pause_filter_count, old);
737 	}
738 }
739 
740 /*
741  * The default MMIO mask is a single bit (excluding the present bit),
742  * which could conflict with the memory encryption bit. Check for
743  * memory encryption support and override the default MMIO mask if
744  * memory encryption is enabled.
745  */
746 static __init void svm_adjust_mmio_mask(void)
747 {
748 	unsigned int enc_bit, mask_bit;
749 	u64 msr, mask;
750 
751 	/* If there is no memory encryption support, use existing mask */
752 	if (cpuid_eax(0x80000000) < 0x8000001f)
753 		return;
754 
755 	/* If memory encryption is not enabled, use existing mask */
756 	rdmsrl(MSR_K8_SYSCFG, msr);
757 	if (!(msr & MSR_K8_SYSCFG_MEM_ENCRYPT))
758 		return;
759 
760 	enc_bit = cpuid_ebx(0x8000001f) & 0x3f;
761 	mask_bit = boot_cpu_data.x86_phys_bits;
762 
763 	/* Increment the mask bit if it is the same as the encryption bit */
764 	if (enc_bit == mask_bit)
765 		mask_bit++;
766 
767 	/*
768 	 * If the mask bit location is below 52, then some bits above the
769 	 * physical addressing limit will always be reserved, so use the
770 	 * rsvd_bits() function to generate the mask. This mask, along with
771 	 * the present bit, will be used to generate a page fault with
772 	 * PFER.RSV = 1.
773 	 *
774 	 * If the mask bit location is 52 (or above), then clear the mask.
775 	 */
776 	mask = (mask_bit < 52) ? rsvd_bits(mask_bit, 51) | PT_PRESENT_MASK : 0;
777 
778 	kvm_mmu_set_mmio_spte_mask(mask, PT_WRITABLE_MASK | PT_USER_MASK);
779 }
780 
781 static void svm_hardware_teardown(void)
782 {
783 	int cpu;
784 
785 	if (svm_sev_enabled())
786 		sev_hardware_teardown();
787 
788 	for_each_possible_cpu(cpu)
789 		svm_cpu_uninit(cpu);
790 
791 	__free_pages(pfn_to_page(iopm_base >> PAGE_SHIFT), IOPM_ALLOC_ORDER);
792 	iopm_base = 0;
793 }
794 
795 static __init void svm_set_cpu_caps(void)
796 {
797 	kvm_set_cpu_caps();
798 
799 	supported_xss = 0;
800 
801 	/* CPUID 0x80000001 and 0x8000000A (SVM features) */
802 	if (nested) {
803 		kvm_cpu_cap_set(X86_FEATURE_SVM);
804 
805 		if (nrips)
806 			kvm_cpu_cap_set(X86_FEATURE_NRIPS);
807 
808 		if (npt_enabled)
809 			kvm_cpu_cap_set(X86_FEATURE_NPT);
810 	}
811 
812 	/* CPUID 0x80000008 */
813 	if (boot_cpu_has(X86_FEATURE_LS_CFG_SSBD) ||
814 	    boot_cpu_has(X86_FEATURE_AMD_SSBD))
815 		kvm_cpu_cap_set(X86_FEATURE_VIRT_SSBD);
816 }
817 
818 static __init int svm_hardware_setup(void)
819 {
820 	int cpu;
821 	struct page *iopm_pages;
822 	void *iopm_va;
823 	int r;
824 
825 	iopm_pages = alloc_pages(GFP_KERNEL, IOPM_ALLOC_ORDER);
826 
827 	if (!iopm_pages)
828 		return -ENOMEM;
829 
830 	iopm_va = page_address(iopm_pages);
831 	memset(iopm_va, 0xff, PAGE_SIZE * (1 << IOPM_ALLOC_ORDER));
832 	iopm_base = page_to_pfn(iopm_pages) << PAGE_SHIFT;
833 
834 	init_msrpm_offsets();
835 
836 	supported_xcr0 &= ~(XFEATURE_MASK_BNDREGS | XFEATURE_MASK_BNDCSR);
837 
838 	if (boot_cpu_has(X86_FEATURE_NX))
839 		kvm_enable_efer_bits(EFER_NX);
840 
841 	if (boot_cpu_has(X86_FEATURE_FXSR_OPT))
842 		kvm_enable_efer_bits(EFER_FFXSR);
843 
844 	if (boot_cpu_has(X86_FEATURE_TSCRATEMSR)) {
845 		kvm_has_tsc_control = true;
846 		kvm_max_tsc_scaling_ratio = TSC_RATIO_MAX;
847 		kvm_tsc_scaling_ratio_frac_bits = 32;
848 	}
849 
850 	/* Check for pause filtering support */
851 	if (!boot_cpu_has(X86_FEATURE_PAUSEFILTER)) {
852 		pause_filter_count = 0;
853 		pause_filter_thresh = 0;
854 	} else if (!boot_cpu_has(X86_FEATURE_PFTHRESHOLD)) {
855 		pause_filter_thresh = 0;
856 	}
857 
858 	if (nested) {
859 		printk(KERN_INFO "kvm: Nested Virtualization enabled\n");
860 		kvm_enable_efer_bits(EFER_SVME | EFER_LMSLE);
861 	}
862 
863 	if (sev) {
864 		if (boot_cpu_has(X86_FEATURE_SEV) &&
865 		    IS_ENABLED(CONFIG_KVM_AMD_SEV)) {
866 			r = sev_hardware_setup();
867 			if (r)
868 				sev = false;
869 		} else {
870 			sev = false;
871 		}
872 	}
873 
874 	svm_adjust_mmio_mask();
875 
876 	for_each_possible_cpu(cpu) {
877 		r = svm_cpu_init(cpu);
878 		if (r)
879 			goto err;
880 	}
881 
882 	if (!boot_cpu_has(X86_FEATURE_NPT))
883 		npt_enabled = false;
884 
885 	if (npt_enabled && !npt)
886 		npt_enabled = false;
887 
888 	kvm_configure_mmu(npt_enabled, PG_LEVEL_1G);
889 	pr_info("kvm: Nested Paging %sabled\n", npt_enabled ? "en" : "dis");
890 
891 	if (nrips) {
892 		if (!boot_cpu_has(X86_FEATURE_NRIPS))
893 			nrips = false;
894 	}
895 
896 	if (avic) {
897 		if (!npt_enabled ||
898 		    !boot_cpu_has(X86_FEATURE_AVIC) ||
899 		    !IS_ENABLED(CONFIG_X86_LOCAL_APIC)) {
900 			avic = false;
901 		} else {
902 			pr_info("AVIC enabled\n");
903 
904 			amd_iommu_register_ga_log_notifier(&avic_ga_log_notifier);
905 		}
906 	}
907 
908 	if (vls) {
909 		if (!npt_enabled ||
910 		    !boot_cpu_has(X86_FEATURE_V_VMSAVE_VMLOAD) ||
911 		    !IS_ENABLED(CONFIG_X86_64)) {
912 			vls = false;
913 		} else {
914 			pr_info("Virtual VMLOAD VMSAVE supported\n");
915 		}
916 	}
917 
918 	if (vgif) {
919 		if (!boot_cpu_has(X86_FEATURE_VGIF))
920 			vgif = false;
921 		else
922 			pr_info("Virtual GIF supported\n");
923 	}
924 
925 	svm_set_cpu_caps();
926 
927 	return 0;
928 
929 err:
930 	svm_hardware_teardown();
931 	return r;
932 }
933 
934 static void init_seg(struct vmcb_seg *seg)
935 {
936 	seg->selector = 0;
937 	seg->attrib = SVM_SELECTOR_P_MASK | SVM_SELECTOR_S_MASK |
938 		      SVM_SELECTOR_WRITE_MASK; /* Read/Write Data Segment */
939 	seg->limit = 0xffff;
940 	seg->base = 0;
941 }
942 
943 static void init_sys_seg(struct vmcb_seg *seg, uint32_t type)
944 {
945 	seg->selector = 0;
946 	seg->attrib = SVM_SELECTOR_P_MASK | type;
947 	seg->limit = 0xffff;
948 	seg->base = 0;
949 }
950 
951 static u64 svm_write_l1_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
952 {
953 	struct vcpu_svm *svm = to_svm(vcpu);
954 	u64 g_tsc_offset = 0;
955 
956 	if (is_guest_mode(vcpu)) {
957 		/* Write L1's TSC offset.  */
958 		g_tsc_offset = svm->vmcb->control.tsc_offset -
959 			       svm->nested.hsave->control.tsc_offset;
960 		svm->nested.hsave->control.tsc_offset = offset;
961 	}
962 
963 	trace_kvm_write_tsc_offset(vcpu->vcpu_id,
964 				   svm->vmcb->control.tsc_offset - g_tsc_offset,
965 				   offset);
966 
967 	svm->vmcb->control.tsc_offset = offset + g_tsc_offset;
968 
969 	mark_dirty(svm->vmcb, VMCB_INTERCEPTS);
970 	return svm->vmcb->control.tsc_offset;
971 }
972 
973 static void init_vmcb(struct vcpu_svm *svm)
974 {
975 	struct vmcb_control_area *control = &svm->vmcb->control;
976 	struct vmcb_save_area *save = &svm->vmcb->save;
977 
978 	svm->vcpu.arch.hflags = 0;
979 
980 	set_cr_intercept(svm, INTERCEPT_CR0_READ);
981 	set_cr_intercept(svm, INTERCEPT_CR3_READ);
982 	set_cr_intercept(svm, INTERCEPT_CR4_READ);
983 	set_cr_intercept(svm, INTERCEPT_CR0_WRITE);
984 	set_cr_intercept(svm, INTERCEPT_CR3_WRITE);
985 	set_cr_intercept(svm, INTERCEPT_CR4_WRITE);
986 	if (!kvm_vcpu_apicv_active(&svm->vcpu))
987 		set_cr_intercept(svm, INTERCEPT_CR8_WRITE);
988 
989 	set_dr_intercepts(svm);
990 
991 	set_exception_intercept(svm, PF_VECTOR);
992 	set_exception_intercept(svm, UD_VECTOR);
993 	set_exception_intercept(svm, MC_VECTOR);
994 	set_exception_intercept(svm, AC_VECTOR);
995 	set_exception_intercept(svm, DB_VECTOR);
996 	/*
997 	 * Guest access to VMware backdoor ports could legitimately
998 	 * trigger #GP because of TSS I/O permission bitmap.
999 	 * We intercept those #GP and allow access to them anyway
1000 	 * as VMware does.
1001 	 */
1002 	if (enable_vmware_backdoor)
1003 		set_exception_intercept(svm, GP_VECTOR);
1004 
1005 	set_intercept(svm, INTERCEPT_INTR);
1006 	set_intercept(svm, INTERCEPT_NMI);
1007 	set_intercept(svm, INTERCEPT_SMI);
1008 	set_intercept(svm, INTERCEPT_SELECTIVE_CR0);
1009 	set_intercept(svm, INTERCEPT_RDPMC);
1010 	set_intercept(svm, INTERCEPT_CPUID);
1011 	set_intercept(svm, INTERCEPT_INVD);
1012 	set_intercept(svm, INTERCEPT_INVLPG);
1013 	set_intercept(svm, INTERCEPT_INVLPGA);
1014 	set_intercept(svm, INTERCEPT_IOIO_PROT);
1015 	set_intercept(svm, INTERCEPT_MSR_PROT);
1016 	set_intercept(svm, INTERCEPT_TASK_SWITCH);
1017 	set_intercept(svm, INTERCEPT_SHUTDOWN);
1018 	set_intercept(svm, INTERCEPT_VMRUN);
1019 	set_intercept(svm, INTERCEPT_VMMCALL);
1020 	set_intercept(svm, INTERCEPT_VMLOAD);
1021 	set_intercept(svm, INTERCEPT_VMSAVE);
1022 	set_intercept(svm, INTERCEPT_STGI);
1023 	set_intercept(svm, INTERCEPT_CLGI);
1024 	set_intercept(svm, INTERCEPT_SKINIT);
1025 	set_intercept(svm, INTERCEPT_WBINVD);
1026 	set_intercept(svm, INTERCEPT_XSETBV);
1027 	set_intercept(svm, INTERCEPT_RDPRU);
1028 	set_intercept(svm, INTERCEPT_RSM);
1029 
1030 	if (!kvm_mwait_in_guest(svm->vcpu.kvm)) {
1031 		set_intercept(svm, INTERCEPT_MONITOR);
1032 		set_intercept(svm, INTERCEPT_MWAIT);
1033 	}
1034 
1035 	if (!kvm_hlt_in_guest(svm->vcpu.kvm))
1036 		set_intercept(svm, INTERCEPT_HLT);
1037 
1038 	control->iopm_base_pa = __sme_set(iopm_base);
1039 	control->msrpm_base_pa = __sme_set(__pa(svm->msrpm));
1040 	control->int_ctl = V_INTR_MASKING_MASK;
1041 
1042 	init_seg(&save->es);
1043 	init_seg(&save->ss);
1044 	init_seg(&save->ds);
1045 	init_seg(&save->fs);
1046 	init_seg(&save->gs);
1047 
1048 	save->cs.selector = 0xf000;
1049 	save->cs.base = 0xffff0000;
1050 	/* Executable/Readable Code Segment */
1051 	save->cs.attrib = SVM_SELECTOR_READ_MASK | SVM_SELECTOR_P_MASK |
1052 		SVM_SELECTOR_S_MASK | SVM_SELECTOR_CODE_MASK;
1053 	save->cs.limit = 0xffff;
1054 
1055 	save->gdtr.limit = 0xffff;
1056 	save->idtr.limit = 0xffff;
1057 
1058 	init_sys_seg(&save->ldtr, SEG_TYPE_LDT);
1059 	init_sys_seg(&save->tr, SEG_TYPE_BUSY_TSS16);
1060 
1061 	svm_set_efer(&svm->vcpu, 0);
1062 	save->dr6 = 0xffff0ff0;
1063 	kvm_set_rflags(&svm->vcpu, 2);
1064 	save->rip = 0x0000fff0;
1065 	svm->vcpu.arch.regs[VCPU_REGS_RIP] = save->rip;
1066 
1067 	/*
1068 	 * svm_set_cr0() sets PG and WP and clears NW and CD on save->cr0.
1069 	 * It also updates the guest-visible cr0 value.
1070 	 */
1071 	svm_set_cr0(&svm->vcpu, X86_CR0_NW | X86_CR0_CD | X86_CR0_ET);
1072 	kvm_mmu_reset_context(&svm->vcpu);
1073 
1074 	save->cr4 = X86_CR4_PAE;
1075 	/* rdx = ?? */
1076 
1077 	if (npt_enabled) {
1078 		/* Setup VMCB for Nested Paging */
1079 		control->nested_ctl |= SVM_NESTED_CTL_NP_ENABLE;
1080 		clr_intercept(svm, INTERCEPT_INVLPG);
1081 		clr_exception_intercept(svm, PF_VECTOR);
1082 		clr_cr_intercept(svm, INTERCEPT_CR3_READ);
1083 		clr_cr_intercept(svm, INTERCEPT_CR3_WRITE);
1084 		save->g_pat = svm->vcpu.arch.pat;
1085 		save->cr3 = 0;
1086 		save->cr4 = 0;
1087 	}
1088 	svm->asid_generation = 0;
1089 
1090 	svm->nested.vmcb = 0;
1091 	svm->vcpu.arch.hflags = 0;
1092 
1093 	if (pause_filter_count) {
1094 		control->pause_filter_count = pause_filter_count;
1095 		if (pause_filter_thresh)
1096 			control->pause_filter_thresh = pause_filter_thresh;
1097 		set_intercept(svm, INTERCEPT_PAUSE);
1098 	} else {
1099 		clr_intercept(svm, INTERCEPT_PAUSE);
1100 	}
1101 
1102 	if (kvm_vcpu_apicv_active(&svm->vcpu))
1103 		avic_init_vmcb(svm);
1104 
1105 	/*
1106 	 * If hardware supports Virtual VMLOAD VMSAVE then enable it
1107 	 * in VMCB and clear intercepts to avoid #VMEXIT.
1108 	 */
1109 	if (vls) {
1110 		clr_intercept(svm, INTERCEPT_VMLOAD);
1111 		clr_intercept(svm, INTERCEPT_VMSAVE);
1112 		svm->vmcb->control.virt_ext |= VIRTUAL_VMLOAD_VMSAVE_ENABLE_MASK;
1113 	}
1114 
1115 	if (vgif) {
1116 		clr_intercept(svm, INTERCEPT_STGI);
1117 		clr_intercept(svm, INTERCEPT_CLGI);
1118 		svm->vmcb->control.int_ctl |= V_GIF_ENABLE_MASK;
1119 	}
1120 
1121 	if (sev_guest(svm->vcpu.kvm)) {
1122 		svm->vmcb->control.nested_ctl |= SVM_NESTED_CTL_SEV_ENABLE;
1123 		clr_exception_intercept(svm, UD_VECTOR);
1124 	}
1125 
1126 	mark_all_dirty(svm->vmcb);
1127 
1128 	enable_gif(svm);
1129 
1130 }
1131 
1132 static void svm_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
1133 {
1134 	struct vcpu_svm *svm = to_svm(vcpu);
1135 	u32 dummy;
1136 	u32 eax = 1;
1137 
1138 	svm->spec_ctrl = 0;
1139 	svm->virt_spec_ctrl = 0;
1140 
1141 	if (!init_event) {
1142 		svm->vcpu.arch.apic_base = APIC_DEFAULT_PHYS_BASE |
1143 					   MSR_IA32_APICBASE_ENABLE;
1144 		if (kvm_vcpu_is_reset_bsp(&svm->vcpu))
1145 			svm->vcpu.arch.apic_base |= MSR_IA32_APICBASE_BSP;
1146 	}
1147 	init_vmcb(svm);
1148 
1149 	kvm_cpuid(vcpu, &eax, &dummy, &dummy, &dummy, false);
1150 	kvm_rdx_write(vcpu, eax);
1151 
1152 	if (kvm_vcpu_apicv_active(vcpu) && !init_event)
1153 		avic_update_vapic_bar(svm, APIC_DEFAULT_PHYS_BASE);
1154 }
1155 
1156 static int svm_create_vcpu(struct kvm_vcpu *vcpu)
1157 {
1158 	struct vcpu_svm *svm;
1159 	struct page *page;
1160 	struct page *msrpm_pages;
1161 	struct page *hsave_page;
1162 	struct page *nested_msrpm_pages;
1163 	int err;
1164 
1165 	BUILD_BUG_ON(offsetof(struct vcpu_svm, vcpu) != 0);
1166 	svm = to_svm(vcpu);
1167 
1168 	err = -ENOMEM;
1169 	page = alloc_page(GFP_KERNEL_ACCOUNT);
1170 	if (!page)
1171 		goto out;
1172 
1173 	msrpm_pages = alloc_pages(GFP_KERNEL_ACCOUNT, MSRPM_ALLOC_ORDER);
1174 	if (!msrpm_pages)
1175 		goto free_page1;
1176 
1177 	nested_msrpm_pages = alloc_pages(GFP_KERNEL_ACCOUNT, MSRPM_ALLOC_ORDER);
1178 	if (!nested_msrpm_pages)
1179 		goto free_page2;
1180 
1181 	hsave_page = alloc_page(GFP_KERNEL_ACCOUNT);
1182 	if (!hsave_page)
1183 		goto free_page3;
1184 
1185 	err = avic_init_vcpu(svm);
1186 	if (err)
1187 		goto free_page4;
1188 
1189 	/* We initialize this flag to true to make sure that the is_running
1190 	 * bit would be set the first time the vcpu is loaded.
1191 	 */
1192 	if (irqchip_in_kernel(vcpu->kvm) && kvm_apicv_activated(vcpu->kvm))
1193 		svm->avic_is_running = true;
1194 
1195 	svm->nested.hsave = page_address(hsave_page);
1196 	clear_page(svm->nested.hsave);
1197 
1198 	svm->msrpm = page_address(msrpm_pages);
1199 	svm_vcpu_init_msrpm(svm->msrpm);
1200 
1201 	svm->nested.msrpm = page_address(nested_msrpm_pages);
1202 	svm_vcpu_init_msrpm(svm->nested.msrpm);
1203 
1204 	svm->vmcb = page_address(page);
1205 	clear_page(svm->vmcb);
1206 	svm->vmcb_pa = __sme_set(page_to_pfn(page) << PAGE_SHIFT);
1207 	svm->asid_generation = 0;
1208 	init_vmcb(svm);
1209 
1210 	svm_init_osvw(vcpu);
1211 	vcpu->arch.microcode_version = 0x01000065;
1212 
1213 	return 0;
1214 
1215 free_page4:
1216 	__free_page(hsave_page);
1217 free_page3:
1218 	__free_pages(nested_msrpm_pages, MSRPM_ALLOC_ORDER);
1219 free_page2:
1220 	__free_pages(msrpm_pages, MSRPM_ALLOC_ORDER);
1221 free_page1:
1222 	__free_page(page);
1223 out:
1224 	return err;
1225 }
1226 
1227 static void svm_clear_current_vmcb(struct vmcb *vmcb)
1228 {
1229 	int i;
1230 
1231 	for_each_online_cpu(i)
1232 		cmpxchg(&per_cpu(svm_data, i)->current_vmcb, vmcb, NULL);
1233 }
1234 
1235 static void svm_free_vcpu(struct kvm_vcpu *vcpu)
1236 {
1237 	struct vcpu_svm *svm = to_svm(vcpu);
1238 
1239 	/*
1240 	 * The vmcb page can be recycled, causing a false negative in
1241 	 * svm_vcpu_load(). So, ensure that no logical CPU has this
1242 	 * vmcb page recorded as its current vmcb.
1243 	 */
1244 	svm_clear_current_vmcb(svm->vmcb);
1245 
1246 	__free_page(pfn_to_page(__sme_clr(svm->vmcb_pa) >> PAGE_SHIFT));
1247 	__free_pages(virt_to_page(svm->msrpm), MSRPM_ALLOC_ORDER);
1248 	__free_page(virt_to_page(svm->nested.hsave));
1249 	__free_pages(virt_to_page(svm->nested.msrpm), MSRPM_ALLOC_ORDER);
1250 }
1251 
1252 static void svm_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
1253 {
1254 	struct vcpu_svm *svm = to_svm(vcpu);
1255 	struct svm_cpu_data *sd = per_cpu(svm_data, cpu);
1256 	int i;
1257 
1258 	if (unlikely(cpu != vcpu->cpu)) {
1259 		svm->asid_generation = 0;
1260 		mark_all_dirty(svm->vmcb);
1261 	}
1262 
1263 #ifdef CONFIG_X86_64
1264 	rdmsrl(MSR_GS_BASE, to_svm(vcpu)->host.gs_base);
1265 #endif
1266 	savesegment(fs, svm->host.fs);
1267 	savesegment(gs, svm->host.gs);
1268 	svm->host.ldt = kvm_read_ldt();
1269 
1270 	for (i = 0; i < NR_HOST_SAVE_USER_MSRS; i++)
1271 		rdmsrl(host_save_user_msrs[i], svm->host_user_msrs[i]);
1272 
1273 	if (static_cpu_has(X86_FEATURE_TSCRATEMSR)) {
1274 		u64 tsc_ratio = vcpu->arch.tsc_scaling_ratio;
1275 		if (tsc_ratio != __this_cpu_read(current_tsc_ratio)) {
1276 			__this_cpu_write(current_tsc_ratio, tsc_ratio);
1277 			wrmsrl(MSR_AMD64_TSC_RATIO, tsc_ratio);
1278 		}
1279 	}
1280 	/* This assumes that the kernel never uses MSR_TSC_AUX */
1281 	if (static_cpu_has(X86_FEATURE_RDTSCP))
1282 		wrmsrl(MSR_TSC_AUX, svm->tsc_aux);
1283 
1284 	if (sd->current_vmcb != svm->vmcb) {
1285 		sd->current_vmcb = svm->vmcb;
1286 		indirect_branch_prediction_barrier();
1287 	}
1288 	avic_vcpu_load(vcpu, cpu);
1289 }
1290 
1291 static void svm_vcpu_put(struct kvm_vcpu *vcpu)
1292 {
1293 	struct vcpu_svm *svm = to_svm(vcpu);
1294 	int i;
1295 
1296 	avic_vcpu_put(vcpu);
1297 
1298 	++vcpu->stat.host_state_reload;
1299 	kvm_load_ldt(svm->host.ldt);
1300 #ifdef CONFIG_X86_64
1301 	loadsegment(fs, svm->host.fs);
1302 	wrmsrl(MSR_KERNEL_GS_BASE, current->thread.gsbase);
1303 	load_gs_index(svm->host.gs);
1304 #else
1305 #ifdef CONFIG_X86_32_LAZY_GS
1306 	loadsegment(gs, svm->host.gs);
1307 #endif
1308 #endif
1309 	for (i = 0; i < NR_HOST_SAVE_USER_MSRS; i++)
1310 		wrmsrl(host_save_user_msrs[i], svm->host_user_msrs[i]);
1311 }
1312 
1313 static unsigned long svm_get_rflags(struct kvm_vcpu *vcpu)
1314 {
1315 	struct vcpu_svm *svm = to_svm(vcpu);
1316 	unsigned long rflags = svm->vmcb->save.rflags;
1317 
1318 	if (svm->nmi_singlestep) {
1319 		/* Hide our flags if they were not set by the guest */
1320 		if (!(svm->nmi_singlestep_guest_rflags & X86_EFLAGS_TF))
1321 			rflags &= ~X86_EFLAGS_TF;
1322 		if (!(svm->nmi_singlestep_guest_rflags & X86_EFLAGS_RF))
1323 			rflags &= ~X86_EFLAGS_RF;
1324 	}
1325 	return rflags;
1326 }
1327 
1328 static void svm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
1329 {
1330 	if (to_svm(vcpu)->nmi_singlestep)
1331 		rflags |= (X86_EFLAGS_TF | X86_EFLAGS_RF);
1332 
1333        /*
1334         * Any change of EFLAGS.VM is accompanied by a reload of SS
1335         * (caused by either a task switch or an inter-privilege IRET),
1336         * so we do not need to update the CPL here.
1337         */
1338 	to_svm(vcpu)->vmcb->save.rflags = rflags;
1339 }
1340 
1341 static void svm_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
1342 {
1343 	switch (reg) {
1344 	case VCPU_EXREG_PDPTR:
1345 		BUG_ON(!npt_enabled);
1346 		load_pdptrs(vcpu, vcpu->arch.walk_mmu, kvm_read_cr3(vcpu));
1347 		break;
1348 	default:
1349 		WARN_ON_ONCE(1);
1350 	}
1351 }
1352 
1353 static void svm_set_vintr(struct vcpu_svm *svm)
1354 {
1355 	struct vmcb_control_area *control;
1356 
1357 	/* The following fields are ignored when AVIC is enabled */
1358 	WARN_ON(kvm_vcpu_apicv_active(&svm->vcpu));
1359 	set_intercept(svm, INTERCEPT_VINTR);
1360 
1361 	/*
1362 	 * This is just a dummy VINTR to actually cause a vmexit to happen.
1363 	 * Actual injection of virtual interrupts happens through EVENTINJ.
1364 	 */
1365 	control = &svm->vmcb->control;
1366 	control->int_vector = 0x0;
1367 	control->int_ctl &= ~V_INTR_PRIO_MASK;
1368 	control->int_ctl |= V_IRQ_MASK |
1369 		((/*control->int_vector >> 4*/ 0xf) << V_INTR_PRIO_SHIFT);
1370 	mark_dirty(svm->vmcb, VMCB_INTR);
1371 }
1372 
1373 static void svm_clear_vintr(struct vcpu_svm *svm)
1374 {
1375 	const u32 mask = V_TPR_MASK | V_GIF_ENABLE_MASK | V_GIF_MASK | V_INTR_MASKING_MASK;
1376 	clr_intercept(svm, INTERCEPT_VINTR);
1377 
1378 	/* Drop int_ctl fields related to VINTR injection.  */
1379 	svm->vmcb->control.int_ctl &= mask;
1380 	if (is_guest_mode(&svm->vcpu)) {
1381 		WARN_ON((svm->vmcb->control.int_ctl & V_TPR_MASK) !=
1382 			(svm->nested.ctl.int_ctl & V_TPR_MASK));
1383 		svm->vmcb->control.int_ctl |= svm->nested.ctl.int_ctl & ~mask;
1384 	}
1385 
1386 	mark_dirty(svm->vmcb, VMCB_INTR);
1387 }
1388 
1389 static struct vmcb_seg *svm_seg(struct kvm_vcpu *vcpu, int seg)
1390 {
1391 	struct vmcb_save_area *save = &to_svm(vcpu)->vmcb->save;
1392 
1393 	switch (seg) {
1394 	case VCPU_SREG_CS: return &save->cs;
1395 	case VCPU_SREG_DS: return &save->ds;
1396 	case VCPU_SREG_ES: return &save->es;
1397 	case VCPU_SREG_FS: return &save->fs;
1398 	case VCPU_SREG_GS: return &save->gs;
1399 	case VCPU_SREG_SS: return &save->ss;
1400 	case VCPU_SREG_TR: return &save->tr;
1401 	case VCPU_SREG_LDTR: return &save->ldtr;
1402 	}
1403 	BUG();
1404 	return NULL;
1405 }
1406 
1407 static u64 svm_get_segment_base(struct kvm_vcpu *vcpu, int seg)
1408 {
1409 	struct vmcb_seg *s = svm_seg(vcpu, seg);
1410 
1411 	return s->base;
1412 }
1413 
1414 static void svm_get_segment(struct kvm_vcpu *vcpu,
1415 			    struct kvm_segment *var, int seg)
1416 {
1417 	struct vmcb_seg *s = svm_seg(vcpu, seg);
1418 
1419 	var->base = s->base;
1420 	var->limit = s->limit;
1421 	var->selector = s->selector;
1422 	var->type = s->attrib & SVM_SELECTOR_TYPE_MASK;
1423 	var->s = (s->attrib >> SVM_SELECTOR_S_SHIFT) & 1;
1424 	var->dpl = (s->attrib >> SVM_SELECTOR_DPL_SHIFT) & 3;
1425 	var->present = (s->attrib >> SVM_SELECTOR_P_SHIFT) & 1;
1426 	var->avl = (s->attrib >> SVM_SELECTOR_AVL_SHIFT) & 1;
1427 	var->l = (s->attrib >> SVM_SELECTOR_L_SHIFT) & 1;
1428 	var->db = (s->attrib >> SVM_SELECTOR_DB_SHIFT) & 1;
1429 
1430 	/*
1431 	 * AMD CPUs circa 2014 track the G bit for all segments except CS.
1432 	 * However, the SVM spec states that the G bit is not observed by the
1433 	 * CPU, and some VMware virtual CPUs drop the G bit for all segments.
1434 	 * So let's synthesize a legal G bit for all segments, this helps
1435 	 * running KVM nested. It also helps cross-vendor migration, because
1436 	 * Intel's vmentry has a check on the 'G' bit.
1437 	 */
1438 	var->g = s->limit > 0xfffff;
1439 
1440 	/*
1441 	 * AMD's VMCB does not have an explicit unusable field, so emulate it
1442 	 * for cross vendor migration purposes by "not present"
1443 	 */
1444 	var->unusable = !var->present;
1445 
1446 	switch (seg) {
1447 	case VCPU_SREG_TR:
1448 		/*
1449 		 * Work around a bug where the busy flag in the tr selector
1450 		 * isn't exposed
1451 		 */
1452 		var->type |= 0x2;
1453 		break;
1454 	case VCPU_SREG_DS:
1455 	case VCPU_SREG_ES:
1456 	case VCPU_SREG_FS:
1457 	case VCPU_SREG_GS:
1458 		/*
1459 		 * The accessed bit must always be set in the segment
1460 		 * descriptor cache, although it can be cleared in the
1461 		 * descriptor, the cached bit always remains at 1. Since
1462 		 * Intel has a check on this, set it here to support
1463 		 * cross-vendor migration.
1464 		 */
1465 		if (!var->unusable)
1466 			var->type |= 0x1;
1467 		break;
1468 	case VCPU_SREG_SS:
1469 		/*
1470 		 * On AMD CPUs sometimes the DB bit in the segment
1471 		 * descriptor is left as 1, although the whole segment has
1472 		 * been made unusable. Clear it here to pass an Intel VMX
1473 		 * entry check when cross vendor migrating.
1474 		 */
1475 		if (var->unusable)
1476 			var->db = 0;
1477 		/* This is symmetric with svm_set_segment() */
1478 		var->dpl = to_svm(vcpu)->vmcb->save.cpl;
1479 		break;
1480 	}
1481 }
1482 
1483 static int svm_get_cpl(struct kvm_vcpu *vcpu)
1484 {
1485 	struct vmcb_save_area *save = &to_svm(vcpu)->vmcb->save;
1486 
1487 	return save->cpl;
1488 }
1489 
1490 static void svm_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
1491 {
1492 	struct vcpu_svm *svm = to_svm(vcpu);
1493 
1494 	dt->size = svm->vmcb->save.idtr.limit;
1495 	dt->address = svm->vmcb->save.idtr.base;
1496 }
1497 
1498 static void svm_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
1499 {
1500 	struct vcpu_svm *svm = to_svm(vcpu);
1501 
1502 	svm->vmcb->save.idtr.limit = dt->size;
1503 	svm->vmcb->save.idtr.base = dt->address ;
1504 	mark_dirty(svm->vmcb, VMCB_DT);
1505 }
1506 
1507 static void svm_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
1508 {
1509 	struct vcpu_svm *svm = to_svm(vcpu);
1510 
1511 	dt->size = svm->vmcb->save.gdtr.limit;
1512 	dt->address = svm->vmcb->save.gdtr.base;
1513 }
1514 
1515 static void svm_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
1516 {
1517 	struct vcpu_svm *svm = to_svm(vcpu);
1518 
1519 	svm->vmcb->save.gdtr.limit = dt->size;
1520 	svm->vmcb->save.gdtr.base = dt->address ;
1521 	mark_dirty(svm->vmcb, VMCB_DT);
1522 }
1523 
1524 static void update_cr0_intercept(struct vcpu_svm *svm)
1525 {
1526 	ulong gcr0 = svm->vcpu.arch.cr0;
1527 	u64 *hcr0 = &svm->vmcb->save.cr0;
1528 
1529 	*hcr0 = (*hcr0 & ~SVM_CR0_SELECTIVE_MASK)
1530 		| (gcr0 & SVM_CR0_SELECTIVE_MASK);
1531 
1532 	mark_dirty(svm->vmcb, VMCB_CR);
1533 
1534 	if (gcr0 == *hcr0) {
1535 		clr_cr_intercept(svm, INTERCEPT_CR0_READ);
1536 		clr_cr_intercept(svm, INTERCEPT_CR0_WRITE);
1537 	} else {
1538 		set_cr_intercept(svm, INTERCEPT_CR0_READ);
1539 		set_cr_intercept(svm, INTERCEPT_CR0_WRITE);
1540 	}
1541 }
1542 
1543 void svm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
1544 {
1545 	struct vcpu_svm *svm = to_svm(vcpu);
1546 
1547 #ifdef CONFIG_X86_64
1548 	if (vcpu->arch.efer & EFER_LME) {
1549 		if (!is_paging(vcpu) && (cr0 & X86_CR0_PG)) {
1550 			vcpu->arch.efer |= EFER_LMA;
1551 			svm->vmcb->save.efer |= EFER_LMA | EFER_LME;
1552 		}
1553 
1554 		if (is_paging(vcpu) && !(cr0 & X86_CR0_PG)) {
1555 			vcpu->arch.efer &= ~EFER_LMA;
1556 			svm->vmcb->save.efer &= ~(EFER_LMA | EFER_LME);
1557 		}
1558 	}
1559 #endif
1560 	vcpu->arch.cr0 = cr0;
1561 
1562 	if (!npt_enabled)
1563 		cr0 |= X86_CR0_PG | X86_CR0_WP;
1564 
1565 	/*
1566 	 * re-enable caching here because the QEMU bios
1567 	 * does not do it - this results in some delay at
1568 	 * reboot
1569 	 */
1570 	if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
1571 		cr0 &= ~(X86_CR0_CD | X86_CR0_NW);
1572 	svm->vmcb->save.cr0 = cr0;
1573 	mark_dirty(svm->vmcb, VMCB_CR);
1574 	update_cr0_intercept(svm);
1575 }
1576 
1577 int svm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
1578 {
1579 	unsigned long host_cr4_mce = cr4_read_shadow() & X86_CR4_MCE;
1580 	unsigned long old_cr4 = to_svm(vcpu)->vmcb->save.cr4;
1581 
1582 	if (cr4 & X86_CR4_VMXE)
1583 		return 1;
1584 
1585 	if (npt_enabled && ((old_cr4 ^ cr4) & X86_CR4_PGE))
1586 		svm_flush_tlb(vcpu);
1587 
1588 	vcpu->arch.cr4 = cr4;
1589 	if (!npt_enabled)
1590 		cr4 |= X86_CR4_PAE;
1591 	cr4 |= host_cr4_mce;
1592 	to_svm(vcpu)->vmcb->save.cr4 = cr4;
1593 	mark_dirty(to_svm(vcpu)->vmcb, VMCB_CR);
1594 	return 0;
1595 }
1596 
1597 static void svm_set_segment(struct kvm_vcpu *vcpu,
1598 			    struct kvm_segment *var, int seg)
1599 {
1600 	struct vcpu_svm *svm = to_svm(vcpu);
1601 	struct vmcb_seg *s = svm_seg(vcpu, seg);
1602 
1603 	s->base = var->base;
1604 	s->limit = var->limit;
1605 	s->selector = var->selector;
1606 	s->attrib = (var->type & SVM_SELECTOR_TYPE_MASK);
1607 	s->attrib |= (var->s & 1) << SVM_SELECTOR_S_SHIFT;
1608 	s->attrib |= (var->dpl & 3) << SVM_SELECTOR_DPL_SHIFT;
1609 	s->attrib |= ((var->present & 1) && !var->unusable) << SVM_SELECTOR_P_SHIFT;
1610 	s->attrib |= (var->avl & 1) << SVM_SELECTOR_AVL_SHIFT;
1611 	s->attrib |= (var->l & 1) << SVM_SELECTOR_L_SHIFT;
1612 	s->attrib |= (var->db & 1) << SVM_SELECTOR_DB_SHIFT;
1613 	s->attrib |= (var->g & 1) << SVM_SELECTOR_G_SHIFT;
1614 
1615 	/*
1616 	 * This is always accurate, except if SYSRET returned to a segment
1617 	 * with SS.DPL != 3.  Intel does not have this quirk, and always
1618 	 * forces SS.DPL to 3 on sysret, so we ignore that case; fixing it
1619 	 * would entail passing the CPL to userspace and back.
1620 	 */
1621 	if (seg == VCPU_SREG_SS)
1622 		/* This is symmetric with svm_get_segment() */
1623 		svm->vmcb->save.cpl = (var->dpl & 3);
1624 
1625 	mark_dirty(svm->vmcb, VMCB_SEG);
1626 }
1627 
1628 static void update_bp_intercept(struct kvm_vcpu *vcpu)
1629 {
1630 	struct vcpu_svm *svm = to_svm(vcpu);
1631 
1632 	clr_exception_intercept(svm, BP_VECTOR);
1633 
1634 	if (vcpu->guest_debug & KVM_GUESTDBG_ENABLE) {
1635 		if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
1636 			set_exception_intercept(svm, BP_VECTOR);
1637 	} else
1638 		vcpu->guest_debug = 0;
1639 }
1640 
1641 static void new_asid(struct vcpu_svm *svm, struct svm_cpu_data *sd)
1642 {
1643 	if (sd->next_asid > sd->max_asid) {
1644 		++sd->asid_generation;
1645 		sd->next_asid = sd->min_asid;
1646 		svm->vmcb->control.tlb_ctl = TLB_CONTROL_FLUSH_ALL_ASID;
1647 	}
1648 
1649 	svm->asid_generation = sd->asid_generation;
1650 	svm->vmcb->control.asid = sd->next_asid++;
1651 
1652 	mark_dirty(svm->vmcb, VMCB_ASID);
1653 }
1654 
1655 static void svm_set_dr6(struct vcpu_svm *svm, unsigned long value)
1656 {
1657 	struct vmcb *vmcb = svm->vmcb;
1658 
1659 	if (unlikely(value != vmcb->save.dr6)) {
1660 		vmcb->save.dr6 = value;
1661 		mark_dirty(vmcb, VMCB_DR);
1662 	}
1663 }
1664 
1665 static void svm_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
1666 {
1667 	struct vcpu_svm *svm = to_svm(vcpu);
1668 
1669 	get_debugreg(vcpu->arch.db[0], 0);
1670 	get_debugreg(vcpu->arch.db[1], 1);
1671 	get_debugreg(vcpu->arch.db[2], 2);
1672 	get_debugreg(vcpu->arch.db[3], 3);
1673 	/*
1674 	 * We cannot reset svm->vmcb->save.dr6 to DR6_FIXED_1|DR6_RTM here,
1675 	 * because db_interception might need it.  We can do it before vmentry.
1676 	 */
1677 	vcpu->arch.dr6 = svm->vmcb->save.dr6;
1678 	vcpu->arch.dr7 = svm->vmcb->save.dr7;
1679 	vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
1680 	set_dr_intercepts(svm);
1681 }
1682 
1683 static void svm_set_dr7(struct kvm_vcpu *vcpu, unsigned long value)
1684 {
1685 	struct vcpu_svm *svm = to_svm(vcpu);
1686 
1687 	svm->vmcb->save.dr7 = value;
1688 	mark_dirty(svm->vmcb, VMCB_DR);
1689 }
1690 
1691 static int pf_interception(struct vcpu_svm *svm)
1692 {
1693 	u64 fault_address = __sme_clr(svm->vmcb->control.exit_info_2);
1694 	u64 error_code = svm->vmcb->control.exit_info_1;
1695 
1696 	return kvm_handle_page_fault(&svm->vcpu, error_code, fault_address,
1697 			static_cpu_has(X86_FEATURE_DECODEASSISTS) ?
1698 			svm->vmcb->control.insn_bytes : NULL,
1699 			svm->vmcb->control.insn_len);
1700 }
1701 
1702 static int npf_interception(struct vcpu_svm *svm)
1703 {
1704 	u64 fault_address = __sme_clr(svm->vmcb->control.exit_info_2);
1705 	u64 error_code = svm->vmcb->control.exit_info_1;
1706 
1707 	trace_kvm_page_fault(fault_address, error_code);
1708 	return kvm_mmu_page_fault(&svm->vcpu, fault_address, error_code,
1709 			static_cpu_has(X86_FEATURE_DECODEASSISTS) ?
1710 			svm->vmcb->control.insn_bytes : NULL,
1711 			svm->vmcb->control.insn_len);
1712 }
1713 
1714 static int db_interception(struct vcpu_svm *svm)
1715 {
1716 	struct kvm_run *kvm_run = svm->vcpu.run;
1717 	struct kvm_vcpu *vcpu = &svm->vcpu;
1718 
1719 	if (!(svm->vcpu.guest_debug &
1720 	      (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP)) &&
1721 		!svm->nmi_singlestep) {
1722 		u32 payload = (svm->vmcb->save.dr6 ^ DR6_RTM) & ~DR6_FIXED_1;
1723 		kvm_queue_exception_p(&svm->vcpu, DB_VECTOR, payload);
1724 		return 1;
1725 	}
1726 
1727 	if (svm->nmi_singlestep) {
1728 		disable_nmi_singlestep(svm);
1729 		/* Make sure we check for pending NMIs upon entry */
1730 		kvm_make_request(KVM_REQ_EVENT, vcpu);
1731 	}
1732 
1733 	if (svm->vcpu.guest_debug &
1734 	    (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP)) {
1735 		kvm_run->exit_reason = KVM_EXIT_DEBUG;
1736 		kvm_run->debug.arch.dr6 = svm->vmcb->save.dr6;
1737 		kvm_run->debug.arch.dr7 = svm->vmcb->save.dr7;
1738 		kvm_run->debug.arch.pc =
1739 			svm->vmcb->save.cs.base + svm->vmcb->save.rip;
1740 		kvm_run->debug.arch.exception = DB_VECTOR;
1741 		return 0;
1742 	}
1743 
1744 	return 1;
1745 }
1746 
1747 static int bp_interception(struct vcpu_svm *svm)
1748 {
1749 	struct kvm_run *kvm_run = svm->vcpu.run;
1750 
1751 	kvm_run->exit_reason = KVM_EXIT_DEBUG;
1752 	kvm_run->debug.arch.pc = svm->vmcb->save.cs.base + svm->vmcb->save.rip;
1753 	kvm_run->debug.arch.exception = BP_VECTOR;
1754 	return 0;
1755 }
1756 
1757 static int ud_interception(struct vcpu_svm *svm)
1758 {
1759 	return handle_ud(&svm->vcpu);
1760 }
1761 
1762 static int ac_interception(struct vcpu_svm *svm)
1763 {
1764 	kvm_queue_exception_e(&svm->vcpu, AC_VECTOR, 0);
1765 	return 1;
1766 }
1767 
1768 static int gp_interception(struct vcpu_svm *svm)
1769 {
1770 	struct kvm_vcpu *vcpu = &svm->vcpu;
1771 	u32 error_code = svm->vmcb->control.exit_info_1;
1772 
1773 	WARN_ON_ONCE(!enable_vmware_backdoor);
1774 
1775 	/*
1776 	 * VMware backdoor emulation on #GP interception only handles IN{S},
1777 	 * OUT{S}, and RDPMC, none of which generate a non-zero error code.
1778 	 */
1779 	if (error_code) {
1780 		kvm_queue_exception_e(vcpu, GP_VECTOR, error_code);
1781 		return 1;
1782 	}
1783 	return kvm_emulate_instruction(vcpu, EMULTYPE_VMWARE_GP);
1784 }
1785 
1786 static bool is_erratum_383(void)
1787 {
1788 	int err, i;
1789 	u64 value;
1790 
1791 	if (!erratum_383_found)
1792 		return false;
1793 
1794 	value = native_read_msr_safe(MSR_IA32_MC0_STATUS, &err);
1795 	if (err)
1796 		return false;
1797 
1798 	/* Bit 62 may or may not be set for this mce */
1799 	value &= ~(1ULL << 62);
1800 
1801 	if (value != 0xb600000000010015ULL)
1802 		return false;
1803 
1804 	/* Clear MCi_STATUS registers */
1805 	for (i = 0; i < 6; ++i)
1806 		native_write_msr_safe(MSR_IA32_MCx_STATUS(i), 0, 0);
1807 
1808 	value = native_read_msr_safe(MSR_IA32_MCG_STATUS, &err);
1809 	if (!err) {
1810 		u32 low, high;
1811 
1812 		value &= ~(1ULL << 2);
1813 		low    = lower_32_bits(value);
1814 		high   = upper_32_bits(value);
1815 
1816 		native_write_msr_safe(MSR_IA32_MCG_STATUS, low, high);
1817 	}
1818 
1819 	/* Flush tlb to evict multi-match entries */
1820 	__flush_tlb_all();
1821 
1822 	return true;
1823 }
1824 
1825 /*
1826  * Trigger machine check on the host. We assume all the MSRs are already set up
1827  * by the CPU and that we still run on the same CPU as the MCE occurred on.
1828  * We pass a fake environment to the machine check handler because we want
1829  * the guest to be always treated like user space, no matter what context
1830  * it used internally.
1831  */
1832 static void kvm_machine_check(void)
1833 {
1834 #if defined(CONFIG_X86_MCE)
1835 	struct pt_regs regs = {
1836 		.cs = 3, /* Fake ring 3 no matter what the guest ran on */
1837 		.flags = X86_EFLAGS_IF,
1838 	};
1839 
1840 	do_machine_check(&regs, 0);
1841 #endif
1842 }
1843 
1844 static void svm_handle_mce(struct vcpu_svm *svm)
1845 {
1846 	if (is_erratum_383()) {
1847 		/*
1848 		 * Erratum 383 triggered. Guest state is corrupt so kill the
1849 		 * guest.
1850 		 */
1851 		pr_err("KVM: Guest triggered AMD Erratum 383\n");
1852 
1853 		kvm_make_request(KVM_REQ_TRIPLE_FAULT, &svm->vcpu);
1854 
1855 		return;
1856 	}
1857 
1858 	/*
1859 	 * On an #MC intercept the MCE handler is not called automatically in
1860 	 * the host. So do it by hand here.
1861 	 */
1862 	kvm_machine_check();
1863 }
1864 
1865 static int mc_interception(struct vcpu_svm *svm)
1866 {
1867 	return 1;
1868 }
1869 
1870 static int shutdown_interception(struct vcpu_svm *svm)
1871 {
1872 	struct kvm_run *kvm_run = svm->vcpu.run;
1873 
1874 	/*
1875 	 * VMCB is undefined after a SHUTDOWN intercept
1876 	 * so reinitialize it.
1877 	 */
1878 	clear_page(svm->vmcb);
1879 	init_vmcb(svm);
1880 
1881 	kvm_run->exit_reason = KVM_EXIT_SHUTDOWN;
1882 	return 0;
1883 }
1884 
1885 static int io_interception(struct vcpu_svm *svm)
1886 {
1887 	struct kvm_vcpu *vcpu = &svm->vcpu;
1888 	u32 io_info = svm->vmcb->control.exit_info_1; /* address size bug? */
1889 	int size, in, string;
1890 	unsigned port;
1891 
1892 	++svm->vcpu.stat.io_exits;
1893 	string = (io_info & SVM_IOIO_STR_MASK) != 0;
1894 	in = (io_info & SVM_IOIO_TYPE_MASK) != 0;
1895 	if (string)
1896 		return kvm_emulate_instruction(vcpu, 0);
1897 
1898 	port = io_info >> 16;
1899 	size = (io_info & SVM_IOIO_SIZE_MASK) >> SVM_IOIO_SIZE_SHIFT;
1900 	svm->next_rip = svm->vmcb->control.exit_info_2;
1901 
1902 	return kvm_fast_pio(&svm->vcpu, size, port, in);
1903 }
1904 
1905 static int nmi_interception(struct vcpu_svm *svm)
1906 {
1907 	return 1;
1908 }
1909 
1910 static int intr_interception(struct vcpu_svm *svm)
1911 {
1912 	++svm->vcpu.stat.irq_exits;
1913 	return 1;
1914 }
1915 
1916 static int nop_on_interception(struct vcpu_svm *svm)
1917 {
1918 	return 1;
1919 }
1920 
1921 static int halt_interception(struct vcpu_svm *svm)
1922 {
1923 	return kvm_emulate_halt(&svm->vcpu);
1924 }
1925 
1926 static int vmmcall_interception(struct vcpu_svm *svm)
1927 {
1928 	return kvm_emulate_hypercall(&svm->vcpu);
1929 }
1930 
1931 static int vmload_interception(struct vcpu_svm *svm)
1932 {
1933 	struct vmcb *nested_vmcb;
1934 	struct kvm_host_map map;
1935 	int ret;
1936 
1937 	if (nested_svm_check_permissions(svm))
1938 		return 1;
1939 
1940 	ret = kvm_vcpu_map(&svm->vcpu, gpa_to_gfn(svm->vmcb->save.rax), &map);
1941 	if (ret) {
1942 		if (ret == -EINVAL)
1943 			kvm_inject_gp(&svm->vcpu, 0);
1944 		return 1;
1945 	}
1946 
1947 	nested_vmcb = map.hva;
1948 
1949 	ret = kvm_skip_emulated_instruction(&svm->vcpu);
1950 
1951 	nested_svm_vmloadsave(nested_vmcb, svm->vmcb);
1952 	kvm_vcpu_unmap(&svm->vcpu, &map, true);
1953 
1954 	return ret;
1955 }
1956 
1957 static int vmsave_interception(struct vcpu_svm *svm)
1958 {
1959 	struct vmcb *nested_vmcb;
1960 	struct kvm_host_map map;
1961 	int ret;
1962 
1963 	if (nested_svm_check_permissions(svm))
1964 		return 1;
1965 
1966 	ret = kvm_vcpu_map(&svm->vcpu, gpa_to_gfn(svm->vmcb->save.rax), &map);
1967 	if (ret) {
1968 		if (ret == -EINVAL)
1969 			kvm_inject_gp(&svm->vcpu, 0);
1970 		return 1;
1971 	}
1972 
1973 	nested_vmcb = map.hva;
1974 
1975 	ret = kvm_skip_emulated_instruction(&svm->vcpu);
1976 
1977 	nested_svm_vmloadsave(svm->vmcb, nested_vmcb);
1978 	kvm_vcpu_unmap(&svm->vcpu, &map, true);
1979 
1980 	return ret;
1981 }
1982 
1983 static int vmrun_interception(struct vcpu_svm *svm)
1984 {
1985 	if (nested_svm_check_permissions(svm))
1986 		return 1;
1987 
1988 	return nested_svm_vmrun(svm);
1989 }
1990 
1991 void svm_set_gif(struct vcpu_svm *svm, bool value)
1992 {
1993 	if (value) {
1994 		/*
1995 		 * If VGIF is enabled, the STGI intercept is only added to
1996 		 * detect the opening of the SMI/NMI window; remove it now.
1997 		 * Likewise, clear the VINTR intercept, we will set it
1998 		 * again while processing KVM_REQ_EVENT if needed.
1999 		 */
2000 		if (vgif_enabled(svm))
2001 			clr_intercept(svm, INTERCEPT_STGI);
2002 		if (is_intercept(svm, SVM_EXIT_VINTR))
2003 			svm_clear_vintr(svm);
2004 
2005 		enable_gif(svm);
2006 		if (svm->vcpu.arch.smi_pending ||
2007 		    svm->vcpu.arch.nmi_pending ||
2008 		    kvm_cpu_has_injectable_intr(&svm->vcpu))
2009 			kvm_make_request(KVM_REQ_EVENT, &svm->vcpu);
2010 	} else {
2011 		disable_gif(svm);
2012 
2013 		/*
2014 		 * After a CLGI no interrupts should come.  But if vGIF is
2015 		 * in use, we still rely on the VINTR intercept (rather than
2016 		 * STGI) to detect an open interrupt window.
2017 		*/
2018 		if (!vgif_enabled(svm))
2019 			svm_clear_vintr(svm);
2020 	}
2021 }
2022 
2023 static int stgi_interception(struct vcpu_svm *svm)
2024 {
2025 	int ret;
2026 
2027 	if (nested_svm_check_permissions(svm))
2028 		return 1;
2029 
2030 	ret = kvm_skip_emulated_instruction(&svm->vcpu);
2031 	svm_set_gif(svm, true);
2032 	return ret;
2033 }
2034 
2035 static int clgi_interception(struct vcpu_svm *svm)
2036 {
2037 	int ret;
2038 
2039 	if (nested_svm_check_permissions(svm))
2040 		return 1;
2041 
2042 	ret = kvm_skip_emulated_instruction(&svm->vcpu);
2043 	svm_set_gif(svm, false);
2044 	return ret;
2045 }
2046 
2047 static int invlpga_interception(struct vcpu_svm *svm)
2048 {
2049 	struct kvm_vcpu *vcpu = &svm->vcpu;
2050 
2051 	trace_kvm_invlpga(svm->vmcb->save.rip, kvm_rcx_read(&svm->vcpu),
2052 			  kvm_rax_read(&svm->vcpu));
2053 
2054 	/* Let's treat INVLPGA the same as INVLPG (can be optimized!) */
2055 	kvm_mmu_invlpg(vcpu, kvm_rax_read(&svm->vcpu));
2056 
2057 	return kvm_skip_emulated_instruction(&svm->vcpu);
2058 }
2059 
2060 static int skinit_interception(struct vcpu_svm *svm)
2061 {
2062 	trace_kvm_skinit(svm->vmcb->save.rip, kvm_rax_read(&svm->vcpu));
2063 
2064 	kvm_queue_exception(&svm->vcpu, UD_VECTOR);
2065 	return 1;
2066 }
2067 
2068 static int wbinvd_interception(struct vcpu_svm *svm)
2069 {
2070 	return kvm_emulate_wbinvd(&svm->vcpu);
2071 }
2072 
2073 static int xsetbv_interception(struct vcpu_svm *svm)
2074 {
2075 	u64 new_bv = kvm_read_edx_eax(&svm->vcpu);
2076 	u32 index = kvm_rcx_read(&svm->vcpu);
2077 
2078 	if (kvm_set_xcr(&svm->vcpu, index, new_bv) == 0) {
2079 		return kvm_skip_emulated_instruction(&svm->vcpu);
2080 	}
2081 
2082 	return 1;
2083 }
2084 
2085 static int rdpru_interception(struct vcpu_svm *svm)
2086 {
2087 	kvm_queue_exception(&svm->vcpu, UD_VECTOR);
2088 	return 1;
2089 }
2090 
2091 static int task_switch_interception(struct vcpu_svm *svm)
2092 {
2093 	u16 tss_selector;
2094 	int reason;
2095 	int int_type = svm->vmcb->control.exit_int_info &
2096 		SVM_EXITINTINFO_TYPE_MASK;
2097 	int int_vec = svm->vmcb->control.exit_int_info & SVM_EVTINJ_VEC_MASK;
2098 	uint32_t type =
2099 		svm->vmcb->control.exit_int_info & SVM_EXITINTINFO_TYPE_MASK;
2100 	uint32_t idt_v =
2101 		svm->vmcb->control.exit_int_info & SVM_EXITINTINFO_VALID;
2102 	bool has_error_code = false;
2103 	u32 error_code = 0;
2104 
2105 	tss_selector = (u16)svm->vmcb->control.exit_info_1;
2106 
2107 	if (svm->vmcb->control.exit_info_2 &
2108 	    (1ULL << SVM_EXITINFOSHIFT_TS_REASON_IRET))
2109 		reason = TASK_SWITCH_IRET;
2110 	else if (svm->vmcb->control.exit_info_2 &
2111 		 (1ULL << SVM_EXITINFOSHIFT_TS_REASON_JMP))
2112 		reason = TASK_SWITCH_JMP;
2113 	else if (idt_v)
2114 		reason = TASK_SWITCH_GATE;
2115 	else
2116 		reason = TASK_SWITCH_CALL;
2117 
2118 	if (reason == TASK_SWITCH_GATE) {
2119 		switch (type) {
2120 		case SVM_EXITINTINFO_TYPE_NMI:
2121 			svm->vcpu.arch.nmi_injected = false;
2122 			break;
2123 		case SVM_EXITINTINFO_TYPE_EXEPT:
2124 			if (svm->vmcb->control.exit_info_2 &
2125 			    (1ULL << SVM_EXITINFOSHIFT_TS_HAS_ERROR_CODE)) {
2126 				has_error_code = true;
2127 				error_code =
2128 					(u32)svm->vmcb->control.exit_info_2;
2129 			}
2130 			kvm_clear_exception_queue(&svm->vcpu);
2131 			break;
2132 		case SVM_EXITINTINFO_TYPE_INTR:
2133 			kvm_clear_interrupt_queue(&svm->vcpu);
2134 			break;
2135 		default:
2136 			break;
2137 		}
2138 	}
2139 
2140 	if (reason != TASK_SWITCH_GATE ||
2141 	    int_type == SVM_EXITINTINFO_TYPE_SOFT ||
2142 	    (int_type == SVM_EXITINTINFO_TYPE_EXEPT &&
2143 	     (int_vec == OF_VECTOR || int_vec == BP_VECTOR))) {
2144 		if (!skip_emulated_instruction(&svm->vcpu))
2145 			return 0;
2146 	}
2147 
2148 	if (int_type != SVM_EXITINTINFO_TYPE_SOFT)
2149 		int_vec = -1;
2150 
2151 	return kvm_task_switch(&svm->vcpu, tss_selector, int_vec, reason,
2152 			       has_error_code, error_code);
2153 }
2154 
2155 static int cpuid_interception(struct vcpu_svm *svm)
2156 {
2157 	return kvm_emulate_cpuid(&svm->vcpu);
2158 }
2159 
2160 static int iret_interception(struct vcpu_svm *svm)
2161 {
2162 	++svm->vcpu.stat.nmi_window_exits;
2163 	clr_intercept(svm, INTERCEPT_IRET);
2164 	svm->vcpu.arch.hflags |= HF_IRET_MASK;
2165 	svm->nmi_iret_rip = kvm_rip_read(&svm->vcpu);
2166 	kvm_make_request(KVM_REQ_EVENT, &svm->vcpu);
2167 	return 1;
2168 }
2169 
2170 static int invlpg_interception(struct vcpu_svm *svm)
2171 {
2172 	if (!static_cpu_has(X86_FEATURE_DECODEASSISTS))
2173 		return kvm_emulate_instruction(&svm->vcpu, 0);
2174 
2175 	kvm_mmu_invlpg(&svm->vcpu, svm->vmcb->control.exit_info_1);
2176 	return kvm_skip_emulated_instruction(&svm->vcpu);
2177 }
2178 
2179 static int emulate_on_interception(struct vcpu_svm *svm)
2180 {
2181 	return kvm_emulate_instruction(&svm->vcpu, 0);
2182 }
2183 
2184 static int rsm_interception(struct vcpu_svm *svm)
2185 {
2186 	return kvm_emulate_instruction_from_buffer(&svm->vcpu, rsm_ins_bytes, 2);
2187 }
2188 
2189 static int rdpmc_interception(struct vcpu_svm *svm)
2190 {
2191 	int err;
2192 
2193 	if (!nrips)
2194 		return emulate_on_interception(svm);
2195 
2196 	err = kvm_rdpmc(&svm->vcpu);
2197 	return kvm_complete_insn_gp(&svm->vcpu, err);
2198 }
2199 
2200 static bool check_selective_cr0_intercepted(struct vcpu_svm *svm,
2201 					    unsigned long val)
2202 {
2203 	unsigned long cr0 = svm->vcpu.arch.cr0;
2204 	bool ret = false;
2205 	u64 intercept;
2206 
2207 	intercept = svm->nested.ctl.intercept;
2208 
2209 	if (!is_guest_mode(&svm->vcpu) ||
2210 	    (!(intercept & (1ULL << INTERCEPT_SELECTIVE_CR0))))
2211 		return false;
2212 
2213 	cr0 &= ~SVM_CR0_SELECTIVE_MASK;
2214 	val &= ~SVM_CR0_SELECTIVE_MASK;
2215 
2216 	if (cr0 ^ val) {
2217 		svm->vmcb->control.exit_code = SVM_EXIT_CR0_SEL_WRITE;
2218 		ret = (nested_svm_exit_handled(svm) == NESTED_EXIT_DONE);
2219 	}
2220 
2221 	return ret;
2222 }
2223 
2224 #define CR_VALID (1ULL << 63)
2225 
2226 static int cr_interception(struct vcpu_svm *svm)
2227 {
2228 	int reg, cr;
2229 	unsigned long val;
2230 	int err;
2231 
2232 	if (!static_cpu_has(X86_FEATURE_DECODEASSISTS))
2233 		return emulate_on_interception(svm);
2234 
2235 	if (unlikely((svm->vmcb->control.exit_info_1 & CR_VALID) == 0))
2236 		return emulate_on_interception(svm);
2237 
2238 	reg = svm->vmcb->control.exit_info_1 & SVM_EXITINFO_REG_MASK;
2239 	if (svm->vmcb->control.exit_code == SVM_EXIT_CR0_SEL_WRITE)
2240 		cr = SVM_EXIT_WRITE_CR0 - SVM_EXIT_READ_CR0;
2241 	else
2242 		cr = svm->vmcb->control.exit_code - SVM_EXIT_READ_CR0;
2243 
2244 	err = 0;
2245 	if (cr >= 16) { /* mov to cr */
2246 		cr -= 16;
2247 		val = kvm_register_read(&svm->vcpu, reg);
2248 		switch (cr) {
2249 		case 0:
2250 			if (!check_selective_cr0_intercepted(svm, val))
2251 				err = kvm_set_cr0(&svm->vcpu, val);
2252 			else
2253 				return 1;
2254 
2255 			break;
2256 		case 3:
2257 			err = kvm_set_cr3(&svm->vcpu, val);
2258 			break;
2259 		case 4:
2260 			err = kvm_set_cr4(&svm->vcpu, val);
2261 			break;
2262 		case 8:
2263 			err = kvm_set_cr8(&svm->vcpu, val);
2264 			break;
2265 		default:
2266 			WARN(1, "unhandled write to CR%d", cr);
2267 			kvm_queue_exception(&svm->vcpu, UD_VECTOR);
2268 			return 1;
2269 		}
2270 	} else { /* mov from cr */
2271 		switch (cr) {
2272 		case 0:
2273 			val = kvm_read_cr0(&svm->vcpu);
2274 			break;
2275 		case 2:
2276 			val = svm->vcpu.arch.cr2;
2277 			break;
2278 		case 3:
2279 			val = kvm_read_cr3(&svm->vcpu);
2280 			break;
2281 		case 4:
2282 			val = kvm_read_cr4(&svm->vcpu);
2283 			break;
2284 		case 8:
2285 			val = kvm_get_cr8(&svm->vcpu);
2286 			break;
2287 		default:
2288 			WARN(1, "unhandled read from CR%d", cr);
2289 			kvm_queue_exception(&svm->vcpu, UD_VECTOR);
2290 			return 1;
2291 		}
2292 		kvm_register_write(&svm->vcpu, reg, val);
2293 	}
2294 	return kvm_complete_insn_gp(&svm->vcpu, err);
2295 }
2296 
2297 static int dr_interception(struct vcpu_svm *svm)
2298 {
2299 	int reg, dr;
2300 	unsigned long val;
2301 
2302 	if (svm->vcpu.guest_debug == 0) {
2303 		/*
2304 		 * No more DR vmexits; force a reload of the debug registers
2305 		 * and reenter on this instruction.  The next vmexit will
2306 		 * retrieve the full state of the debug registers.
2307 		 */
2308 		clr_dr_intercepts(svm);
2309 		svm->vcpu.arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
2310 		return 1;
2311 	}
2312 
2313 	if (!boot_cpu_has(X86_FEATURE_DECODEASSISTS))
2314 		return emulate_on_interception(svm);
2315 
2316 	reg = svm->vmcb->control.exit_info_1 & SVM_EXITINFO_REG_MASK;
2317 	dr = svm->vmcb->control.exit_code - SVM_EXIT_READ_DR0;
2318 
2319 	if (dr >= 16) { /* mov to DRn */
2320 		if (!kvm_require_dr(&svm->vcpu, dr - 16))
2321 			return 1;
2322 		val = kvm_register_read(&svm->vcpu, reg);
2323 		kvm_set_dr(&svm->vcpu, dr - 16, val);
2324 	} else {
2325 		if (!kvm_require_dr(&svm->vcpu, dr))
2326 			return 1;
2327 		kvm_get_dr(&svm->vcpu, dr, &val);
2328 		kvm_register_write(&svm->vcpu, reg, val);
2329 	}
2330 
2331 	return kvm_skip_emulated_instruction(&svm->vcpu);
2332 }
2333 
2334 static int cr8_write_interception(struct vcpu_svm *svm)
2335 {
2336 	struct kvm_run *kvm_run = svm->vcpu.run;
2337 	int r;
2338 
2339 	u8 cr8_prev = kvm_get_cr8(&svm->vcpu);
2340 	/* instruction emulation calls kvm_set_cr8() */
2341 	r = cr_interception(svm);
2342 	if (lapic_in_kernel(&svm->vcpu))
2343 		return r;
2344 	if (cr8_prev <= kvm_get_cr8(&svm->vcpu))
2345 		return r;
2346 	kvm_run->exit_reason = KVM_EXIT_SET_TPR;
2347 	return 0;
2348 }
2349 
2350 static int svm_get_msr_feature(struct kvm_msr_entry *msr)
2351 {
2352 	msr->data = 0;
2353 
2354 	switch (msr->index) {
2355 	case MSR_F10H_DECFG:
2356 		if (boot_cpu_has(X86_FEATURE_LFENCE_RDTSC))
2357 			msr->data |= MSR_F10H_DECFG_LFENCE_SERIALIZE;
2358 		break;
2359 	default:
2360 		return 1;
2361 	}
2362 
2363 	return 0;
2364 }
2365 
2366 static int svm_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
2367 {
2368 	struct vcpu_svm *svm = to_svm(vcpu);
2369 
2370 	switch (msr_info->index) {
2371 	case MSR_STAR:
2372 		msr_info->data = svm->vmcb->save.star;
2373 		break;
2374 #ifdef CONFIG_X86_64
2375 	case MSR_LSTAR:
2376 		msr_info->data = svm->vmcb->save.lstar;
2377 		break;
2378 	case MSR_CSTAR:
2379 		msr_info->data = svm->vmcb->save.cstar;
2380 		break;
2381 	case MSR_KERNEL_GS_BASE:
2382 		msr_info->data = svm->vmcb->save.kernel_gs_base;
2383 		break;
2384 	case MSR_SYSCALL_MASK:
2385 		msr_info->data = svm->vmcb->save.sfmask;
2386 		break;
2387 #endif
2388 	case MSR_IA32_SYSENTER_CS:
2389 		msr_info->data = svm->vmcb->save.sysenter_cs;
2390 		break;
2391 	case MSR_IA32_SYSENTER_EIP:
2392 		msr_info->data = svm->sysenter_eip;
2393 		break;
2394 	case MSR_IA32_SYSENTER_ESP:
2395 		msr_info->data = svm->sysenter_esp;
2396 		break;
2397 	case MSR_TSC_AUX:
2398 		if (!boot_cpu_has(X86_FEATURE_RDTSCP))
2399 			return 1;
2400 		msr_info->data = svm->tsc_aux;
2401 		break;
2402 	/*
2403 	 * Nobody will change the following 5 values in the VMCB so we can
2404 	 * safely return them on rdmsr. They will always be 0 until LBRV is
2405 	 * implemented.
2406 	 */
2407 	case MSR_IA32_DEBUGCTLMSR:
2408 		msr_info->data = svm->vmcb->save.dbgctl;
2409 		break;
2410 	case MSR_IA32_LASTBRANCHFROMIP:
2411 		msr_info->data = svm->vmcb->save.br_from;
2412 		break;
2413 	case MSR_IA32_LASTBRANCHTOIP:
2414 		msr_info->data = svm->vmcb->save.br_to;
2415 		break;
2416 	case MSR_IA32_LASTINTFROMIP:
2417 		msr_info->data = svm->vmcb->save.last_excp_from;
2418 		break;
2419 	case MSR_IA32_LASTINTTOIP:
2420 		msr_info->data = svm->vmcb->save.last_excp_to;
2421 		break;
2422 	case MSR_VM_HSAVE_PA:
2423 		msr_info->data = svm->nested.hsave_msr;
2424 		break;
2425 	case MSR_VM_CR:
2426 		msr_info->data = svm->nested.vm_cr_msr;
2427 		break;
2428 	case MSR_IA32_SPEC_CTRL:
2429 		if (!msr_info->host_initiated &&
2430 		    !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL) &&
2431 		    !guest_cpuid_has(vcpu, X86_FEATURE_AMD_STIBP) &&
2432 		    !guest_cpuid_has(vcpu, X86_FEATURE_AMD_IBRS) &&
2433 		    !guest_cpuid_has(vcpu, X86_FEATURE_AMD_SSBD))
2434 			return 1;
2435 
2436 		msr_info->data = svm->spec_ctrl;
2437 		break;
2438 	case MSR_AMD64_VIRT_SPEC_CTRL:
2439 		if (!msr_info->host_initiated &&
2440 		    !guest_cpuid_has(vcpu, X86_FEATURE_VIRT_SSBD))
2441 			return 1;
2442 
2443 		msr_info->data = svm->virt_spec_ctrl;
2444 		break;
2445 	case MSR_F15H_IC_CFG: {
2446 
2447 		int family, model;
2448 
2449 		family = guest_cpuid_family(vcpu);
2450 		model  = guest_cpuid_model(vcpu);
2451 
2452 		if (family < 0 || model < 0)
2453 			return kvm_get_msr_common(vcpu, msr_info);
2454 
2455 		msr_info->data = 0;
2456 
2457 		if (family == 0x15 &&
2458 		    (model >= 0x2 && model < 0x20))
2459 			msr_info->data = 0x1E;
2460 		}
2461 		break;
2462 	case MSR_F10H_DECFG:
2463 		msr_info->data = svm->msr_decfg;
2464 		break;
2465 	default:
2466 		return kvm_get_msr_common(vcpu, msr_info);
2467 	}
2468 	return 0;
2469 }
2470 
2471 static int rdmsr_interception(struct vcpu_svm *svm)
2472 {
2473 	return kvm_emulate_rdmsr(&svm->vcpu);
2474 }
2475 
2476 static int svm_set_vm_cr(struct kvm_vcpu *vcpu, u64 data)
2477 {
2478 	struct vcpu_svm *svm = to_svm(vcpu);
2479 	int svm_dis, chg_mask;
2480 
2481 	if (data & ~SVM_VM_CR_VALID_MASK)
2482 		return 1;
2483 
2484 	chg_mask = SVM_VM_CR_VALID_MASK;
2485 
2486 	if (svm->nested.vm_cr_msr & SVM_VM_CR_SVM_DIS_MASK)
2487 		chg_mask &= ~(SVM_VM_CR_SVM_LOCK_MASK | SVM_VM_CR_SVM_DIS_MASK);
2488 
2489 	svm->nested.vm_cr_msr &= ~chg_mask;
2490 	svm->nested.vm_cr_msr |= (data & chg_mask);
2491 
2492 	svm_dis = svm->nested.vm_cr_msr & SVM_VM_CR_SVM_DIS_MASK;
2493 
2494 	/* check for svm_disable while efer.svme is set */
2495 	if (svm_dis && (vcpu->arch.efer & EFER_SVME))
2496 		return 1;
2497 
2498 	return 0;
2499 }
2500 
2501 static int svm_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr)
2502 {
2503 	struct vcpu_svm *svm = to_svm(vcpu);
2504 
2505 	u32 ecx = msr->index;
2506 	u64 data = msr->data;
2507 	switch (ecx) {
2508 	case MSR_IA32_CR_PAT:
2509 		if (!kvm_mtrr_valid(vcpu, MSR_IA32_CR_PAT, data))
2510 			return 1;
2511 		vcpu->arch.pat = data;
2512 		svm->vmcb->save.g_pat = data;
2513 		mark_dirty(svm->vmcb, VMCB_NPT);
2514 		break;
2515 	case MSR_IA32_SPEC_CTRL:
2516 		if (!msr->host_initiated &&
2517 		    !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL) &&
2518 		    !guest_cpuid_has(vcpu, X86_FEATURE_AMD_STIBP) &&
2519 		    !guest_cpuid_has(vcpu, X86_FEATURE_AMD_IBRS) &&
2520 		    !guest_cpuid_has(vcpu, X86_FEATURE_AMD_SSBD))
2521 			return 1;
2522 
2523 		if (data & ~kvm_spec_ctrl_valid_bits(vcpu))
2524 			return 1;
2525 
2526 		svm->spec_ctrl = data;
2527 		if (!data)
2528 			break;
2529 
2530 		/*
2531 		 * For non-nested:
2532 		 * When it's written (to non-zero) for the first time, pass
2533 		 * it through.
2534 		 *
2535 		 * For nested:
2536 		 * The handling of the MSR bitmap for L2 guests is done in
2537 		 * nested_svm_vmrun_msrpm.
2538 		 * We update the L1 MSR bit as well since it will end up
2539 		 * touching the MSR anyway now.
2540 		 */
2541 		set_msr_interception(svm->msrpm, MSR_IA32_SPEC_CTRL, 1, 1);
2542 		break;
2543 	case MSR_IA32_PRED_CMD:
2544 		if (!msr->host_initiated &&
2545 		    !guest_cpuid_has(vcpu, X86_FEATURE_AMD_IBPB))
2546 			return 1;
2547 
2548 		if (data & ~PRED_CMD_IBPB)
2549 			return 1;
2550 		if (!boot_cpu_has(X86_FEATURE_AMD_IBPB))
2551 			return 1;
2552 		if (!data)
2553 			break;
2554 
2555 		wrmsrl(MSR_IA32_PRED_CMD, PRED_CMD_IBPB);
2556 		set_msr_interception(svm->msrpm, MSR_IA32_PRED_CMD, 0, 1);
2557 		break;
2558 	case MSR_AMD64_VIRT_SPEC_CTRL:
2559 		if (!msr->host_initiated &&
2560 		    !guest_cpuid_has(vcpu, X86_FEATURE_VIRT_SSBD))
2561 			return 1;
2562 
2563 		if (data & ~SPEC_CTRL_SSBD)
2564 			return 1;
2565 
2566 		svm->virt_spec_ctrl = data;
2567 		break;
2568 	case MSR_STAR:
2569 		svm->vmcb->save.star = data;
2570 		break;
2571 #ifdef CONFIG_X86_64
2572 	case MSR_LSTAR:
2573 		svm->vmcb->save.lstar = data;
2574 		break;
2575 	case MSR_CSTAR:
2576 		svm->vmcb->save.cstar = data;
2577 		break;
2578 	case MSR_KERNEL_GS_BASE:
2579 		svm->vmcb->save.kernel_gs_base = data;
2580 		break;
2581 	case MSR_SYSCALL_MASK:
2582 		svm->vmcb->save.sfmask = data;
2583 		break;
2584 #endif
2585 	case MSR_IA32_SYSENTER_CS:
2586 		svm->vmcb->save.sysenter_cs = data;
2587 		break;
2588 	case MSR_IA32_SYSENTER_EIP:
2589 		svm->sysenter_eip = data;
2590 		svm->vmcb->save.sysenter_eip = data;
2591 		break;
2592 	case MSR_IA32_SYSENTER_ESP:
2593 		svm->sysenter_esp = data;
2594 		svm->vmcb->save.sysenter_esp = data;
2595 		break;
2596 	case MSR_TSC_AUX:
2597 		if (!boot_cpu_has(X86_FEATURE_RDTSCP))
2598 			return 1;
2599 
2600 		/*
2601 		 * This is rare, so we update the MSR here instead of using
2602 		 * direct_access_msrs.  Doing that would require a rdmsr in
2603 		 * svm_vcpu_put.
2604 		 */
2605 		svm->tsc_aux = data;
2606 		wrmsrl(MSR_TSC_AUX, svm->tsc_aux);
2607 		break;
2608 	case MSR_IA32_DEBUGCTLMSR:
2609 		if (!boot_cpu_has(X86_FEATURE_LBRV)) {
2610 			vcpu_unimpl(vcpu, "%s: MSR_IA32_DEBUGCTL 0x%llx, nop\n",
2611 				    __func__, data);
2612 			break;
2613 		}
2614 		if (data & DEBUGCTL_RESERVED_BITS)
2615 			return 1;
2616 
2617 		svm->vmcb->save.dbgctl = data;
2618 		mark_dirty(svm->vmcb, VMCB_LBR);
2619 		if (data & (1ULL<<0))
2620 			svm_enable_lbrv(svm);
2621 		else
2622 			svm_disable_lbrv(svm);
2623 		break;
2624 	case MSR_VM_HSAVE_PA:
2625 		svm->nested.hsave_msr = data;
2626 		break;
2627 	case MSR_VM_CR:
2628 		return svm_set_vm_cr(vcpu, data);
2629 	case MSR_VM_IGNNE:
2630 		vcpu_unimpl(vcpu, "unimplemented wrmsr: 0x%x data 0x%llx\n", ecx, data);
2631 		break;
2632 	case MSR_F10H_DECFG: {
2633 		struct kvm_msr_entry msr_entry;
2634 
2635 		msr_entry.index = msr->index;
2636 		if (svm_get_msr_feature(&msr_entry))
2637 			return 1;
2638 
2639 		/* Check the supported bits */
2640 		if (data & ~msr_entry.data)
2641 			return 1;
2642 
2643 		/* Don't allow the guest to change a bit, #GP */
2644 		if (!msr->host_initiated && (data ^ msr_entry.data))
2645 			return 1;
2646 
2647 		svm->msr_decfg = data;
2648 		break;
2649 	}
2650 	case MSR_IA32_APICBASE:
2651 		if (kvm_vcpu_apicv_active(vcpu))
2652 			avic_update_vapic_bar(to_svm(vcpu), data);
2653 		/* Fall through */
2654 	default:
2655 		return kvm_set_msr_common(vcpu, msr);
2656 	}
2657 	return 0;
2658 }
2659 
2660 static int wrmsr_interception(struct vcpu_svm *svm)
2661 {
2662 	return kvm_emulate_wrmsr(&svm->vcpu);
2663 }
2664 
2665 static int msr_interception(struct vcpu_svm *svm)
2666 {
2667 	if (svm->vmcb->control.exit_info_1)
2668 		return wrmsr_interception(svm);
2669 	else
2670 		return rdmsr_interception(svm);
2671 }
2672 
2673 static int interrupt_window_interception(struct vcpu_svm *svm)
2674 {
2675 	kvm_make_request(KVM_REQ_EVENT, &svm->vcpu);
2676 	svm_clear_vintr(svm);
2677 
2678 	/*
2679 	 * For AVIC, the only reason to end up here is ExtINTs.
2680 	 * In this case AVIC was temporarily disabled for
2681 	 * requesting the IRQ window and we have to re-enable it.
2682 	 */
2683 	svm_toggle_avic_for_irq_window(&svm->vcpu, true);
2684 
2685 	++svm->vcpu.stat.irq_window_exits;
2686 	return 1;
2687 }
2688 
2689 static int pause_interception(struct vcpu_svm *svm)
2690 {
2691 	struct kvm_vcpu *vcpu = &svm->vcpu;
2692 	bool in_kernel = (svm_get_cpl(vcpu) == 0);
2693 
2694 	if (pause_filter_thresh)
2695 		grow_ple_window(vcpu);
2696 
2697 	kvm_vcpu_on_spin(vcpu, in_kernel);
2698 	return 1;
2699 }
2700 
2701 static int nop_interception(struct vcpu_svm *svm)
2702 {
2703 	return kvm_skip_emulated_instruction(&(svm->vcpu));
2704 }
2705 
2706 static int monitor_interception(struct vcpu_svm *svm)
2707 {
2708 	printk_once(KERN_WARNING "kvm: MONITOR instruction emulated as NOP!\n");
2709 	return nop_interception(svm);
2710 }
2711 
2712 static int mwait_interception(struct vcpu_svm *svm)
2713 {
2714 	printk_once(KERN_WARNING "kvm: MWAIT instruction emulated as NOP!\n");
2715 	return nop_interception(svm);
2716 }
2717 
2718 static int (*const svm_exit_handlers[])(struct vcpu_svm *svm) = {
2719 	[SVM_EXIT_READ_CR0]			= cr_interception,
2720 	[SVM_EXIT_READ_CR3]			= cr_interception,
2721 	[SVM_EXIT_READ_CR4]			= cr_interception,
2722 	[SVM_EXIT_READ_CR8]			= cr_interception,
2723 	[SVM_EXIT_CR0_SEL_WRITE]		= cr_interception,
2724 	[SVM_EXIT_WRITE_CR0]			= cr_interception,
2725 	[SVM_EXIT_WRITE_CR3]			= cr_interception,
2726 	[SVM_EXIT_WRITE_CR4]			= cr_interception,
2727 	[SVM_EXIT_WRITE_CR8]			= cr8_write_interception,
2728 	[SVM_EXIT_READ_DR0]			= dr_interception,
2729 	[SVM_EXIT_READ_DR1]			= dr_interception,
2730 	[SVM_EXIT_READ_DR2]			= dr_interception,
2731 	[SVM_EXIT_READ_DR3]			= dr_interception,
2732 	[SVM_EXIT_READ_DR4]			= dr_interception,
2733 	[SVM_EXIT_READ_DR5]			= dr_interception,
2734 	[SVM_EXIT_READ_DR6]			= dr_interception,
2735 	[SVM_EXIT_READ_DR7]			= dr_interception,
2736 	[SVM_EXIT_WRITE_DR0]			= dr_interception,
2737 	[SVM_EXIT_WRITE_DR1]			= dr_interception,
2738 	[SVM_EXIT_WRITE_DR2]			= dr_interception,
2739 	[SVM_EXIT_WRITE_DR3]			= dr_interception,
2740 	[SVM_EXIT_WRITE_DR4]			= dr_interception,
2741 	[SVM_EXIT_WRITE_DR5]			= dr_interception,
2742 	[SVM_EXIT_WRITE_DR6]			= dr_interception,
2743 	[SVM_EXIT_WRITE_DR7]			= dr_interception,
2744 	[SVM_EXIT_EXCP_BASE + DB_VECTOR]	= db_interception,
2745 	[SVM_EXIT_EXCP_BASE + BP_VECTOR]	= bp_interception,
2746 	[SVM_EXIT_EXCP_BASE + UD_VECTOR]	= ud_interception,
2747 	[SVM_EXIT_EXCP_BASE + PF_VECTOR]	= pf_interception,
2748 	[SVM_EXIT_EXCP_BASE + MC_VECTOR]	= mc_interception,
2749 	[SVM_EXIT_EXCP_BASE + AC_VECTOR]	= ac_interception,
2750 	[SVM_EXIT_EXCP_BASE + GP_VECTOR]	= gp_interception,
2751 	[SVM_EXIT_INTR]				= intr_interception,
2752 	[SVM_EXIT_NMI]				= nmi_interception,
2753 	[SVM_EXIT_SMI]				= nop_on_interception,
2754 	[SVM_EXIT_INIT]				= nop_on_interception,
2755 	[SVM_EXIT_VINTR]			= interrupt_window_interception,
2756 	[SVM_EXIT_RDPMC]			= rdpmc_interception,
2757 	[SVM_EXIT_CPUID]			= cpuid_interception,
2758 	[SVM_EXIT_IRET]                         = iret_interception,
2759 	[SVM_EXIT_INVD]                         = emulate_on_interception,
2760 	[SVM_EXIT_PAUSE]			= pause_interception,
2761 	[SVM_EXIT_HLT]				= halt_interception,
2762 	[SVM_EXIT_INVLPG]			= invlpg_interception,
2763 	[SVM_EXIT_INVLPGA]			= invlpga_interception,
2764 	[SVM_EXIT_IOIO]				= io_interception,
2765 	[SVM_EXIT_MSR]				= msr_interception,
2766 	[SVM_EXIT_TASK_SWITCH]			= task_switch_interception,
2767 	[SVM_EXIT_SHUTDOWN]			= shutdown_interception,
2768 	[SVM_EXIT_VMRUN]			= vmrun_interception,
2769 	[SVM_EXIT_VMMCALL]			= vmmcall_interception,
2770 	[SVM_EXIT_VMLOAD]			= vmload_interception,
2771 	[SVM_EXIT_VMSAVE]			= vmsave_interception,
2772 	[SVM_EXIT_STGI]				= stgi_interception,
2773 	[SVM_EXIT_CLGI]				= clgi_interception,
2774 	[SVM_EXIT_SKINIT]			= skinit_interception,
2775 	[SVM_EXIT_WBINVD]                       = wbinvd_interception,
2776 	[SVM_EXIT_MONITOR]			= monitor_interception,
2777 	[SVM_EXIT_MWAIT]			= mwait_interception,
2778 	[SVM_EXIT_XSETBV]			= xsetbv_interception,
2779 	[SVM_EXIT_RDPRU]			= rdpru_interception,
2780 	[SVM_EXIT_NPF]				= npf_interception,
2781 	[SVM_EXIT_RSM]                          = rsm_interception,
2782 	[SVM_EXIT_AVIC_INCOMPLETE_IPI]		= avic_incomplete_ipi_interception,
2783 	[SVM_EXIT_AVIC_UNACCELERATED_ACCESS]	= avic_unaccelerated_access_interception,
2784 };
2785 
2786 static void dump_vmcb(struct kvm_vcpu *vcpu)
2787 {
2788 	struct vcpu_svm *svm = to_svm(vcpu);
2789 	struct vmcb_control_area *control = &svm->vmcb->control;
2790 	struct vmcb_save_area *save = &svm->vmcb->save;
2791 
2792 	if (!dump_invalid_vmcb) {
2793 		pr_warn_ratelimited("set kvm_amd.dump_invalid_vmcb=1 to dump internal KVM state.\n");
2794 		return;
2795 	}
2796 
2797 	pr_err("VMCB Control Area:\n");
2798 	pr_err("%-20s%04x\n", "cr_read:", control->intercept_cr & 0xffff);
2799 	pr_err("%-20s%04x\n", "cr_write:", control->intercept_cr >> 16);
2800 	pr_err("%-20s%04x\n", "dr_read:", control->intercept_dr & 0xffff);
2801 	pr_err("%-20s%04x\n", "dr_write:", control->intercept_dr >> 16);
2802 	pr_err("%-20s%08x\n", "exceptions:", control->intercept_exceptions);
2803 	pr_err("%-20s%016llx\n", "intercepts:", control->intercept);
2804 	pr_err("%-20s%d\n", "pause filter count:", control->pause_filter_count);
2805 	pr_err("%-20s%d\n", "pause filter threshold:",
2806 	       control->pause_filter_thresh);
2807 	pr_err("%-20s%016llx\n", "iopm_base_pa:", control->iopm_base_pa);
2808 	pr_err("%-20s%016llx\n", "msrpm_base_pa:", control->msrpm_base_pa);
2809 	pr_err("%-20s%016llx\n", "tsc_offset:", control->tsc_offset);
2810 	pr_err("%-20s%d\n", "asid:", control->asid);
2811 	pr_err("%-20s%d\n", "tlb_ctl:", control->tlb_ctl);
2812 	pr_err("%-20s%08x\n", "int_ctl:", control->int_ctl);
2813 	pr_err("%-20s%08x\n", "int_vector:", control->int_vector);
2814 	pr_err("%-20s%08x\n", "int_state:", control->int_state);
2815 	pr_err("%-20s%08x\n", "exit_code:", control->exit_code);
2816 	pr_err("%-20s%016llx\n", "exit_info1:", control->exit_info_1);
2817 	pr_err("%-20s%016llx\n", "exit_info2:", control->exit_info_2);
2818 	pr_err("%-20s%08x\n", "exit_int_info:", control->exit_int_info);
2819 	pr_err("%-20s%08x\n", "exit_int_info_err:", control->exit_int_info_err);
2820 	pr_err("%-20s%lld\n", "nested_ctl:", control->nested_ctl);
2821 	pr_err("%-20s%016llx\n", "nested_cr3:", control->nested_cr3);
2822 	pr_err("%-20s%016llx\n", "avic_vapic_bar:", control->avic_vapic_bar);
2823 	pr_err("%-20s%08x\n", "event_inj:", control->event_inj);
2824 	pr_err("%-20s%08x\n", "event_inj_err:", control->event_inj_err);
2825 	pr_err("%-20s%lld\n", "virt_ext:", control->virt_ext);
2826 	pr_err("%-20s%016llx\n", "next_rip:", control->next_rip);
2827 	pr_err("%-20s%016llx\n", "avic_backing_page:", control->avic_backing_page);
2828 	pr_err("%-20s%016llx\n", "avic_logical_id:", control->avic_logical_id);
2829 	pr_err("%-20s%016llx\n", "avic_physical_id:", control->avic_physical_id);
2830 	pr_err("VMCB State Save Area:\n");
2831 	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
2832 	       "es:",
2833 	       save->es.selector, save->es.attrib,
2834 	       save->es.limit, save->es.base);
2835 	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
2836 	       "cs:",
2837 	       save->cs.selector, save->cs.attrib,
2838 	       save->cs.limit, save->cs.base);
2839 	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
2840 	       "ss:",
2841 	       save->ss.selector, save->ss.attrib,
2842 	       save->ss.limit, save->ss.base);
2843 	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
2844 	       "ds:",
2845 	       save->ds.selector, save->ds.attrib,
2846 	       save->ds.limit, save->ds.base);
2847 	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
2848 	       "fs:",
2849 	       save->fs.selector, save->fs.attrib,
2850 	       save->fs.limit, save->fs.base);
2851 	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
2852 	       "gs:",
2853 	       save->gs.selector, save->gs.attrib,
2854 	       save->gs.limit, save->gs.base);
2855 	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
2856 	       "gdtr:",
2857 	       save->gdtr.selector, save->gdtr.attrib,
2858 	       save->gdtr.limit, save->gdtr.base);
2859 	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
2860 	       "ldtr:",
2861 	       save->ldtr.selector, save->ldtr.attrib,
2862 	       save->ldtr.limit, save->ldtr.base);
2863 	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
2864 	       "idtr:",
2865 	       save->idtr.selector, save->idtr.attrib,
2866 	       save->idtr.limit, save->idtr.base);
2867 	pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
2868 	       "tr:",
2869 	       save->tr.selector, save->tr.attrib,
2870 	       save->tr.limit, save->tr.base);
2871 	pr_err("cpl:            %d                efer:         %016llx\n",
2872 		save->cpl, save->efer);
2873 	pr_err("%-15s %016llx %-13s %016llx\n",
2874 	       "cr0:", save->cr0, "cr2:", save->cr2);
2875 	pr_err("%-15s %016llx %-13s %016llx\n",
2876 	       "cr3:", save->cr3, "cr4:", save->cr4);
2877 	pr_err("%-15s %016llx %-13s %016llx\n",
2878 	       "dr6:", save->dr6, "dr7:", save->dr7);
2879 	pr_err("%-15s %016llx %-13s %016llx\n",
2880 	       "rip:", save->rip, "rflags:", save->rflags);
2881 	pr_err("%-15s %016llx %-13s %016llx\n",
2882 	       "rsp:", save->rsp, "rax:", save->rax);
2883 	pr_err("%-15s %016llx %-13s %016llx\n",
2884 	       "star:", save->star, "lstar:", save->lstar);
2885 	pr_err("%-15s %016llx %-13s %016llx\n",
2886 	       "cstar:", save->cstar, "sfmask:", save->sfmask);
2887 	pr_err("%-15s %016llx %-13s %016llx\n",
2888 	       "kernel_gs_base:", save->kernel_gs_base,
2889 	       "sysenter_cs:", save->sysenter_cs);
2890 	pr_err("%-15s %016llx %-13s %016llx\n",
2891 	       "sysenter_esp:", save->sysenter_esp,
2892 	       "sysenter_eip:", save->sysenter_eip);
2893 	pr_err("%-15s %016llx %-13s %016llx\n",
2894 	       "gpat:", save->g_pat, "dbgctl:", save->dbgctl);
2895 	pr_err("%-15s %016llx %-13s %016llx\n",
2896 	       "br_from:", save->br_from, "br_to:", save->br_to);
2897 	pr_err("%-15s %016llx %-13s %016llx\n",
2898 	       "excp_from:", save->last_excp_from,
2899 	       "excp_to:", save->last_excp_to);
2900 }
2901 
2902 static void svm_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
2903 {
2904 	struct vmcb_control_area *control = &to_svm(vcpu)->vmcb->control;
2905 
2906 	*info1 = control->exit_info_1;
2907 	*info2 = control->exit_info_2;
2908 }
2909 
2910 static int handle_exit(struct kvm_vcpu *vcpu, fastpath_t exit_fastpath)
2911 {
2912 	struct vcpu_svm *svm = to_svm(vcpu);
2913 	struct kvm_run *kvm_run = vcpu->run;
2914 	u32 exit_code = svm->vmcb->control.exit_code;
2915 
2916 	trace_kvm_exit(exit_code, vcpu, KVM_ISA_SVM);
2917 
2918 	if (!is_cr_intercept(svm, INTERCEPT_CR0_WRITE))
2919 		vcpu->arch.cr0 = svm->vmcb->save.cr0;
2920 	if (npt_enabled)
2921 		vcpu->arch.cr3 = svm->vmcb->save.cr3;
2922 
2923 	svm_complete_interrupts(svm);
2924 
2925 	if (is_guest_mode(vcpu)) {
2926 		int vmexit;
2927 
2928 		trace_kvm_nested_vmexit(svm->vmcb->save.rip, exit_code,
2929 					svm->vmcb->control.exit_info_1,
2930 					svm->vmcb->control.exit_info_2,
2931 					svm->vmcb->control.exit_int_info,
2932 					svm->vmcb->control.exit_int_info_err,
2933 					KVM_ISA_SVM);
2934 
2935 		vmexit = nested_svm_exit_special(svm);
2936 
2937 		if (vmexit == NESTED_EXIT_CONTINUE)
2938 			vmexit = nested_svm_exit_handled(svm);
2939 
2940 		if (vmexit == NESTED_EXIT_DONE)
2941 			return 1;
2942 	}
2943 
2944 	if (svm->vmcb->control.exit_code == SVM_EXIT_ERR) {
2945 		kvm_run->exit_reason = KVM_EXIT_FAIL_ENTRY;
2946 		kvm_run->fail_entry.hardware_entry_failure_reason
2947 			= svm->vmcb->control.exit_code;
2948 		dump_vmcb(vcpu);
2949 		return 0;
2950 	}
2951 
2952 	if (is_external_interrupt(svm->vmcb->control.exit_int_info) &&
2953 	    exit_code != SVM_EXIT_EXCP_BASE + PF_VECTOR &&
2954 	    exit_code != SVM_EXIT_NPF && exit_code != SVM_EXIT_TASK_SWITCH &&
2955 	    exit_code != SVM_EXIT_INTR && exit_code != SVM_EXIT_NMI)
2956 		printk(KERN_ERR "%s: unexpected exit_int_info 0x%x "
2957 		       "exit_code 0x%x\n",
2958 		       __func__, svm->vmcb->control.exit_int_info,
2959 		       exit_code);
2960 
2961 	if (exit_fastpath != EXIT_FASTPATH_NONE)
2962 		return 1;
2963 
2964 	if (exit_code >= ARRAY_SIZE(svm_exit_handlers)
2965 	    || !svm_exit_handlers[exit_code]) {
2966 		vcpu_unimpl(vcpu, "svm: unexpected exit reason 0x%x\n", exit_code);
2967 		dump_vmcb(vcpu);
2968 		vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
2969 		vcpu->run->internal.suberror =
2970 			KVM_INTERNAL_ERROR_UNEXPECTED_EXIT_REASON;
2971 		vcpu->run->internal.ndata = 1;
2972 		vcpu->run->internal.data[0] = exit_code;
2973 		return 0;
2974 	}
2975 
2976 #ifdef CONFIG_RETPOLINE
2977 	if (exit_code == SVM_EXIT_MSR)
2978 		return msr_interception(svm);
2979 	else if (exit_code == SVM_EXIT_VINTR)
2980 		return interrupt_window_interception(svm);
2981 	else if (exit_code == SVM_EXIT_INTR)
2982 		return intr_interception(svm);
2983 	else if (exit_code == SVM_EXIT_HLT)
2984 		return halt_interception(svm);
2985 	else if (exit_code == SVM_EXIT_NPF)
2986 		return npf_interception(svm);
2987 #endif
2988 	return svm_exit_handlers[exit_code](svm);
2989 }
2990 
2991 static void reload_tss(struct kvm_vcpu *vcpu)
2992 {
2993 	int cpu = raw_smp_processor_id();
2994 
2995 	struct svm_cpu_data *sd = per_cpu(svm_data, cpu);
2996 	sd->tss_desc->type = 9; /* available 32/64-bit TSS */
2997 	load_TR_desc();
2998 }
2999 
3000 static void pre_svm_run(struct vcpu_svm *svm)
3001 {
3002 	int cpu = raw_smp_processor_id();
3003 
3004 	struct svm_cpu_data *sd = per_cpu(svm_data, cpu);
3005 
3006 	if (sev_guest(svm->vcpu.kvm))
3007 		return pre_sev_run(svm, cpu);
3008 
3009 	/* FIXME: handle wraparound of asid_generation */
3010 	if (svm->asid_generation != sd->asid_generation)
3011 		new_asid(svm, sd);
3012 }
3013 
3014 static void svm_inject_nmi(struct kvm_vcpu *vcpu)
3015 {
3016 	struct vcpu_svm *svm = to_svm(vcpu);
3017 
3018 	svm->vmcb->control.event_inj = SVM_EVTINJ_VALID | SVM_EVTINJ_TYPE_NMI;
3019 	vcpu->arch.hflags |= HF_NMI_MASK;
3020 	set_intercept(svm, INTERCEPT_IRET);
3021 	++vcpu->stat.nmi_injections;
3022 }
3023 
3024 static void svm_set_irq(struct kvm_vcpu *vcpu)
3025 {
3026 	struct vcpu_svm *svm = to_svm(vcpu);
3027 
3028 	BUG_ON(!(gif_set(svm)));
3029 
3030 	trace_kvm_inj_virq(vcpu->arch.interrupt.nr);
3031 	++vcpu->stat.irq_injections;
3032 
3033 	svm->vmcb->control.event_inj = vcpu->arch.interrupt.nr |
3034 		SVM_EVTINJ_VALID | SVM_EVTINJ_TYPE_INTR;
3035 }
3036 
3037 static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
3038 {
3039 	struct vcpu_svm *svm = to_svm(vcpu);
3040 
3041 	if (svm_nested_virtualize_tpr(vcpu))
3042 		return;
3043 
3044 	clr_cr_intercept(svm, INTERCEPT_CR8_WRITE);
3045 
3046 	if (irr == -1)
3047 		return;
3048 
3049 	if (tpr >= irr)
3050 		set_cr_intercept(svm, INTERCEPT_CR8_WRITE);
3051 }
3052 
3053 bool svm_nmi_blocked(struct kvm_vcpu *vcpu)
3054 {
3055 	struct vcpu_svm *svm = to_svm(vcpu);
3056 	struct vmcb *vmcb = svm->vmcb;
3057 	bool ret;
3058 
3059 	if (!gif_set(svm))
3060 		return true;
3061 
3062 	if (is_guest_mode(vcpu) && nested_exit_on_nmi(svm))
3063 		return false;
3064 
3065 	ret = (vmcb->control.int_state & SVM_INTERRUPT_SHADOW_MASK) ||
3066 	      (svm->vcpu.arch.hflags & HF_NMI_MASK);
3067 
3068 	return ret;
3069 }
3070 
3071 static int svm_nmi_allowed(struct kvm_vcpu *vcpu, bool for_injection)
3072 {
3073 	struct vcpu_svm *svm = to_svm(vcpu);
3074 	if (svm->nested.nested_run_pending)
3075 		return -EBUSY;
3076 
3077 	/* An NMI must not be injected into L2 if it's supposed to VM-Exit.  */
3078 	if (for_injection && is_guest_mode(vcpu) && nested_exit_on_nmi(svm))
3079 		return -EBUSY;
3080 
3081 	return !svm_nmi_blocked(vcpu);
3082 }
3083 
3084 static bool svm_get_nmi_mask(struct kvm_vcpu *vcpu)
3085 {
3086 	struct vcpu_svm *svm = to_svm(vcpu);
3087 
3088 	return !!(svm->vcpu.arch.hflags & HF_NMI_MASK);
3089 }
3090 
3091 static void svm_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
3092 {
3093 	struct vcpu_svm *svm = to_svm(vcpu);
3094 
3095 	if (masked) {
3096 		svm->vcpu.arch.hflags |= HF_NMI_MASK;
3097 		set_intercept(svm, INTERCEPT_IRET);
3098 	} else {
3099 		svm->vcpu.arch.hflags &= ~HF_NMI_MASK;
3100 		clr_intercept(svm, INTERCEPT_IRET);
3101 	}
3102 }
3103 
3104 bool svm_interrupt_blocked(struct kvm_vcpu *vcpu)
3105 {
3106 	struct vcpu_svm *svm = to_svm(vcpu);
3107 	struct vmcb *vmcb = svm->vmcb;
3108 
3109 	if (!gif_set(svm))
3110 		return true;
3111 
3112 	if (is_guest_mode(vcpu)) {
3113 		/* As long as interrupts are being delivered...  */
3114 		if ((svm->nested.ctl.int_ctl & V_INTR_MASKING_MASK)
3115 		    ? !(svm->nested.hsave->save.rflags & X86_EFLAGS_IF)
3116 		    : !(kvm_get_rflags(vcpu) & X86_EFLAGS_IF))
3117 			return true;
3118 
3119 		/* ... vmexits aren't blocked by the interrupt shadow  */
3120 		if (nested_exit_on_intr(svm))
3121 			return false;
3122 	} else {
3123 		if (!(kvm_get_rflags(vcpu) & X86_EFLAGS_IF))
3124 			return true;
3125 	}
3126 
3127 	return (vmcb->control.int_state & SVM_INTERRUPT_SHADOW_MASK);
3128 }
3129 
3130 static int svm_interrupt_allowed(struct kvm_vcpu *vcpu, bool for_injection)
3131 {
3132 	struct vcpu_svm *svm = to_svm(vcpu);
3133 	if (svm->nested.nested_run_pending)
3134 		return -EBUSY;
3135 
3136 	/*
3137 	 * An IRQ must not be injected into L2 if it's supposed to VM-Exit,
3138 	 * e.g. if the IRQ arrived asynchronously after checking nested events.
3139 	 */
3140 	if (for_injection && is_guest_mode(vcpu) && nested_exit_on_intr(svm))
3141 		return -EBUSY;
3142 
3143 	return !svm_interrupt_blocked(vcpu);
3144 }
3145 
3146 static void enable_irq_window(struct kvm_vcpu *vcpu)
3147 {
3148 	struct vcpu_svm *svm = to_svm(vcpu);
3149 
3150 	/*
3151 	 * In case GIF=0 we can't rely on the CPU to tell us when GIF becomes
3152 	 * 1, because that's a separate STGI/VMRUN intercept.  The next time we
3153 	 * get that intercept, this function will be called again though and
3154 	 * we'll get the vintr intercept. However, if the vGIF feature is
3155 	 * enabled, the STGI interception will not occur. Enable the irq
3156 	 * window under the assumption that the hardware will set the GIF.
3157 	 */
3158 	if (vgif_enabled(svm) || gif_set(svm)) {
3159 		/*
3160 		 * IRQ window is not needed when AVIC is enabled,
3161 		 * unless we have pending ExtINT since it cannot be injected
3162 		 * via AVIC. In such case, we need to temporarily disable AVIC,
3163 		 * and fallback to injecting IRQ via V_IRQ.
3164 		 */
3165 		svm_toggle_avic_for_irq_window(vcpu, false);
3166 		svm_set_vintr(svm);
3167 	}
3168 }
3169 
3170 static void enable_nmi_window(struct kvm_vcpu *vcpu)
3171 {
3172 	struct vcpu_svm *svm = to_svm(vcpu);
3173 
3174 	if ((svm->vcpu.arch.hflags & (HF_NMI_MASK | HF_IRET_MASK))
3175 	    == HF_NMI_MASK)
3176 		return; /* IRET will cause a vm exit */
3177 
3178 	if (!gif_set(svm)) {
3179 		if (vgif_enabled(svm))
3180 			set_intercept(svm, INTERCEPT_STGI);
3181 		return; /* STGI will cause a vm exit */
3182 	}
3183 
3184 	/*
3185 	 * Something prevents NMI from been injected. Single step over possible
3186 	 * problem (IRET or exception injection or interrupt shadow)
3187 	 */
3188 	svm->nmi_singlestep_guest_rflags = svm_get_rflags(vcpu);
3189 	svm->nmi_singlestep = true;
3190 	svm->vmcb->save.rflags |= (X86_EFLAGS_TF | X86_EFLAGS_RF);
3191 }
3192 
3193 static int svm_set_tss_addr(struct kvm *kvm, unsigned int addr)
3194 {
3195 	return 0;
3196 }
3197 
3198 static int svm_set_identity_map_addr(struct kvm *kvm, u64 ident_addr)
3199 {
3200 	return 0;
3201 }
3202 
3203 void svm_flush_tlb(struct kvm_vcpu *vcpu)
3204 {
3205 	struct vcpu_svm *svm = to_svm(vcpu);
3206 
3207 	/*
3208 	 * Flush only the current ASID even if the TLB flush was invoked via
3209 	 * kvm_flush_remote_tlbs().  Although flushing remote TLBs requires all
3210 	 * ASIDs to be flushed, KVM uses a single ASID for L1 and L2, and
3211 	 * unconditionally does a TLB flush on both nested VM-Enter and nested
3212 	 * VM-Exit (via kvm_mmu_reset_context()).
3213 	 */
3214 	if (static_cpu_has(X86_FEATURE_FLUSHBYASID))
3215 		svm->vmcb->control.tlb_ctl = TLB_CONTROL_FLUSH_ASID;
3216 	else
3217 		svm->asid_generation--;
3218 }
3219 
3220 static void svm_flush_tlb_gva(struct kvm_vcpu *vcpu, gva_t gva)
3221 {
3222 	struct vcpu_svm *svm = to_svm(vcpu);
3223 
3224 	invlpga(gva, svm->vmcb->control.asid);
3225 }
3226 
3227 static void svm_prepare_guest_switch(struct kvm_vcpu *vcpu)
3228 {
3229 }
3230 
3231 static inline void sync_cr8_to_lapic(struct kvm_vcpu *vcpu)
3232 {
3233 	struct vcpu_svm *svm = to_svm(vcpu);
3234 
3235 	if (svm_nested_virtualize_tpr(vcpu))
3236 		return;
3237 
3238 	if (!is_cr_intercept(svm, INTERCEPT_CR8_WRITE)) {
3239 		int cr8 = svm->vmcb->control.int_ctl & V_TPR_MASK;
3240 		kvm_set_cr8(vcpu, cr8);
3241 	}
3242 }
3243 
3244 static inline void sync_lapic_to_cr8(struct kvm_vcpu *vcpu)
3245 {
3246 	struct vcpu_svm *svm = to_svm(vcpu);
3247 	u64 cr8;
3248 
3249 	if (svm_nested_virtualize_tpr(vcpu) ||
3250 	    kvm_vcpu_apicv_active(vcpu))
3251 		return;
3252 
3253 	cr8 = kvm_get_cr8(vcpu);
3254 	svm->vmcb->control.int_ctl &= ~V_TPR_MASK;
3255 	svm->vmcb->control.int_ctl |= cr8 & V_TPR_MASK;
3256 }
3257 
3258 static void svm_complete_interrupts(struct vcpu_svm *svm)
3259 {
3260 	u8 vector;
3261 	int type;
3262 	u32 exitintinfo = svm->vmcb->control.exit_int_info;
3263 	unsigned int3_injected = svm->int3_injected;
3264 
3265 	svm->int3_injected = 0;
3266 
3267 	/*
3268 	 * If we've made progress since setting HF_IRET_MASK, we've
3269 	 * executed an IRET and can allow NMI injection.
3270 	 */
3271 	if ((svm->vcpu.arch.hflags & HF_IRET_MASK)
3272 	    && kvm_rip_read(&svm->vcpu) != svm->nmi_iret_rip) {
3273 		svm->vcpu.arch.hflags &= ~(HF_NMI_MASK | HF_IRET_MASK);
3274 		kvm_make_request(KVM_REQ_EVENT, &svm->vcpu);
3275 	}
3276 
3277 	svm->vcpu.arch.nmi_injected = false;
3278 	kvm_clear_exception_queue(&svm->vcpu);
3279 	kvm_clear_interrupt_queue(&svm->vcpu);
3280 
3281 	if (!(exitintinfo & SVM_EXITINTINFO_VALID))
3282 		return;
3283 
3284 	kvm_make_request(KVM_REQ_EVENT, &svm->vcpu);
3285 
3286 	vector = exitintinfo & SVM_EXITINTINFO_VEC_MASK;
3287 	type = exitintinfo & SVM_EXITINTINFO_TYPE_MASK;
3288 
3289 	switch (type) {
3290 	case SVM_EXITINTINFO_TYPE_NMI:
3291 		svm->vcpu.arch.nmi_injected = true;
3292 		break;
3293 	case SVM_EXITINTINFO_TYPE_EXEPT:
3294 		/*
3295 		 * In case of software exceptions, do not reinject the vector,
3296 		 * but re-execute the instruction instead. Rewind RIP first
3297 		 * if we emulated INT3 before.
3298 		 */
3299 		if (kvm_exception_is_soft(vector)) {
3300 			if (vector == BP_VECTOR && int3_injected &&
3301 			    kvm_is_linear_rip(&svm->vcpu, svm->int3_rip))
3302 				kvm_rip_write(&svm->vcpu,
3303 					      kvm_rip_read(&svm->vcpu) -
3304 					      int3_injected);
3305 			break;
3306 		}
3307 		if (exitintinfo & SVM_EXITINTINFO_VALID_ERR) {
3308 			u32 err = svm->vmcb->control.exit_int_info_err;
3309 			kvm_requeue_exception_e(&svm->vcpu, vector, err);
3310 
3311 		} else
3312 			kvm_requeue_exception(&svm->vcpu, vector);
3313 		break;
3314 	case SVM_EXITINTINFO_TYPE_INTR:
3315 		kvm_queue_interrupt(&svm->vcpu, vector, false);
3316 		break;
3317 	default:
3318 		break;
3319 	}
3320 }
3321 
3322 static void svm_cancel_injection(struct kvm_vcpu *vcpu)
3323 {
3324 	struct vcpu_svm *svm = to_svm(vcpu);
3325 	struct vmcb_control_area *control = &svm->vmcb->control;
3326 
3327 	control->exit_int_info = control->event_inj;
3328 	control->exit_int_info_err = control->event_inj_err;
3329 	control->event_inj = 0;
3330 	svm_complete_interrupts(svm);
3331 }
3332 
3333 static fastpath_t svm_exit_handlers_fastpath(struct kvm_vcpu *vcpu)
3334 {
3335 	if (!is_guest_mode(vcpu) &&
3336 	    to_svm(vcpu)->vmcb->control.exit_code == SVM_EXIT_MSR &&
3337 	    to_svm(vcpu)->vmcb->control.exit_info_1)
3338 		return handle_fastpath_set_msr_irqoff(vcpu);
3339 
3340 	return EXIT_FASTPATH_NONE;
3341 }
3342 
3343 void __svm_vcpu_run(unsigned long vmcb_pa, unsigned long *regs);
3344 
3345 static fastpath_t svm_vcpu_run(struct kvm_vcpu *vcpu)
3346 {
3347 	fastpath_t exit_fastpath;
3348 	struct vcpu_svm *svm = to_svm(vcpu);
3349 
3350 	svm->vmcb->save.rax = vcpu->arch.regs[VCPU_REGS_RAX];
3351 	svm->vmcb->save.rsp = vcpu->arch.regs[VCPU_REGS_RSP];
3352 	svm->vmcb->save.rip = vcpu->arch.regs[VCPU_REGS_RIP];
3353 
3354 	/*
3355 	 * Disable singlestep if we're injecting an interrupt/exception.
3356 	 * We don't want our modified rflags to be pushed on the stack where
3357 	 * we might not be able to easily reset them if we disabled NMI
3358 	 * singlestep later.
3359 	 */
3360 	if (svm->nmi_singlestep && svm->vmcb->control.event_inj) {
3361 		/*
3362 		 * Event injection happens before external interrupts cause a
3363 		 * vmexit and interrupts are disabled here, so smp_send_reschedule
3364 		 * is enough to force an immediate vmexit.
3365 		 */
3366 		disable_nmi_singlestep(svm);
3367 		smp_send_reschedule(vcpu->cpu);
3368 	}
3369 
3370 	pre_svm_run(svm);
3371 
3372 	sync_lapic_to_cr8(vcpu);
3373 
3374 	svm->vmcb->save.cr2 = vcpu->arch.cr2;
3375 
3376 	/*
3377 	 * Run with all-zero DR6 unless needed, so that we can get the exact cause
3378 	 * of a #DB.
3379 	 */
3380 	if (unlikely(svm->vcpu.arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT))
3381 		svm_set_dr6(svm, vcpu->arch.dr6);
3382 	else
3383 		svm_set_dr6(svm, DR6_FIXED_1 | DR6_RTM);
3384 
3385 	clgi();
3386 	kvm_load_guest_xsave_state(vcpu);
3387 
3388 	if (lapic_in_kernel(vcpu) &&
3389 		vcpu->arch.apic->lapic_timer.timer_advance_ns)
3390 		kvm_wait_lapic_expire(vcpu);
3391 
3392 	/*
3393 	 * If this vCPU has touched SPEC_CTRL, restore the guest's value if
3394 	 * it's non-zero. Since vmentry is serialising on affected CPUs, there
3395 	 * is no need to worry about the conditional branch over the wrmsr
3396 	 * being speculatively taken.
3397 	 */
3398 	x86_spec_ctrl_set_guest(svm->spec_ctrl, svm->virt_spec_ctrl);
3399 
3400 	__svm_vcpu_run(svm->vmcb_pa, (unsigned long *)&svm->vcpu.arch.regs);
3401 
3402 #ifdef CONFIG_X86_64
3403 	wrmsrl(MSR_GS_BASE, svm->host.gs_base);
3404 #else
3405 	loadsegment(fs, svm->host.fs);
3406 #ifndef CONFIG_X86_32_LAZY_GS
3407 	loadsegment(gs, svm->host.gs);
3408 #endif
3409 #endif
3410 
3411 	/*
3412 	 * We do not use IBRS in the kernel. If this vCPU has used the
3413 	 * SPEC_CTRL MSR it may have left it on; save the value and
3414 	 * turn it off. This is much more efficient than blindly adding
3415 	 * it to the atomic save/restore list. Especially as the former
3416 	 * (Saving guest MSRs on vmexit) doesn't even exist in KVM.
3417 	 *
3418 	 * For non-nested case:
3419 	 * If the L01 MSR bitmap does not intercept the MSR, then we need to
3420 	 * save it.
3421 	 *
3422 	 * For nested case:
3423 	 * If the L02 MSR bitmap does not intercept the MSR, then we need to
3424 	 * save it.
3425 	 */
3426 	if (unlikely(!msr_write_intercepted(vcpu, MSR_IA32_SPEC_CTRL)))
3427 		svm->spec_ctrl = native_read_msr(MSR_IA32_SPEC_CTRL);
3428 
3429 	reload_tss(vcpu);
3430 
3431 	x86_spec_ctrl_restore_host(svm->spec_ctrl, svm->virt_spec_ctrl);
3432 
3433 	vcpu->arch.cr2 = svm->vmcb->save.cr2;
3434 	vcpu->arch.regs[VCPU_REGS_RAX] = svm->vmcb->save.rax;
3435 	vcpu->arch.regs[VCPU_REGS_RSP] = svm->vmcb->save.rsp;
3436 	vcpu->arch.regs[VCPU_REGS_RIP] = svm->vmcb->save.rip;
3437 
3438 	if (unlikely(svm->vmcb->control.exit_code == SVM_EXIT_NMI))
3439 		kvm_before_interrupt(&svm->vcpu);
3440 
3441 	kvm_load_host_xsave_state(vcpu);
3442 	stgi();
3443 
3444 	/* Any pending NMI will happen here */
3445 	exit_fastpath = svm_exit_handlers_fastpath(vcpu);
3446 
3447 	if (unlikely(svm->vmcb->control.exit_code == SVM_EXIT_NMI))
3448 		kvm_after_interrupt(&svm->vcpu);
3449 
3450 	sync_cr8_to_lapic(vcpu);
3451 
3452 	svm->next_rip = 0;
3453 	if (is_guest_mode(&svm->vcpu)) {
3454 		sync_nested_vmcb_control(svm);
3455 		svm->nested.nested_run_pending = 0;
3456 	}
3457 
3458 	svm->vmcb->control.tlb_ctl = TLB_CONTROL_DO_NOTHING;
3459 
3460 	/* if exit due to PF check for async PF */
3461 	if (svm->vmcb->control.exit_code == SVM_EXIT_EXCP_BASE + PF_VECTOR)
3462 		svm->vcpu.arch.apf.host_apf_flags =
3463 			kvm_read_and_reset_apf_flags();
3464 
3465 	if (npt_enabled) {
3466 		vcpu->arch.regs_avail &= ~(1 << VCPU_EXREG_PDPTR);
3467 		vcpu->arch.regs_dirty &= ~(1 << VCPU_EXREG_PDPTR);
3468 	}
3469 
3470 	/*
3471 	 * We need to handle MC intercepts here before the vcpu has a chance to
3472 	 * change the physical cpu
3473 	 */
3474 	if (unlikely(svm->vmcb->control.exit_code ==
3475 		     SVM_EXIT_EXCP_BASE + MC_VECTOR))
3476 		svm_handle_mce(svm);
3477 
3478 	mark_all_clean(svm->vmcb);
3479 	return exit_fastpath;
3480 }
3481 
3482 static void svm_load_mmu_pgd(struct kvm_vcpu *vcpu, unsigned long root)
3483 {
3484 	struct vcpu_svm *svm = to_svm(vcpu);
3485 	unsigned long cr3;
3486 
3487 	cr3 = __sme_set(root);
3488 	if (npt_enabled) {
3489 		svm->vmcb->control.nested_cr3 = cr3;
3490 		mark_dirty(svm->vmcb, VMCB_NPT);
3491 
3492 		/* Loading L2's CR3 is handled by enter_svm_guest_mode.  */
3493 		if (!test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
3494 			return;
3495 		cr3 = vcpu->arch.cr3;
3496 	}
3497 
3498 	svm->vmcb->save.cr3 = cr3;
3499 	mark_dirty(svm->vmcb, VMCB_CR);
3500 }
3501 
3502 static int is_disabled(void)
3503 {
3504 	u64 vm_cr;
3505 
3506 	rdmsrl(MSR_VM_CR, vm_cr);
3507 	if (vm_cr & (1 << SVM_VM_CR_SVM_DISABLE))
3508 		return 1;
3509 
3510 	return 0;
3511 }
3512 
3513 static void
3514 svm_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
3515 {
3516 	/*
3517 	 * Patch in the VMMCALL instruction:
3518 	 */
3519 	hypercall[0] = 0x0f;
3520 	hypercall[1] = 0x01;
3521 	hypercall[2] = 0xd9;
3522 }
3523 
3524 static int __init svm_check_processor_compat(void)
3525 {
3526 	return 0;
3527 }
3528 
3529 static bool svm_cpu_has_accelerated_tpr(void)
3530 {
3531 	return false;
3532 }
3533 
3534 static bool svm_has_emulated_msr(u32 index)
3535 {
3536 	switch (index) {
3537 	case MSR_IA32_MCG_EXT_CTL:
3538 	case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
3539 		return false;
3540 	default:
3541 		break;
3542 	}
3543 
3544 	return true;
3545 }
3546 
3547 static u64 svm_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
3548 {
3549 	return 0;
3550 }
3551 
3552 static void svm_cpuid_update(struct kvm_vcpu *vcpu)
3553 {
3554 	struct vcpu_svm *svm = to_svm(vcpu);
3555 
3556 	vcpu->arch.xsaves_enabled = guest_cpuid_has(vcpu, X86_FEATURE_XSAVE) &&
3557 				    boot_cpu_has(X86_FEATURE_XSAVE) &&
3558 				    boot_cpu_has(X86_FEATURE_XSAVES);
3559 
3560 	/* Update nrips enabled cache */
3561 	svm->nrips_enabled = kvm_cpu_cap_has(X86_FEATURE_NRIPS) &&
3562 			     guest_cpuid_has(&svm->vcpu, X86_FEATURE_NRIPS);
3563 
3564 	if (!kvm_vcpu_apicv_active(vcpu))
3565 		return;
3566 
3567 	/*
3568 	 * AVIC does not work with an x2APIC mode guest. If the X2APIC feature
3569 	 * is exposed to the guest, disable AVIC.
3570 	 */
3571 	if (guest_cpuid_has(vcpu, X86_FEATURE_X2APIC))
3572 		kvm_request_apicv_update(vcpu->kvm, false,
3573 					 APICV_INHIBIT_REASON_X2APIC);
3574 
3575 	/*
3576 	 * Currently, AVIC does not work with nested virtualization.
3577 	 * So, we disable AVIC when cpuid for SVM is set in the L1 guest.
3578 	 */
3579 	if (nested && guest_cpuid_has(vcpu, X86_FEATURE_SVM))
3580 		kvm_request_apicv_update(vcpu->kvm, false,
3581 					 APICV_INHIBIT_REASON_NESTED);
3582 }
3583 
3584 static bool svm_has_wbinvd_exit(void)
3585 {
3586 	return true;
3587 }
3588 
3589 #define PRE_EX(exit)  { .exit_code = (exit), \
3590 			.stage = X86_ICPT_PRE_EXCEPT, }
3591 #define POST_EX(exit) { .exit_code = (exit), \
3592 			.stage = X86_ICPT_POST_EXCEPT, }
3593 #define POST_MEM(exit) { .exit_code = (exit), \
3594 			.stage = X86_ICPT_POST_MEMACCESS, }
3595 
3596 static const struct __x86_intercept {
3597 	u32 exit_code;
3598 	enum x86_intercept_stage stage;
3599 } x86_intercept_map[] = {
3600 	[x86_intercept_cr_read]		= POST_EX(SVM_EXIT_READ_CR0),
3601 	[x86_intercept_cr_write]	= POST_EX(SVM_EXIT_WRITE_CR0),
3602 	[x86_intercept_clts]		= POST_EX(SVM_EXIT_WRITE_CR0),
3603 	[x86_intercept_lmsw]		= POST_EX(SVM_EXIT_WRITE_CR0),
3604 	[x86_intercept_smsw]		= POST_EX(SVM_EXIT_READ_CR0),
3605 	[x86_intercept_dr_read]		= POST_EX(SVM_EXIT_READ_DR0),
3606 	[x86_intercept_dr_write]	= POST_EX(SVM_EXIT_WRITE_DR0),
3607 	[x86_intercept_sldt]		= POST_EX(SVM_EXIT_LDTR_READ),
3608 	[x86_intercept_str]		= POST_EX(SVM_EXIT_TR_READ),
3609 	[x86_intercept_lldt]		= POST_EX(SVM_EXIT_LDTR_WRITE),
3610 	[x86_intercept_ltr]		= POST_EX(SVM_EXIT_TR_WRITE),
3611 	[x86_intercept_sgdt]		= POST_EX(SVM_EXIT_GDTR_READ),
3612 	[x86_intercept_sidt]		= POST_EX(SVM_EXIT_IDTR_READ),
3613 	[x86_intercept_lgdt]		= POST_EX(SVM_EXIT_GDTR_WRITE),
3614 	[x86_intercept_lidt]		= POST_EX(SVM_EXIT_IDTR_WRITE),
3615 	[x86_intercept_vmrun]		= POST_EX(SVM_EXIT_VMRUN),
3616 	[x86_intercept_vmmcall]		= POST_EX(SVM_EXIT_VMMCALL),
3617 	[x86_intercept_vmload]		= POST_EX(SVM_EXIT_VMLOAD),
3618 	[x86_intercept_vmsave]		= POST_EX(SVM_EXIT_VMSAVE),
3619 	[x86_intercept_stgi]		= POST_EX(SVM_EXIT_STGI),
3620 	[x86_intercept_clgi]		= POST_EX(SVM_EXIT_CLGI),
3621 	[x86_intercept_skinit]		= POST_EX(SVM_EXIT_SKINIT),
3622 	[x86_intercept_invlpga]		= POST_EX(SVM_EXIT_INVLPGA),
3623 	[x86_intercept_rdtscp]		= POST_EX(SVM_EXIT_RDTSCP),
3624 	[x86_intercept_monitor]		= POST_MEM(SVM_EXIT_MONITOR),
3625 	[x86_intercept_mwait]		= POST_EX(SVM_EXIT_MWAIT),
3626 	[x86_intercept_invlpg]		= POST_EX(SVM_EXIT_INVLPG),
3627 	[x86_intercept_invd]		= POST_EX(SVM_EXIT_INVD),
3628 	[x86_intercept_wbinvd]		= POST_EX(SVM_EXIT_WBINVD),
3629 	[x86_intercept_wrmsr]		= POST_EX(SVM_EXIT_MSR),
3630 	[x86_intercept_rdtsc]		= POST_EX(SVM_EXIT_RDTSC),
3631 	[x86_intercept_rdmsr]		= POST_EX(SVM_EXIT_MSR),
3632 	[x86_intercept_rdpmc]		= POST_EX(SVM_EXIT_RDPMC),
3633 	[x86_intercept_cpuid]		= PRE_EX(SVM_EXIT_CPUID),
3634 	[x86_intercept_rsm]		= PRE_EX(SVM_EXIT_RSM),
3635 	[x86_intercept_pause]		= PRE_EX(SVM_EXIT_PAUSE),
3636 	[x86_intercept_pushf]		= PRE_EX(SVM_EXIT_PUSHF),
3637 	[x86_intercept_popf]		= PRE_EX(SVM_EXIT_POPF),
3638 	[x86_intercept_intn]		= PRE_EX(SVM_EXIT_SWINT),
3639 	[x86_intercept_iret]		= PRE_EX(SVM_EXIT_IRET),
3640 	[x86_intercept_icebp]		= PRE_EX(SVM_EXIT_ICEBP),
3641 	[x86_intercept_hlt]		= POST_EX(SVM_EXIT_HLT),
3642 	[x86_intercept_in]		= POST_EX(SVM_EXIT_IOIO),
3643 	[x86_intercept_ins]		= POST_EX(SVM_EXIT_IOIO),
3644 	[x86_intercept_out]		= POST_EX(SVM_EXIT_IOIO),
3645 	[x86_intercept_outs]		= POST_EX(SVM_EXIT_IOIO),
3646 	[x86_intercept_xsetbv]		= PRE_EX(SVM_EXIT_XSETBV),
3647 };
3648 
3649 #undef PRE_EX
3650 #undef POST_EX
3651 #undef POST_MEM
3652 
3653 static int svm_check_intercept(struct kvm_vcpu *vcpu,
3654 			       struct x86_instruction_info *info,
3655 			       enum x86_intercept_stage stage,
3656 			       struct x86_exception *exception)
3657 {
3658 	struct vcpu_svm *svm = to_svm(vcpu);
3659 	int vmexit, ret = X86EMUL_CONTINUE;
3660 	struct __x86_intercept icpt_info;
3661 	struct vmcb *vmcb = svm->vmcb;
3662 
3663 	if (info->intercept >= ARRAY_SIZE(x86_intercept_map))
3664 		goto out;
3665 
3666 	icpt_info = x86_intercept_map[info->intercept];
3667 
3668 	if (stage != icpt_info.stage)
3669 		goto out;
3670 
3671 	switch (icpt_info.exit_code) {
3672 	case SVM_EXIT_READ_CR0:
3673 		if (info->intercept == x86_intercept_cr_read)
3674 			icpt_info.exit_code += info->modrm_reg;
3675 		break;
3676 	case SVM_EXIT_WRITE_CR0: {
3677 		unsigned long cr0, val;
3678 		u64 intercept;
3679 
3680 		if (info->intercept == x86_intercept_cr_write)
3681 			icpt_info.exit_code += info->modrm_reg;
3682 
3683 		if (icpt_info.exit_code != SVM_EXIT_WRITE_CR0 ||
3684 		    info->intercept == x86_intercept_clts)
3685 			break;
3686 
3687 		intercept = svm->nested.ctl.intercept;
3688 
3689 		if (!(intercept & (1ULL << INTERCEPT_SELECTIVE_CR0)))
3690 			break;
3691 
3692 		cr0 = vcpu->arch.cr0 & ~SVM_CR0_SELECTIVE_MASK;
3693 		val = info->src_val  & ~SVM_CR0_SELECTIVE_MASK;
3694 
3695 		if (info->intercept == x86_intercept_lmsw) {
3696 			cr0 &= 0xfUL;
3697 			val &= 0xfUL;
3698 			/* lmsw can't clear PE - catch this here */
3699 			if (cr0 & X86_CR0_PE)
3700 				val |= X86_CR0_PE;
3701 		}
3702 
3703 		if (cr0 ^ val)
3704 			icpt_info.exit_code = SVM_EXIT_CR0_SEL_WRITE;
3705 
3706 		break;
3707 	}
3708 	case SVM_EXIT_READ_DR0:
3709 	case SVM_EXIT_WRITE_DR0:
3710 		icpt_info.exit_code += info->modrm_reg;
3711 		break;
3712 	case SVM_EXIT_MSR:
3713 		if (info->intercept == x86_intercept_wrmsr)
3714 			vmcb->control.exit_info_1 = 1;
3715 		else
3716 			vmcb->control.exit_info_1 = 0;
3717 		break;
3718 	case SVM_EXIT_PAUSE:
3719 		/*
3720 		 * We get this for NOP only, but pause
3721 		 * is rep not, check this here
3722 		 */
3723 		if (info->rep_prefix != REPE_PREFIX)
3724 			goto out;
3725 		break;
3726 	case SVM_EXIT_IOIO: {
3727 		u64 exit_info;
3728 		u32 bytes;
3729 
3730 		if (info->intercept == x86_intercept_in ||
3731 		    info->intercept == x86_intercept_ins) {
3732 			exit_info = ((info->src_val & 0xffff) << 16) |
3733 				SVM_IOIO_TYPE_MASK;
3734 			bytes = info->dst_bytes;
3735 		} else {
3736 			exit_info = (info->dst_val & 0xffff) << 16;
3737 			bytes = info->src_bytes;
3738 		}
3739 
3740 		if (info->intercept == x86_intercept_outs ||
3741 		    info->intercept == x86_intercept_ins)
3742 			exit_info |= SVM_IOIO_STR_MASK;
3743 
3744 		if (info->rep_prefix)
3745 			exit_info |= SVM_IOIO_REP_MASK;
3746 
3747 		bytes = min(bytes, 4u);
3748 
3749 		exit_info |= bytes << SVM_IOIO_SIZE_SHIFT;
3750 
3751 		exit_info |= (u32)info->ad_bytes << (SVM_IOIO_ASIZE_SHIFT - 1);
3752 
3753 		vmcb->control.exit_info_1 = exit_info;
3754 		vmcb->control.exit_info_2 = info->next_rip;
3755 
3756 		break;
3757 	}
3758 	default:
3759 		break;
3760 	}
3761 
3762 	/* TODO: Advertise NRIPS to guest hypervisor unconditionally */
3763 	if (static_cpu_has(X86_FEATURE_NRIPS))
3764 		vmcb->control.next_rip  = info->next_rip;
3765 	vmcb->control.exit_code = icpt_info.exit_code;
3766 	vmexit = nested_svm_exit_handled(svm);
3767 
3768 	ret = (vmexit == NESTED_EXIT_DONE) ? X86EMUL_INTERCEPTED
3769 					   : X86EMUL_CONTINUE;
3770 
3771 out:
3772 	return ret;
3773 }
3774 
3775 static void svm_handle_exit_irqoff(struct kvm_vcpu *vcpu)
3776 {
3777 }
3778 
3779 static void svm_sched_in(struct kvm_vcpu *vcpu, int cpu)
3780 {
3781 	if (pause_filter_thresh)
3782 		shrink_ple_window(vcpu);
3783 }
3784 
3785 static void svm_setup_mce(struct kvm_vcpu *vcpu)
3786 {
3787 	/* [63:9] are reserved. */
3788 	vcpu->arch.mcg_cap &= 0x1ff;
3789 }
3790 
3791 bool svm_smi_blocked(struct kvm_vcpu *vcpu)
3792 {
3793 	struct vcpu_svm *svm = to_svm(vcpu);
3794 
3795 	/* Per APM Vol.2 15.22.2 "Response to SMI" */
3796 	if (!gif_set(svm))
3797 		return true;
3798 
3799 	return is_smm(vcpu);
3800 }
3801 
3802 static int svm_smi_allowed(struct kvm_vcpu *vcpu, bool for_injection)
3803 {
3804 	struct vcpu_svm *svm = to_svm(vcpu);
3805 	if (svm->nested.nested_run_pending)
3806 		return -EBUSY;
3807 
3808 	/* An SMI must not be injected into L2 if it's supposed to VM-Exit.  */
3809 	if (for_injection && is_guest_mode(vcpu) && nested_exit_on_smi(svm))
3810 		return -EBUSY;
3811 
3812 	return !svm_smi_blocked(vcpu);
3813 }
3814 
3815 static int svm_pre_enter_smm(struct kvm_vcpu *vcpu, char *smstate)
3816 {
3817 	struct vcpu_svm *svm = to_svm(vcpu);
3818 	int ret;
3819 
3820 	if (is_guest_mode(vcpu)) {
3821 		/* FED8h - SVM Guest */
3822 		put_smstate(u64, smstate, 0x7ed8, 1);
3823 		/* FEE0h - SVM Guest VMCB Physical Address */
3824 		put_smstate(u64, smstate, 0x7ee0, svm->nested.vmcb);
3825 
3826 		svm->vmcb->save.rax = vcpu->arch.regs[VCPU_REGS_RAX];
3827 		svm->vmcb->save.rsp = vcpu->arch.regs[VCPU_REGS_RSP];
3828 		svm->vmcb->save.rip = vcpu->arch.regs[VCPU_REGS_RIP];
3829 
3830 		ret = nested_svm_vmexit(svm);
3831 		if (ret)
3832 			return ret;
3833 	}
3834 	return 0;
3835 }
3836 
3837 static int svm_pre_leave_smm(struct kvm_vcpu *vcpu, const char *smstate)
3838 {
3839 	struct vcpu_svm *svm = to_svm(vcpu);
3840 	struct vmcb *nested_vmcb;
3841 	struct kvm_host_map map;
3842 	u64 guest;
3843 	u64 vmcb;
3844 
3845 	guest = GET_SMSTATE(u64, smstate, 0x7ed8);
3846 	vmcb = GET_SMSTATE(u64, smstate, 0x7ee0);
3847 
3848 	if (guest) {
3849 		if (kvm_vcpu_map(&svm->vcpu, gpa_to_gfn(vmcb), &map) == -EINVAL)
3850 			return 1;
3851 		nested_vmcb = map.hva;
3852 		enter_svm_guest_mode(svm, vmcb, nested_vmcb);
3853 		kvm_vcpu_unmap(&svm->vcpu, &map, true);
3854 	}
3855 	return 0;
3856 }
3857 
3858 static void enable_smi_window(struct kvm_vcpu *vcpu)
3859 {
3860 	struct vcpu_svm *svm = to_svm(vcpu);
3861 
3862 	if (!gif_set(svm)) {
3863 		if (vgif_enabled(svm))
3864 			set_intercept(svm, INTERCEPT_STGI);
3865 		/* STGI will cause a vm exit */
3866 	} else {
3867 		/* We must be in SMM; RSM will cause a vmexit anyway.  */
3868 	}
3869 }
3870 
3871 static bool svm_need_emulation_on_page_fault(struct kvm_vcpu *vcpu)
3872 {
3873 	unsigned long cr4 = kvm_read_cr4(vcpu);
3874 	bool smep = cr4 & X86_CR4_SMEP;
3875 	bool smap = cr4 & X86_CR4_SMAP;
3876 	bool is_user = svm_get_cpl(vcpu) == 3;
3877 
3878 	/*
3879 	 * If RIP is invalid, go ahead with emulation which will cause an
3880 	 * internal error exit.
3881 	 */
3882 	if (!kvm_vcpu_gfn_to_memslot(vcpu, kvm_rip_read(vcpu) >> PAGE_SHIFT))
3883 		return true;
3884 
3885 	/*
3886 	 * Detect and workaround Errata 1096 Fam_17h_00_0Fh.
3887 	 *
3888 	 * Errata:
3889 	 * When CPU raise #NPF on guest data access and vCPU CR4.SMAP=1, it is
3890 	 * possible that CPU microcode implementing DecodeAssist will fail
3891 	 * to read bytes of instruction which caused #NPF. In this case,
3892 	 * GuestIntrBytes field of the VMCB on a VMEXIT will incorrectly
3893 	 * return 0 instead of the correct guest instruction bytes.
3894 	 *
3895 	 * This happens because CPU microcode reading instruction bytes
3896 	 * uses a special opcode which attempts to read data using CPL=0
3897 	 * priviledges. The microcode reads CS:RIP and if it hits a SMAP
3898 	 * fault, it gives up and returns no instruction bytes.
3899 	 *
3900 	 * Detection:
3901 	 * We reach here in case CPU supports DecodeAssist, raised #NPF and
3902 	 * returned 0 in GuestIntrBytes field of the VMCB.
3903 	 * First, errata can only be triggered in case vCPU CR4.SMAP=1.
3904 	 * Second, if vCPU CR4.SMEP=1, errata could only be triggered
3905 	 * in case vCPU CPL==3 (Because otherwise guest would have triggered
3906 	 * a SMEP fault instead of #NPF).
3907 	 * Otherwise, vCPU CR4.SMEP=0, errata could be triggered by any vCPU CPL.
3908 	 * As most guests enable SMAP if they have also enabled SMEP, use above
3909 	 * logic in order to attempt minimize false-positive of detecting errata
3910 	 * while still preserving all cases semantic correctness.
3911 	 *
3912 	 * Workaround:
3913 	 * To determine what instruction the guest was executing, the hypervisor
3914 	 * will have to decode the instruction at the instruction pointer.
3915 	 *
3916 	 * In non SEV guest, hypervisor will be able to read the guest
3917 	 * memory to decode the instruction pointer when insn_len is zero
3918 	 * so we return true to indicate that decoding is possible.
3919 	 *
3920 	 * But in the SEV guest, the guest memory is encrypted with the
3921 	 * guest specific key and hypervisor will not be able to decode the
3922 	 * instruction pointer so we will not able to workaround it. Lets
3923 	 * print the error and request to kill the guest.
3924 	 */
3925 	if (smap && (!smep || is_user)) {
3926 		if (!sev_guest(vcpu->kvm))
3927 			return true;
3928 
3929 		pr_err_ratelimited("KVM: SEV Guest triggered AMD Erratum 1096\n");
3930 		kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
3931 	}
3932 
3933 	return false;
3934 }
3935 
3936 static bool svm_apic_init_signal_blocked(struct kvm_vcpu *vcpu)
3937 {
3938 	struct vcpu_svm *svm = to_svm(vcpu);
3939 
3940 	/*
3941 	 * TODO: Last condition latch INIT signals on vCPU when
3942 	 * vCPU is in guest-mode and vmcb12 defines intercept on INIT.
3943 	 * To properly emulate the INIT intercept,
3944 	 * svm_check_nested_events() should call nested_svm_vmexit()
3945 	 * if an INIT signal is pending.
3946 	 */
3947 	return !gif_set(svm) ||
3948 		   (svm->vmcb->control.intercept & (1ULL << INTERCEPT_INIT));
3949 }
3950 
3951 static void svm_vm_destroy(struct kvm *kvm)
3952 {
3953 	avic_vm_destroy(kvm);
3954 	sev_vm_destroy(kvm);
3955 }
3956 
3957 static int svm_vm_init(struct kvm *kvm)
3958 {
3959 	if (avic) {
3960 		int ret = avic_vm_init(kvm);
3961 		if (ret)
3962 			return ret;
3963 	}
3964 
3965 	kvm_apicv_init(kvm, avic);
3966 	return 0;
3967 }
3968 
3969 static struct kvm_x86_ops svm_x86_ops __initdata = {
3970 	.hardware_unsetup = svm_hardware_teardown,
3971 	.hardware_enable = svm_hardware_enable,
3972 	.hardware_disable = svm_hardware_disable,
3973 	.cpu_has_accelerated_tpr = svm_cpu_has_accelerated_tpr,
3974 	.has_emulated_msr = svm_has_emulated_msr,
3975 
3976 	.vcpu_create = svm_create_vcpu,
3977 	.vcpu_free = svm_free_vcpu,
3978 	.vcpu_reset = svm_vcpu_reset,
3979 
3980 	.vm_size = sizeof(struct kvm_svm),
3981 	.vm_init = svm_vm_init,
3982 	.vm_destroy = svm_vm_destroy,
3983 
3984 	.prepare_guest_switch = svm_prepare_guest_switch,
3985 	.vcpu_load = svm_vcpu_load,
3986 	.vcpu_put = svm_vcpu_put,
3987 	.vcpu_blocking = svm_vcpu_blocking,
3988 	.vcpu_unblocking = svm_vcpu_unblocking,
3989 
3990 	.update_bp_intercept = update_bp_intercept,
3991 	.get_msr_feature = svm_get_msr_feature,
3992 	.get_msr = svm_get_msr,
3993 	.set_msr = svm_set_msr,
3994 	.get_segment_base = svm_get_segment_base,
3995 	.get_segment = svm_get_segment,
3996 	.set_segment = svm_set_segment,
3997 	.get_cpl = svm_get_cpl,
3998 	.get_cs_db_l_bits = kvm_get_cs_db_l_bits,
3999 	.set_cr0 = svm_set_cr0,
4000 	.set_cr4 = svm_set_cr4,
4001 	.set_efer = svm_set_efer,
4002 	.get_idt = svm_get_idt,
4003 	.set_idt = svm_set_idt,
4004 	.get_gdt = svm_get_gdt,
4005 	.set_gdt = svm_set_gdt,
4006 	.set_dr7 = svm_set_dr7,
4007 	.sync_dirty_debug_regs = svm_sync_dirty_debug_regs,
4008 	.cache_reg = svm_cache_reg,
4009 	.get_rflags = svm_get_rflags,
4010 	.set_rflags = svm_set_rflags,
4011 
4012 	.tlb_flush_all = svm_flush_tlb,
4013 	.tlb_flush_current = svm_flush_tlb,
4014 	.tlb_flush_gva = svm_flush_tlb_gva,
4015 	.tlb_flush_guest = svm_flush_tlb,
4016 
4017 	.run = svm_vcpu_run,
4018 	.handle_exit = handle_exit,
4019 	.skip_emulated_instruction = skip_emulated_instruction,
4020 	.update_emulated_instruction = NULL,
4021 	.set_interrupt_shadow = svm_set_interrupt_shadow,
4022 	.get_interrupt_shadow = svm_get_interrupt_shadow,
4023 	.patch_hypercall = svm_patch_hypercall,
4024 	.set_irq = svm_set_irq,
4025 	.set_nmi = svm_inject_nmi,
4026 	.queue_exception = svm_queue_exception,
4027 	.cancel_injection = svm_cancel_injection,
4028 	.interrupt_allowed = svm_interrupt_allowed,
4029 	.nmi_allowed = svm_nmi_allowed,
4030 	.get_nmi_mask = svm_get_nmi_mask,
4031 	.set_nmi_mask = svm_set_nmi_mask,
4032 	.enable_nmi_window = enable_nmi_window,
4033 	.enable_irq_window = enable_irq_window,
4034 	.update_cr8_intercept = update_cr8_intercept,
4035 	.set_virtual_apic_mode = svm_set_virtual_apic_mode,
4036 	.refresh_apicv_exec_ctrl = svm_refresh_apicv_exec_ctrl,
4037 	.check_apicv_inhibit_reasons = svm_check_apicv_inhibit_reasons,
4038 	.pre_update_apicv_exec_ctrl = svm_pre_update_apicv_exec_ctrl,
4039 	.load_eoi_exitmap = svm_load_eoi_exitmap,
4040 	.hwapic_irr_update = svm_hwapic_irr_update,
4041 	.hwapic_isr_update = svm_hwapic_isr_update,
4042 	.sync_pir_to_irr = kvm_lapic_find_highest_irr,
4043 	.apicv_post_state_restore = avic_post_state_restore,
4044 
4045 	.set_tss_addr = svm_set_tss_addr,
4046 	.set_identity_map_addr = svm_set_identity_map_addr,
4047 	.get_tdp_level = get_npt_level,
4048 	.get_mt_mask = svm_get_mt_mask,
4049 
4050 	.get_exit_info = svm_get_exit_info,
4051 
4052 	.cpuid_update = svm_cpuid_update,
4053 
4054 	.has_wbinvd_exit = svm_has_wbinvd_exit,
4055 
4056 	.write_l1_tsc_offset = svm_write_l1_tsc_offset,
4057 
4058 	.load_mmu_pgd = svm_load_mmu_pgd,
4059 
4060 	.check_intercept = svm_check_intercept,
4061 	.handle_exit_irqoff = svm_handle_exit_irqoff,
4062 
4063 	.request_immediate_exit = __kvm_request_immediate_exit,
4064 
4065 	.sched_in = svm_sched_in,
4066 
4067 	.pmu_ops = &amd_pmu_ops,
4068 	.nested_ops = &svm_nested_ops,
4069 
4070 	.deliver_posted_interrupt = svm_deliver_avic_intr,
4071 	.dy_apicv_has_pending_interrupt = svm_dy_apicv_has_pending_interrupt,
4072 	.update_pi_irte = svm_update_pi_irte,
4073 	.setup_mce = svm_setup_mce,
4074 
4075 	.smi_allowed = svm_smi_allowed,
4076 	.pre_enter_smm = svm_pre_enter_smm,
4077 	.pre_leave_smm = svm_pre_leave_smm,
4078 	.enable_smi_window = enable_smi_window,
4079 
4080 	.mem_enc_op = svm_mem_enc_op,
4081 	.mem_enc_reg_region = svm_register_enc_region,
4082 	.mem_enc_unreg_region = svm_unregister_enc_region,
4083 
4084 	.need_emulation_on_page_fault = svm_need_emulation_on_page_fault,
4085 
4086 	.apic_init_signal_blocked = svm_apic_init_signal_blocked,
4087 };
4088 
4089 static struct kvm_x86_init_ops svm_init_ops __initdata = {
4090 	.cpu_has_kvm_support = has_svm,
4091 	.disabled_by_bios = is_disabled,
4092 	.hardware_setup = svm_hardware_setup,
4093 	.check_processor_compatibility = svm_check_processor_compat,
4094 
4095 	.runtime_ops = &svm_x86_ops,
4096 };
4097 
4098 static int __init svm_init(void)
4099 {
4100 	return kvm_init(&svm_init_ops, sizeof(struct vcpu_svm),
4101 			__alignof__(struct vcpu_svm), THIS_MODULE);
4102 }
4103 
4104 static void __exit svm_exit(void)
4105 {
4106 	kvm_exit();
4107 }
4108 
4109 module_init(svm_init)
4110 module_exit(svm_exit)
4111