xref: /openbmc/linux/arch/x86/kvm/lapic.c (revision 2e6ae11dd0d1c37f44cec51a58fb2092e55ed0f5)
1 
2 /*
3  * Local APIC virtualization
4  *
5  * Copyright (C) 2006 Qumranet, Inc.
6  * Copyright (C) 2007 Novell
7  * Copyright (C) 2007 Intel
8  * Copyright 2009 Red Hat, Inc. and/or its affiliates.
9  *
10  * Authors:
11  *   Dor Laor <dor.laor@qumranet.com>
12  *   Gregory Haskins <ghaskins@novell.com>
13  *   Yaozu (Eddie) Dong <eddie.dong@intel.com>
14  *
15  * Based on Xen 3.1 code, Copyright (c) 2004, Intel Corporation.
16  *
17  * This work is licensed under the terms of the GNU GPL, version 2.  See
18  * the COPYING file in the top-level directory.
19  */
20 
21 #include <linux/kvm_host.h>
22 #include <linux/kvm.h>
23 #include <linux/mm.h>
24 #include <linux/highmem.h>
25 #include <linux/smp.h>
26 #include <linux/hrtimer.h>
27 #include <linux/io.h>
28 #include <linux/export.h>
29 #include <linux/math64.h>
30 #include <linux/slab.h>
31 #include <asm/processor.h>
32 #include <asm/msr.h>
33 #include <asm/page.h>
34 #include <asm/current.h>
35 #include <asm/apicdef.h>
36 #include <asm/delay.h>
37 #include <linux/atomic.h>
38 #include <linux/jump_label.h>
39 #include "kvm_cache_regs.h"
40 #include "irq.h"
41 #include "trace.h"
42 #include "x86.h"
43 #include "cpuid.h"
44 #include "hyperv.h"
45 
46 #ifndef CONFIG_X86_64
47 #define mod_64(x, y) ((x) - (y) * div64_u64(x, y))
48 #else
49 #define mod_64(x, y) ((x) % (y))
50 #endif
51 
52 #define PRId64 "d"
53 #define PRIx64 "llx"
54 #define PRIu64 "u"
55 #define PRIo64 "o"
56 
57 /* #define apic_debug(fmt,arg...) printk(KERN_WARNING fmt,##arg) */
58 #define apic_debug(fmt, arg...)
59 
60 /* 14 is the version for Xeon and Pentium 8.4.8*/
61 #define APIC_VERSION			(0x14UL | ((KVM_APIC_LVT_NUM - 1) << 16))
62 #define LAPIC_MMIO_LENGTH		(1 << 12)
63 /* followed define is not in apicdef.h */
64 #define APIC_SHORT_MASK			0xc0000
65 #define APIC_DEST_NOSHORT		0x0
66 #define APIC_DEST_MASK			0x800
67 #define MAX_APIC_VECTOR			256
68 #define APIC_VECTORS_PER_REG		32
69 
70 #define APIC_BROADCAST			0xFF
71 #define X2APIC_BROADCAST		0xFFFFFFFFul
72 
73 static inline int apic_test_vector(int vec, void *bitmap)
74 {
75 	return test_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
76 }
77 
78 bool kvm_apic_pending_eoi(struct kvm_vcpu *vcpu, int vector)
79 {
80 	struct kvm_lapic *apic = vcpu->arch.apic;
81 
82 	return apic_test_vector(vector, apic->regs + APIC_ISR) ||
83 		apic_test_vector(vector, apic->regs + APIC_IRR);
84 }
85 
86 static inline void apic_clear_vector(int vec, void *bitmap)
87 {
88 	clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
89 }
90 
91 static inline int __apic_test_and_set_vector(int vec, void *bitmap)
92 {
93 	return __test_and_set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
94 }
95 
96 static inline int __apic_test_and_clear_vector(int vec, void *bitmap)
97 {
98 	return __test_and_clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
99 }
100 
101 struct static_key_deferred apic_hw_disabled __read_mostly;
102 struct static_key_deferred apic_sw_disabled __read_mostly;
103 
104 static inline int apic_enabled(struct kvm_lapic *apic)
105 {
106 	return kvm_apic_sw_enabled(apic) &&	kvm_apic_hw_enabled(apic);
107 }
108 
109 #define LVT_MASK	\
110 	(APIC_LVT_MASKED | APIC_SEND_PENDING | APIC_VECTOR_MASK)
111 
112 #define LINT_MASK	\
113 	(LVT_MASK | APIC_MODE_MASK | APIC_INPUT_POLARITY | \
114 	 APIC_LVT_REMOTE_IRR | APIC_LVT_LEVEL_TRIGGER)
115 
116 static inline u8 kvm_xapic_id(struct kvm_lapic *apic)
117 {
118 	return kvm_lapic_get_reg(apic, APIC_ID) >> 24;
119 }
120 
121 static inline u32 kvm_x2apic_id(struct kvm_lapic *apic)
122 {
123 	return apic->vcpu->vcpu_id;
124 }
125 
126 static inline bool kvm_apic_map_get_logical_dest(struct kvm_apic_map *map,
127 		u32 dest_id, struct kvm_lapic ***cluster, u16 *mask) {
128 	switch (map->mode) {
129 	case KVM_APIC_MODE_X2APIC: {
130 		u32 offset = (dest_id >> 16) * 16;
131 		u32 max_apic_id = map->max_apic_id;
132 
133 		if (offset <= max_apic_id) {
134 			u8 cluster_size = min(max_apic_id - offset + 1, 16U);
135 
136 			*cluster = &map->phys_map[offset];
137 			*mask = dest_id & (0xffff >> (16 - cluster_size));
138 		} else {
139 			*mask = 0;
140 		}
141 
142 		return true;
143 		}
144 	case KVM_APIC_MODE_XAPIC_FLAT:
145 		*cluster = map->xapic_flat_map;
146 		*mask = dest_id & 0xff;
147 		return true;
148 	case KVM_APIC_MODE_XAPIC_CLUSTER:
149 		*cluster = map->xapic_cluster_map[(dest_id >> 4) & 0xf];
150 		*mask = dest_id & 0xf;
151 		return true;
152 	default:
153 		/* Not optimized. */
154 		return false;
155 	}
156 }
157 
158 static void kvm_apic_map_free(struct rcu_head *rcu)
159 {
160 	struct kvm_apic_map *map = container_of(rcu, struct kvm_apic_map, rcu);
161 
162 	kvfree(map);
163 }
164 
165 static void recalculate_apic_map(struct kvm *kvm)
166 {
167 	struct kvm_apic_map *new, *old = NULL;
168 	struct kvm_vcpu *vcpu;
169 	int i;
170 	u32 max_id = 255; /* enough space for any xAPIC ID */
171 
172 	mutex_lock(&kvm->arch.apic_map_lock);
173 
174 	kvm_for_each_vcpu(i, vcpu, kvm)
175 		if (kvm_apic_present(vcpu))
176 			max_id = max(max_id, kvm_x2apic_id(vcpu->arch.apic));
177 
178 	new = kvzalloc(sizeof(struct kvm_apic_map) +
179 	                   sizeof(struct kvm_lapic *) * ((u64)max_id + 1), GFP_KERNEL);
180 
181 	if (!new)
182 		goto out;
183 
184 	new->max_apic_id = max_id;
185 
186 	kvm_for_each_vcpu(i, vcpu, kvm) {
187 		struct kvm_lapic *apic = vcpu->arch.apic;
188 		struct kvm_lapic **cluster;
189 		u16 mask;
190 		u32 ldr;
191 		u8 xapic_id;
192 		u32 x2apic_id;
193 
194 		if (!kvm_apic_present(vcpu))
195 			continue;
196 
197 		xapic_id = kvm_xapic_id(apic);
198 		x2apic_id = kvm_x2apic_id(apic);
199 
200 		/* Hotplug hack: see kvm_apic_match_physical_addr(), ... */
201 		if ((apic_x2apic_mode(apic) || x2apic_id > 0xff) &&
202 				x2apic_id <= new->max_apic_id)
203 			new->phys_map[x2apic_id] = apic;
204 		/*
205 		 * ... xAPIC ID of VCPUs with APIC ID > 0xff will wrap-around,
206 		 * prevent them from masking VCPUs with APIC ID <= 0xff.
207 		 */
208 		if (!apic_x2apic_mode(apic) && !new->phys_map[xapic_id])
209 			new->phys_map[xapic_id] = apic;
210 
211 		ldr = kvm_lapic_get_reg(apic, APIC_LDR);
212 
213 		if (apic_x2apic_mode(apic)) {
214 			new->mode |= KVM_APIC_MODE_X2APIC;
215 		} else if (ldr) {
216 			ldr = GET_APIC_LOGICAL_ID(ldr);
217 			if (kvm_lapic_get_reg(apic, APIC_DFR) == APIC_DFR_FLAT)
218 				new->mode |= KVM_APIC_MODE_XAPIC_FLAT;
219 			else
220 				new->mode |= KVM_APIC_MODE_XAPIC_CLUSTER;
221 		}
222 
223 		if (!kvm_apic_map_get_logical_dest(new, ldr, &cluster, &mask))
224 			continue;
225 
226 		if (mask)
227 			cluster[ffs(mask) - 1] = apic;
228 	}
229 out:
230 	old = rcu_dereference_protected(kvm->arch.apic_map,
231 			lockdep_is_held(&kvm->arch.apic_map_lock));
232 	rcu_assign_pointer(kvm->arch.apic_map, new);
233 	mutex_unlock(&kvm->arch.apic_map_lock);
234 
235 	if (old)
236 		call_rcu(&old->rcu, kvm_apic_map_free);
237 
238 	kvm_make_scan_ioapic_request(kvm);
239 }
240 
241 static inline void apic_set_spiv(struct kvm_lapic *apic, u32 val)
242 {
243 	bool enabled = val & APIC_SPIV_APIC_ENABLED;
244 
245 	kvm_lapic_set_reg(apic, APIC_SPIV, val);
246 
247 	if (enabled != apic->sw_enabled) {
248 		apic->sw_enabled = enabled;
249 		if (enabled) {
250 			static_key_slow_dec_deferred(&apic_sw_disabled);
251 			recalculate_apic_map(apic->vcpu->kvm);
252 		} else
253 			static_key_slow_inc(&apic_sw_disabled.key);
254 	}
255 }
256 
257 static inline void kvm_apic_set_xapic_id(struct kvm_lapic *apic, u8 id)
258 {
259 	kvm_lapic_set_reg(apic, APIC_ID, id << 24);
260 	recalculate_apic_map(apic->vcpu->kvm);
261 }
262 
263 static inline void kvm_apic_set_ldr(struct kvm_lapic *apic, u32 id)
264 {
265 	kvm_lapic_set_reg(apic, APIC_LDR, id);
266 	recalculate_apic_map(apic->vcpu->kvm);
267 }
268 
269 static inline u32 kvm_apic_calc_x2apic_ldr(u32 id)
270 {
271 	return ((id >> 4) << 16) | (1 << (id & 0xf));
272 }
273 
274 static inline void kvm_apic_set_x2apic_id(struct kvm_lapic *apic, u32 id)
275 {
276 	u32 ldr = kvm_apic_calc_x2apic_ldr(id);
277 
278 	WARN_ON_ONCE(id != apic->vcpu->vcpu_id);
279 
280 	kvm_lapic_set_reg(apic, APIC_ID, id);
281 	kvm_lapic_set_reg(apic, APIC_LDR, ldr);
282 	recalculate_apic_map(apic->vcpu->kvm);
283 }
284 
285 static inline int apic_lvt_enabled(struct kvm_lapic *apic, int lvt_type)
286 {
287 	return !(kvm_lapic_get_reg(apic, lvt_type) & APIC_LVT_MASKED);
288 }
289 
290 static inline int apic_lvt_vector(struct kvm_lapic *apic, int lvt_type)
291 {
292 	return kvm_lapic_get_reg(apic, lvt_type) & APIC_VECTOR_MASK;
293 }
294 
295 static inline int apic_lvtt_oneshot(struct kvm_lapic *apic)
296 {
297 	return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_ONESHOT;
298 }
299 
300 static inline int apic_lvtt_period(struct kvm_lapic *apic)
301 {
302 	return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_PERIODIC;
303 }
304 
305 static inline int apic_lvtt_tscdeadline(struct kvm_lapic *apic)
306 {
307 	return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_TSCDEADLINE;
308 }
309 
310 static inline int apic_lvt_nmi_mode(u32 lvt_val)
311 {
312 	return (lvt_val & (APIC_MODE_MASK | APIC_LVT_MASKED)) == APIC_DM_NMI;
313 }
314 
315 void kvm_apic_set_version(struct kvm_vcpu *vcpu)
316 {
317 	struct kvm_lapic *apic = vcpu->arch.apic;
318 	struct kvm_cpuid_entry2 *feat;
319 	u32 v = APIC_VERSION;
320 
321 	if (!lapic_in_kernel(vcpu))
322 		return;
323 
324 	/*
325 	 * KVM emulates 82093AA datasheet (with in-kernel IOAPIC implementation)
326 	 * which doesn't have EOI register; Some buggy OSes (e.g. Windows with
327 	 * Hyper-V role) disable EOI broadcast in lapic not checking for IOAPIC
328 	 * version first and level-triggered interrupts never get EOIed in
329 	 * IOAPIC.
330 	 */
331 	feat = kvm_find_cpuid_entry(apic->vcpu, 0x1, 0);
332 	if (feat && (feat->ecx & (1 << (X86_FEATURE_X2APIC & 31))) &&
333 	    !ioapic_in_kernel(vcpu->kvm))
334 		v |= APIC_LVR_DIRECTED_EOI;
335 	kvm_lapic_set_reg(apic, APIC_LVR, v);
336 }
337 
338 static const unsigned int apic_lvt_mask[KVM_APIC_LVT_NUM] = {
339 	LVT_MASK ,      /* part LVTT mask, timer mode mask added at runtime */
340 	LVT_MASK | APIC_MODE_MASK,	/* LVTTHMR */
341 	LVT_MASK | APIC_MODE_MASK,	/* LVTPC */
342 	LINT_MASK, LINT_MASK,	/* LVT0-1 */
343 	LVT_MASK		/* LVTERR */
344 };
345 
346 static int find_highest_vector(void *bitmap)
347 {
348 	int vec;
349 	u32 *reg;
350 
351 	for (vec = MAX_APIC_VECTOR - APIC_VECTORS_PER_REG;
352 	     vec >= 0; vec -= APIC_VECTORS_PER_REG) {
353 		reg = bitmap + REG_POS(vec);
354 		if (*reg)
355 			return __fls(*reg) + vec;
356 	}
357 
358 	return -1;
359 }
360 
361 static u8 count_vectors(void *bitmap)
362 {
363 	int vec;
364 	u32 *reg;
365 	u8 count = 0;
366 
367 	for (vec = 0; vec < MAX_APIC_VECTOR; vec += APIC_VECTORS_PER_REG) {
368 		reg = bitmap + REG_POS(vec);
369 		count += hweight32(*reg);
370 	}
371 
372 	return count;
373 }
374 
375 bool __kvm_apic_update_irr(u32 *pir, void *regs, int *max_irr)
376 {
377 	u32 i, vec;
378 	u32 pir_val, irr_val, prev_irr_val;
379 	int max_updated_irr;
380 
381 	max_updated_irr = -1;
382 	*max_irr = -1;
383 
384 	for (i = vec = 0; i <= 7; i++, vec += 32) {
385 		pir_val = READ_ONCE(pir[i]);
386 		irr_val = *((u32 *)(regs + APIC_IRR + i * 0x10));
387 		if (pir_val) {
388 			prev_irr_val = irr_val;
389 			irr_val |= xchg(&pir[i], 0);
390 			*((u32 *)(regs + APIC_IRR + i * 0x10)) = irr_val;
391 			if (prev_irr_val != irr_val) {
392 				max_updated_irr =
393 					__fls(irr_val ^ prev_irr_val) + vec;
394 			}
395 		}
396 		if (irr_val)
397 			*max_irr = __fls(irr_val) + vec;
398 	}
399 
400 	return ((max_updated_irr != -1) &&
401 		(max_updated_irr == *max_irr));
402 }
403 EXPORT_SYMBOL_GPL(__kvm_apic_update_irr);
404 
405 bool kvm_apic_update_irr(struct kvm_vcpu *vcpu, u32 *pir, int *max_irr)
406 {
407 	struct kvm_lapic *apic = vcpu->arch.apic;
408 
409 	return __kvm_apic_update_irr(pir, apic->regs, max_irr);
410 }
411 EXPORT_SYMBOL_GPL(kvm_apic_update_irr);
412 
413 static inline int apic_search_irr(struct kvm_lapic *apic)
414 {
415 	return find_highest_vector(apic->regs + APIC_IRR);
416 }
417 
418 static inline int apic_find_highest_irr(struct kvm_lapic *apic)
419 {
420 	int result;
421 
422 	/*
423 	 * Note that irr_pending is just a hint. It will be always
424 	 * true with virtual interrupt delivery enabled.
425 	 */
426 	if (!apic->irr_pending)
427 		return -1;
428 
429 	result = apic_search_irr(apic);
430 	ASSERT(result == -1 || result >= 16);
431 
432 	return result;
433 }
434 
435 static inline void apic_clear_irr(int vec, struct kvm_lapic *apic)
436 {
437 	struct kvm_vcpu *vcpu;
438 
439 	vcpu = apic->vcpu;
440 
441 	if (unlikely(vcpu->arch.apicv_active)) {
442 		/* need to update RVI */
443 		apic_clear_vector(vec, apic->regs + APIC_IRR);
444 		kvm_x86_ops->hwapic_irr_update(vcpu,
445 				apic_find_highest_irr(apic));
446 	} else {
447 		apic->irr_pending = false;
448 		apic_clear_vector(vec, apic->regs + APIC_IRR);
449 		if (apic_search_irr(apic) != -1)
450 			apic->irr_pending = true;
451 	}
452 }
453 
454 static inline void apic_set_isr(int vec, struct kvm_lapic *apic)
455 {
456 	struct kvm_vcpu *vcpu;
457 
458 	if (__apic_test_and_set_vector(vec, apic->regs + APIC_ISR))
459 		return;
460 
461 	vcpu = apic->vcpu;
462 
463 	/*
464 	 * With APIC virtualization enabled, all caching is disabled
465 	 * because the processor can modify ISR under the hood.  Instead
466 	 * just set SVI.
467 	 */
468 	if (unlikely(vcpu->arch.apicv_active))
469 		kvm_x86_ops->hwapic_isr_update(vcpu, vec);
470 	else {
471 		++apic->isr_count;
472 		BUG_ON(apic->isr_count > MAX_APIC_VECTOR);
473 		/*
474 		 * ISR (in service register) bit is set when injecting an interrupt.
475 		 * The highest vector is injected. Thus the latest bit set matches
476 		 * the highest bit in ISR.
477 		 */
478 		apic->highest_isr_cache = vec;
479 	}
480 }
481 
482 static inline int apic_find_highest_isr(struct kvm_lapic *apic)
483 {
484 	int result;
485 
486 	/*
487 	 * Note that isr_count is always 1, and highest_isr_cache
488 	 * is always -1, with APIC virtualization enabled.
489 	 */
490 	if (!apic->isr_count)
491 		return -1;
492 	if (likely(apic->highest_isr_cache != -1))
493 		return apic->highest_isr_cache;
494 
495 	result = find_highest_vector(apic->regs + APIC_ISR);
496 	ASSERT(result == -1 || result >= 16);
497 
498 	return result;
499 }
500 
501 static inline void apic_clear_isr(int vec, struct kvm_lapic *apic)
502 {
503 	struct kvm_vcpu *vcpu;
504 	if (!__apic_test_and_clear_vector(vec, apic->regs + APIC_ISR))
505 		return;
506 
507 	vcpu = apic->vcpu;
508 
509 	/*
510 	 * We do get here for APIC virtualization enabled if the guest
511 	 * uses the Hyper-V APIC enlightenment.  In this case we may need
512 	 * to trigger a new interrupt delivery by writing the SVI field;
513 	 * on the other hand isr_count and highest_isr_cache are unused
514 	 * and must be left alone.
515 	 */
516 	if (unlikely(vcpu->arch.apicv_active))
517 		kvm_x86_ops->hwapic_isr_update(vcpu,
518 					       apic_find_highest_isr(apic));
519 	else {
520 		--apic->isr_count;
521 		BUG_ON(apic->isr_count < 0);
522 		apic->highest_isr_cache = -1;
523 	}
524 }
525 
526 int kvm_lapic_find_highest_irr(struct kvm_vcpu *vcpu)
527 {
528 	/* This may race with setting of irr in __apic_accept_irq() and
529 	 * value returned may be wrong, but kvm_vcpu_kick() in __apic_accept_irq
530 	 * will cause vmexit immediately and the value will be recalculated
531 	 * on the next vmentry.
532 	 */
533 	return apic_find_highest_irr(vcpu->arch.apic);
534 }
535 EXPORT_SYMBOL_GPL(kvm_lapic_find_highest_irr);
536 
537 static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
538 			     int vector, int level, int trig_mode,
539 			     struct dest_map *dest_map);
540 
541 int kvm_apic_set_irq(struct kvm_vcpu *vcpu, struct kvm_lapic_irq *irq,
542 		     struct dest_map *dest_map)
543 {
544 	struct kvm_lapic *apic = vcpu->arch.apic;
545 
546 	return __apic_accept_irq(apic, irq->delivery_mode, irq->vector,
547 			irq->level, irq->trig_mode, dest_map);
548 }
549 
550 int kvm_pv_send_ipi(struct kvm *kvm, unsigned long ipi_bitmap_low,
551 		    unsigned long ipi_bitmap_high, u32 min,
552 		    unsigned long icr, int op_64_bit)
553 {
554 	int i;
555 	struct kvm_apic_map *map;
556 	struct kvm_vcpu *vcpu;
557 	struct kvm_lapic_irq irq = {0};
558 	int cluster_size = op_64_bit ? 64 : 32;
559 	int count = 0;
560 
561 	irq.vector = icr & APIC_VECTOR_MASK;
562 	irq.delivery_mode = icr & APIC_MODE_MASK;
563 	irq.level = (icr & APIC_INT_ASSERT) != 0;
564 	irq.trig_mode = icr & APIC_INT_LEVELTRIG;
565 
566 	if (icr & APIC_DEST_MASK)
567 		return -KVM_EINVAL;
568 	if (icr & APIC_SHORT_MASK)
569 		return -KVM_EINVAL;
570 
571 	rcu_read_lock();
572 	map = rcu_dereference(kvm->arch.apic_map);
573 
574 	if (min > map->max_apic_id)
575 		goto out;
576 	/* Bits above cluster_size are masked in the caller.  */
577 	for_each_set_bit(i, &ipi_bitmap_low,
578 		min((u32)BITS_PER_LONG, (map->max_apic_id - min + 1))) {
579 		if (map->phys_map[min + i]) {
580 			vcpu = map->phys_map[min + i]->vcpu;
581 			count += kvm_apic_set_irq(vcpu, &irq, NULL);
582 		}
583 	}
584 
585 	min += cluster_size;
586 
587 	if (min > map->max_apic_id)
588 		goto out;
589 
590 	for_each_set_bit(i, &ipi_bitmap_high,
591 		min((u32)BITS_PER_LONG, (map->max_apic_id - min + 1))) {
592 		if (map->phys_map[min + i]) {
593 			vcpu = map->phys_map[min + i]->vcpu;
594 			count += kvm_apic_set_irq(vcpu, &irq, NULL);
595 		}
596 	}
597 
598 out:
599 	rcu_read_unlock();
600 	return count;
601 }
602 
603 static int pv_eoi_put_user(struct kvm_vcpu *vcpu, u8 val)
604 {
605 
606 	return kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, &val,
607 				      sizeof(val));
608 }
609 
610 static int pv_eoi_get_user(struct kvm_vcpu *vcpu, u8 *val)
611 {
612 
613 	return kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, val,
614 				      sizeof(*val));
615 }
616 
617 static inline bool pv_eoi_enabled(struct kvm_vcpu *vcpu)
618 {
619 	return vcpu->arch.pv_eoi.msr_val & KVM_MSR_ENABLED;
620 }
621 
622 static bool pv_eoi_get_pending(struct kvm_vcpu *vcpu)
623 {
624 	u8 val;
625 	if (pv_eoi_get_user(vcpu, &val) < 0)
626 		apic_debug("Can't read EOI MSR value: 0x%llx\n",
627 			   (unsigned long long)vcpu->arch.pv_eoi.msr_val);
628 	return val & 0x1;
629 }
630 
631 static void pv_eoi_set_pending(struct kvm_vcpu *vcpu)
632 {
633 	if (pv_eoi_put_user(vcpu, KVM_PV_EOI_ENABLED) < 0) {
634 		apic_debug("Can't set EOI MSR value: 0x%llx\n",
635 			   (unsigned long long)vcpu->arch.pv_eoi.msr_val);
636 		return;
637 	}
638 	__set_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
639 }
640 
641 static void pv_eoi_clr_pending(struct kvm_vcpu *vcpu)
642 {
643 	if (pv_eoi_put_user(vcpu, KVM_PV_EOI_DISABLED) < 0) {
644 		apic_debug("Can't clear EOI MSR value: 0x%llx\n",
645 			   (unsigned long long)vcpu->arch.pv_eoi.msr_val);
646 		return;
647 	}
648 	__clear_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
649 }
650 
651 static int apic_has_interrupt_for_ppr(struct kvm_lapic *apic, u32 ppr)
652 {
653 	int highest_irr;
654 	if (apic->vcpu->arch.apicv_active)
655 		highest_irr = kvm_x86_ops->sync_pir_to_irr(apic->vcpu);
656 	else
657 		highest_irr = apic_find_highest_irr(apic);
658 	if (highest_irr == -1 || (highest_irr & 0xF0) <= ppr)
659 		return -1;
660 	return highest_irr;
661 }
662 
663 static bool __apic_update_ppr(struct kvm_lapic *apic, u32 *new_ppr)
664 {
665 	u32 tpr, isrv, ppr, old_ppr;
666 	int isr;
667 
668 	old_ppr = kvm_lapic_get_reg(apic, APIC_PROCPRI);
669 	tpr = kvm_lapic_get_reg(apic, APIC_TASKPRI);
670 	isr = apic_find_highest_isr(apic);
671 	isrv = (isr != -1) ? isr : 0;
672 
673 	if ((tpr & 0xf0) >= (isrv & 0xf0))
674 		ppr = tpr & 0xff;
675 	else
676 		ppr = isrv & 0xf0;
677 
678 	apic_debug("vlapic %p, ppr 0x%x, isr 0x%x, isrv 0x%x",
679 		   apic, ppr, isr, isrv);
680 
681 	*new_ppr = ppr;
682 	if (old_ppr != ppr)
683 		kvm_lapic_set_reg(apic, APIC_PROCPRI, ppr);
684 
685 	return ppr < old_ppr;
686 }
687 
688 static void apic_update_ppr(struct kvm_lapic *apic)
689 {
690 	u32 ppr;
691 
692 	if (__apic_update_ppr(apic, &ppr) &&
693 	    apic_has_interrupt_for_ppr(apic, ppr) != -1)
694 		kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
695 }
696 
697 void kvm_apic_update_ppr(struct kvm_vcpu *vcpu)
698 {
699 	apic_update_ppr(vcpu->arch.apic);
700 }
701 EXPORT_SYMBOL_GPL(kvm_apic_update_ppr);
702 
703 static void apic_set_tpr(struct kvm_lapic *apic, u32 tpr)
704 {
705 	kvm_lapic_set_reg(apic, APIC_TASKPRI, tpr);
706 	apic_update_ppr(apic);
707 }
708 
709 static bool kvm_apic_broadcast(struct kvm_lapic *apic, u32 mda)
710 {
711 	return mda == (apic_x2apic_mode(apic) ?
712 			X2APIC_BROADCAST : APIC_BROADCAST);
713 }
714 
715 static bool kvm_apic_match_physical_addr(struct kvm_lapic *apic, u32 mda)
716 {
717 	if (kvm_apic_broadcast(apic, mda))
718 		return true;
719 
720 	if (apic_x2apic_mode(apic))
721 		return mda == kvm_x2apic_id(apic);
722 
723 	/*
724 	 * Hotplug hack: Make LAPIC in xAPIC mode also accept interrupts as if
725 	 * it were in x2APIC mode.  Hotplugged VCPUs start in xAPIC mode and
726 	 * this allows unique addressing of VCPUs with APIC ID over 0xff.
727 	 * The 0xff condition is needed because writeable xAPIC ID.
728 	 */
729 	if (kvm_x2apic_id(apic) > 0xff && mda == kvm_x2apic_id(apic))
730 		return true;
731 
732 	return mda == kvm_xapic_id(apic);
733 }
734 
735 static bool kvm_apic_match_logical_addr(struct kvm_lapic *apic, u32 mda)
736 {
737 	u32 logical_id;
738 
739 	if (kvm_apic_broadcast(apic, mda))
740 		return true;
741 
742 	logical_id = kvm_lapic_get_reg(apic, APIC_LDR);
743 
744 	if (apic_x2apic_mode(apic))
745 		return ((logical_id >> 16) == (mda >> 16))
746 		       && (logical_id & mda & 0xffff) != 0;
747 
748 	logical_id = GET_APIC_LOGICAL_ID(logical_id);
749 
750 	switch (kvm_lapic_get_reg(apic, APIC_DFR)) {
751 	case APIC_DFR_FLAT:
752 		return (logical_id & mda) != 0;
753 	case APIC_DFR_CLUSTER:
754 		return ((logical_id >> 4) == (mda >> 4))
755 		       && (logical_id & mda & 0xf) != 0;
756 	default:
757 		apic_debug("Bad DFR vcpu %d: %08x\n",
758 			   apic->vcpu->vcpu_id, kvm_lapic_get_reg(apic, APIC_DFR));
759 		return false;
760 	}
761 }
762 
763 /* The KVM local APIC implementation has two quirks:
764  *
765  *  - Real hardware delivers interrupts destined to x2APIC ID > 0xff to LAPICs
766  *    in xAPIC mode if the "destination & 0xff" matches its xAPIC ID.
767  *    KVM doesn't do that aliasing.
768  *
769  *  - in-kernel IOAPIC messages have to be delivered directly to
770  *    x2APIC, because the kernel does not support interrupt remapping.
771  *    In order to support broadcast without interrupt remapping, x2APIC
772  *    rewrites the destination of non-IPI messages from APIC_BROADCAST
773  *    to X2APIC_BROADCAST.
774  *
775  * The broadcast quirk can be disabled with KVM_CAP_X2APIC_API.  This is
776  * important when userspace wants to use x2APIC-format MSIs, because
777  * APIC_BROADCAST (0xff) is a legal route for "cluster 0, CPUs 0-7".
778  */
779 static u32 kvm_apic_mda(struct kvm_vcpu *vcpu, unsigned int dest_id,
780 		struct kvm_lapic *source, struct kvm_lapic *target)
781 {
782 	bool ipi = source != NULL;
783 
784 	if (!vcpu->kvm->arch.x2apic_broadcast_quirk_disabled &&
785 	    !ipi && dest_id == APIC_BROADCAST && apic_x2apic_mode(target))
786 		return X2APIC_BROADCAST;
787 
788 	return dest_id;
789 }
790 
791 bool kvm_apic_match_dest(struct kvm_vcpu *vcpu, struct kvm_lapic *source,
792 			   int short_hand, unsigned int dest, int dest_mode)
793 {
794 	struct kvm_lapic *target = vcpu->arch.apic;
795 	u32 mda = kvm_apic_mda(vcpu, dest, source, target);
796 
797 	apic_debug("target %p, source %p, dest 0x%x, "
798 		   "dest_mode 0x%x, short_hand 0x%x\n",
799 		   target, source, dest, dest_mode, short_hand);
800 
801 	ASSERT(target);
802 	switch (short_hand) {
803 	case APIC_DEST_NOSHORT:
804 		if (dest_mode == APIC_DEST_PHYSICAL)
805 			return kvm_apic_match_physical_addr(target, mda);
806 		else
807 			return kvm_apic_match_logical_addr(target, mda);
808 	case APIC_DEST_SELF:
809 		return target == source;
810 	case APIC_DEST_ALLINC:
811 		return true;
812 	case APIC_DEST_ALLBUT:
813 		return target != source;
814 	default:
815 		apic_debug("kvm: apic: Bad dest shorthand value %x\n",
816 			   short_hand);
817 		return false;
818 	}
819 }
820 EXPORT_SYMBOL_GPL(kvm_apic_match_dest);
821 
822 int kvm_vector_to_index(u32 vector, u32 dest_vcpus,
823 		       const unsigned long *bitmap, u32 bitmap_size)
824 {
825 	u32 mod;
826 	int i, idx = -1;
827 
828 	mod = vector % dest_vcpus;
829 
830 	for (i = 0; i <= mod; i++) {
831 		idx = find_next_bit(bitmap, bitmap_size, idx + 1);
832 		BUG_ON(idx == bitmap_size);
833 	}
834 
835 	return idx;
836 }
837 
838 static void kvm_apic_disabled_lapic_found(struct kvm *kvm)
839 {
840 	if (!kvm->arch.disabled_lapic_found) {
841 		kvm->arch.disabled_lapic_found = true;
842 		printk(KERN_INFO
843 		       "Disabled LAPIC found during irq injection\n");
844 	}
845 }
846 
847 static bool kvm_apic_is_broadcast_dest(struct kvm *kvm, struct kvm_lapic **src,
848 		struct kvm_lapic_irq *irq, struct kvm_apic_map *map)
849 {
850 	if (kvm->arch.x2apic_broadcast_quirk_disabled) {
851 		if ((irq->dest_id == APIC_BROADCAST &&
852 				map->mode != KVM_APIC_MODE_X2APIC))
853 			return true;
854 		if (irq->dest_id == X2APIC_BROADCAST)
855 			return true;
856 	} else {
857 		bool x2apic_ipi = src && *src && apic_x2apic_mode(*src);
858 		if (irq->dest_id == (x2apic_ipi ?
859 		                     X2APIC_BROADCAST : APIC_BROADCAST))
860 			return true;
861 	}
862 
863 	return false;
864 }
865 
866 /* Return true if the interrupt can be handled by using *bitmap as index mask
867  * for valid destinations in *dst array.
868  * Return false if kvm_apic_map_get_dest_lapic did nothing useful.
869  * Note: we may have zero kvm_lapic destinations when we return true, which
870  * means that the interrupt should be dropped.  In this case, *bitmap would be
871  * zero and *dst undefined.
872  */
873 static inline bool kvm_apic_map_get_dest_lapic(struct kvm *kvm,
874 		struct kvm_lapic **src, struct kvm_lapic_irq *irq,
875 		struct kvm_apic_map *map, struct kvm_lapic ***dst,
876 		unsigned long *bitmap)
877 {
878 	int i, lowest;
879 
880 	if (irq->shorthand == APIC_DEST_SELF && src) {
881 		*dst = src;
882 		*bitmap = 1;
883 		return true;
884 	} else if (irq->shorthand)
885 		return false;
886 
887 	if (!map || kvm_apic_is_broadcast_dest(kvm, src, irq, map))
888 		return false;
889 
890 	if (irq->dest_mode == APIC_DEST_PHYSICAL) {
891 		if (irq->dest_id > map->max_apic_id) {
892 			*bitmap = 0;
893 		} else {
894 			*dst = &map->phys_map[irq->dest_id];
895 			*bitmap = 1;
896 		}
897 		return true;
898 	}
899 
900 	*bitmap = 0;
901 	if (!kvm_apic_map_get_logical_dest(map, irq->dest_id, dst,
902 				(u16 *)bitmap))
903 		return false;
904 
905 	if (!kvm_lowest_prio_delivery(irq))
906 		return true;
907 
908 	if (!kvm_vector_hashing_enabled()) {
909 		lowest = -1;
910 		for_each_set_bit(i, bitmap, 16) {
911 			if (!(*dst)[i])
912 				continue;
913 			if (lowest < 0)
914 				lowest = i;
915 			else if (kvm_apic_compare_prio((*dst)[i]->vcpu,
916 						(*dst)[lowest]->vcpu) < 0)
917 				lowest = i;
918 		}
919 	} else {
920 		if (!*bitmap)
921 			return true;
922 
923 		lowest = kvm_vector_to_index(irq->vector, hweight16(*bitmap),
924 				bitmap, 16);
925 
926 		if (!(*dst)[lowest]) {
927 			kvm_apic_disabled_lapic_found(kvm);
928 			*bitmap = 0;
929 			return true;
930 		}
931 	}
932 
933 	*bitmap = (lowest >= 0) ? 1 << lowest : 0;
934 
935 	return true;
936 }
937 
938 bool kvm_irq_delivery_to_apic_fast(struct kvm *kvm, struct kvm_lapic *src,
939 		struct kvm_lapic_irq *irq, int *r, struct dest_map *dest_map)
940 {
941 	struct kvm_apic_map *map;
942 	unsigned long bitmap;
943 	struct kvm_lapic **dst = NULL;
944 	int i;
945 	bool ret;
946 
947 	*r = -1;
948 
949 	if (irq->shorthand == APIC_DEST_SELF) {
950 		*r = kvm_apic_set_irq(src->vcpu, irq, dest_map);
951 		return true;
952 	}
953 
954 	rcu_read_lock();
955 	map = rcu_dereference(kvm->arch.apic_map);
956 
957 	ret = kvm_apic_map_get_dest_lapic(kvm, &src, irq, map, &dst, &bitmap);
958 	if (ret)
959 		for_each_set_bit(i, &bitmap, 16) {
960 			if (!dst[i])
961 				continue;
962 			if (*r < 0)
963 				*r = 0;
964 			*r += kvm_apic_set_irq(dst[i]->vcpu, irq, dest_map);
965 		}
966 
967 	rcu_read_unlock();
968 	return ret;
969 }
970 
971 /*
972  * This routine tries to handler interrupts in posted mode, here is how
973  * it deals with different cases:
974  * - For single-destination interrupts, handle it in posted mode
975  * - Else if vector hashing is enabled and it is a lowest-priority
976  *   interrupt, handle it in posted mode and use the following mechanism
977  *   to find the destinaiton vCPU.
978  *	1. For lowest-priority interrupts, store all the possible
979  *	   destination vCPUs in an array.
980  *	2. Use "guest vector % max number of destination vCPUs" to find
981  *	   the right destination vCPU in the array for the lowest-priority
982  *	   interrupt.
983  * - Otherwise, use remapped mode to inject the interrupt.
984  */
985 bool kvm_intr_is_single_vcpu_fast(struct kvm *kvm, struct kvm_lapic_irq *irq,
986 			struct kvm_vcpu **dest_vcpu)
987 {
988 	struct kvm_apic_map *map;
989 	unsigned long bitmap;
990 	struct kvm_lapic **dst = NULL;
991 	bool ret = false;
992 
993 	if (irq->shorthand)
994 		return false;
995 
996 	rcu_read_lock();
997 	map = rcu_dereference(kvm->arch.apic_map);
998 
999 	if (kvm_apic_map_get_dest_lapic(kvm, NULL, irq, map, &dst, &bitmap) &&
1000 			hweight16(bitmap) == 1) {
1001 		unsigned long i = find_first_bit(&bitmap, 16);
1002 
1003 		if (dst[i]) {
1004 			*dest_vcpu = dst[i]->vcpu;
1005 			ret = true;
1006 		}
1007 	}
1008 
1009 	rcu_read_unlock();
1010 	return ret;
1011 }
1012 
1013 /*
1014  * Add a pending IRQ into lapic.
1015  * Return 1 if successfully added and 0 if discarded.
1016  */
1017 static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
1018 			     int vector, int level, int trig_mode,
1019 			     struct dest_map *dest_map)
1020 {
1021 	int result = 0;
1022 	struct kvm_vcpu *vcpu = apic->vcpu;
1023 
1024 	trace_kvm_apic_accept_irq(vcpu->vcpu_id, delivery_mode,
1025 				  trig_mode, vector);
1026 	switch (delivery_mode) {
1027 	case APIC_DM_LOWEST:
1028 		vcpu->arch.apic_arb_prio++;
1029 	case APIC_DM_FIXED:
1030 		if (unlikely(trig_mode && !level))
1031 			break;
1032 
1033 		/* FIXME add logic for vcpu on reset */
1034 		if (unlikely(!apic_enabled(apic)))
1035 			break;
1036 
1037 		result = 1;
1038 
1039 		if (dest_map) {
1040 			__set_bit(vcpu->vcpu_id, dest_map->map);
1041 			dest_map->vectors[vcpu->vcpu_id] = vector;
1042 		}
1043 
1044 		if (apic_test_vector(vector, apic->regs + APIC_TMR) != !!trig_mode) {
1045 			if (trig_mode)
1046 				kvm_lapic_set_vector(vector, apic->regs + APIC_TMR);
1047 			else
1048 				apic_clear_vector(vector, apic->regs + APIC_TMR);
1049 		}
1050 
1051 		if (vcpu->arch.apicv_active)
1052 			kvm_x86_ops->deliver_posted_interrupt(vcpu, vector);
1053 		else {
1054 			kvm_lapic_set_irr(vector, apic);
1055 
1056 			kvm_make_request(KVM_REQ_EVENT, vcpu);
1057 			kvm_vcpu_kick(vcpu);
1058 		}
1059 		break;
1060 
1061 	case APIC_DM_REMRD:
1062 		result = 1;
1063 		vcpu->arch.pv.pv_unhalted = 1;
1064 		kvm_make_request(KVM_REQ_EVENT, vcpu);
1065 		kvm_vcpu_kick(vcpu);
1066 		break;
1067 
1068 	case APIC_DM_SMI:
1069 		result = 1;
1070 		kvm_make_request(KVM_REQ_SMI, vcpu);
1071 		kvm_vcpu_kick(vcpu);
1072 		break;
1073 
1074 	case APIC_DM_NMI:
1075 		result = 1;
1076 		kvm_inject_nmi(vcpu);
1077 		kvm_vcpu_kick(vcpu);
1078 		break;
1079 
1080 	case APIC_DM_INIT:
1081 		if (!trig_mode || level) {
1082 			result = 1;
1083 			/* assumes that there are only KVM_APIC_INIT/SIPI */
1084 			apic->pending_events = (1UL << KVM_APIC_INIT);
1085 			/* make sure pending_events is visible before sending
1086 			 * the request */
1087 			smp_wmb();
1088 			kvm_make_request(KVM_REQ_EVENT, vcpu);
1089 			kvm_vcpu_kick(vcpu);
1090 		} else {
1091 			apic_debug("Ignoring de-assert INIT to vcpu %d\n",
1092 				   vcpu->vcpu_id);
1093 		}
1094 		break;
1095 
1096 	case APIC_DM_STARTUP:
1097 		apic_debug("SIPI to vcpu %d vector 0x%02x\n",
1098 			   vcpu->vcpu_id, vector);
1099 		result = 1;
1100 		apic->sipi_vector = vector;
1101 		/* make sure sipi_vector is visible for the receiver */
1102 		smp_wmb();
1103 		set_bit(KVM_APIC_SIPI, &apic->pending_events);
1104 		kvm_make_request(KVM_REQ_EVENT, vcpu);
1105 		kvm_vcpu_kick(vcpu);
1106 		break;
1107 
1108 	case APIC_DM_EXTINT:
1109 		/*
1110 		 * Should only be called by kvm_apic_local_deliver() with LVT0,
1111 		 * before NMI watchdog was enabled. Already handled by
1112 		 * kvm_apic_accept_pic_intr().
1113 		 */
1114 		break;
1115 
1116 	default:
1117 		printk(KERN_ERR "TODO: unsupported delivery mode %x\n",
1118 		       delivery_mode);
1119 		break;
1120 	}
1121 	return result;
1122 }
1123 
1124 int kvm_apic_compare_prio(struct kvm_vcpu *vcpu1, struct kvm_vcpu *vcpu2)
1125 {
1126 	return vcpu1->arch.apic_arb_prio - vcpu2->arch.apic_arb_prio;
1127 }
1128 
1129 static bool kvm_ioapic_handles_vector(struct kvm_lapic *apic, int vector)
1130 {
1131 	return test_bit(vector, apic->vcpu->arch.ioapic_handled_vectors);
1132 }
1133 
1134 static void kvm_ioapic_send_eoi(struct kvm_lapic *apic, int vector)
1135 {
1136 	int trigger_mode;
1137 
1138 	/* Eoi the ioapic only if the ioapic doesn't own the vector. */
1139 	if (!kvm_ioapic_handles_vector(apic, vector))
1140 		return;
1141 
1142 	/* Request a KVM exit to inform the userspace IOAPIC. */
1143 	if (irqchip_split(apic->vcpu->kvm)) {
1144 		apic->vcpu->arch.pending_ioapic_eoi = vector;
1145 		kvm_make_request(KVM_REQ_IOAPIC_EOI_EXIT, apic->vcpu);
1146 		return;
1147 	}
1148 
1149 	if (apic_test_vector(vector, apic->regs + APIC_TMR))
1150 		trigger_mode = IOAPIC_LEVEL_TRIG;
1151 	else
1152 		trigger_mode = IOAPIC_EDGE_TRIG;
1153 
1154 	kvm_ioapic_update_eoi(apic->vcpu, vector, trigger_mode);
1155 }
1156 
1157 static int apic_set_eoi(struct kvm_lapic *apic)
1158 {
1159 	int vector = apic_find_highest_isr(apic);
1160 
1161 	trace_kvm_eoi(apic, vector);
1162 
1163 	/*
1164 	 * Not every write EOI will has corresponding ISR,
1165 	 * one example is when Kernel check timer on setup_IO_APIC
1166 	 */
1167 	if (vector == -1)
1168 		return vector;
1169 
1170 	apic_clear_isr(vector, apic);
1171 	apic_update_ppr(apic);
1172 
1173 	if (test_bit(vector, vcpu_to_synic(apic->vcpu)->vec_bitmap))
1174 		kvm_hv_synic_send_eoi(apic->vcpu, vector);
1175 
1176 	kvm_ioapic_send_eoi(apic, vector);
1177 	kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
1178 	return vector;
1179 }
1180 
1181 /*
1182  * this interface assumes a trap-like exit, which has already finished
1183  * desired side effect including vISR and vPPR update.
1184  */
1185 void kvm_apic_set_eoi_accelerated(struct kvm_vcpu *vcpu, int vector)
1186 {
1187 	struct kvm_lapic *apic = vcpu->arch.apic;
1188 
1189 	trace_kvm_eoi(apic, vector);
1190 
1191 	kvm_ioapic_send_eoi(apic, vector);
1192 	kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
1193 }
1194 EXPORT_SYMBOL_GPL(kvm_apic_set_eoi_accelerated);
1195 
1196 static void apic_send_ipi(struct kvm_lapic *apic)
1197 {
1198 	u32 icr_low = kvm_lapic_get_reg(apic, APIC_ICR);
1199 	u32 icr_high = kvm_lapic_get_reg(apic, APIC_ICR2);
1200 	struct kvm_lapic_irq irq;
1201 
1202 	irq.vector = icr_low & APIC_VECTOR_MASK;
1203 	irq.delivery_mode = icr_low & APIC_MODE_MASK;
1204 	irq.dest_mode = icr_low & APIC_DEST_MASK;
1205 	irq.level = (icr_low & APIC_INT_ASSERT) != 0;
1206 	irq.trig_mode = icr_low & APIC_INT_LEVELTRIG;
1207 	irq.shorthand = icr_low & APIC_SHORT_MASK;
1208 	irq.msi_redir_hint = false;
1209 	if (apic_x2apic_mode(apic))
1210 		irq.dest_id = icr_high;
1211 	else
1212 		irq.dest_id = GET_APIC_DEST_FIELD(icr_high);
1213 
1214 	trace_kvm_apic_ipi(icr_low, irq.dest_id);
1215 
1216 	apic_debug("icr_high 0x%x, icr_low 0x%x, "
1217 		   "short_hand 0x%x, dest 0x%x, trig_mode 0x%x, level 0x%x, "
1218 		   "dest_mode 0x%x, delivery_mode 0x%x, vector 0x%x, "
1219 		   "msi_redir_hint 0x%x\n",
1220 		   icr_high, icr_low, irq.shorthand, irq.dest_id,
1221 		   irq.trig_mode, irq.level, irq.dest_mode, irq.delivery_mode,
1222 		   irq.vector, irq.msi_redir_hint);
1223 
1224 	kvm_irq_delivery_to_apic(apic->vcpu->kvm, apic, &irq, NULL);
1225 }
1226 
1227 static u32 apic_get_tmcct(struct kvm_lapic *apic)
1228 {
1229 	ktime_t remaining, now;
1230 	s64 ns;
1231 	u32 tmcct;
1232 
1233 	ASSERT(apic != NULL);
1234 
1235 	/* if initial count is 0, current count should also be 0 */
1236 	if (kvm_lapic_get_reg(apic, APIC_TMICT) == 0 ||
1237 		apic->lapic_timer.period == 0)
1238 		return 0;
1239 
1240 	now = ktime_get();
1241 	remaining = ktime_sub(apic->lapic_timer.target_expiration, now);
1242 	if (ktime_to_ns(remaining) < 0)
1243 		remaining = 0;
1244 
1245 	ns = mod_64(ktime_to_ns(remaining), apic->lapic_timer.period);
1246 	tmcct = div64_u64(ns,
1247 			 (APIC_BUS_CYCLE_NS * apic->divide_count));
1248 
1249 	return tmcct;
1250 }
1251 
1252 static void __report_tpr_access(struct kvm_lapic *apic, bool write)
1253 {
1254 	struct kvm_vcpu *vcpu = apic->vcpu;
1255 	struct kvm_run *run = vcpu->run;
1256 
1257 	kvm_make_request(KVM_REQ_REPORT_TPR_ACCESS, vcpu);
1258 	run->tpr_access.rip = kvm_rip_read(vcpu);
1259 	run->tpr_access.is_write = write;
1260 }
1261 
1262 static inline void report_tpr_access(struct kvm_lapic *apic, bool write)
1263 {
1264 	if (apic->vcpu->arch.tpr_access_reporting)
1265 		__report_tpr_access(apic, write);
1266 }
1267 
1268 static u32 __apic_read(struct kvm_lapic *apic, unsigned int offset)
1269 {
1270 	u32 val = 0;
1271 
1272 	if (offset >= LAPIC_MMIO_LENGTH)
1273 		return 0;
1274 
1275 	switch (offset) {
1276 	case APIC_ARBPRI:
1277 		apic_debug("Access APIC ARBPRI register which is for P6\n");
1278 		break;
1279 
1280 	case APIC_TMCCT:	/* Timer CCR */
1281 		if (apic_lvtt_tscdeadline(apic))
1282 			return 0;
1283 
1284 		val = apic_get_tmcct(apic);
1285 		break;
1286 	case APIC_PROCPRI:
1287 		apic_update_ppr(apic);
1288 		val = kvm_lapic_get_reg(apic, offset);
1289 		break;
1290 	case APIC_TASKPRI:
1291 		report_tpr_access(apic, false);
1292 		/* fall thru */
1293 	default:
1294 		val = kvm_lapic_get_reg(apic, offset);
1295 		break;
1296 	}
1297 
1298 	return val;
1299 }
1300 
1301 static inline struct kvm_lapic *to_lapic(struct kvm_io_device *dev)
1302 {
1303 	return container_of(dev, struct kvm_lapic, dev);
1304 }
1305 
1306 int kvm_lapic_reg_read(struct kvm_lapic *apic, u32 offset, int len,
1307 		void *data)
1308 {
1309 	unsigned char alignment = offset & 0xf;
1310 	u32 result;
1311 	/* this bitmask has a bit cleared for each reserved register */
1312 	static const u64 rmask = 0x43ff01ffffffe70cULL;
1313 
1314 	if ((alignment + len) > 4) {
1315 		apic_debug("KVM_APIC_READ: alignment error %x %d\n",
1316 			   offset, len);
1317 		return 1;
1318 	}
1319 
1320 	if (offset > 0x3f0 || !(rmask & (1ULL << (offset >> 4)))) {
1321 		apic_debug("KVM_APIC_READ: read reserved register %x\n",
1322 			   offset);
1323 		return 1;
1324 	}
1325 
1326 	result = __apic_read(apic, offset & ~0xf);
1327 
1328 	trace_kvm_apic_read(offset, result);
1329 
1330 	switch (len) {
1331 	case 1:
1332 	case 2:
1333 	case 4:
1334 		memcpy(data, (char *)&result + alignment, len);
1335 		break;
1336 	default:
1337 		printk(KERN_ERR "Local APIC read with len = %x, "
1338 		       "should be 1,2, or 4 instead\n", len);
1339 		break;
1340 	}
1341 	return 0;
1342 }
1343 EXPORT_SYMBOL_GPL(kvm_lapic_reg_read);
1344 
1345 static int apic_mmio_in_range(struct kvm_lapic *apic, gpa_t addr)
1346 {
1347 	return kvm_apic_hw_enabled(apic) &&
1348 	    addr >= apic->base_address &&
1349 	    addr < apic->base_address + LAPIC_MMIO_LENGTH;
1350 }
1351 
1352 static int apic_mmio_read(struct kvm_vcpu *vcpu, struct kvm_io_device *this,
1353 			   gpa_t address, int len, void *data)
1354 {
1355 	struct kvm_lapic *apic = to_lapic(this);
1356 	u32 offset = address - apic->base_address;
1357 
1358 	if (!apic_mmio_in_range(apic, address))
1359 		return -EOPNOTSUPP;
1360 
1361 	kvm_lapic_reg_read(apic, offset, len, data);
1362 
1363 	return 0;
1364 }
1365 
1366 static void update_divide_count(struct kvm_lapic *apic)
1367 {
1368 	u32 tmp1, tmp2, tdcr;
1369 
1370 	tdcr = kvm_lapic_get_reg(apic, APIC_TDCR);
1371 	tmp1 = tdcr & 0xf;
1372 	tmp2 = ((tmp1 & 0x3) | ((tmp1 & 0x8) >> 1)) + 1;
1373 	apic->divide_count = 0x1 << (tmp2 & 0x7);
1374 
1375 	apic_debug("timer divide count is 0x%x\n",
1376 				   apic->divide_count);
1377 }
1378 
1379 static void limit_periodic_timer_frequency(struct kvm_lapic *apic)
1380 {
1381 	/*
1382 	 * Do not allow the guest to program periodic timers with small
1383 	 * interval, since the hrtimers are not throttled by the host
1384 	 * scheduler.
1385 	 */
1386 	if (apic_lvtt_period(apic) && apic->lapic_timer.period) {
1387 		s64 min_period = min_timer_period_us * 1000LL;
1388 
1389 		if (apic->lapic_timer.period < min_period) {
1390 			pr_info_ratelimited(
1391 			    "kvm: vcpu %i: requested %lld ns "
1392 			    "lapic timer period limited to %lld ns\n",
1393 			    apic->vcpu->vcpu_id,
1394 			    apic->lapic_timer.period, min_period);
1395 			apic->lapic_timer.period = min_period;
1396 		}
1397 	}
1398 }
1399 
1400 static void apic_update_lvtt(struct kvm_lapic *apic)
1401 {
1402 	u32 timer_mode = kvm_lapic_get_reg(apic, APIC_LVTT) &
1403 			apic->lapic_timer.timer_mode_mask;
1404 
1405 	if (apic->lapic_timer.timer_mode != timer_mode) {
1406 		if (apic_lvtt_tscdeadline(apic) != (timer_mode ==
1407 				APIC_LVT_TIMER_TSCDEADLINE)) {
1408 			hrtimer_cancel(&apic->lapic_timer.timer);
1409 			kvm_lapic_set_reg(apic, APIC_TMICT, 0);
1410 			apic->lapic_timer.period = 0;
1411 			apic->lapic_timer.tscdeadline = 0;
1412 		}
1413 		apic->lapic_timer.timer_mode = timer_mode;
1414 		limit_periodic_timer_frequency(apic);
1415 	}
1416 }
1417 
1418 static void apic_timer_expired(struct kvm_lapic *apic)
1419 {
1420 	struct kvm_vcpu *vcpu = apic->vcpu;
1421 	struct swait_queue_head *q = &vcpu->wq;
1422 	struct kvm_timer *ktimer = &apic->lapic_timer;
1423 
1424 	if (atomic_read(&apic->lapic_timer.pending))
1425 		return;
1426 
1427 	atomic_inc(&apic->lapic_timer.pending);
1428 	kvm_set_pending_timer(vcpu);
1429 
1430 	/*
1431 	 * For x86, the atomic_inc() is serialized, thus
1432 	 * using swait_active() is safe.
1433 	 */
1434 	if (swait_active(q))
1435 		swake_up_one(q);
1436 
1437 	if (apic_lvtt_tscdeadline(apic))
1438 		ktimer->expired_tscdeadline = ktimer->tscdeadline;
1439 }
1440 
1441 /*
1442  * On APICv, this test will cause a busy wait
1443  * during a higher-priority task.
1444  */
1445 
1446 static bool lapic_timer_int_injected(struct kvm_vcpu *vcpu)
1447 {
1448 	struct kvm_lapic *apic = vcpu->arch.apic;
1449 	u32 reg = kvm_lapic_get_reg(apic, APIC_LVTT);
1450 
1451 	if (kvm_apic_hw_enabled(apic)) {
1452 		int vec = reg & APIC_VECTOR_MASK;
1453 		void *bitmap = apic->regs + APIC_ISR;
1454 
1455 		if (vcpu->arch.apicv_active)
1456 			bitmap = apic->regs + APIC_IRR;
1457 
1458 		if (apic_test_vector(vec, bitmap))
1459 			return true;
1460 	}
1461 	return false;
1462 }
1463 
1464 void wait_lapic_expire(struct kvm_vcpu *vcpu)
1465 {
1466 	struct kvm_lapic *apic = vcpu->arch.apic;
1467 	u64 guest_tsc, tsc_deadline;
1468 
1469 	if (!lapic_in_kernel(vcpu))
1470 		return;
1471 
1472 	if (apic->lapic_timer.expired_tscdeadline == 0)
1473 		return;
1474 
1475 	if (!lapic_timer_int_injected(vcpu))
1476 		return;
1477 
1478 	tsc_deadline = apic->lapic_timer.expired_tscdeadline;
1479 	apic->lapic_timer.expired_tscdeadline = 0;
1480 	guest_tsc = kvm_read_l1_tsc(vcpu, rdtsc());
1481 	trace_kvm_wait_lapic_expire(vcpu->vcpu_id, guest_tsc - tsc_deadline);
1482 
1483 	/* __delay is delay_tsc whenever the hardware has TSC, thus always.  */
1484 	if (guest_tsc < tsc_deadline)
1485 		__delay(min(tsc_deadline - guest_tsc,
1486 			nsec_to_cycles(vcpu, lapic_timer_advance_ns)));
1487 }
1488 
1489 static void start_sw_tscdeadline(struct kvm_lapic *apic)
1490 {
1491 	u64 guest_tsc, tscdeadline = apic->lapic_timer.tscdeadline;
1492 	u64 ns = 0;
1493 	ktime_t expire;
1494 	struct kvm_vcpu *vcpu = apic->vcpu;
1495 	unsigned long this_tsc_khz = vcpu->arch.virtual_tsc_khz;
1496 	unsigned long flags;
1497 	ktime_t now;
1498 
1499 	if (unlikely(!tscdeadline || !this_tsc_khz))
1500 		return;
1501 
1502 	local_irq_save(flags);
1503 
1504 	now = ktime_get();
1505 	guest_tsc = kvm_read_l1_tsc(vcpu, rdtsc());
1506 	if (likely(tscdeadline > guest_tsc)) {
1507 		ns = (tscdeadline - guest_tsc) * 1000000ULL;
1508 		do_div(ns, this_tsc_khz);
1509 		expire = ktime_add_ns(now, ns);
1510 		expire = ktime_sub_ns(expire, lapic_timer_advance_ns);
1511 		hrtimer_start(&apic->lapic_timer.timer,
1512 				expire, HRTIMER_MODE_ABS_PINNED);
1513 	} else
1514 		apic_timer_expired(apic);
1515 
1516 	local_irq_restore(flags);
1517 }
1518 
1519 static void update_target_expiration(struct kvm_lapic *apic, uint32_t old_divisor)
1520 {
1521 	ktime_t now, remaining;
1522 	u64 ns_remaining_old, ns_remaining_new;
1523 
1524 	apic->lapic_timer.period = (u64)kvm_lapic_get_reg(apic, APIC_TMICT)
1525 		* APIC_BUS_CYCLE_NS * apic->divide_count;
1526 	limit_periodic_timer_frequency(apic);
1527 
1528 	now = ktime_get();
1529 	remaining = ktime_sub(apic->lapic_timer.target_expiration, now);
1530 	if (ktime_to_ns(remaining) < 0)
1531 		remaining = 0;
1532 
1533 	ns_remaining_old = ktime_to_ns(remaining);
1534 	ns_remaining_new = mul_u64_u32_div(ns_remaining_old,
1535 	                                   apic->divide_count, old_divisor);
1536 
1537 	apic->lapic_timer.tscdeadline +=
1538 		nsec_to_cycles(apic->vcpu, ns_remaining_new) -
1539 		nsec_to_cycles(apic->vcpu, ns_remaining_old);
1540 	apic->lapic_timer.target_expiration = ktime_add_ns(now, ns_remaining_new);
1541 }
1542 
1543 static bool set_target_expiration(struct kvm_lapic *apic)
1544 {
1545 	ktime_t now;
1546 	u64 tscl = rdtsc();
1547 
1548 	now = ktime_get();
1549 	apic->lapic_timer.period = (u64)kvm_lapic_get_reg(apic, APIC_TMICT)
1550 		* APIC_BUS_CYCLE_NS * apic->divide_count;
1551 
1552 	if (!apic->lapic_timer.period) {
1553 		apic->lapic_timer.tscdeadline = 0;
1554 		return false;
1555 	}
1556 
1557 	limit_periodic_timer_frequency(apic);
1558 
1559 	apic_debug("%s: bus cycle is %" PRId64 "ns, now 0x%016"
1560 		   PRIx64 ", "
1561 		   "timer initial count 0x%x, period %lldns, "
1562 		   "expire @ 0x%016" PRIx64 ".\n", __func__,
1563 		   APIC_BUS_CYCLE_NS, ktime_to_ns(now),
1564 		   kvm_lapic_get_reg(apic, APIC_TMICT),
1565 		   apic->lapic_timer.period,
1566 		   ktime_to_ns(ktime_add_ns(now,
1567 				apic->lapic_timer.period)));
1568 
1569 	apic->lapic_timer.tscdeadline = kvm_read_l1_tsc(apic->vcpu, tscl) +
1570 		nsec_to_cycles(apic->vcpu, apic->lapic_timer.period);
1571 	apic->lapic_timer.target_expiration = ktime_add_ns(now, apic->lapic_timer.period);
1572 
1573 	return true;
1574 }
1575 
1576 static void advance_periodic_target_expiration(struct kvm_lapic *apic)
1577 {
1578 	ktime_t now = ktime_get();
1579 	u64 tscl = rdtsc();
1580 	ktime_t delta;
1581 
1582 	/*
1583 	 * Synchronize both deadlines to the same time source or
1584 	 * differences in the periods (caused by differences in the
1585 	 * underlying clocks or numerical approximation errors) will
1586 	 * cause the two to drift apart over time as the errors
1587 	 * accumulate.
1588 	 */
1589 	apic->lapic_timer.target_expiration =
1590 		ktime_add_ns(apic->lapic_timer.target_expiration,
1591 				apic->lapic_timer.period);
1592 	delta = ktime_sub(apic->lapic_timer.target_expiration, now);
1593 	apic->lapic_timer.tscdeadline = kvm_read_l1_tsc(apic->vcpu, tscl) +
1594 		nsec_to_cycles(apic->vcpu, delta);
1595 }
1596 
1597 static void start_sw_period(struct kvm_lapic *apic)
1598 {
1599 	if (!apic->lapic_timer.period)
1600 		return;
1601 
1602 	if (ktime_after(ktime_get(),
1603 			apic->lapic_timer.target_expiration)) {
1604 		apic_timer_expired(apic);
1605 
1606 		if (apic_lvtt_oneshot(apic))
1607 			return;
1608 
1609 		advance_periodic_target_expiration(apic);
1610 	}
1611 
1612 	hrtimer_start(&apic->lapic_timer.timer,
1613 		apic->lapic_timer.target_expiration,
1614 		HRTIMER_MODE_ABS_PINNED);
1615 }
1616 
1617 bool kvm_lapic_hv_timer_in_use(struct kvm_vcpu *vcpu)
1618 {
1619 	if (!lapic_in_kernel(vcpu))
1620 		return false;
1621 
1622 	return vcpu->arch.apic->lapic_timer.hv_timer_in_use;
1623 }
1624 EXPORT_SYMBOL_GPL(kvm_lapic_hv_timer_in_use);
1625 
1626 static void cancel_hv_timer(struct kvm_lapic *apic)
1627 {
1628 	WARN_ON(preemptible());
1629 	WARN_ON(!apic->lapic_timer.hv_timer_in_use);
1630 	kvm_x86_ops->cancel_hv_timer(apic->vcpu);
1631 	apic->lapic_timer.hv_timer_in_use = false;
1632 }
1633 
1634 static bool start_hv_timer(struct kvm_lapic *apic)
1635 {
1636 	struct kvm_timer *ktimer = &apic->lapic_timer;
1637 	int r;
1638 
1639 	WARN_ON(preemptible());
1640 	if (!kvm_x86_ops->set_hv_timer)
1641 		return false;
1642 
1643 	if (!apic_lvtt_period(apic) && atomic_read(&ktimer->pending))
1644 		return false;
1645 
1646 	if (!ktimer->tscdeadline)
1647 		return false;
1648 
1649 	r = kvm_x86_ops->set_hv_timer(apic->vcpu, ktimer->tscdeadline);
1650 	if (r < 0)
1651 		return false;
1652 
1653 	ktimer->hv_timer_in_use = true;
1654 	hrtimer_cancel(&ktimer->timer);
1655 
1656 	/*
1657 	 * Also recheck ktimer->pending, in case the sw timer triggered in
1658 	 * the window.  For periodic timer, leave the hv timer running for
1659 	 * simplicity, and the deadline will be recomputed on the next vmexit.
1660 	 */
1661 	if (!apic_lvtt_period(apic) && (r || atomic_read(&ktimer->pending))) {
1662 		if (r)
1663 			apic_timer_expired(apic);
1664 		return false;
1665 	}
1666 
1667 	trace_kvm_hv_timer_state(apic->vcpu->vcpu_id, true);
1668 	return true;
1669 }
1670 
1671 static void start_sw_timer(struct kvm_lapic *apic)
1672 {
1673 	struct kvm_timer *ktimer = &apic->lapic_timer;
1674 
1675 	WARN_ON(preemptible());
1676 	if (apic->lapic_timer.hv_timer_in_use)
1677 		cancel_hv_timer(apic);
1678 	if (!apic_lvtt_period(apic) && atomic_read(&ktimer->pending))
1679 		return;
1680 
1681 	if (apic_lvtt_period(apic) || apic_lvtt_oneshot(apic))
1682 		start_sw_period(apic);
1683 	else if (apic_lvtt_tscdeadline(apic))
1684 		start_sw_tscdeadline(apic);
1685 	trace_kvm_hv_timer_state(apic->vcpu->vcpu_id, false);
1686 }
1687 
1688 static void restart_apic_timer(struct kvm_lapic *apic)
1689 {
1690 	preempt_disable();
1691 	if (!start_hv_timer(apic))
1692 		start_sw_timer(apic);
1693 	preempt_enable();
1694 }
1695 
1696 void kvm_lapic_expired_hv_timer(struct kvm_vcpu *vcpu)
1697 {
1698 	struct kvm_lapic *apic = vcpu->arch.apic;
1699 
1700 	preempt_disable();
1701 	/* If the preempt notifier has already run, it also called apic_timer_expired */
1702 	if (!apic->lapic_timer.hv_timer_in_use)
1703 		goto out;
1704 	WARN_ON(swait_active(&vcpu->wq));
1705 	cancel_hv_timer(apic);
1706 	apic_timer_expired(apic);
1707 
1708 	if (apic_lvtt_period(apic) && apic->lapic_timer.period) {
1709 		advance_periodic_target_expiration(apic);
1710 		restart_apic_timer(apic);
1711 	}
1712 out:
1713 	preempt_enable();
1714 }
1715 EXPORT_SYMBOL_GPL(kvm_lapic_expired_hv_timer);
1716 
1717 void kvm_lapic_switch_to_hv_timer(struct kvm_vcpu *vcpu)
1718 {
1719 	restart_apic_timer(vcpu->arch.apic);
1720 }
1721 EXPORT_SYMBOL_GPL(kvm_lapic_switch_to_hv_timer);
1722 
1723 void kvm_lapic_switch_to_sw_timer(struct kvm_vcpu *vcpu)
1724 {
1725 	struct kvm_lapic *apic = vcpu->arch.apic;
1726 
1727 	preempt_disable();
1728 	/* Possibly the TSC deadline timer is not enabled yet */
1729 	if (apic->lapic_timer.hv_timer_in_use)
1730 		start_sw_timer(apic);
1731 	preempt_enable();
1732 }
1733 EXPORT_SYMBOL_GPL(kvm_lapic_switch_to_sw_timer);
1734 
1735 void kvm_lapic_restart_hv_timer(struct kvm_vcpu *vcpu)
1736 {
1737 	struct kvm_lapic *apic = vcpu->arch.apic;
1738 
1739 	WARN_ON(!apic->lapic_timer.hv_timer_in_use);
1740 	restart_apic_timer(apic);
1741 }
1742 
1743 static void start_apic_timer(struct kvm_lapic *apic)
1744 {
1745 	atomic_set(&apic->lapic_timer.pending, 0);
1746 
1747 	if ((apic_lvtt_period(apic) || apic_lvtt_oneshot(apic))
1748 	    && !set_target_expiration(apic))
1749 		return;
1750 
1751 	restart_apic_timer(apic);
1752 }
1753 
1754 static void apic_manage_nmi_watchdog(struct kvm_lapic *apic, u32 lvt0_val)
1755 {
1756 	bool lvt0_in_nmi_mode = apic_lvt_nmi_mode(lvt0_val);
1757 
1758 	if (apic->lvt0_in_nmi_mode != lvt0_in_nmi_mode) {
1759 		apic->lvt0_in_nmi_mode = lvt0_in_nmi_mode;
1760 		if (lvt0_in_nmi_mode) {
1761 			apic_debug("Receive NMI setting on APIC_LVT0 "
1762 				   "for cpu %d\n", apic->vcpu->vcpu_id);
1763 			atomic_inc(&apic->vcpu->kvm->arch.vapics_in_nmi_mode);
1764 		} else
1765 			atomic_dec(&apic->vcpu->kvm->arch.vapics_in_nmi_mode);
1766 	}
1767 }
1768 
1769 int kvm_lapic_reg_write(struct kvm_lapic *apic, u32 reg, u32 val)
1770 {
1771 	int ret = 0;
1772 
1773 	trace_kvm_apic_write(reg, val);
1774 
1775 	switch (reg) {
1776 	case APIC_ID:		/* Local APIC ID */
1777 		if (!apic_x2apic_mode(apic))
1778 			kvm_apic_set_xapic_id(apic, val >> 24);
1779 		else
1780 			ret = 1;
1781 		break;
1782 
1783 	case APIC_TASKPRI:
1784 		report_tpr_access(apic, true);
1785 		apic_set_tpr(apic, val & 0xff);
1786 		break;
1787 
1788 	case APIC_EOI:
1789 		apic_set_eoi(apic);
1790 		break;
1791 
1792 	case APIC_LDR:
1793 		if (!apic_x2apic_mode(apic))
1794 			kvm_apic_set_ldr(apic, val & APIC_LDR_MASK);
1795 		else
1796 			ret = 1;
1797 		break;
1798 
1799 	case APIC_DFR:
1800 		if (!apic_x2apic_mode(apic)) {
1801 			kvm_lapic_set_reg(apic, APIC_DFR, val | 0x0FFFFFFF);
1802 			recalculate_apic_map(apic->vcpu->kvm);
1803 		} else
1804 			ret = 1;
1805 		break;
1806 
1807 	case APIC_SPIV: {
1808 		u32 mask = 0x3ff;
1809 		if (kvm_lapic_get_reg(apic, APIC_LVR) & APIC_LVR_DIRECTED_EOI)
1810 			mask |= APIC_SPIV_DIRECTED_EOI;
1811 		apic_set_spiv(apic, val & mask);
1812 		if (!(val & APIC_SPIV_APIC_ENABLED)) {
1813 			int i;
1814 			u32 lvt_val;
1815 
1816 			for (i = 0; i < KVM_APIC_LVT_NUM; i++) {
1817 				lvt_val = kvm_lapic_get_reg(apic,
1818 						       APIC_LVTT + 0x10 * i);
1819 				kvm_lapic_set_reg(apic, APIC_LVTT + 0x10 * i,
1820 					     lvt_val | APIC_LVT_MASKED);
1821 			}
1822 			apic_update_lvtt(apic);
1823 			atomic_set(&apic->lapic_timer.pending, 0);
1824 
1825 		}
1826 		break;
1827 	}
1828 	case APIC_ICR:
1829 		/* No delay here, so we always clear the pending bit */
1830 		kvm_lapic_set_reg(apic, APIC_ICR, val & ~(1 << 12));
1831 		apic_send_ipi(apic);
1832 		break;
1833 
1834 	case APIC_ICR2:
1835 		if (!apic_x2apic_mode(apic))
1836 			val &= 0xff000000;
1837 		kvm_lapic_set_reg(apic, APIC_ICR2, val);
1838 		break;
1839 
1840 	case APIC_LVT0:
1841 		apic_manage_nmi_watchdog(apic, val);
1842 	case APIC_LVTTHMR:
1843 	case APIC_LVTPC:
1844 	case APIC_LVT1:
1845 	case APIC_LVTERR:
1846 		/* TODO: Check vector */
1847 		if (!kvm_apic_sw_enabled(apic))
1848 			val |= APIC_LVT_MASKED;
1849 
1850 		val &= apic_lvt_mask[(reg - APIC_LVTT) >> 4];
1851 		kvm_lapic_set_reg(apic, reg, val);
1852 
1853 		break;
1854 
1855 	case APIC_LVTT:
1856 		if (!kvm_apic_sw_enabled(apic))
1857 			val |= APIC_LVT_MASKED;
1858 		val &= (apic_lvt_mask[0] | apic->lapic_timer.timer_mode_mask);
1859 		kvm_lapic_set_reg(apic, APIC_LVTT, val);
1860 		apic_update_lvtt(apic);
1861 		break;
1862 
1863 	case APIC_TMICT:
1864 		if (apic_lvtt_tscdeadline(apic))
1865 			break;
1866 
1867 		hrtimer_cancel(&apic->lapic_timer.timer);
1868 		kvm_lapic_set_reg(apic, APIC_TMICT, val);
1869 		start_apic_timer(apic);
1870 		break;
1871 
1872 	case APIC_TDCR: {
1873 		uint32_t old_divisor = apic->divide_count;
1874 
1875 		if (val & 4)
1876 			apic_debug("KVM_WRITE:TDCR %x\n", val);
1877 		kvm_lapic_set_reg(apic, APIC_TDCR, val);
1878 		update_divide_count(apic);
1879 		if (apic->divide_count != old_divisor &&
1880 				apic->lapic_timer.period) {
1881 			hrtimer_cancel(&apic->lapic_timer.timer);
1882 			update_target_expiration(apic, old_divisor);
1883 			restart_apic_timer(apic);
1884 		}
1885 		break;
1886 	}
1887 	case APIC_ESR:
1888 		if (apic_x2apic_mode(apic) && val != 0) {
1889 			apic_debug("KVM_WRITE:ESR not zero %x\n", val);
1890 			ret = 1;
1891 		}
1892 		break;
1893 
1894 	case APIC_SELF_IPI:
1895 		if (apic_x2apic_mode(apic)) {
1896 			kvm_lapic_reg_write(apic, APIC_ICR, 0x40000 | (val & 0xff));
1897 		} else
1898 			ret = 1;
1899 		break;
1900 	default:
1901 		ret = 1;
1902 		break;
1903 	}
1904 	if (ret)
1905 		apic_debug("Local APIC Write to read-only register %x\n", reg);
1906 	return ret;
1907 }
1908 EXPORT_SYMBOL_GPL(kvm_lapic_reg_write);
1909 
1910 static int apic_mmio_write(struct kvm_vcpu *vcpu, struct kvm_io_device *this,
1911 			    gpa_t address, int len, const void *data)
1912 {
1913 	struct kvm_lapic *apic = to_lapic(this);
1914 	unsigned int offset = address - apic->base_address;
1915 	u32 val;
1916 
1917 	if (!apic_mmio_in_range(apic, address))
1918 		return -EOPNOTSUPP;
1919 
1920 	/*
1921 	 * APIC register must be aligned on 128-bits boundary.
1922 	 * 32/64/128 bits registers must be accessed thru 32 bits.
1923 	 * Refer SDM 8.4.1
1924 	 */
1925 	if (len != 4 || (offset & 0xf)) {
1926 		/* Don't shout loud, $infamous_os would cause only noise. */
1927 		apic_debug("apic write: bad size=%d %lx\n", len, (long)address);
1928 		return 0;
1929 	}
1930 
1931 	val = *(u32*)data;
1932 
1933 	/* too common printing */
1934 	if (offset != APIC_EOI)
1935 		apic_debug("%s: offset 0x%x with length 0x%x, and value is "
1936 			   "0x%x\n", __func__, offset, len, val);
1937 
1938 	kvm_lapic_reg_write(apic, offset & 0xff0, val);
1939 
1940 	return 0;
1941 }
1942 
1943 void kvm_lapic_set_eoi(struct kvm_vcpu *vcpu)
1944 {
1945 	kvm_lapic_reg_write(vcpu->arch.apic, APIC_EOI, 0);
1946 }
1947 EXPORT_SYMBOL_GPL(kvm_lapic_set_eoi);
1948 
1949 /* emulate APIC access in a trap manner */
1950 void kvm_apic_write_nodecode(struct kvm_vcpu *vcpu, u32 offset)
1951 {
1952 	u32 val = 0;
1953 
1954 	/* hw has done the conditional check and inst decode */
1955 	offset &= 0xff0;
1956 
1957 	kvm_lapic_reg_read(vcpu->arch.apic, offset, 4, &val);
1958 
1959 	/* TODO: optimize to just emulate side effect w/o one more write */
1960 	kvm_lapic_reg_write(vcpu->arch.apic, offset, val);
1961 }
1962 EXPORT_SYMBOL_GPL(kvm_apic_write_nodecode);
1963 
1964 void kvm_free_lapic(struct kvm_vcpu *vcpu)
1965 {
1966 	struct kvm_lapic *apic = vcpu->arch.apic;
1967 
1968 	if (!vcpu->arch.apic)
1969 		return;
1970 
1971 	hrtimer_cancel(&apic->lapic_timer.timer);
1972 
1973 	if (!(vcpu->arch.apic_base & MSR_IA32_APICBASE_ENABLE))
1974 		static_key_slow_dec_deferred(&apic_hw_disabled);
1975 
1976 	if (!apic->sw_enabled)
1977 		static_key_slow_dec_deferred(&apic_sw_disabled);
1978 
1979 	if (apic->regs)
1980 		free_page((unsigned long)apic->regs);
1981 
1982 	kfree(apic);
1983 }
1984 
1985 /*
1986  *----------------------------------------------------------------------
1987  * LAPIC interface
1988  *----------------------------------------------------------------------
1989  */
1990 u64 kvm_get_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu)
1991 {
1992 	struct kvm_lapic *apic = vcpu->arch.apic;
1993 
1994 	if (!lapic_in_kernel(vcpu) ||
1995 		!apic_lvtt_tscdeadline(apic))
1996 		return 0;
1997 
1998 	return apic->lapic_timer.tscdeadline;
1999 }
2000 
2001 void kvm_set_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu, u64 data)
2002 {
2003 	struct kvm_lapic *apic = vcpu->arch.apic;
2004 
2005 	if (!lapic_in_kernel(vcpu) || apic_lvtt_oneshot(apic) ||
2006 			apic_lvtt_period(apic))
2007 		return;
2008 
2009 	hrtimer_cancel(&apic->lapic_timer.timer);
2010 	apic->lapic_timer.tscdeadline = data;
2011 	start_apic_timer(apic);
2012 }
2013 
2014 void kvm_lapic_set_tpr(struct kvm_vcpu *vcpu, unsigned long cr8)
2015 {
2016 	struct kvm_lapic *apic = vcpu->arch.apic;
2017 
2018 	apic_set_tpr(apic, ((cr8 & 0x0f) << 4)
2019 		     | (kvm_lapic_get_reg(apic, APIC_TASKPRI) & 4));
2020 }
2021 
2022 u64 kvm_lapic_get_cr8(struct kvm_vcpu *vcpu)
2023 {
2024 	u64 tpr;
2025 
2026 	tpr = (u64) kvm_lapic_get_reg(vcpu->arch.apic, APIC_TASKPRI);
2027 
2028 	return (tpr & 0xf0) >> 4;
2029 }
2030 
2031 void kvm_lapic_set_base(struct kvm_vcpu *vcpu, u64 value)
2032 {
2033 	u64 old_value = vcpu->arch.apic_base;
2034 	struct kvm_lapic *apic = vcpu->arch.apic;
2035 
2036 	if (!apic)
2037 		value |= MSR_IA32_APICBASE_BSP;
2038 
2039 	vcpu->arch.apic_base = value;
2040 
2041 	if ((old_value ^ value) & MSR_IA32_APICBASE_ENABLE)
2042 		kvm_update_cpuid(vcpu);
2043 
2044 	if (!apic)
2045 		return;
2046 
2047 	/* update jump label if enable bit changes */
2048 	if ((old_value ^ value) & MSR_IA32_APICBASE_ENABLE) {
2049 		if (value & MSR_IA32_APICBASE_ENABLE) {
2050 			kvm_apic_set_xapic_id(apic, vcpu->vcpu_id);
2051 			static_key_slow_dec_deferred(&apic_hw_disabled);
2052 		} else {
2053 			static_key_slow_inc(&apic_hw_disabled.key);
2054 			recalculate_apic_map(vcpu->kvm);
2055 		}
2056 	}
2057 
2058 	if (((old_value ^ value) & X2APIC_ENABLE) && (value & X2APIC_ENABLE))
2059 		kvm_apic_set_x2apic_id(apic, vcpu->vcpu_id);
2060 
2061 	if ((old_value ^ value) & (MSR_IA32_APICBASE_ENABLE | X2APIC_ENABLE))
2062 		kvm_x86_ops->set_virtual_apic_mode(vcpu);
2063 
2064 	apic->base_address = apic->vcpu->arch.apic_base &
2065 			     MSR_IA32_APICBASE_BASE;
2066 
2067 	if ((value & MSR_IA32_APICBASE_ENABLE) &&
2068 	     apic->base_address != APIC_DEFAULT_PHYS_BASE)
2069 		pr_warn_once("APIC base relocation is unsupported by KVM");
2070 
2071 	/* with FSB delivery interrupt, we can restart APIC functionality */
2072 	apic_debug("apic base msr is 0x%016" PRIx64 ", and base address is "
2073 		   "0x%lx.\n", apic->vcpu->arch.apic_base, apic->base_address);
2074 
2075 }
2076 
2077 void kvm_lapic_reset(struct kvm_vcpu *vcpu, bool init_event)
2078 {
2079 	struct kvm_lapic *apic = vcpu->arch.apic;
2080 	int i;
2081 
2082 	if (!apic)
2083 		return;
2084 
2085 	apic_debug("%s\n", __func__);
2086 
2087 	/* Stop the timer in case it's a reset to an active apic */
2088 	hrtimer_cancel(&apic->lapic_timer.timer);
2089 
2090 	if (!init_event) {
2091 		kvm_lapic_set_base(vcpu, APIC_DEFAULT_PHYS_BASE |
2092 		                         MSR_IA32_APICBASE_ENABLE);
2093 		kvm_apic_set_xapic_id(apic, vcpu->vcpu_id);
2094 	}
2095 	kvm_apic_set_version(apic->vcpu);
2096 
2097 	for (i = 0; i < KVM_APIC_LVT_NUM; i++)
2098 		kvm_lapic_set_reg(apic, APIC_LVTT + 0x10 * i, APIC_LVT_MASKED);
2099 	apic_update_lvtt(apic);
2100 	if (kvm_vcpu_is_reset_bsp(vcpu) &&
2101 	    kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_LINT0_REENABLED))
2102 		kvm_lapic_set_reg(apic, APIC_LVT0,
2103 			     SET_APIC_DELIVERY_MODE(0, APIC_MODE_EXTINT));
2104 	apic_manage_nmi_watchdog(apic, kvm_lapic_get_reg(apic, APIC_LVT0));
2105 
2106 	kvm_lapic_set_reg(apic, APIC_DFR, 0xffffffffU);
2107 	apic_set_spiv(apic, 0xff);
2108 	kvm_lapic_set_reg(apic, APIC_TASKPRI, 0);
2109 	if (!apic_x2apic_mode(apic))
2110 		kvm_apic_set_ldr(apic, 0);
2111 	kvm_lapic_set_reg(apic, APIC_ESR, 0);
2112 	kvm_lapic_set_reg(apic, APIC_ICR, 0);
2113 	kvm_lapic_set_reg(apic, APIC_ICR2, 0);
2114 	kvm_lapic_set_reg(apic, APIC_TDCR, 0);
2115 	kvm_lapic_set_reg(apic, APIC_TMICT, 0);
2116 	for (i = 0; i < 8; i++) {
2117 		kvm_lapic_set_reg(apic, APIC_IRR + 0x10 * i, 0);
2118 		kvm_lapic_set_reg(apic, APIC_ISR + 0x10 * i, 0);
2119 		kvm_lapic_set_reg(apic, APIC_TMR + 0x10 * i, 0);
2120 	}
2121 	apic->irr_pending = vcpu->arch.apicv_active;
2122 	apic->isr_count = vcpu->arch.apicv_active ? 1 : 0;
2123 	apic->highest_isr_cache = -1;
2124 	update_divide_count(apic);
2125 	atomic_set(&apic->lapic_timer.pending, 0);
2126 	if (kvm_vcpu_is_bsp(vcpu))
2127 		kvm_lapic_set_base(vcpu,
2128 				vcpu->arch.apic_base | MSR_IA32_APICBASE_BSP);
2129 	vcpu->arch.pv_eoi.msr_val = 0;
2130 	apic_update_ppr(apic);
2131 	if (vcpu->arch.apicv_active) {
2132 		kvm_x86_ops->apicv_post_state_restore(vcpu);
2133 		kvm_x86_ops->hwapic_irr_update(vcpu, -1);
2134 		kvm_x86_ops->hwapic_isr_update(vcpu, -1);
2135 	}
2136 
2137 	vcpu->arch.apic_arb_prio = 0;
2138 	vcpu->arch.apic_attention = 0;
2139 
2140 	apic_debug("%s: vcpu=%p, id=0x%x, base_msr="
2141 		   "0x%016" PRIx64 ", base_address=0x%0lx.\n", __func__,
2142 		   vcpu, kvm_lapic_get_reg(apic, APIC_ID),
2143 		   vcpu->arch.apic_base, apic->base_address);
2144 }
2145 
2146 /*
2147  *----------------------------------------------------------------------
2148  * timer interface
2149  *----------------------------------------------------------------------
2150  */
2151 
2152 static bool lapic_is_periodic(struct kvm_lapic *apic)
2153 {
2154 	return apic_lvtt_period(apic);
2155 }
2156 
2157 int apic_has_pending_timer(struct kvm_vcpu *vcpu)
2158 {
2159 	struct kvm_lapic *apic = vcpu->arch.apic;
2160 
2161 	if (apic_enabled(apic) && apic_lvt_enabled(apic, APIC_LVTT))
2162 		return atomic_read(&apic->lapic_timer.pending);
2163 
2164 	return 0;
2165 }
2166 
2167 int kvm_apic_local_deliver(struct kvm_lapic *apic, int lvt_type)
2168 {
2169 	u32 reg = kvm_lapic_get_reg(apic, lvt_type);
2170 	int vector, mode, trig_mode;
2171 
2172 	if (kvm_apic_hw_enabled(apic) && !(reg & APIC_LVT_MASKED)) {
2173 		vector = reg & APIC_VECTOR_MASK;
2174 		mode = reg & APIC_MODE_MASK;
2175 		trig_mode = reg & APIC_LVT_LEVEL_TRIGGER;
2176 		return __apic_accept_irq(apic, mode, vector, 1, trig_mode,
2177 					NULL);
2178 	}
2179 	return 0;
2180 }
2181 
2182 void kvm_apic_nmi_wd_deliver(struct kvm_vcpu *vcpu)
2183 {
2184 	struct kvm_lapic *apic = vcpu->arch.apic;
2185 
2186 	if (apic)
2187 		kvm_apic_local_deliver(apic, APIC_LVT0);
2188 }
2189 
2190 static const struct kvm_io_device_ops apic_mmio_ops = {
2191 	.read     = apic_mmio_read,
2192 	.write    = apic_mmio_write,
2193 };
2194 
2195 static enum hrtimer_restart apic_timer_fn(struct hrtimer *data)
2196 {
2197 	struct kvm_timer *ktimer = container_of(data, struct kvm_timer, timer);
2198 	struct kvm_lapic *apic = container_of(ktimer, struct kvm_lapic, lapic_timer);
2199 
2200 	apic_timer_expired(apic);
2201 
2202 	if (lapic_is_periodic(apic)) {
2203 		advance_periodic_target_expiration(apic);
2204 		hrtimer_add_expires_ns(&ktimer->timer, ktimer->period);
2205 		return HRTIMER_RESTART;
2206 	} else
2207 		return HRTIMER_NORESTART;
2208 }
2209 
2210 int kvm_create_lapic(struct kvm_vcpu *vcpu)
2211 {
2212 	struct kvm_lapic *apic;
2213 
2214 	ASSERT(vcpu != NULL);
2215 	apic_debug("apic_init %d\n", vcpu->vcpu_id);
2216 
2217 	apic = kzalloc(sizeof(*apic), GFP_KERNEL);
2218 	if (!apic)
2219 		goto nomem;
2220 
2221 	vcpu->arch.apic = apic;
2222 
2223 	apic->regs = (void *)get_zeroed_page(GFP_KERNEL);
2224 	if (!apic->regs) {
2225 		printk(KERN_ERR "malloc apic regs error for vcpu %x\n",
2226 		       vcpu->vcpu_id);
2227 		goto nomem_free_apic;
2228 	}
2229 	apic->vcpu = vcpu;
2230 
2231 	hrtimer_init(&apic->lapic_timer.timer, CLOCK_MONOTONIC,
2232 		     HRTIMER_MODE_ABS_PINNED);
2233 	apic->lapic_timer.timer.function = apic_timer_fn;
2234 
2235 	/*
2236 	 * APIC is created enabled. This will prevent kvm_lapic_set_base from
2237 	 * thinking that APIC satet has changed.
2238 	 */
2239 	vcpu->arch.apic_base = MSR_IA32_APICBASE_ENABLE;
2240 	static_key_slow_inc(&apic_sw_disabled.key); /* sw disabled at reset */
2241 	kvm_iodevice_init(&apic->dev, &apic_mmio_ops);
2242 
2243 	return 0;
2244 nomem_free_apic:
2245 	kfree(apic);
2246 nomem:
2247 	return -ENOMEM;
2248 }
2249 
2250 int kvm_apic_has_interrupt(struct kvm_vcpu *vcpu)
2251 {
2252 	struct kvm_lapic *apic = vcpu->arch.apic;
2253 	u32 ppr;
2254 
2255 	if (!apic_enabled(apic))
2256 		return -1;
2257 
2258 	__apic_update_ppr(apic, &ppr);
2259 	return apic_has_interrupt_for_ppr(apic, ppr);
2260 }
2261 
2262 int kvm_apic_accept_pic_intr(struct kvm_vcpu *vcpu)
2263 {
2264 	u32 lvt0 = kvm_lapic_get_reg(vcpu->arch.apic, APIC_LVT0);
2265 	int r = 0;
2266 
2267 	if (!kvm_apic_hw_enabled(vcpu->arch.apic))
2268 		r = 1;
2269 	if ((lvt0 & APIC_LVT_MASKED) == 0 &&
2270 	    GET_APIC_DELIVERY_MODE(lvt0) == APIC_MODE_EXTINT)
2271 		r = 1;
2272 	return r;
2273 }
2274 
2275 void kvm_inject_apic_timer_irqs(struct kvm_vcpu *vcpu)
2276 {
2277 	struct kvm_lapic *apic = vcpu->arch.apic;
2278 
2279 	if (atomic_read(&apic->lapic_timer.pending) > 0) {
2280 		kvm_apic_local_deliver(apic, APIC_LVTT);
2281 		if (apic_lvtt_tscdeadline(apic))
2282 			apic->lapic_timer.tscdeadline = 0;
2283 		if (apic_lvtt_oneshot(apic)) {
2284 			apic->lapic_timer.tscdeadline = 0;
2285 			apic->lapic_timer.target_expiration = 0;
2286 		}
2287 		atomic_set(&apic->lapic_timer.pending, 0);
2288 	}
2289 }
2290 
2291 int kvm_get_apic_interrupt(struct kvm_vcpu *vcpu)
2292 {
2293 	int vector = kvm_apic_has_interrupt(vcpu);
2294 	struct kvm_lapic *apic = vcpu->arch.apic;
2295 	u32 ppr;
2296 
2297 	if (vector == -1)
2298 		return -1;
2299 
2300 	/*
2301 	 * We get here even with APIC virtualization enabled, if doing
2302 	 * nested virtualization and L1 runs with the "acknowledge interrupt
2303 	 * on exit" mode.  Then we cannot inject the interrupt via RVI,
2304 	 * because the process would deliver it through the IDT.
2305 	 */
2306 
2307 	apic_clear_irr(vector, apic);
2308 	if (test_bit(vector, vcpu_to_synic(vcpu)->auto_eoi_bitmap)) {
2309 		/*
2310 		 * For auto-EOI interrupts, there might be another pending
2311 		 * interrupt above PPR, so check whether to raise another
2312 		 * KVM_REQ_EVENT.
2313 		 */
2314 		apic_update_ppr(apic);
2315 	} else {
2316 		/*
2317 		 * For normal interrupts, PPR has been raised and there cannot
2318 		 * be a higher-priority pending interrupt---except if there was
2319 		 * a concurrent interrupt injection, but that would have
2320 		 * triggered KVM_REQ_EVENT already.
2321 		 */
2322 		apic_set_isr(vector, apic);
2323 		__apic_update_ppr(apic, &ppr);
2324 	}
2325 
2326 	return vector;
2327 }
2328 
2329 static int kvm_apic_state_fixup(struct kvm_vcpu *vcpu,
2330 		struct kvm_lapic_state *s, bool set)
2331 {
2332 	if (apic_x2apic_mode(vcpu->arch.apic)) {
2333 		u32 *id = (u32 *)(s->regs + APIC_ID);
2334 		u32 *ldr = (u32 *)(s->regs + APIC_LDR);
2335 
2336 		if (vcpu->kvm->arch.x2apic_format) {
2337 			if (*id != vcpu->vcpu_id)
2338 				return -EINVAL;
2339 		} else {
2340 			if (set)
2341 				*id >>= 24;
2342 			else
2343 				*id <<= 24;
2344 		}
2345 
2346 		/* In x2APIC mode, the LDR is fixed and based on the id */
2347 		if (set)
2348 			*ldr = kvm_apic_calc_x2apic_ldr(*id);
2349 	}
2350 
2351 	return 0;
2352 }
2353 
2354 int kvm_apic_get_state(struct kvm_vcpu *vcpu, struct kvm_lapic_state *s)
2355 {
2356 	memcpy(s->regs, vcpu->arch.apic->regs, sizeof(*s));
2357 	return kvm_apic_state_fixup(vcpu, s, false);
2358 }
2359 
2360 int kvm_apic_set_state(struct kvm_vcpu *vcpu, struct kvm_lapic_state *s)
2361 {
2362 	struct kvm_lapic *apic = vcpu->arch.apic;
2363 	int r;
2364 
2365 
2366 	kvm_lapic_set_base(vcpu, vcpu->arch.apic_base);
2367 	/* set SPIV separately to get count of SW disabled APICs right */
2368 	apic_set_spiv(apic, *((u32 *)(s->regs + APIC_SPIV)));
2369 
2370 	r = kvm_apic_state_fixup(vcpu, s, true);
2371 	if (r)
2372 		return r;
2373 	memcpy(vcpu->arch.apic->regs, s->regs, sizeof *s);
2374 
2375 	recalculate_apic_map(vcpu->kvm);
2376 	kvm_apic_set_version(vcpu);
2377 
2378 	apic_update_ppr(apic);
2379 	hrtimer_cancel(&apic->lapic_timer.timer);
2380 	apic_update_lvtt(apic);
2381 	apic_manage_nmi_watchdog(apic, kvm_lapic_get_reg(apic, APIC_LVT0));
2382 	update_divide_count(apic);
2383 	start_apic_timer(apic);
2384 	apic->irr_pending = true;
2385 	apic->isr_count = vcpu->arch.apicv_active ?
2386 				1 : count_vectors(apic->regs + APIC_ISR);
2387 	apic->highest_isr_cache = -1;
2388 	if (vcpu->arch.apicv_active) {
2389 		kvm_x86_ops->apicv_post_state_restore(vcpu);
2390 		kvm_x86_ops->hwapic_irr_update(vcpu,
2391 				apic_find_highest_irr(apic));
2392 		kvm_x86_ops->hwapic_isr_update(vcpu,
2393 				apic_find_highest_isr(apic));
2394 	}
2395 	kvm_make_request(KVM_REQ_EVENT, vcpu);
2396 	if (ioapic_in_kernel(vcpu->kvm))
2397 		kvm_rtc_eoi_tracking_restore_one(vcpu);
2398 
2399 	vcpu->arch.apic_arb_prio = 0;
2400 
2401 	return 0;
2402 }
2403 
2404 void __kvm_migrate_apic_timer(struct kvm_vcpu *vcpu)
2405 {
2406 	struct hrtimer *timer;
2407 
2408 	if (!lapic_in_kernel(vcpu))
2409 		return;
2410 
2411 	timer = &vcpu->arch.apic->lapic_timer.timer;
2412 	if (hrtimer_cancel(timer))
2413 		hrtimer_start_expires(timer, HRTIMER_MODE_ABS_PINNED);
2414 }
2415 
2416 /*
2417  * apic_sync_pv_eoi_from_guest - called on vmexit or cancel interrupt
2418  *
2419  * Detect whether guest triggered PV EOI since the
2420  * last entry. If yes, set EOI on guests's behalf.
2421  * Clear PV EOI in guest memory in any case.
2422  */
2423 static void apic_sync_pv_eoi_from_guest(struct kvm_vcpu *vcpu,
2424 					struct kvm_lapic *apic)
2425 {
2426 	bool pending;
2427 	int vector;
2428 	/*
2429 	 * PV EOI state is derived from KVM_APIC_PV_EOI_PENDING in host
2430 	 * and KVM_PV_EOI_ENABLED in guest memory as follows:
2431 	 *
2432 	 * KVM_APIC_PV_EOI_PENDING is unset:
2433 	 * 	-> host disabled PV EOI.
2434 	 * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is set:
2435 	 * 	-> host enabled PV EOI, guest did not execute EOI yet.
2436 	 * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is unset:
2437 	 * 	-> host enabled PV EOI, guest executed EOI.
2438 	 */
2439 	BUG_ON(!pv_eoi_enabled(vcpu));
2440 	pending = pv_eoi_get_pending(vcpu);
2441 	/*
2442 	 * Clear pending bit in any case: it will be set again on vmentry.
2443 	 * While this might not be ideal from performance point of view,
2444 	 * this makes sure pv eoi is only enabled when we know it's safe.
2445 	 */
2446 	pv_eoi_clr_pending(vcpu);
2447 	if (pending)
2448 		return;
2449 	vector = apic_set_eoi(apic);
2450 	trace_kvm_pv_eoi(apic, vector);
2451 }
2452 
2453 void kvm_lapic_sync_from_vapic(struct kvm_vcpu *vcpu)
2454 {
2455 	u32 data;
2456 
2457 	if (test_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention))
2458 		apic_sync_pv_eoi_from_guest(vcpu, vcpu->arch.apic);
2459 
2460 	if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
2461 		return;
2462 
2463 	if (kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data,
2464 				  sizeof(u32)))
2465 		return;
2466 
2467 	apic_set_tpr(vcpu->arch.apic, data & 0xff);
2468 }
2469 
2470 /*
2471  * apic_sync_pv_eoi_to_guest - called before vmentry
2472  *
2473  * Detect whether it's safe to enable PV EOI and
2474  * if yes do so.
2475  */
2476 static void apic_sync_pv_eoi_to_guest(struct kvm_vcpu *vcpu,
2477 					struct kvm_lapic *apic)
2478 {
2479 	if (!pv_eoi_enabled(vcpu) ||
2480 	    /* IRR set or many bits in ISR: could be nested. */
2481 	    apic->irr_pending ||
2482 	    /* Cache not set: could be safe but we don't bother. */
2483 	    apic->highest_isr_cache == -1 ||
2484 	    /* Need EOI to update ioapic. */
2485 	    kvm_ioapic_handles_vector(apic, apic->highest_isr_cache)) {
2486 		/*
2487 		 * PV EOI was disabled by apic_sync_pv_eoi_from_guest
2488 		 * so we need not do anything here.
2489 		 */
2490 		return;
2491 	}
2492 
2493 	pv_eoi_set_pending(apic->vcpu);
2494 }
2495 
2496 void kvm_lapic_sync_to_vapic(struct kvm_vcpu *vcpu)
2497 {
2498 	u32 data, tpr;
2499 	int max_irr, max_isr;
2500 	struct kvm_lapic *apic = vcpu->arch.apic;
2501 
2502 	apic_sync_pv_eoi_to_guest(vcpu, apic);
2503 
2504 	if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
2505 		return;
2506 
2507 	tpr = kvm_lapic_get_reg(apic, APIC_TASKPRI) & 0xff;
2508 	max_irr = apic_find_highest_irr(apic);
2509 	if (max_irr < 0)
2510 		max_irr = 0;
2511 	max_isr = apic_find_highest_isr(apic);
2512 	if (max_isr < 0)
2513 		max_isr = 0;
2514 	data = (tpr & 0xff) | ((max_isr & 0xf0) << 8) | (max_irr << 24);
2515 
2516 	kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data,
2517 				sizeof(u32));
2518 }
2519 
2520 int kvm_lapic_set_vapic_addr(struct kvm_vcpu *vcpu, gpa_t vapic_addr)
2521 {
2522 	if (vapic_addr) {
2523 		if (kvm_gfn_to_hva_cache_init(vcpu->kvm,
2524 					&vcpu->arch.apic->vapic_cache,
2525 					vapic_addr, sizeof(u32)))
2526 			return -EINVAL;
2527 		__set_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
2528 	} else {
2529 		__clear_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
2530 	}
2531 
2532 	vcpu->arch.apic->vapic_addr = vapic_addr;
2533 	return 0;
2534 }
2535 
2536 int kvm_x2apic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data)
2537 {
2538 	struct kvm_lapic *apic = vcpu->arch.apic;
2539 	u32 reg = (msr - APIC_BASE_MSR) << 4;
2540 
2541 	if (!lapic_in_kernel(vcpu) || !apic_x2apic_mode(apic))
2542 		return 1;
2543 
2544 	if (reg == APIC_ICR2)
2545 		return 1;
2546 
2547 	/* if this is ICR write vector before command */
2548 	if (reg == APIC_ICR)
2549 		kvm_lapic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
2550 	return kvm_lapic_reg_write(apic, reg, (u32)data);
2551 }
2552 
2553 int kvm_x2apic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data)
2554 {
2555 	struct kvm_lapic *apic = vcpu->arch.apic;
2556 	u32 reg = (msr - APIC_BASE_MSR) << 4, low, high = 0;
2557 
2558 	if (!lapic_in_kernel(vcpu) || !apic_x2apic_mode(apic))
2559 		return 1;
2560 
2561 	if (reg == APIC_DFR || reg == APIC_ICR2) {
2562 		apic_debug("KVM_APIC_READ: read x2apic reserved register %x\n",
2563 			   reg);
2564 		return 1;
2565 	}
2566 
2567 	if (kvm_lapic_reg_read(apic, reg, 4, &low))
2568 		return 1;
2569 	if (reg == APIC_ICR)
2570 		kvm_lapic_reg_read(apic, APIC_ICR2, 4, &high);
2571 
2572 	*data = (((u64)high) << 32) | low;
2573 
2574 	return 0;
2575 }
2576 
2577 int kvm_hv_vapic_msr_write(struct kvm_vcpu *vcpu, u32 reg, u64 data)
2578 {
2579 	struct kvm_lapic *apic = vcpu->arch.apic;
2580 
2581 	if (!lapic_in_kernel(vcpu))
2582 		return 1;
2583 
2584 	/* if this is ICR write vector before command */
2585 	if (reg == APIC_ICR)
2586 		kvm_lapic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
2587 	return kvm_lapic_reg_write(apic, reg, (u32)data);
2588 }
2589 
2590 int kvm_hv_vapic_msr_read(struct kvm_vcpu *vcpu, u32 reg, u64 *data)
2591 {
2592 	struct kvm_lapic *apic = vcpu->arch.apic;
2593 	u32 low, high = 0;
2594 
2595 	if (!lapic_in_kernel(vcpu))
2596 		return 1;
2597 
2598 	if (kvm_lapic_reg_read(apic, reg, 4, &low))
2599 		return 1;
2600 	if (reg == APIC_ICR)
2601 		kvm_lapic_reg_read(apic, APIC_ICR2, 4, &high);
2602 
2603 	*data = (((u64)high) << 32) | low;
2604 
2605 	return 0;
2606 }
2607 
2608 int kvm_lapic_enable_pv_eoi(struct kvm_vcpu *vcpu, u64 data)
2609 {
2610 	u64 addr = data & ~KVM_MSR_ENABLED;
2611 	if (!IS_ALIGNED(addr, 4))
2612 		return 1;
2613 
2614 	vcpu->arch.pv_eoi.msr_val = data;
2615 	if (!pv_eoi_enabled(vcpu))
2616 		return 0;
2617 	return kvm_gfn_to_hva_cache_init(vcpu->kvm, &vcpu->arch.pv_eoi.data,
2618 					 addr, sizeof(u8));
2619 }
2620 
2621 void kvm_apic_accept_events(struct kvm_vcpu *vcpu)
2622 {
2623 	struct kvm_lapic *apic = vcpu->arch.apic;
2624 	u8 sipi_vector;
2625 	unsigned long pe;
2626 
2627 	if (!lapic_in_kernel(vcpu) || !apic->pending_events)
2628 		return;
2629 
2630 	/*
2631 	 * INITs are latched while in SMM.  Because an SMM CPU cannot
2632 	 * be in KVM_MP_STATE_INIT_RECEIVED state, just eat SIPIs
2633 	 * and delay processing of INIT until the next RSM.
2634 	 */
2635 	if (is_smm(vcpu)) {
2636 		WARN_ON_ONCE(vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED);
2637 		if (test_bit(KVM_APIC_SIPI, &apic->pending_events))
2638 			clear_bit(KVM_APIC_SIPI, &apic->pending_events);
2639 		return;
2640 	}
2641 
2642 	pe = xchg(&apic->pending_events, 0);
2643 	if (test_bit(KVM_APIC_INIT, &pe)) {
2644 		kvm_vcpu_reset(vcpu, true);
2645 		if (kvm_vcpu_is_bsp(apic->vcpu))
2646 			vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
2647 		else
2648 			vcpu->arch.mp_state = KVM_MP_STATE_INIT_RECEIVED;
2649 	}
2650 	if (test_bit(KVM_APIC_SIPI, &pe) &&
2651 	    vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED) {
2652 		/* evaluate pending_events before reading the vector */
2653 		smp_rmb();
2654 		sipi_vector = apic->sipi_vector;
2655 		apic_debug("vcpu %d received sipi with vector # %x\n",
2656 			 vcpu->vcpu_id, sipi_vector);
2657 		kvm_vcpu_deliver_sipi_vector(vcpu, sipi_vector);
2658 		vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
2659 	}
2660 }
2661 
2662 void kvm_lapic_init(void)
2663 {
2664 	/* do not patch jump label more than once per second */
2665 	jump_label_rate_limit(&apic_hw_disabled, HZ);
2666 	jump_label_rate_limit(&apic_sw_disabled, HZ);
2667 }
2668 
2669 void kvm_lapic_exit(void)
2670 {
2671 	static_key_deferred_flush(&apic_hw_disabled);
2672 	static_key_deferred_flush(&apic_sw_disabled);
2673 }
2674