xref: /openbmc/linux/arch/x86/kernel/irqinit.c (revision 37744fee)
1 // SPDX-License-Identifier: GPL-2.0
2 #include <linux/linkage.h>
3 #include <linux/errno.h>
4 #include <linux/signal.h>
5 #include <linux/sched.h>
6 #include <linux/ioport.h>
7 #include <linux/interrupt.h>
8 #include <linux/irq.h>
9 #include <linux/timex.h>
10 #include <linux/random.h>
11 #include <linux/kprobes.h>
12 #include <linux/init.h>
13 #include <linux/kernel_stat.h>
14 #include <linux/device.h>
15 #include <linux/bitops.h>
16 #include <linux/acpi.h>
17 #include <linux/io.h>
18 #include <linux/delay.h>
19 
20 #include <linux/atomic.h>
21 #include <asm/timer.h>
22 #include <asm/hw_irq.h>
23 #include <asm/pgtable.h>
24 #include <asm/desc.h>
25 #include <asm/apic.h>
26 #include <asm/setup.h>
27 #include <asm/i8259.h>
28 #include <asm/traps.h>
29 #include <asm/prom.h>
30 
31 /*
32  * ISA PIC or low IO-APIC triggered (INTA-cycle or APIC) interrupts:
33  * (these are usually mapped to vectors 0x30-0x3f)
34  */
35 
36 /*
37  * The IO-APIC gives us many more interrupt sources. Most of these
38  * are unused but an SMP system is supposed to have enough memory ...
39  * sometimes (mostly wrt. hw bugs) we get corrupted vectors all
40  * across the spectrum, so we really want to be prepared to get all
41  * of these. Plus, more powerful systems might have more than 64
42  * IO-APIC registers.
43  *
44  * (these are usually mapped into the 0x30-0xff vector range)
45  */
46 
47 DEFINE_PER_CPU(vector_irq_t, vector_irq) = {
48 	[0 ... NR_VECTORS - 1] = VECTOR_UNUSED,
49 };
50 
51 void __init init_ISA_irqs(void)
52 {
53 	struct irq_chip *chip = legacy_pic->chip;
54 	int i;
55 
56 	/*
57 	 * Try to set up the through-local-APIC virtual wire mode earlier.
58 	 *
59 	 * On some 32-bit UP machines, whose APIC has been disabled by BIOS
60 	 * and then got re-enabled by "lapic", it hangs at boot time without this.
61 	 */
62 	init_bsp_APIC();
63 
64 	legacy_pic->init(0);
65 
66 	for (i = 0; i < nr_legacy_irqs(); i++)
67 		irq_set_chip_and_handler(i, chip, handle_level_irq);
68 }
69 
70 void __init init_IRQ(void)
71 {
72 	int i;
73 
74 	/*
75 	 * On cpu 0, Assign ISA_IRQ_VECTOR(irq) to IRQ 0..15.
76 	 * If these IRQ's are handled by legacy interrupt-controllers like PIC,
77 	 * then this configuration will likely be static after the boot. If
78 	 * these IRQs are handled by more modern controllers like IO-APIC,
79 	 * then this vector space can be freed and re-used dynamically as the
80 	 * irq's migrate etc.
81 	 */
82 	for (i = 0; i < nr_legacy_irqs(); i++)
83 		per_cpu(vector_irq, 0)[ISA_IRQ_VECTOR(i)] = irq_to_desc(i);
84 
85 	BUG_ON(irq_init_percpu_irqstack(smp_processor_id()));
86 
87 	x86_init.irqs.intr_init();
88 }
89 
90 void __init native_init_IRQ(void)
91 {
92 	/* Execute any quirks before the call gates are initialised: */
93 	x86_init.irqs.pre_vector_init();
94 
95 	idt_setup_apic_and_irq_gates();
96 	lapic_assign_system_vectors();
97 
98 	if (!acpi_ioapic && !of_ioapic && nr_legacy_irqs()) {
99 		/* IRQ2 is cascade interrupt to second interrupt controller */
100 		if (request_irq(2, no_action, IRQF_NO_THREAD, "cascade", NULL))
101 			pr_err("%s: request_irq() failed\n", "cascade");
102 	}
103 }
104