1 /* 2 * Intel CPU Microcode Update Driver for Linux 3 * 4 * Copyright (C) 2000-2006 Tigran Aivazian <aivazian.tigran@gmail.com> 5 * 2006 Shaohua Li <shaohua.li@intel.com> 6 * 7 * Intel CPU microcode early update for Linux 8 * 9 * Copyright (C) 2012 Fenghua Yu <fenghua.yu@intel.com> 10 * H Peter Anvin" <hpa@zytor.com> 11 * 12 * This program is free software; you can redistribute it and/or 13 * modify it under the terms of the GNU General Public License 14 * as published by the Free Software Foundation; either version 15 * 2 of the License, or (at your option) any later version. 16 */ 17 18 /* 19 * This needs to be before all headers so that pr_debug in printk.h doesn't turn 20 * printk calls into no_printk(). 21 * 22 *#define DEBUG 23 */ 24 #define pr_fmt(fmt) "microcode: " fmt 25 26 #include <linux/earlycpio.h> 27 #include <linux/firmware.h> 28 #include <linux/uaccess.h> 29 #include <linux/vmalloc.h> 30 #include <linux/initrd.h> 31 #include <linux/kernel.h> 32 #include <linux/slab.h> 33 #include <linux/cpu.h> 34 #include <linux/mm.h> 35 36 #include <asm/microcode_intel.h> 37 #include <asm/intel-family.h> 38 #include <asm/processor.h> 39 #include <asm/tlbflush.h> 40 #include <asm/setup.h> 41 #include <asm/msr.h> 42 43 static const char ucode_path[] = "kernel/x86/microcode/GenuineIntel.bin"; 44 45 /* Current microcode patch used in early patching on the APs. */ 46 static struct microcode_intel *intel_ucode_patch; 47 48 /* last level cache size per core */ 49 static int llc_size_per_core; 50 51 static inline bool cpu_signatures_match(unsigned int s1, unsigned int p1, 52 unsigned int s2, unsigned int p2) 53 { 54 if (s1 != s2) 55 return false; 56 57 /* Processor flags are either both 0 ... */ 58 if (!p1 && !p2) 59 return true; 60 61 /* ... or they intersect. */ 62 return p1 & p2; 63 } 64 65 /* 66 * Returns 1 if update has been found, 0 otherwise. 67 */ 68 static int find_matching_signature(void *mc, unsigned int csig, int cpf) 69 { 70 struct microcode_header_intel *mc_hdr = mc; 71 struct extended_sigtable *ext_hdr; 72 struct extended_signature *ext_sig; 73 int i; 74 75 if (cpu_signatures_match(csig, cpf, mc_hdr->sig, mc_hdr->pf)) 76 return 1; 77 78 /* Look for ext. headers: */ 79 if (get_totalsize(mc_hdr) <= get_datasize(mc_hdr) + MC_HEADER_SIZE) 80 return 0; 81 82 ext_hdr = mc + get_datasize(mc_hdr) + MC_HEADER_SIZE; 83 ext_sig = (void *)ext_hdr + EXT_HEADER_SIZE; 84 85 for (i = 0; i < ext_hdr->count; i++) { 86 if (cpu_signatures_match(csig, cpf, ext_sig->sig, ext_sig->pf)) 87 return 1; 88 ext_sig++; 89 } 90 return 0; 91 } 92 93 /* 94 * Returns 1 if update has been found, 0 otherwise. 95 */ 96 static int has_newer_microcode(void *mc, unsigned int csig, int cpf, int new_rev) 97 { 98 struct microcode_header_intel *mc_hdr = mc; 99 100 if (mc_hdr->rev <= new_rev) 101 return 0; 102 103 return find_matching_signature(mc, csig, cpf); 104 } 105 106 /* 107 * Given CPU signature and a microcode patch, this function finds if the 108 * microcode patch has matching family and model with the CPU. 109 * 110 * %true - if there's a match 111 * %false - otherwise 112 */ 113 static bool microcode_matches(struct microcode_header_intel *mc_header, 114 unsigned long sig) 115 { 116 unsigned long total_size = get_totalsize(mc_header); 117 unsigned long data_size = get_datasize(mc_header); 118 struct extended_sigtable *ext_header; 119 unsigned int fam_ucode, model_ucode; 120 struct extended_signature *ext_sig; 121 unsigned int fam, model; 122 int ext_sigcount, i; 123 124 fam = x86_family(sig); 125 model = x86_model(sig); 126 127 fam_ucode = x86_family(mc_header->sig); 128 model_ucode = x86_model(mc_header->sig); 129 130 if (fam == fam_ucode && model == model_ucode) 131 return true; 132 133 /* Look for ext. headers: */ 134 if (total_size <= data_size + MC_HEADER_SIZE) 135 return false; 136 137 ext_header = (void *) mc_header + data_size + MC_HEADER_SIZE; 138 ext_sig = (void *)ext_header + EXT_HEADER_SIZE; 139 ext_sigcount = ext_header->count; 140 141 for (i = 0; i < ext_sigcount; i++) { 142 fam_ucode = x86_family(ext_sig->sig); 143 model_ucode = x86_model(ext_sig->sig); 144 145 if (fam == fam_ucode && model == model_ucode) 146 return true; 147 148 ext_sig++; 149 } 150 return false; 151 } 152 153 static struct ucode_patch *memdup_patch(void *data, unsigned int size) 154 { 155 struct ucode_patch *p; 156 157 p = kzalloc(sizeof(struct ucode_patch), GFP_KERNEL); 158 if (!p) 159 return NULL; 160 161 p->data = kmemdup(data, size, GFP_KERNEL); 162 if (!p->data) { 163 kfree(p); 164 return NULL; 165 } 166 167 return p; 168 } 169 170 static void save_microcode_patch(void *data, unsigned int size) 171 { 172 struct microcode_header_intel *mc_hdr, *mc_saved_hdr; 173 struct ucode_patch *iter, *tmp, *p = NULL; 174 bool prev_found = false; 175 unsigned int sig, pf; 176 177 mc_hdr = (struct microcode_header_intel *)data; 178 179 list_for_each_entry_safe(iter, tmp, µcode_cache, plist) { 180 mc_saved_hdr = (struct microcode_header_intel *)iter->data; 181 sig = mc_saved_hdr->sig; 182 pf = mc_saved_hdr->pf; 183 184 if (find_matching_signature(data, sig, pf)) { 185 prev_found = true; 186 187 if (mc_hdr->rev <= mc_saved_hdr->rev) 188 continue; 189 190 p = memdup_patch(data, size); 191 if (!p) 192 pr_err("Error allocating buffer %p\n", data); 193 else 194 list_replace(&iter->plist, &p->plist); 195 } 196 } 197 198 /* 199 * There weren't any previous patches found in the list cache; save the 200 * newly found. 201 */ 202 if (!prev_found) { 203 p = memdup_patch(data, size); 204 if (!p) 205 pr_err("Error allocating buffer for %p\n", data); 206 else 207 list_add_tail(&p->plist, µcode_cache); 208 } 209 210 if (!p) 211 return; 212 213 /* 214 * Save for early loading. On 32-bit, that needs to be a physical 215 * address as the APs are running from physical addresses, before 216 * paging has been enabled. 217 */ 218 if (IS_ENABLED(CONFIG_X86_32)) 219 intel_ucode_patch = (struct microcode_intel *)__pa_nodebug(p->data); 220 else 221 intel_ucode_patch = p->data; 222 } 223 224 static int microcode_sanity_check(void *mc, int print_err) 225 { 226 unsigned long total_size, data_size, ext_table_size; 227 struct microcode_header_intel *mc_header = mc; 228 struct extended_sigtable *ext_header = NULL; 229 u32 sum, orig_sum, ext_sigcount = 0, i; 230 struct extended_signature *ext_sig; 231 232 total_size = get_totalsize(mc_header); 233 data_size = get_datasize(mc_header); 234 235 if (data_size + MC_HEADER_SIZE > total_size) { 236 if (print_err) 237 pr_err("Error: bad microcode data file size.\n"); 238 return -EINVAL; 239 } 240 241 if (mc_header->ldrver != 1 || mc_header->hdrver != 1) { 242 if (print_err) 243 pr_err("Error: invalid/unknown microcode update format.\n"); 244 return -EINVAL; 245 } 246 247 ext_table_size = total_size - (MC_HEADER_SIZE + data_size); 248 if (ext_table_size) { 249 u32 ext_table_sum = 0; 250 u32 *ext_tablep; 251 252 if ((ext_table_size < EXT_HEADER_SIZE) 253 || ((ext_table_size - EXT_HEADER_SIZE) % EXT_SIGNATURE_SIZE)) { 254 if (print_err) 255 pr_err("Error: truncated extended signature table.\n"); 256 return -EINVAL; 257 } 258 259 ext_header = mc + MC_HEADER_SIZE + data_size; 260 if (ext_table_size != exttable_size(ext_header)) { 261 if (print_err) 262 pr_err("Error: extended signature table size mismatch.\n"); 263 return -EFAULT; 264 } 265 266 ext_sigcount = ext_header->count; 267 268 /* 269 * Check extended table checksum: the sum of all dwords that 270 * comprise a valid table must be 0. 271 */ 272 ext_tablep = (u32 *)ext_header; 273 274 i = ext_table_size / sizeof(u32); 275 while (i--) 276 ext_table_sum += ext_tablep[i]; 277 278 if (ext_table_sum) { 279 if (print_err) 280 pr_warn("Bad extended signature table checksum, aborting.\n"); 281 return -EINVAL; 282 } 283 } 284 285 /* 286 * Calculate the checksum of update data and header. The checksum of 287 * valid update data and header including the extended signature table 288 * must be 0. 289 */ 290 orig_sum = 0; 291 i = (MC_HEADER_SIZE + data_size) / sizeof(u32); 292 while (i--) 293 orig_sum += ((u32 *)mc)[i]; 294 295 if (orig_sum) { 296 if (print_err) 297 pr_err("Bad microcode data checksum, aborting.\n"); 298 return -EINVAL; 299 } 300 301 if (!ext_table_size) 302 return 0; 303 304 /* 305 * Check extended signature checksum: 0 => valid. 306 */ 307 for (i = 0; i < ext_sigcount; i++) { 308 ext_sig = (void *)ext_header + EXT_HEADER_SIZE + 309 EXT_SIGNATURE_SIZE * i; 310 311 sum = (mc_header->sig + mc_header->pf + mc_header->cksum) - 312 (ext_sig->sig + ext_sig->pf + ext_sig->cksum); 313 if (sum) { 314 if (print_err) 315 pr_err("Bad extended signature checksum, aborting.\n"); 316 return -EINVAL; 317 } 318 } 319 return 0; 320 } 321 322 /* 323 * Get microcode matching with BSP's model. Only CPUs with the same model as 324 * BSP can stay in the platform. 325 */ 326 static struct microcode_intel * 327 scan_microcode(void *data, size_t size, struct ucode_cpu_info *uci, bool save) 328 { 329 struct microcode_header_intel *mc_header; 330 struct microcode_intel *patch = NULL; 331 unsigned int mc_size; 332 333 while (size) { 334 if (size < sizeof(struct microcode_header_intel)) 335 break; 336 337 mc_header = (struct microcode_header_intel *)data; 338 339 mc_size = get_totalsize(mc_header); 340 if (!mc_size || 341 mc_size > size || 342 microcode_sanity_check(data, 0) < 0) 343 break; 344 345 size -= mc_size; 346 347 if (!microcode_matches(mc_header, uci->cpu_sig.sig)) { 348 data += mc_size; 349 continue; 350 } 351 352 if (save) { 353 save_microcode_patch(data, mc_size); 354 goto next; 355 } 356 357 358 if (!patch) { 359 if (!has_newer_microcode(data, 360 uci->cpu_sig.sig, 361 uci->cpu_sig.pf, 362 uci->cpu_sig.rev)) 363 goto next; 364 365 } else { 366 struct microcode_header_intel *phdr = &patch->hdr; 367 368 if (!has_newer_microcode(data, 369 phdr->sig, 370 phdr->pf, 371 phdr->rev)) 372 goto next; 373 } 374 375 /* We have a newer patch, save it. */ 376 patch = data; 377 378 next: 379 data += mc_size; 380 } 381 382 if (size) 383 return NULL; 384 385 return patch; 386 } 387 388 static int collect_cpu_info_early(struct ucode_cpu_info *uci) 389 { 390 unsigned int val[2]; 391 unsigned int family, model; 392 struct cpu_signature csig = { 0 }; 393 unsigned int eax, ebx, ecx, edx; 394 395 memset(uci, 0, sizeof(*uci)); 396 397 eax = 0x00000001; 398 ecx = 0; 399 native_cpuid(&eax, &ebx, &ecx, &edx); 400 csig.sig = eax; 401 402 family = x86_family(eax); 403 model = x86_model(eax); 404 405 if ((model >= 5) || (family > 6)) { 406 /* get processor flags from MSR 0x17 */ 407 native_rdmsr(MSR_IA32_PLATFORM_ID, val[0], val[1]); 408 csig.pf = 1 << ((val[1] >> 18) & 7); 409 } 410 411 csig.rev = intel_get_microcode_revision(); 412 413 uci->cpu_sig = csig; 414 uci->valid = 1; 415 416 return 0; 417 } 418 419 static void show_saved_mc(void) 420 { 421 #ifdef DEBUG 422 int i = 0, j; 423 unsigned int sig, pf, rev, total_size, data_size, date; 424 struct ucode_cpu_info uci; 425 struct ucode_patch *p; 426 427 if (list_empty(µcode_cache)) { 428 pr_debug("no microcode data saved.\n"); 429 return; 430 } 431 432 collect_cpu_info_early(&uci); 433 434 sig = uci.cpu_sig.sig; 435 pf = uci.cpu_sig.pf; 436 rev = uci.cpu_sig.rev; 437 pr_debug("CPU: sig=0x%x, pf=0x%x, rev=0x%x\n", sig, pf, rev); 438 439 list_for_each_entry(p, µcode_cache, plist) { 440 struct microcode_header_intel *mc_saved_header; 441 struct extended_sigtable *ext_header; 442 struct extended_signature *ext_sig; 443 int ext_sigcount; 444 445 mc_saved_header = (struct microcode_header_intel *)p->data; 446 447 sig = mc_saved_header->sig; 448 pf = mc_saved_header->pf; 449 rev = mc_saved_header->rev; 450 date = mc_saved_header->date; 451 452 total_size = get_totalsize(mc_saved_header); 453 data_size = get_datasize(mc_saved_header); 454 455 pr_debug("mc_saved[%d]: sig=0x%x, pf=0x%x, rev=0x%x, total size=0x%x, date = %04x-%02x-%02x\n", 456 i++, sig, pf, rev, total_size, 457 date & 0xffff, 458 date >> 24, 459 (date >> 16) & 0xff); 460 461 /* Look for ext. headers: */ 462 if (total_size <= data_size + MC_HEADER_SIZE) 463 continue; 464 465 ext_header = (void *)mc_saved_header + data_size + MC_HEADER_SIZE; 466 ext_sigcount = ext_header->count; 467 ext_sig = (void *)ext_header + EXT_HEADER_SIZE; 468 469 for (j = 0; j < ext_sigcount; j++) { 470 sig = ext_sig->sig; 471 pf = ext_sig->pf; 472 473 pr_debug("\tExtended[%d]: sig=0x%x, pf=0x%x\n", 474 j, sig, pf); 475 476 ext_sig++; 477 } 478 } 479 #endif 480 } 481 482 /* 483 * Save this microcode patch. It will be loaded early when a CPU is 484 * hot-added or resumes. 485 */ 486 static void save_mc_for_early(u8 *mc, unsigned int size) 487 { 488 #ifdef CONFIG_HOTPLUG_CPU 489 /* Synchronization during CPU hotplug. */ 490 static DEFINE_MUTEX(x86_cpu_microcode_mutex); 491 492 mutex_lock(&x86_cpu_microcode_mutex); 493 494 save_microcode_patch(mc, size); 495 show_saved_mc(); 496 497 mutex_unlock(&x86_cpu_microcode_mutex); 498 #endif 499 } 500 501 static bool load_builtin_intel_microcode(struct cpio_data *cp) 502 { 503 unsigned int eax = 1, ebx, ecx = 0, edx; 504 char name[30]; 505 506 if (IS_ENABLED(CONFIG_X86_32)) 507 return false; 508 509 native_cpuid(&eax, &ebx, &ecx, &edx); 510 511 sprintf(name, "intel-ucode/%02x-%02x-%02x", 512 x86_family(eax), x86_model(eax), x86_stepping(eax)); 513 514 return get_builtin_firmware(cp, name); 515 } 516 517 /* 518 * Print ucode update info. 519 */ 520 static void 521 print_ucode_info(struct ucode_cpu_info *uci, unsigned int date) 522 { 523 pr_info_once("microcode updated early to revision 0x%x, date = %04x-%02x-%02x\n", 524 uci->cpu_sig.rev, 525 date & 0xffff, 526 date >> 24, 527 (date >> 16) & 0xff); 528 } 529 530 #ifdef CONFIG_X86_32 531 532 static int delay_ucode_info; 533 static int current_mc_date; 534 535 /* 536 * Print early updated ucode info after printk works. This is delayed info dump. 537 */ 538 void show_ucode_info_early(void) 539 { 540 struct ucode_cpu_info uci; 541 542 if (delay_ucode_info) { 543 collect_cpu_info_early(&uci); 544 print_ucode_info(&uci, current_mc_date); 545 delay_ucode_info = 0; 546 } 547 } 548 549 /* 550 * At this point, we can not call printk() yet. Delay printing microcode info in 551 * show_ucode_info_early() until printk() works. 552 */ 553 static void print_ucode(struct ucode_cpu_info *uci) 554 { 555 struct microcode_intel *mc; 556 int *delay_ucode_info_p; 557 int *current_mc_date_p; 558 559 mc = uci->mc; 560 if (!mc) 561 return; 562 563 delay_ucode_info_p = (int *)__pa_nodebug(&delay_ucode_info); 564 current_mc_date_p = (int *)__pa_nodebug(¤t_mc_date); 565 566 *delay_ucode_info_p = 1; 567 *current_mc_date_p = mc->hdr.date; 568 } 569 #else 570 571 static inline void print_ucode(struct ucode_cpu_info *uci) 572 { 573 struct microcode_intel *mc; 574 575 mc = uci->mc; 576 if (!mc) 577 return; 578 579 print_ucode_info(uci, mc->hdr.date); 580 } 581 #endif 582 583 static int apply_microcode_early(struct ucode_cpu_info *uci, bool early) 584 { 585 struct microcode_intel *mc; 586 u32 rev; 587 588 mc = uci->mc; 589 if (!mc) 590 return 0; 591 592 /* 593 * Save us the MSR write below - which is a particular expensive 594 * operation - when the other hyperthread has updated the microcode 595 * already. 596 */ 597 rev = intel_get_microcode_revision(); 598 if (rev >= mc->hdr.rev) { 599 uci->cpu_sig.rev = rev; 600 return UCODE_OK; 601 } 602 603 /* 604 * Writeback and invalidate caches before updating microcode to avoid 605 * internal issues depending on what the microcode is updating. 606 */ 607 native_wbinvd(); 608 609 /* write microcode via MSR 0x79 */ 610 native_wrmsrl(MSR_IA32_UCODE_WRITE, (unsigned long)mc->bits); 611 612 rev = intel_get_microcode_revision(); 613 if (rev != mc->hdr.rev) 614 return -1; 615 616 uci->cpu_sig.rev = rev; 617 618 if (early) 619 print_ucode(uci); 620 else 621 print_ucode_info(uci, mc->hdr.date); 622 623 return 0; 624 } 625 626 int __init save_microcode_in_initrd_intel(void) 627 { 628 struct ucode_cpu_info uci; 629 struct cpio_data cp; 630 631 /* 632 * initrd is going away, clear patch ptr. We will scan the microcode one 633 * last time before jettisoning and save a patch, if found. Then we will 634 * update that pointer too, with a stable patch address to use when 635 * resuming the cores. 636 */ 637 intel_ucode_patch = NULL; 638 639 if (!load_builtin_intel_microcode(&cp)) 640 cp = find_microcode_in_initrd(ucode_path, false); 641 642 if (!(cp.data && cp.size)) 643 return 0; 644 645 collect_cpu_info_early(&uci); 646 647 scan_microcode(cp.data, cp.size, &uci, true); 648 649 show_saved_mc(); 650 651 return 0; 652 } 653 654 /* 655 * @res_patch, output: a pointer to the patch we found. 656 */ 657 static struct microcode_intel *__load_ucode_intel(struct ucode_cpu_info *uci) 658 { 659 static const char *path; 660 struct cpio_data cp; 661 bool use_pa; 662 663 if (IS_ENABLED(CONFIG_X86_32)) { 664 path = (const char *)__pa_nodebug(ucode_path); 665 use_pa = true; 666 } else { 667 path = ucode_path; 668 use_pa = false; 669 } 670 671 /* try built-in microcode first */ 672 if (!load_builtin_intel_microcode(&cp)) 673 cp = find_microcode_in_initrd(path, use_pa); 674 675 if (!(cp.data && cp.size)) 676 return NULL; 677 678 collect_cpu_info_early(uci); 679 680 return scan_microcode(cp.data, cp.size, uci, false); 681 } 682 683 void __init load_ucode_intel_bsp(void) 684 { 685 struct microcode_intel *patch; 686 struct ucode_cpu_info uci; 687 688 patch = __load_ucode_intel(&uci); 689 if (!patch) 690 return; 691 692 uci.mc = patch; 693 694 apply_microcode_early(&uci, true); 695 } 696 697 void load_ucode_intel_ap(void) 698 { 699 struct microcode_intel *patch, **iup; 700 struct ucode_cpu_info uci; 701 702 if (IS_ENABLED(CONFIG_X86_32)) 703 iup = (struct microcode_intel **) __pa_nodebug(&intel_ucode_patch); 704 else 705 iup = &intel_ucode_patch; 706 707 reget: 708 if (!*iup) { 709 patch = __load_ucode_intel(&uci); 710 if (!patch) 711 return; 712 713 *iup = patch; 714 } 715 716 uci.mc = *iup; 717 718 if (apply_microcode_early(&uci, true)) { 719 /* Mixed-silicon system? Try to refetch the proper patch: */ 720 *iup = NULL; 721 722 goto reget; 723 } 724 } 725 726 static struct microcode_intel *find_patch(struct ucode_cpu_info *uci) 727 { 728 struct microcode_header_intel *phdr; 729 struct ucode_patch *iter, *tmp; 730 731 list_for_each_entry_safe(iter, tmp, µcode_cache, plist) { 732 733 phdr = (struct microcode_header_intel *)iter->data; 734 735 if (phdr->rev <= uci->cpu_sig.rev) 736 continue; 737 738 if (!find_matching_signature(phdr, 739 uci->cpu_sig.sig, 740 uci->cpu_sig.pf)) 741 continue; 742 743 return iter->data; 744 } 745 return NULL; 746 } 747 748 void reload_ucode_intel(void) 749 { 750 struct microcode_intel *p; 751 struct ucode_cpu_info uci; 752 753 collect_cpu_info_early(&uci); 754 755 p = find_patch(&uci); 756 if (!p) 757 return; 758 759 uci.mc = p; 760 761 apply_microcode_early(&uci, false); 762 } 763 764 static int collect_cpu_info(int cpu_num, struct cpu_signature *csig) 765 { 766 static struct cpu_signature prev; 767 struct cpuinfo_x86 *c = &cpu_data(cpu_num); 768 unsigned int val[2]; 769 770 memset(csig, 0, sizeof(*csig)); 771 772 csig->sig = cpuid_eax(0x00000001); 773 774 if ((c->x86_model >= 5) || (c->x86 > 6)) { 775 /* get processor flags from MSR 0x17 */ 776 rdmsr(MSR_IA32_PLATFORM_ID, val[0], val[1]); 777 csig->pf = 1 << ((val[1] >> 18) & 7); 778 } 779 780 csig->rev = c->microcode; 781 782 /* No extra locking on prev, races are harmless. */ 783 if (csig->sig != prev.sig || csig->pf != prev.pf || csig->rev != prev.rev) { 784 pr_info("sig=0x%x, pf=0x%x, revision=0x%x\n", 785 csig->sig, csig->pf, csig->rev); 786 prev = *csig; 787 } 788 789 return 0; 790 } 791 792 static enum ucode_state apply_microcode_intel(int cpu) 793 { 794 struct ucode_cpu_info *uci = ucode_cpu_info + cpu; 795 struct cpuinfo_x86 *c = &cpu_data(cpu); 796 struct microcode_intel *mc; 797 static int prev_rev; 798 u32 rev; 799 800 /* We should bind the task to the CPU */ 801 if (WARN_ON(raw_smp_processor_id() != cpu)) 802 return UCODE_ERROR; 803 804 /* Look for a newer patch in our cache: */ 805 mc = find_patch(uci); 806 if (!mc) { 807 mc = uci->mc; 808 if (!mc) 809 return UCODE_NFOUND; 810 } 811 812 /* 813 * Save us the MSR write below - which is a particular expensive 814 * operation - when the other hyperthread has updated the microcode 815 * already. 816 */ 817 rev = intel_get_microcode_revision(); 818 if (rev >= mc->hdr.rev) { 819 uci->cpu_sig.rev = rev; 820 c->microcode = rev; 821 return UCODE_OK; 822 } 823 824 /* 825 * Writeback and invalidate caches before updating microcode to avoid 826 * internal issues depending on what the microcode is updating. 827 */ 828 native_wbinvd(); 829 830 /* write microcode via MSR 0x79 */ 831 wrmsrl(MSR_IA32_UCODE_WRITE, (unsigned long)mc->bits); 832 833 rev = intel_get_microcode_revision(); 834 835 if (rev != mc->hdr.rev) { 836 pr_err("CPU%d update to revision 0x%x failed\n", 837 cpu, mc->hdr.rev); 838 return UCODE_ERROR; 839 } 840 841 if (rev != prev_rev) { 842 pr_info("updated to revision 0x%x, date = %04x-%02x-%02x\n", 843 rev, 844 mc->hdr.date & 0xffff, 845 mc->hdr.date >> 24, 846 (mc->hdr.date >> 16) & 0xff); 847 prev_rev = rev; 848 } 849 850 uci->cpu_sig.rev = rev; 851 c->microcode = rev; 852 853 return UCODE_UPDATED; 854 } 855 856 static enum ucode_state generic_load_microcode(int cpu, void *data, size_t size, 857 int (*get_ucode_data)(void *, const void *, size_t)) 858 { 859 struct ucode_cpu_info *uci = ucode_cpu_info + cpu; 860 u8 *ucode_ptr = data, *new_mc = NULL, *mc = NULL; 861 int new_rev = uci->cpu_sig.rev; 862 unsigned int leftover = size; 863 unsigned int curr_mc_size = 0, new_mc_size = 0; 864 unsigned int csig, cpf; 865 enum ucode_state ret = UCODE_OK; 866 867 while (leftover) { 868 struct microcode_header_intel mc_header; 869 unsigned int mc_size; 870 871 if (leftover < sizeof(mc_header)) { 872 pr_err("error! Truncated header in microcode data file\n"); 873 break; 874 } 875 876 if (get_ucode_data(&mc_header, ucode_ptr, sizeof(mc_header))) 877 break; 878 879 mc_size = get_totalsize(&mc_header); 880 if (!mc_size || mc_size > leftover) { 881 pr_err("error! Bad data in microcode data file\n"); 882 break; 883 } 884 885 /* For performance reasons, reuse mc area when possible */ 886 if (!mc || mc_size > curr_mc_size) { 887 vfree(mc); 888 mc = vmalloc(mc_size); 889 if (!mc) 890 break; 891 curr_mc_size = mc_size; 892 } 893 894 if (get_ucode_data(mc, ucode_ptr, mc_size) || 895 microcode_sanity_check(mc, 1) < 0) { 896 break; 897 } 898 899 csig = uci->cpu_sig.sig; 900 cpf = uci->cpu_sig.pf; 901 if (has_newer_microcode(mc, csig, cpf, new_rev)) { 902 vfree(new_mc); 903 new_rev = mc_header.rev; 904 new_mc = mc; 905 new_mc_size = mc_size; 906 mc = NULL; /* trigger new vmalloc */ 907 ret = UCODE_NEW; 908 } 909 910 ucode_ptr += mc_size; 911 leftover -= mc_size; 912 } 913 914 vfree(mc); 915 916 if (leftover) { 917 vfree(new_mc); 918 return UCODE_ERROR; 919 } 920 921 if (!new_mc) 922 return UCODE_NFOUND; 923 924 vfree(uci->mc); 925 uci->mc = (struct microcode_intel *)new_mc; 926 927 /* 928 * If early loading microcode is supported, save this mc into 929 * permanent memory. So it will be loaded early when a CPU is hot added 930 * or resumes. 931 */ 932 save_mc_for_early(new_mc, new_mc_size); 933 934 pr_debug("CPU%d found a matching microcode update with version 0x%x (current=0x%x)\n", 935 cpu, new_rev, uci->cpu_sig.rev); 936 937 return ret; 938 } 939 940 static int get_ucode_fw(void *to, const void *from, size_t n) 941 { 942 memcpy(to, from, n); 943 return 0; 944 } 945 946 static bool is_blacklisted(unsigned int cpu) 947 { 948 struct cpuinfo_x86 *c = &cpu_data(cpu); 949 950 /* 951 * Late loading on model 79 with microcode revision less than 0x0b000021 952 * and LLC size per core bigger than 2.5MB may result in a system hang. 953 * This behavior is documented in item BDF90, #334165 (Intel Xeon 954 * Processor E7-8800/4800 v4 Product Family). 955 */ 956 if (c->x86 == 6 && 957 c->x86_model == INTEL_FAM6_BROADWELL_X && 958 c->x86_stepping == 0x01 && 959 llc_size_per_core > 2621440 && 960 c->microcode < 0x0b000021) { 961 pr_err_once("Erratum BDF90: late loading with revision < 0x0b000021 (0x%x) disabled.\n", c->microcode); 962 pr_err_once("Please consider either early loading through initrd/built-in or a potential BIOS update.\n"); 963 return true; 964 } 965 966 return false; 967 } 968 969 static enum ucode_state request_microcode_fw(int cpu, struct device *device, 970 bool refresh_fw) 971 { 972 char name[30]; 973 struct cpuinfo_x86 *c = &cpu_data(cpu); 974 const struct firmware *firmware; 975 enum ucode_state ret; 976 977 if (is_blacklisted(cpu)) 978 return UCODE_NFOUND; 979 980 sprintf(name, "intel-ucode/%02x-%02x-%02x", 981 c->x86, c->x86_model, c->x86_stepping); 982 983 if (request_firmware_direct(&firmware, name, device)) { 984 pr_debug("data file %s load failed\n", name); 985 return UCODE_NFOUND; 986 } 987 988 ret = generic_load_microcode(cpu, (void *)firmware->data, 989 firmware->size, &get_ucode_fw); 990 991 release_firmware(firmware); 992 993 return ret; 994 } 995 996 static int get_ucode_user(void *to, const void *from, size_t n) 997 { 998 return copy_from_user(to, from, n); 999 } 1000 1001 static enum ucode_state 1002 request_microcode_user(int cpu, const void __user *buf, size_t size) 1003 { 1004 if (is_blacklisted(cpu)) 1005 return UCODE_NFOUND; 1006 1007 return generic_load_microcode(cpu, (void *)buf, size, &get_ucode_user); 1008 } 1009 1010 static struct microcode_ops microcode_intel_ops = { 1011 .request_microcode_user = request_microcode_user, 1012 .request_microcode_fw = request_microcode_fw, 1013 .collect_cpu_info = collect_cpu_info, 1014 .apply_microcode = apply_microcode_intel, 1015 }; 1016 1017 static int __init calc_llc_size_per_core(struct cpuinfo_x86 *c) 1018 { 1019 u64 llc_size = c->x86_cache_size * 1024ULL; 1020 1021 do_div(llc_size, c->x86_max_cores); 1022 1023 return (int)llc_size; 1024 } 1025 1026 struct microcode_ops * __init init_intel_microcode(void) 1027 { 1028 struct cpuinfo_x86 *c = &boot_cpu_data; 1029 1030 if (c->x86_vendor != X86_VENDOR_INTEL || c->x86 < 6 || 1031 cpu_has(c, X86_FEATURE_IA64)) { 1032 pr_err("Intel CPU family 0x%x not supported\n", c->x86); 1033 return NULL; 1034 } 1035 1036 llc_size_per_core = calc_llc_size_per_core(c); 1037 1038 return µcode_intel_ops; 1039 } 1040