xref: /openbmc/linux/arch/x86/kernel/cpu/mce/p5.c (revision cbe1de16)
121afaf18SBorislav Petkov // SPDX-License-Identifier: GPL-2.0
221afaf18SBorislav Petkov /*
321afaf18SBorislav Petkov  * P5 specific Machine Check Exception Reporting
421afaf18SBorislav Petkov  * (C) Copyright 2002 Alan Cox <alan@lxorguk.ukuu.org.uk>
521afaf18SBorislav Petkov  */
621afaf18SBorislav Petkov #include <linux/interrupt.h>
721afaf18SBorislav Petkov #include <linux/kernel.h>
821afaf18SBorislav Petkov #include <linux/types.h>
921afaf18SBorislav Petkov #include <linux/smp.h>
100d00449cSPeter Zijlstra #include <linux/hardirq.h>
1121afaf18SBorislav Petkov 
1221afaf18SBorislav Petkov #include <asm/processor.h>
1321afaf18SBorislav Petkov #include <asm/traps.h>
1421afaf18SBorislav Petkov #include <asm/tlbflush.h>
1521afaf18SBorislav Petkov #include <asm/mce.h>
1621afaf18SBorislav Petkov #include <asm/msr.h>
1721afaf18SBorislav Petkov 
183bfaf95cSBorislav Petkov #include "internal.h"
193bfaf95cSBorislav Petkov 
2021afaf18SBorislav Petkov /* By default disabled */
2121afaf18SBorislav Petkov int mce_p5_enabled __read_mostly;
2221afaf18SBorislav Petkov 
2321afaf18SBorislav Petkov /* Machine check handler for Pentium class Intel CPUs: */
pentium_machine_check(struct pt_regs * regs)24*cbe1de16SBorislav Petkov noinstr void pentium_machine_check(struct pt_regs *regs)
2521afaf18SBorislav Petkov {
2621afaf18SBorislav Petkov 	u32 loaddr, hi, lotype;
2721afaf18SBorislav Petkov 
28865d3a9aSThomas Gleixner 	instrumentation_begin();
2921afaf18SBorislav Petkov 	rdmsr(MSR_IA32_P5_MC_ADDR, loaddr, hi);
3021afaf18SBorislav Petkov 	rdmsr(MSR_IA32_P5_MC_TYPE, lotype, hi);
3121afaf18SBorislav Petkov 
3221afaf18SBorislav Petkov 	pr_emerg("CPU#%d: Machine Check Exception:  0x%8X (type 0x%8X).\n",
3321afaf18SBorislav Petkov 		 smp_processor_id(), loaddr, lotype);
3421afaf18SBorislav Petkov 
3521afaf18SBorislav Petkov 	if (lotype & (1<<5)) {
3621afaf18SBorislav Petkov 		pr_emerg("CPU#%d: Possible thermal failure (CPU on fire ?).\n",
3721afaf18SBorislav Petkov 			 smp_processor_id());
3821afaf18SBorislav Petkov 	}
3921afaf18SBorislav Petkov 
4021afaf18SBorislav Petkov 	add_taint(TAINT_MACHINE_CHECK, LOCKDEP_NOW_UNRELIABLE);
41865d3a9aSThomas Gleixner 	instrumentation_end();
4221afaf18SBorislav Petkov }
4321afaf18SBorislav Petkov 
4421afaf18SBorislav Petkov /* Set up machine check reporting for processors with Intel style MCE: */
intel_p5_mcheck_init(struct cpuinfo_x86 * c)4521afaf18SBorislav Petkov void intel_p5_mcheck_init(struct cpuinfo_x86 *c)
4621afaf18SBorislav Petkov {
4721afaf18SBorislav Petkov 	u32 l, h;
4821afaf18SBorislav Petkov 
4921afaf18SBorislav Petkov 	/* Default P5 to off as its often misconnected: */
5021afaf18SBorislav Petkov 	if (!mce_p5_enabled)
5121afaf18SBorislav Petkov 		return;
5221afaf18SBorislav Petkov 
5321afaf18SBorislav Petkov 	/* Check for MCE support: */
5421afaf18SBorislav Petkov 	if (!cpu_has(c, X86_FEATURE_MCE))
5521afaf18SBorislav Petkov 		return;
5621afaf18SBorislav Petkov 
5721afaf18SBorislav Petkov 	/* Read registers before enabling: */
5821afaf18SBorislav Petkov 	rdmsr(MSR_IA32_P5_MC_ADDR, l, h);
5921afaf18SBorislav Petkov 	rdmsr(MSR_IA32_P5_MC_TYPE, l, h);
6021afaf18SBorislav Petkov 	pr_info("Intel old style machine check architecture supported.\n");
6121afaf18SBorislav Petkov 
6221afaf18SBorislav Petkov 	/* Enable MCE: */
6321afaf18SBorislav Petkov 	cr4_set_bits(X86_CR4_MCE);
6421afaf18SBorislav Petkov 	pr_info("Intel old style machine check reporting enabled on CPU#%d.\n",
6521afaf18SBorislav Petkov 		smp_processor_id());
6621afaf18SBorislav Petkov }
67