xref: /openbmc/linux/arch/x86/kernel/cpu/amd.c (revision eb3fcf00)
1 #include <linux/export.h>
2 #include <linux/bitops.h>
3 #include <linux/elf.h>
4 #include <linux/mm.h>
5 
6 #include <linux/io.h>
7 #include <linux/sched.h>
8 #include <linux/random.h>
9 #include <asm/processor.h>
10 #include <asm/apic.h>
11 #include <asm/cpu.h>
12 #include <asm/smp.h>
13 #include <asm/pci-direct.h>
14 #include <asm/delay.h>
15 
16 #ifdef CONFIG_X86_64
17 # include <asm/mmconfig.h>
18 # include <asm/cacheflush.h>
19 #endif
20 
21 #include "cpu.h"
22 
23 /*
24  * nodes_per_socket: Stores the number of nodes per socket.
25  * Refer to Fam15h Models 00-0fh BKDG - CPUID Fn8000_001E_ECX
26  * Node Identifiers[10:8]
27  */
28 static u32 nodes_per_socket = 1;
29 
30 static inline int rdmsrl_amd_safe(unsigned msr, unsigned long long *p)
31 {
32 	u32 gprs[8] = { 0 };
33 	int err;
34 
35 	WARN_ONCE((boot_cpu_data.x86 != 0xf),
36 		  "%s should only be used on K8!\n", __func__);
37 
38 	gprs[1] = msr;
39 	gprs[7] = 0x9c5a203a;
40 
41 	err = rdmsr_safe_regs(gprs);
42 
43 	*p = gprs[0] | ((u64)gprs[2] << 32);
44 
45 	return err;
46 }
47 
48 static inline int wrmsrl_amd_safe(unsigned msr, unsigned long long val)
49 {
50 	u32 gprs[8] = { 0 };
51 
52 	WARN_ONCE((boot_cpu_data.x86 != 0xf),
53 		  "%s should only be used on K8!\n", __func__);
54 
55 	gprs[0] = (u32)val;
56 	gprs[1] = msr;
57 	gprs[2] = val >> 32;
58 	gprs[7] = 0x9c5a203a;
59 
60 	return wrmsr_safe_regs(gprs);
61 }
62 
63 /*
64  *	B step AMD K6 before B 9730xxxx have hardware bugs that can cause
65  *	misexecution of code under Linux. Owners of such processors should
66  *	contact AMD for precise details and a CPU swap.
67  *
68  *	See	http://www.multimania.com/poulot/k6bug.html
69  *	and	section 2.6.2 of "AMD-K6 Processor Revision Guide - Model 6"
70  *		(Publication # 21266  Issue Date: August 1998)
71  *
72  *	The following test is erm.. interesting. AMD neglected to up
73  *	the chip setting when fixing the bug but they also tweaked some
74  *	performance at the same time..
75  */
76 
77 extern __visible void vide(void);
78 __asm__(".globl vide\n\t.align 4\nvide: ret");
79 
80 static void init_amd_k5(struct cpuinfo_x86 *c)
81 {
82 #ifdef CONFIG_X86_32
83 /*
84  * General Systems BIOSen alias the cpu frequency registers
85  * of the Elan at 0x000df000. Unfortuantly, one of the Linux
86  * drivers subsequently pokes it, and changes the CPU speed.
87  * Workaround : Remove the unneeded alias.
88  */
89 #define CBAR		(0xfffc) /* Configuration Base Address  (32-bit) */
90 #define CBAR_ENB	(0x80000000)
91 #define CBAR_KEY	(0X000000CB)
92 	if (c->x86_model == 9 || c->x86_model == 10) {
93 		if (inl(CBAR) & CBAR_ENB)
94 			outl(0 | CBAR_KEY, CBAR);
95 	}
96 #endif
97 }
98 
99 static void init_amd_k6(struct cpuinfo_x86 *c)
100 {
101 #ifdef CONFIG_X86_32
102 	u32 l, h;
103 	int mbytes = get_num_physpages() >> (20-PAGE_SHIFT);
104 
105 	if (c->x86_model < 6) {
106 		/* Based on AMD doc 20734R - June 2000 */
107 		if (c->x86_model == 0) {
108 			clear_cpu_cap(c, X86_FEATURE_APIC);
109 			set_cpu_cap(c, X86_FEATURE_PGE);
110 		}
111 		return;
112 	}
113 
114 	if (c->x86_model == 6 && c->x86_mask == 1) {
115 		const int K6_BUG_LOOP = 1000000;
116 		int n;
117 		void (*f_vide)(void);
118 		u64 d, d2;
119 
120 		printk(KERN_INFO "AMD K6 stepping B detected - ");
121 
122 		/*
123 		 * It looks like AMD fixed the 2.6.2 bug and improved indirect
124 		 * calls at the same time.
125 		 */
126 
127 		n = K6_BUG_LOOP;
128 		f_vide = vide;
129 		d = rdtsc();
130 		while (n--)
131 			f_vide();
132 		d2 = rdtsc();
133 		d = d2-d;
134 
135 		if (d > 20*K6_BUG_LOOP)
136 			printk(KERN_CONT
137 				"system stability may be impaired when more than 32 MB are used.\n");
138 		else
139 			printk(KERN_CONT "probably OK (after B9730xxxx).\n");
140 	}
141 
142 	/* K6 with old style WHCR */
143 	if (c->x86_model < 8 ||
144 	   (c->x86_model == 8 && c->x86_mask < 8)) {
145 		/* We can only write allocate on the low 508Mb */
146 		if (mbytes > 508)
147 			mbytes = 508;
148 
149 		rdmsr(MSR_K6_WHCR, l, h);
150 		if ((l&0x0000FFFF) == 0) {
151 			unsigned long flags;
152 			l = (1<<0)|((mbytes/4)<<1);
153 			local_irq_save(flags);
154 			wbinvd();
155 			wrmsr(MSR_K6_WHCR, l, h);
156 			local_irq_restore(flags);
157 			printk(KERN_INFO "Enabling old style K6 write allocation for %d Mb\n",
158 				mbytes);
159 		}
160 		return;
161 	}
162 
163 	if ((c->x86_model == 8 && c->x86_mask > 7) ||
164 	     c->x86_model == 9 || c->x86_model == 13) {
165 		/* The more serious chips .. */
166 
167 		if (mbytes > 4092)
168 			mbytes = 4092;
169 
170 		rdmsr(MSR_K6_WHCR, l, h);
171 		if ((l&0xFFFF0000) == 0) {
172 			unsigned long flags;
173 			l = ((mbytes>>2)<<22)|(1<<16);
174 			local_irq_save(flags);
175 			wbinvd();
176 			wrmsr(MSR_K6_WHCR, l, h);
177 			local_irq_restore(flags);
178 			printk(KERN_INFO "Enabling new style K6 write allocation for %d Mb\n",
179 				mbytes);
180 		}
181 
182 		return;
183 	}
184 
185 	if (c->x86_model == 10) {
186 		/* AMD Geode LX is model 10 */
187 		/* placeholder for any needed mods */
188 		return;
189 	}
190 #endif
191 }
192 
193 static void init_amd_k7(struct cpuinfo_x86 *c)
194 {
195 #ifdef CONFIG_X86_32
196 	u32 l, h;
197 
198 	/*
199 	 * Bit 15 of Athlon specific MSR 15, needs to be 0
200 	 * to enable SSE on Palomino/Morgan/Barton CPU's.
201 	 * If the BIOS didn't enable it already, enable it here.
202 	 */
203 	if (c->x86_model >= 6 && c->x86_model <= 10) {
204 		if (!cpu_has(c, X86_FEATURE_XMM)) {
205 			printk(KERN_INFO "Enabling disabled K7/SSE Support.\n");
206 			msr_clear_bit(MSR_K7_HWCR, 15);
207 			set_cpu_cap(c, X86_FEATURE_XMM);
208 		}
209 	}
210 
211 	/*
212 	 * It's been determined by AMD that Athlons since model 8 stepping 1
213 	 * are more robust with CLK_CTL set to 200xxxxx instead of 600xxxxx
214 	 * As per AMD technical note 27212 0.2
215 	 */
216 	if ((c->x86_model == 8 && c->x86_mask >= 1) || (c->x86_model > 8)) {
217 		rdmsr(MSR_K7_CLK_CTL, l, h);
218 		if ((l & 0xfff00000) != 0x20000000) {
219 			printk(KERN_INFO
220 			    "CPU: CLK_CTL MSR was %x. Reprogramming to %x\n",
221 					l, ((l & 0x000fffff)|0x20000000));
222 			wrmsr(MSR_K7_CLK_CTL, (l & 0x000fffff)|0x20000000, h);
223 		}
224 	}
225 
226 	set_cpu_cap(c, X86_FEATURE_K7);
227 
228 	/* calling is from identify_secondary_cpu() ? */
229 	if (!c->cpu_index)
230 		return;
231 
232 	/*
233 	 * Certain Athlons might work (for various values of 'work') in SMP
234 	 * but they are not certified as MP capable.
235 	 */
236 	/* Athlon 660/661 is valid. */
237 	if ((c->x86_model == 6) && ((c->x86_mask == 0) ||
238 	    (c->x86_mask == 1)))
239 		return;
240 
241 	/* Duron 670 is valid */
242 	if ((c->x86_model == 7) && (c->x86_mask == 0))
243 		return;
244 
245 	/*
246 	 * Athlon 662, Duron 671, and Athlon >model 7 have capability
247 	 * bit. It's worth noting that the A5 stepping (662) of some
248 	 * Athlon XP's have the MP bit set.
249 	 * See http://www.heise.de/newsticker/data/jow-18.10.01-000 for
250 	 * more.
251 	 */
252 	if (((c->x86_model == 6) && (c->x86_mask >= 2)) ||
253 	    ((c->x86_model == 7) && (c->x86_mask >= 1)) ||
254 	     (c->x86_model > 7))
255 		if (cpu_has(c, X86_FEATURE_MP))
256 			return;
257 
258 	/* If we get here, not a certified SMP capable AMD system. */
259 
260 	/*
261 	 * Don't taint if we are running SMP kernel on a single non-MP
262 	 * approved Athlon
263 	 */
264 	WARN_ONCE(1, "WARNING: This combination of AMD"
265 		" processors is not suitable for SMP.\n");
266 	add_taint(TAINT_CPU_OUT_OF_SPEC, LOCKDEP_NOW_UNRELIABLE);
267 #endif
268 }
269 
270 #ifdef CONFIG_NUMA
271 /*
272  * To workaround broken NUMA config.  Read the comment in
273  * srat_detect_node().
274  */
275 static int nearby_node(int apicid)
276 {
277 	int i, node;
278 
279 	for (i = apicid - 1; i >= 0; i--) {
280 		node = __apicid_to_node[i];
281 		if (node != NUMA_NO_NODE && node_online(node))
282 			return node;
283 	}
284 	for (i = apicid + 1; i < MAX_LOCAL_APIC; i++) {
285 		node = __apicid_to_node[i];
286 		if (node != NUMA_NO_NODE && node_online(node))
287 			return node;
288 	}
289 	return first_node(node_online_map); /* Shouldn't happen */
290 }
291 #endif
292 
293 /*
294  * Fixup core topology information for
295  * (1) AMD multi-node processors
296  *     Assumption: Number of cores in each internal node is the same.
297  * (2) AMD processors supporting compute units
298  */
299 #ifdef CONFIG_SMP
300 static void amd_get_topology(struct cpuinfo_x86 *c)
301 {
302 	u32 cores_per_cu = 1;
303 	u8 node_id;
304 	int cpu = smp_processor_id();
305 
306 	/* get information required for multi-node processors */
307 	if (cpu_has_topoext) {
308 		u32 eax, ebx, ecx, edx;
309 
310 		cpuid(0x8000001e, &eax, &ebx, &ecx, &edx);
311 		nodes_per_socket = ((ecx >> 8) & 7) + 1;
312 		node_id = ecx & 7;
313 
314 		/* get compute unit information */
315 		smp_num_siblings = ((ebx >> 8) & 3) + 1;
316 		c->compute_unit_id = ebx & 0xff;
317 		cores_per_cu += ((ebx >> 8) & 3);
318 	} else if (cpu_has(c, X86_FEATURE_NODEID_MSR)) {
319 		u64 value;
320 
321 		rdmsrl(MSR_FAM10H_NODE_ID, value);
322 		nodes_per_socket = ((value >> 3) & 7) + 1;
323 		node_id = value & 7;
324 	} else
325 		return;
326 
327 	/* fixup multi-node processor information */
328 	if (nodes_per_socket > 1) {
329 		u32 cores_per_node;
330 		u32 cus_per_node;
331 
332 		set_cpu_cap(c, X86_FEATURE_AMD_DCM);
333 		cores_per_node = c->x86_max_cores / nodes_per_socket;
334 		cus_per_node = cores_per_node / cores_per_cu;
335 
336 		/* store NodeID, use llc_shared_map to store sibling info */
337 		per_cpu(cpu_llc_id, cpu) = node_id;
338 
339 		/* core id has to be in the [0 .. cores_per_node - 1] range */
340 		c->cpu_core_id %= cores_per_node;
341 		c->compute_unit_id %= cus_per_node;
342 	}
343 }
344 #endif
345 
346 /*
347  * On a AMD dual core setup the lower bits of the APIC id distinguish the cores.
348  * Assumes number of cores is a power of two.
349  */
350 static void amd_detect_cmp(struct cpuinfo_x86 *c)
351 {
352 #ifdef CONFIG_SMP
353 	unsigned bits;
354 	int cpu = smp_processor_id();
355 
356 	bits = c->x86_coreid_bits;
357 	/* Low order bits define the core id (index of core in socket) */
358 	c->cpu_core_id = c->initial_apicid & ((1 << bits)-1);
359 	/* Convert the initial APIC ID into the socket ID */
360 	c->phys_proc_id = c->initial_apicid >> bits;
361 	/* use socket ID also for last level cache */
362 	per_cpu(cpu_llc_id, cpu) = c->phys_proc_id;
363 	amd_get_topology(c);
364 #endif
365 }
366 
367 u16 amd_get_nb_id(int cpu)
368 {
369 	u16 id = 0;
370 #ifdef CONFIG_SMP
371 	id = per_cpu(cpu_llc_id, cpu);
372 #endif
373 	return id;
374 }
375 EXPORT_SYMBOL_GPL(amd_get_nb_id);
376 
377 u32 amd_get_nodes_per_socket(void)
378 {
379 	return nodes_per_socket;
380 }
381 EXPORT_SYMBOL_GPL(amd_get_nodes_per_socket);
382 
383 static void srat_detect_node(struct cpuinfo_x86 *c)
384 {
385 #ifdef CONFIG_NUMA
386 	int cpu = smp_processor_id();
387 	int node;
388 	unsigned apicid = c->apicid;
389 
390 	node = numa_cpu_node(cpu);
391 	if (node == NUMA_NO_NODE)
392 		node = per_cpu(cpu_llc_id, cpu);
393 
394 	/*
395 	 * On multi-fabric platform (e.g. Numascale NumaChip) a
396 	 * platform-specific handler needs to be called to fixup some
397 	 * IDs of the CPU.
398 	 */
399 	if (x86_cpuinit.fixup_cpu_id)
400 		x86_cpuinit.fixup_cpu_id(c, node);
401 
402 	if (!node_online(node)) {
403 		/*
404 		 * Two possibilities here:
405 		 *
406 		 * - The CPU is missing memory and no node was created.  In
407 		 *   that case try picking one from a nearby CPU.
408 		 *
409 		 * - The APIC IDs differ from the HyperTransport node IDs
410 		 *   which the K8 northbridge parsing fills in.  Assume
411 		 *   they are all increased by a constant offset, but in
412 		 *   the same order as the HT nodeids.  If that doesn't
413 		 *   result in a usable node fall back to the path for the
414 		 *   previous case.
415 		 *
416 		 * This workaround operates directly on the mapping between
417 		 * APIC ID and NUMA node, assuming certain relationship
418 		 * between APIC ID, HT node ID and NUMA topology.  As going
419 		 * through CPU mapping may alter the outcome, directly
420 		 * access __apicid_to_node[].
421 		 */
422 		int ht_nodeid = c->initial_apicid;
423 
424 		if (ht_nodeid >= 0 &&
425 		    __apicid_to_node[ht_nodeid] != NUMA_NO_NODE)
426 			node = __apicid_to_node[ht_nodeid];
427 		/* Pick a nearby node */
428 		if (!node_online(node))
429 			node = nearby_node(apicid);
430 	}
431 	numa_set_node(cpu, node);
432 #endif
433 }
434 
435 static void early_init_amd_mc(struct cpuinfo_x86 *c)
436 {
437 #ifdef CONFIG_SMP
438 	unsigned bits, ecx;
439 
440 	/* Multi core CPU? */
441 	if (c->extended_cpuid_level < 0x80000008)
442 		return;
443 
444 	ecx = cpuid_ecx(0x80000008);
445 
446 	c->x86_max_cores = (ecx & 0xff) + 1;
447 
448 	/* CPU telling us the core id bits shift? */
449 	bits = (ecx >> 12) & 0xF;
450 
451 	/* Otherwise recompute */
452 	if (bits == 0) {
453 		while ((1 << bits) < c->x86_max_cores)
454 			bits++;
455 	}
456 
457 	c->x86_coreid_bits = bits;
458 #endif
459 }
460 
461 static void bsp_init_amd(struct cpuinfo_x86 *c)
462 {
463 
464 #ifdef CONFIG_X86_64
465 	if (c->x86 >= 0xf) {
466 		unsigned long long tseg;
467 
468 		/*
469 		 * Split up direct mapping around the TSEG SMM area.
470 		 * Don't do it for gbpages because there seems very little
471 		 * benefit in doing so.
472 		 */
473 		if (!rdmsrl_safe(MSR_K8_TSEG_ADDR, &tseg)) {
474 			unsigned long pfn = tseg >> PAGE_SHIFT;
475 
476 			printk(KERN_DEBUG "tseg: %010llx\n", tseg);
477 			if (pfn_range_is_mapped(pfn, pfn + 1))
478 				set_memory_4k((unsigned long)__va(tseg), 1);
479 		}
480 	}
481 #endif
482 
483 	if (cpu_has(c, X86_FEATURE_CONSTANT_TSC)) {
484 
485 		if (c->x86 > 0x10 ||
486 		    (c->x86 == 0x10 && c->x86_model >= 0x2)) {
487 			u64 val;
488 
489 			rdmsrl(MSR_K7_HWCR, val);
490 			if (!(val & BIT(24)))
491 				printk(KERN_WARNING FW_BUG "TSC doesn't count "
492 					"with P0 frequency!\n");
493 		}
494 	}
495 
496 	if (c->x86 == 0x15) {
497 		unsigned long upperbit;
498 		u32 cpuid, assoc;
499 
500 		cpuid	 = cpuid_edx(0x80000005);
501 		assoc	 = cpuid >> 16 & 0xff;
502 		upperbit = ((cpuid >> 24) << 10) / assoc;
503 
504 		va_align.mask	  = (upperbit - 1) & PAGE_MASK;
505 		va_align.flags    = ALIGN_VA_32 | ALIGN_VA_64;
506 
507 		/* A random value per boot for bit slice [12:upper_bit) */
508 		va_align.bits = get_random_int() & va_align.mask;
509 	}
510 
511 	if (cpu_has(c, X86_FEATURE_MWAITX))
512 		use_mwaitx_delay();
513 }
514 
515 static void early_init_amd(struct cpuinfo_x86 *c)
516 {
517 	early_init_amd_mc(c);
518 
519 	/*
520 	 * c->x86_power is 8000_0007 edx. Bit 8 is TSC runs at constant rate
521 	 * with P/T states and does not stop in deep C-states
522 	 */
523 	if (c->x86_power & (1 << 8)) {
524 		set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
525 		set_cpu_cap(c, X86_FEATURE_NONSTOP_TSC);
526 		if (!check_tsc_unstable())
527 			set_sched_clock_stable();
528 	}
529 
530 #ifdef CONFIG_X86_64
531 	set_cpu_cap(c, X86_FEATURE_SYSCALL32);
532 #else
533 	/*  Set MTRR capability flag if appropriate */
534 	if (c->x86 == 5)
535 		if (c->x86_model == 13 || c->x86_model == 9 ||
536 		    (c->x86_model == 8 && c->x86_mask >= 8))
537 			set_cpu_cap(c, X86_FEATURE_K6_MTRR);
538 #endif
539 #if defined(CONFIG_X86_LOCAL_APIC) && defined(CONFIG_PCI)
540 	/*
541 	 * ApicID can always be treated as an 8-bit value for AMD APIC versions
542 	 * >= 0x10, but even old K8s came out of reset with version 0x10. So, we
543 	 * can safely set X86_FEATURE_EXTD_APICID unconditionally for families
544 	 * after 16h.
545 	 */
546 	if (cpu_has_apic && c->x86 > 0x16) {
547 		set_cpu_cap(c, X86_FEATURE_EXTD_APICID);
548 	} else if (cpu_has_apic && c->x86 >= 0xf) {
549 		/* check CPU config space for extended APIC ID */
550 		unsigned int val;
551 		val = read_pci_config(0, 24, 0, 0x68);
552 		if ((val & ((1 << 17) | (1 << 18))) == ((1 << 17) | (1 << 18)))
553 			set_cpu_cap(c, X86_FEATURE_EXTD_APICID);
554 	}
555 #endif
556 
557 	/*
558 	 * This is only needed to tell the kernel whether to use VMCALL
559 	 * and VMMCALL.  VMMCALL is never executed except under virt, so
560 	 * we can set it unconditionally.
561 	 */
562 	set_cpu_cap(c, X86_FEATURE_VMMCALL);
563 
564 	/* F16h erratum 793, CVE-2013-6885 */
565 	if (c->x86 == 0x16 && c->x86_model <= 0xf)
566 		msr_set_bit(MSR_AMD64_LS_CFG, 15);
567 }
568 
569 static const int amd_erratum_383[];
570 static const int amd_erratum_400[];
571 static bool cpu_has_amd_erratum(struct cpuinfo_x86 *cpu, const int *erratum);
572 
573 static void init_amd_k8(struct cpuinfo_x86 *c)
574 {
575 	u32 level;
576 	u64 value;
577 
578 	/* On C+ stepping K8 rep microcode works well for copy/memset */
579 	level = cpuid_eax(1);
580 	if ((level >= 0x0f48 && level < 0x0f50) || level >= 0x0f58)
581 		set_cpu_cap(c, X86_FEATURE_REP_GOOD);
582 
583 	/*
584 	 * Some BIOSes incorrectly force this feature, but only K8 revision D
585 	 * (model = 0x14) and later actually support it.
586 	 * (AMD Erratum #110, docId: 25759).
587 	 */
588 	if (c->x86_model < 0x14 && cpu_has(c, X86_FEATURE_LAHF_LM)) {
589 		clear_cpu_cap(c, X86_FEATURE_LAHF_LM);
590 		if (!rdmsrl_amd_safe(0xc001100d, &value)) {
591 			value &= ~BIT_64(32);
592 			wrmsrl_amd_safe(0xc001100d, value);
593 		}
594 	}
595 
596 	if (!c->x86_model_id[0])
597 		strcpy(c->x86_model_id, "Hammer");
598 
599 #ifdef CONFIG_SMP
600 	/*
601 	 * Disable TLB flush filter by setting HWCR.FFDIS on K8
602 	 * bit 6 of msr C001_0015
603 	 *
604 	 * Errata 63 for SH-B3 steppings
605 	 * Errata 122 for all steppings (F+ have it disabled by default)
606 	 */
607 	msr_set_bit(MSR_K7_HWCR, 6);
608 #endif
609 }
610 
611 static void init_amd_gh(struct cpuinfo_x86 *c)
612 {
613 #ifdef CONFIG_X86_64
614 	/* do this for boot cpu */
615 	if (c == &boot_cpu_data)
616 		check_enable_amd_mmconf_dmi();
617 
618 	fam10h_check_enable_mmcfg();
619 #endif
620 
621 	/*
622 	 * Disable GART TLB Walk Errors on Fam10h. We do this here because this
623 	 * is always needed when GART is enabled, even in a kernel which has no
624 	 * MCE support built in. BIOS should disable GartTlbWlk Errors already.
625 	 * If it doesn't, we do it here as suggested by the BKDG.
626 	 *
627 	 * Fixes: https://bugzilla.kernel.org/show_bug.cgi?id=33012
628 	 */
629 	msr_set_bit(MSR_AMD64_MCx_MASK(4), 10);
630 
631 	/*
632 	 * On family 10h BIOS may not have properly enabled WC+ support, causing
633 	 * it to be converted to CD memtype. This may result in performance
634 	 * degradation for certain nested-paging guests. Prevent this conversion
635 	 * by clearing bit 24 in MSR_AMD64_BU_CFG2.
636 	 *
637 	 * NOTE: we want to use the _safe accessors so as not to #GP kvm
638 	 * guests on older kvm hosts.
639 	 */
640 	msr_clear_bit(MSR_AMD64_BU_CFG2, 24);
641 
642 	if (cpu_has_amd_erratum(c, amd_erratum_383))
643 		set_cpu_bug(c, X86_BUG_AMD_TLB_MMATCH);
644 }
645 
646 static void init_amd_bd(struct cpuinfo_x86 *c)
647 {
648 	u64 value;
649 
650 	/* re-enable TopologyExtensions if switched off by BIOS */
651 	if ((c->x86_model >= 0x10) && (c->x86_model <= 0x1f) &&
652 	    !cpu_has(c, X86_FEATURE_TOPOEXT)) {
653 
654 		if (msr_set_bit(0xc0011005, 54) > 0) {
655 			rdmsrl(0xc0011005, value);
656 			if (value & BIT_64(54)) {
657 				set_cpu_cap(c, X86_FEATURE_TOPOEXT);
658 				pr_info(FW_INFO "CPU: Re-enabling disabled Topology Extensions Support.\n");
659 			}
660 		}
661 	}
662 
663 	/*
664 	 * The way access filter has a performance penalty on some workloads.
665 	 * Disable it on the affected CPUs.
666 	 */
667 	if ((c->x86_model >= 0x02) && (c->x86_model < 0x20)) {
668 		if (!rdmsrl_safe(0xc0011021, &value) && !(value & 0x1E)) {
669 			value |= 0x1E;
670 			wrmsrl_safe(0xc0011021, value);
671 		}
672 	}
673 }
674 
675 static void init_amd(struct cpuinfo_x86 *c)
676 {
677 	u32 dummy;
678 
679 	early_init_amd(c);
680 
681 	/*
682 	 * Bit 31 in normal CPUID used for nonstandard 3DNow ID;
683 	 * 3DNow is IDd by bit 31 in extended CPUID (1*32+31) anyway
684 	 */
685 	clear_cpu_cap(c, 0*32+31);
686 
687 	if (c->x86 >= 0x10)
688 		set_cpu_cap(c, X86_FEATURE_REP_GOOD);
689 
690 	/* get apicid instead of initial apic id from cpuid */
691 	c->apicid = hard_smp_processor_id();
692 
693 	/* K6s reports MCEs but don't actually have all the MSRs */
694 	if (c->x86 < 6)
695 		clear_cpu_cap(c, X86_FEATURE_MCE);
696 
697 	switch (c->x86) {
698 	case 4:    init_amd_k5(c); break;
699 	case 5:    init_amd_k6(c); break;
700 	case 6:	   init_amd_k7(c); break;
701 	case 0xf:  init_amd_k8(c); break;
702 	case 0x10: init_amd_gh(c); break;
703 	case 0x15: init_amd_bd(c); break;
704 	}
705 
706 	/* Enable workaround for FXSAVE leak */
707 	if (c->x86 >= 6)
708 		set_cpu_bug(c, X86_BUG_FXSAVE_LEAK);
709 
710 	cpu_detect_cache_sizes(c);
711 
712 	/* Multi core CPU? */
713 	if (c->extended_cpuid_level >= 0x80000008) {
714 		amd_detect_cmp(c);
715 		srat_detect_node(c);
716 	}
717 
718 #ifdef CONFIG_X86_32
719 	detect_ht(c);
720 #endif
721 
722 	init_amd_cacheinfo(c);
723 
724 	if (c->x86 >= 0xf)
725 		set_cpu_cap(c, X86_FEATURE_K8);
726 
727 	if (cpu_has_xmm2) {
728 		/* MFENCE stops RDTSC speculation */
729 		set_cpu_cap(c, X86_FEATURE_MFENCE_RDTSC);
730 	}
731 
732 	/*
733 	 * Family 0x12 and above processors have APIC timer
734 	 * running in deep C states.
735 	 */
736 	if (c->x86 > 0x11)
737 		set_cpu_cap(c, X86_FEATURE_ARAT);
738 
739 	if (cpu_has_amd_erratum(c, amd_erratum_400))
740 		set_cpu_bug(c, X86_BUG_AMD_APIC_C1E);
741 
742 	rdmsr_safe(MSR_AMD64_PATCH_LEVEL, &c->microcode, &dummy);
743 
744 	/* 3DNow or LM implies PREFETCHW */
745 	if (!cpu_has(c, X86_FEATURE_3DNOWPREFETCH))
746 		if (cpu_has(c, X86_FEATURE_3DNOW) || cpu_has(c, X86_FEATURE_LM))
747 			set_cpu_cap(c, X86_FEATURE_3DNOWPREFETCH);
748 
749 	/* AMD CPUs don't reset SS attributes on SYSRET */
750 	set_cpu_bug(c, X86_BUG_SYSRET_SS_ATTRS);
751 }
752 
753 #ifdef CONFIG_X86_32
754 static unsigned int amd_size_cache(struct cpuinfo_x86 *c, unsigned int size)
755 {
756 	/* AMD errata T13 (order #21922) */
757 	if ((c->x86 == 6)) {
758 		/* Duron Rev A0 */
759 		if (c->x86_model == 3 && c->x86_mask == 0)
760 			size = 64;
761 		/* Tbird rev A1/A2 */
762 		if (c->x86_model == 4 &&
763 			(c->x86_mask == 0 || c->x86_mask == 1))
764 			size = 256;
765 	}
766 	return size;
767 }
768 #endif
769 
770 static void cpu_detect_tlb_amd(struct cpuinfo_x86 *c)
771 {
772 	u32 ebx, eax, ecx, edx;
773 	u16 mask = 0xfff;
774 
775 	if (c->x86 < 0xf)
776 		return;
777 
778 	if (c->extended_cpuid_level < 0x80000006)
779 		return;
780 
781 	cpuid(0x80000006, &eax, &ebx, &ecx, &edx);
782 
783 	tlb_lld_4k[ENTRIES] = (ebx >> 16) & mask;
784 	tlb_lli_4k[ENTRIES] = ebx & mask;
785 
786 	/*
787 	 * K8 doesn't have 2M/4M entries in the L2 TLB so read out the L1 TLB
788 	 * characteristics from the CPUID function 0x80000005 instead.
789 	 */
790 	if (c->x86 == 0xf) {
791 		cpuid(0x80000005, &eax, &ebx, &ecx, &edx);
792 		mask = 0xff;
793 	}
794 
795 	/* Handle DTLB 2M and 4M sizes, fall back to L1 if L2 is disabled */
796 	if (!((eax >> 16) & mask))
797 		tlb_lld_2m[ENTRIES] = (cpuid_eax(0x80000005) >> 16) & 0xff;
798 	else
799 		tlb_lld_2m[ENTRIES] = (eax >> 16) & mask;
800 
801 	/* a 4M entry uses two 2M entries */
802 	tlb_lld_4m[ENTRIES] = tlb_lld_2m[ENTRIES] >> 1;
803 
804 	/* Handle ITLB 2M and 4M sizes, fall back to L1 if L2 is disabled */
805 	if (!(eax & mask)) {
806 		/* Erratum 658 */
807 		if (c->x86 == 0x15 && c->x86_model <= 0x1f) {
808 			tlb_lli_2m[ENTRIES] = 1024;
809 		} else {
810 			cpuid(0x80000005, &eax, &ebx, &ecx, &edx);
811 			tlb_lli_2m[ENTRIES] = eax & 0xff;
812 		}
813 	} else
814 		tlb_lli_2m[ENTRIES] = eax & mask;
815 
816 	tlb_lli_4m[ENTRIES] = tlb_lli_2m[ENTRIES] >> 1;
817 }
818 
819 static const struct cpu_dev amd_cpu_dev = {
820 	.c_vendor	= "AMD",
821 	.c_ident	= { "AuthenticAMD" },
822 #ifdef CONFIG_X86_32
823 	.legacy_models = {
824 		{ .family = 4, .model_names =
825 		  {
826 			  [3] = "486 DX/2",
827 			  [7] = "486 DX/2-WB",
828 			  [8] = "486 DX/4",
829 			  [9] = "486 DX/4-WB",
830 			  [14] = "Am5x86-WT",
831 			  [15] = "Am5x86-WB"
832 		  }
833 		},
834 	},
835 	.legacy_cache_size = amd_size_cache,
836 #endif
837 	.c_early_init   = early_init_amd,
838 	.c_detect_tlb	= cpu_detect_tlb_amd,
839 	.c_bsp_init	= bsp_init_amd,
840 	.c_init		= init_amd,
841 	.c_x86_vendor	= X86_VENDOR_AMD,
842 };
843 
844 cpu_dev_register(amd_cpu_dev);
845 
846 /*
847  * AMD errata checking
848  *
849  * Errata are defined as arrays of ints using the AMD_LEGACY_ERRATUM() or
850  * AMD_OSVW_ERRATUM() macros. The latter is intended for newer errata that
851  * have an OSVW id assigned, which it takes as first argument. Both take a
852  * variable number of family-specific model-stepping ranges created by
853  * AMD_MODEL_RANGE().
854  *
855  * Example:
856  *
857  * const int amd_erratum_319[] =
858  *	AMD_LEGACY_ERRATUM(AMD_MODEL_RANGE(0x10, 0x2, 0x1, 0x4, 0x2),
859  *			   AMD_MODEL_RANGE(0x10, 0x8, 0x0, 0x8, 0x0),
860  *			   AMD_MODEL_RANGE(0x10, 0x9, 0x0, 0x9, 0x0));
861  */
862 
863 #define AMD_LEGACY_ERRATUM(...)		{ -1, __VA_ARGS__, 0 }
864 #define AMD_OSVW_ERRATUM(osvw_id, ...)	{ osvw_id, __VA_ARGS__, 0 }
865 #define AMD_MODEL_RANGE(f, m_start, s_start, m_end, s_end) \
866 	((f << 24) | (m_start << 16) | (s_start << 12) | (m_end << 4) | (s_end))
867 #define AMD_MODEL_RANGE_FAMILY(range)	(((range) >> 24) & 0xff)
868 #define AMD_MODEL_RANGE_START(range)	(((range) >> 12) & 0xfff)
869 #define AMD_MODEL_RANGE_END(range)	((range) & 0xfff)
870 
871 static const int amd_erratum_400[] =
872 	AMD_OSVW_ERRATUM(1, AMD_MODEL_RANGE(0xf, 0x41, 0x2, 0xff, 0xf),
873 			    AMD_MODEL_RANGE(0x10, 0x2, 0x1, 0xff, 0xf));
874 
875 static const int amd_erratum_383[] =
876 	AMD_OSVW_ERRATUM(3, AMD_MODEL_RANGE(0x10, 0, 0, 0xff, 0xf));
877 
878 
879 static bool cpu_has_amd_erratum(struct cpuinfo_x86 *cpu, const int *erratum)
880 {
881 	int osvw_id = *erratum++;
882 	u32 range;
883 	u32 ms;
884 
885 	if (osvw_id >= 0 && osvw_id < 65536 &&
886 	    cpu_has(cpu, X86_FEATURE_OSVW)) {
887 		u64 osvw_len;
888 
889 		rdmsrl(MSR_AMD64_OSVW_ID_LENGTH, osvw_len);
890 		if (osvw_id < osvw_len) {
891 			u64 osvw_bits;
892 
893 			rdmsrl(MSR_AMD64_OSVW_STATUS + (osvw_id >> 6),
894 			    osvw_bits);
895 			return osvw_bits & (1ULL << (osvw_id & 0x3f));
896 		}
897 	}
898 
899 	/* OSVW unavailable or ID unknown, match family-model-stepping range */
900 	ms = (cpu->x86_model << 4) | cpu->x86_mask;
901 	while ((range = *erratum++))
902 		if ((cpu->x86 == AMD_MODEL_RANGE_FAMILY(range)) &&
903 		    (ms >= AMD_MODEL_RANGE_START(range)) &&
904 		    (ms <= AMD_MODEL_RANGE_END(range)))
905 			return true;
906 
907 	return false;
908 }
909 
910 void set_dr_addr_mask(unsigned long mask, int dr)
911 {
912 	if (!cpu_has_bpext)
913 		return;
914 
915 	switch (dr) {
916 	case 0:
917 		wrmsr(MSR_F16H_DR0_ADDR_MASK, mask, 0);
918 		break;
919 	case 1:
920 	case 2:
921 	case 3:
922 		wrmsr(MSR_F16H_DR1_ADDR_MASK - 1 + dr, mask, 0);
923 		break;
924 	default:
925 		break;
926 	}
927 }
928