xref: /openbmc/linux/arch/x86/kernel/apic/apic.c (revision c323d95f)
1f62bae50SIngo Molnar /*
2f62bae50SIngo Molnar  *	Local APIC handling, local APIC timers
3f62bae50SIngo Molnar  *
4f62bae50SIngo Molnar  *	(c) 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
5f62bae50SIngo Molnar  *
6f62bae50SIngo Molnar  *	Fixes
7f62bae50SIngo Molnar  *	Maciej W. Rozycki	:	Bits for genuine 82489DX APICs;
8f62bae50SIngo Molnar  *					thanks to Eric Gilmore
9f62bae50SIngo Molnar  *					and Rolf G. Tews
10f62bae50SIngo Molnar  *					for testing these extensively.
11f62bae50SIngo Molnar  *	Maciej W. Rozycki	:	Various updates and fixes.
12f62bae50SIngo Molnar  *	Mikael Pettersson	:	Power Management for UP-APIC.
13f62bae50SIngo Molnar  *	Pavel Machek and
14f62bae50SIngo Molnar  *	Mikael Pettersson	:	PM converted to driver model.
15f62bae50SIngo Molnar  */
16f62bae50SIngo Molnar 
17a63eaf34SPaul Mackerras #include <linux/perf_counter.h>
18f62bae50SIngo Molnar #include <linux/kernel_stat.h>
19f62bae50SIngo Molnar #include <linux/mc146818rtc.h>
20f62bae50SIngo Molnar #include <linux/acpi_pmtmr.h>
21f62bae50SIngo Molnar #include <linux/clockchips.h>
22f62bae50SIngo Molnar #include <linux/interrupt.h>
23f62bae50SIngo Molnar #include <linux/bootmem.h>
24f62bae50SIngo Molnar #include <linux/ftrace.h>
25f62bae50SIngo Molnar #include <linux/ioport.h>
26f62bae50SIngo Molnar #include <linux/module.h>
27f62bae50SIngo Molnar #include <linux/sysdev.h>
28f62bae50SIngo Molnar #include <linux/delay.h>
29f62bae50SIngo Molnar #include <linux/timex.h>
30f62bae50SIngo Molnar #include <linux/dmar.h>
31f62bae50SIngo Molnar #include <linux/init.h>
32f62bae50SIngo Molnar #include <linux/cpu.h>
33f62bae50SIngo Molnar #include <linux/dmi.h>
34f62bae50SIngo Molnar #include <linux/nmi.h>
35f62bae50SIngo Molnar #include <linux/smp.h>
36f62bae50SIngo Molnar #include <linux/mm.h>
37f62bae50SIngo Molnar 
380b6de009SIngo Molnar #include <asm/perf_counter.h>
39f62bae50SIngo Molnar #include <asm/pgalloc.h>
40f62bae50SIngo Molnar #include <asm/atomic.h>
41f62bae50SIngo Molnar #include <asm/mpspec.h>
42f62bae50SIngo Molnar #include <asm/i8253.h>
43f62bae50SIngo Molnar #include <asm/i8259.h>
44f62bae50SIngo Molnar #include <asm/proto.h>
45f62bae50SIngo Molnar #include <asm/apic.h>
46f62bae50SIngo Molnar #include <asm/desc.h>
47f62bae50SIngo Molnar #include <asm/hpet.h>
48f62bae50SIngo Molnar #include <asm/idle.h>
49f62bae50SIngo Molnar #include <asm/mtrr.h>
50f62bae50SIngo Molnar #include <asm/smp.h>
51638bee71SH. Peter Anvin #include <asm/mce.h>
52f62bae50SIngo Molnar 
53f62bae50SIngo Molnar unsigned int num_processors;
54f62bae50SIngo Molnar 
55f62bae50SIngo Molnar unsigned disabled_cpus __cpuinitdata;
56f62bae50SIngo Molnar 
57f62bae50SIngo Molnar /* Processor that is doing the boot up */
58f62bae50SIngo Molnar unsigned int boot_cpu_physical_apicid = -1U;
59f62bae50SIngo Molnar 
60f62bae50SIngo Molnar /*
61f62bae50SIngo Molnar  * The highest APIC ID seen during enumeration.
62f62bae50SIngo Molnar  *
63f62bae50SIngo Molnar  * This determines the messaging protocol we can use: if all APIC IDs
64f62bae50SIngo Molnar  * are in the 0 ... 7 range, then we can use logical addressing which
65f62bae50SIngo Molnar  * has some performance advantages (better broadcasting).
66f62bae50SIngo Molnar  *
67f62bae50SIngo Molnar  * If there's an APIC ID above 8, we use physical addressing.
68f62bae50SIngo Molnar  */
69f62bae50SIngo Molnar unsigned int max_physical_apicid;
70f62bae50SIngo Molnar 
71f62bae50SIngo Molnar /*
72f62bae50SIngo Molnar  * Bitmask of physically existing CPUs:
73f62bae50SIngo Molnar  */
74f62bae50SIngo Molnar physid_mask_t phys_cpu_present_map;
75f62bae50SIngo Molnar 
76f62bae50SIngo Molnar /*
77f62bae50SIngo Molnar  * Map cpu index to physical APIC ID
78f62bae50SIngo Molnar  */
79f62bae50SIngo Molnar DEFINE_EARLY_PER_CPU(u16, x86_cpu_to_apicid, BAD_APICID);
80f62bae50SIngo Molnar DEFINE_EARLY_PER_CPU(u16, x86_bios_cpu_apicid, BAD_APICID);
81f62bae50SIngo Molnar EXPORT_EARLY_PER_CPU_SYMBOL(x86_cpu_to_apicid);
82f62bae50SIngo Molnar EXPORT_EARLY_PER_CPU_SYMBOL(x86_bios_cpu_apicid);
83f62bae50SIngo Molnar 
84f62bae50SIngo Molnar #ifdef CONFIG_X86_32
85f62bae50SIngo Molnar /*
86f62bae50SIngo Molnar  * Knob to control our willingness to enable the local APIC.
87f62bae50SIngo Molnar  *
88f62bae50SIngo Molnar  * +1=force-enable
89f62bae50SIngo Molnar  */
90f62bae50SIngo Molnar static int force_enable_local_apic;
91f62bae50SIngo Molnar /*
92f62bae50SIngo Molnar  * APIC command line parameters
93f62bae50SIngo Molnar  */
94f62bae50SIngo Molnar static int __init parse_lapic(char *arg)
95f62bae50SIngo Molnar {
96f62bae50SIngo Molnar 	force_enable_local_apic = 1;
97f62bae50SIngo Molnar 	return 0;
98f62bae50SIngo Molnar }
99f62bae50SIngo Molnar early_param("lapic", parse_lapic);
100f62bae50SIngo Molnar /* Local APIC was disabled by the BIOS and enabled by the kernel */
101f62bae50SIngo Molnar static int enabled_via_apicbase;
102f62bae50SIngo Molnar 
103f62bae50SIngo Molnar #endif
104f62bae50SIngo Molnar 
105f62bae50SIngo Molnar #ifdef CONFIG_X86_64
106f62bae50SIngo Molnar static int apic_calibrate_pmtmr __initdata;
107f62bae50SIngo Molnar static __init int setup_apicpmtimer(char *s)
108f62bae50SIngo Molnar {
109f62bae50SIngo Molnar 	apic_calibrate_pmtmr = 1;
110f62bae50SIngo Molnar 	notsc_setup(NULL);
111f62bae50SIngo Molnar 	return 0;
112f62bae50SIngo Molnar }
113f62bae50SIngo Molnar __setup("apicpmtimer", setup_apicpmtimer);
114f62bae50SIngo Molnar #endif
115f62bae50SIngo Molnar 
116f62bae50SIngo Molnar #ifdef CONFIG_X86_X2APIC
117f62bae50SIngo Molnar int x2apic;
118f62bae50SIngo Molnar /* x2apic enabled before OS handover */
119f62bae50SIngo Molnar static int x2apic_preenabled;
120f62bae50SIngo Molnar static int disable_x2apic;
121f62bae50SIngo Molnar static __init int setup_nox2apic(char *str)
122f62bae50SIngo Molnar {
123f62bae50SIngo Molnar 	disable_x2apic = 1;
124f62bae50SIngo Molnar 	setup_clear_cpu_cap(X86_FEATURE_X2APIC);
125f62bae50SIngo Molnar 	return 0;
126f62bae50SIngo Molnar }
127f62bae50SIngo Molnar early_param("nox2apic", setup_nox2apic);
128f62bae50SIngo Molnar #endif
129f62bae50SIngo Molnar 
130f62bae50SIngo Molnar unsigned long mp_lapic_addr;
131f62bae50SIngo Molnar int disable_apic;
132f62bae50SIngo Molnar /* Disable local APIC timer from the kernel commandline or via dmi quirk */
133f62bae50SIngo Molnar static int disable_apic_timer __cpuinitdata;
134f62bae50SIngo Molnar /* Local APIC timer works in C2 */
135f62bae50SIngo Molnar int local_apic_timer_c2_ok;
136f62bae50SIngo Molnar EXPORT_SYMBOL_GPL(local_apic_timer_c2_ok);
137f62bae50SIngo Molnar 
138f62bae50SIngo Molnar int first_system_vector = 0xfe;
139f62bae50SIngo Molnar 
140f62bae50SIngo Molnar /*
141f62bae50SIngo Molnar  * Debug level, exported for io_apic.c
142f62bae50SIngo Molnar  */
143f62bae50SIngo Molnar unsigned int apic_verbosity;
144f62bae50SIngo Molnar 
145f62bae50SIngo Molnar int pic_mode;
146f62bae50SIngo Molnar 
147f62bae50SIngo Molnar /* Have we found an MP table */
148f62bae50SIngo Molnar int smp_found_config;
149f62bae50SIngo Molnar 
150f62bae50SIngo Molnar static struct resource lapic_resource = {
151f62bae50SIngo Molnar 	.name = "Local APIC",
152f62bae50SIngo Molnar 	.flags = IORESOURCE_MEM | IORESOURCE_BUSY,
153f62bae50SIngo Molnar };
154f62bae50SIngo Molnar 
155f62bae50SIngo Molnar static unsigned int calibration_result;
156f62bae50SIngo Molnar 
157f62bae50SIngo Molnar static int lapic_next_event(unsigned long delta,
158f62bae50SIngo Molnar 			    struct clock_event_device *evt);
159f62bae50SIngo Molnar static void lapic_timer_setup(enum clock_event_mode mode,
160f62bae50SIngo Molnar 			      struct clock_event_device *evt);
161f62bae50SIngo Molnar static void lapic_timer_broadcast(const struct cpumask *mask);
162f62bae50SIngo Molnar static void apic_pm_activate(void);
163f62bae50SIngo Molnar 
164f62bae50SIngo Molnar /*
165f62bae50SIngo Molnar  * The local apic timer can be used for any function which is CPU local.
166f62bae50SIngo Molnar  */
167f62bae50SIngo Molnar static struct clock_event_device lapic_clockevent = {
168f62bae50SIngo Molnar 	.name		= "lapic",
169f62bae50SIngo Molnar 	.features	= CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT
170f62bae50SIngo Molnar 			| CLOCK_EVT_FEAT_C3STOP | CLOCK_EVT_FEAT_DUMMY,
171f62bae50SIngo Molnar 	.shift		= 32,
172f62bae50SIngo Molnar 	.set_mode	= lapic_timer_setup,
173f62bae50SIngo Molnar 	.set_next_event	= lapic_next_event,
174f62bae50SIngo Molnar 	.broadcast	= lapic_timer_broadcast,
175f62bae50SIngo Molnar 	.rating		= 100,
176f62bae50SIngo Molnar 	.irq		= -1,
177f62bae50SIngo Molnar };
178f62bae50SIngo Molnar static DEFINE_PER_CPU(struct clock_event_device, lapic_events);
179f62bae50SIngo Molnar 
180f62bae50SIngo Molnar static unsigned long apic_phys;
181f62bae50SIngo Molnar 
182f62bae50SIngo Molnar /*
183f62bae50SIngo Molnar  * Get the LAPIC version
184f62bae50SIngo Molnar  */
185f62bae50SIngo Molnar static inline int lapic_get_version(void)
186f62bae50SIngo Molnar {
187f62bae50SIngo Molnar 	return GET_APIC_VERSION(apic_read(APIC_LVR));
188f62bae50SIngo Molnar }
189f62bae50SIngo Molnar 
190f62bae50SIngo Molnar /*
191f62bae50SIngo Molnar  * Check, if the APIC is integrated or a separate chip
192f62bae50SIngo Molnar  */
193f62bae50SIngo Molnar static inline int lapic_is_integrated(void)
194f62bae50SIngo Molnar {
195f62bae50SIngo Molnar #ifdef CONFIG_X86_64
196f62bae50SIngo Molnar 	return 1;
197f62bae50SIngo Molnar #else
198f62bae50SIngo Molnar 	return APIC_INTEGRATED(lapic_get_version());
199f62bae50SIngo Molnar #endif
200f62bae50SIngo Molnar }
201f62bae50SIngo Molnar 
202f62bae50SIngo Molnar /*
203f62bae50SIngo Molnar  * Check, whether this is a modern or a first generation APIC
204f62bae50SIngo Molnar  */
205f62bae50SIngo Molnar static int modern_apic(void)
206f62bae50SIngo Molnar {
207f62bae50SIngo Molnar 	/* AMD systems use old APIC versions, so check the CPU */
208f62bae50SIngo Molnar 	if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD &&
209f62bae50SIngo Molnar 	    boot_cpu_data.x86 >= 0xf)
210f62bae50SIngo Molnar 		return 1;
211f62bae50SIngo Molnar 	return lapic_get_version() >= 0x14;
212f62bae50SIngo Molnar }
213f62bae50SIngo Molnar 
214f62bae50SIngo Molnar void native_apic_wait_icr_idle(void)
215f62bae50SIngo Molnar {
216f62bae50SIngo Molnar 	while (apic_read(APIC_ICR) & APIC_ICR_BUSY)
217f62bae50SIngo Molnar 		cpu_relax();
218f62bae50SIngo Molnar }
219f62bae50SIngo Molnar 
220f62bae50SIngo Molnar u32 native_safe_apic_wait_icr_idle(void)
221f62bae50SIngo Molnar {
222f62bae50SIngo Molnar 	u32 send_status;
223f62bae50SIngo Molnar 	int timeout;
224f62bae50SIngo Molnar 
225f62bae50SIngo Molnar 	timeout = 0;
226f62bae50SIngo Molnar 	do {
227f62bae50SIngo Molnar 		send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
228f62bae50SIngo Molnar 		if (!send_status)
229f62bae50SIngo Molnar 			break;
230f62bae50SIngo Molnar 		udelay(100);
231f62bae50SIngo Molnar 	} while (timeout++ < 1000);
232f62bae50SIngo Molnar 
233f62bae50SIngo Molnar 	return send_status;
234f62bae50SIngo Molnar }
235f62bae50SIngo Molnar 
236f62bae50SIngo Molnar void native_apic_icr_write(u32 low, u32 id)
237f62bae50SIngo Molnar {
238f62bae50SIngo Molnar 	apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(id));
239f62bae50SIngo Molnar 	apic_write(APIC_ICR, low);
240f62bae50SIngo Molnar }
241f62bae50SIngo Molnar 
242f62bae50SIngo Molnar u64 native_apic_icr_read(void)
243f62bae50SIngo Molnar {
244f62bae50SIngo Molnar 	u32 icr1, icr2;
245f62bae50SIngo Molnar 
246f62bae50SIngo Molnar 	icr2 = apic_read(APIC_ICR2);
247f62bae50SIngo Molnar 	icr1 = apic_read(APIC_ICR);
248f62bae50SIngo Molnar 
249f62bae50SIngo Molnar 	return icr1 | ((u64)icr2 << 32);
250f62bae50SIngo Molnar }
251f62bae50SIngo Molnar 
252f62bae50SIngo Molnar /**
253f62bae50SIngo Molnar  * enable_NMI_through_LVT0 - enable NMI through local vector table 0
254f62bae50SIngo Molnar  */
255f62bae50SIngo Molnar void __cpuinit enable_NMI_through_LVT0(void)
256f62bae50SIngo Molnar {
257f62bae50SIngo Molnar 	unsigned int v;
258f62bae50SIngo Molnar 
259f62bae50SIngo Molnar 	/* unmask and set to NMI */
260f62bae50SIngo Molnar 	v = APIC_DM_NMI;
261f62bae50SIngo Molnar 
262f62bae50SIngo Molnar 	/* Level triggered for 82489DX (32bit mode) */
263f62bae50SIngo Molnar 	if (!lapic_is_integrated())
264f62bae50SIngo Molnar 		v |= APIC_LVT_LEVEL_TRIGGER;
265f62bae50SIngo Molnar 
266f62bae50SIngo Molnar 	apic_write(APIC_LVT0, v);
267f62bae50SIngo Molnar }
268f62bae50SIngo Molnar 
269f62bae50SIngo Molnar #ifdef CONFIG_X86_32
270f62bae50SIngo Molnar /**
271f62bae50SIngo Molnar  * get_physical_broadcast - Get number of physical broadcast IDs
272f62bae50SIngo Molnar  */
273f62bae50SIngo Molnar int get_physical_broadcast(void)
274f62bae50SIngo Molnar {
275f62bae50SIngo Molnar 	return modern_apic() ? 0xff : 0xf;
276f62bae50SIngo Molnar }
277f62bae50SIngo Molnar #endif
278f62bae50SIngo Molnar 
279f62bae50SIngo Molnar /**
280f62bae50SIngo Molnar  * lapic_get_maxlvt - get the maximum number of local vector table entries
281f62bae50SIngo Molnar  */
282f62bae50SIngo Molnar int lapic_get_maxlvt(void)
283f62bae50SIngo Molnar {
284f62bae50SIngo Molnar 	unsigned int v;
285f62bae50SIngo Molnar 
286f62bae50SIngo Molnar 	v = apic_read(APIC_LVR);
287f62bae50SIngo Molnar 	/*
288f62bae50SIngo Molnar 	 * - we always have APIC integrated on 64bit mode
289f62bae50SIngo Molnar 	 * - 82489DXs do not report # of LVT entries
290f62bae50SIngo Molnar 	 */
291f62bae50SIngo Molnar 	return APIC_INTEGRATED(GET_APIC_VERSION(v)) ? GET_APIC_MAXLVT(v) : 2;
292f62bae50SIngo Molnar }
293f62bae50SIngo Molnar 
294f62bae50SIngo Molnar /*
295f62bae50SIngo Molnar  * Local APIC timer
296f62bae50SIngo Molnar  */
297f62bae50SIngo Molnar 
298f62bae50SIngo Molnar /* Clock divisor */
299f62bae50SIngo Molnar #define APIC_DIVISOR 16
300f62bae50SIngo Molnar 
301f62bae50SIngo Molnar /*
302f62bae50SIngo Molnar  * This function sets up the local APIC timer, with a timeout of
303f62bae50SIngo Molnar  * 'clocks' APIC bus clock. During calibration we actually call
304f62bae50SIngo Molnar  * this function twice on the boot CPU, once with a bogus timeout
305f62bae50SIngo Molnar  * value, second time for real. The other (noncalibrating) CPUs
306f62bae50SIngo Molnar  * call this function only once, with the real, calibrated value.
307f62bae50SIngo Molnar  *
308f62bae50SIngo Molnar  * We do reads before writes even if unnecessary, to get around the
309f62bae50SIngo Molnar  * P5 APIC double write bug.
310f62bae50SIngo Molnar  */
311f62bae50SIngo Molnar static void __setup_APIC_LVTT(unsigned int clocks, int oneshot, int irqen)
312f62bae50SIngo Molnar {
313f62bae50SIngo Molnar 	unsigned int lvtt_value, tmp_value;
314f62bae50SIngo Molnar 
315f62bae50SIngo Molnar 	lvtt_value = LOCAL_TIMER_VECTOR;
316f62bae50SIngo Molnar 	if (!oneshot)
317f62bae50SIngo Molnar 		lvtt_value |= APIC_LVT_TIMER_PERIODIC;
318f62bae50SIngo Molnar 	if (!lapic_is_integrated())
319f62bae50SIngo Molnar 		lvtt_value |= SET_APIC_TIMER_BASE(APIC_TIMER_BASE_DIV);
320f62bae50SIngo Molnar 
321f62bae50SIngo Molnar 	if (!irqen)
322f62bae50SIngo Molnar 		lvtt_value |= APIC_LVT_MASKED;
323f62bae50SIngo Molnar 
324f62bae50SIngo Molnar 	apic_write(APIC_LVTT, lvtt_value);
325f62bae50SIngo Molnar 
326f62bae50SIngo Molnar 	/*
327f62bae50SIngo Molnar 	 * Divide PICLK by 16
328f62bae50SIngo Molnar 	 */
329f62bae50SIngo Molnar 	tmp_value = apic_read(APIC_TDCR);
330f62bae50SIngo Molnar 	apic_write(APIC_TDCR,
331f62bae50SIngo Molnar 		(tmp_value & ~(APIC_TDR_DIV_1 | APIC_TDR_DIV_TMBASE)) |
332f62bae50SIngo Molnar 		APIC_TDR_DIV_16);
333f62bae50SIngo Molnar 
334f62bae50SIngo Molnar 	if (!oneshot)
335f62bae50SIngo Molnar 		apic_write(APIC_TMICT, clocks / APIC_DIVISOR);
336f62bae50SIngo Molnar }
337f62bae50SIngo Molnar 
338f62bae50SIngo Molnar /*
339f62bae50SIngo Molnar  * Setup extended LVT, AMD specific (K8, family 10h)
340f62bae50SIngo Molnar  *
341f62bae50SIngo Molnar  * Vector mappings are hard coded. On K8 only offset 0 (APIC500) and
342f62bae50SIngo Molnar  * MCE interrupts are supported. Thus MCE offset must be set to 0.
343f62bae50SIngo Molnar  *
344f62bae50SIngo Molnar  * If mask=1, the LVT entry does not generate interrupts while mask=0
345f62bae50SIngo Molnar  * enables the vector. See also the BKDGs.
346f62bae50SIngo Molnar  */
347f62bae50SIngo Molnar 
348f62bae50SIngo Molnar #define APIC_EILVT_LVTOFF_MCE 0
349f62bae50SIngo Molnar #define APIC_EILVT_LVTOFF_IBS 1
350f62bae50SIngo Molnar 
351f62bae50SIngo Molnar static void setup_APIC_eilvt(u8 lvt_off, u8 vector, u8 msg_type, u8 mask)
352f62bae50SIngo Molnar {
353f62bae50SIngo Molnar 	unsigned long reg = (lvt_off << 4) + APIC_EILVT0;
354f62bae50SIngo Molnar 	unsigned int  v   = (mask << 16) | (msg_type << 8) | vector;
355f62bae50SIngo Molnar 
356f62bae50SIngo Molnar 	apic_write(reg, v);
357f62bae50SIngo Molnar }
358f62bae50SIngo Molnar 
359f62bae50SIngo Molnar u8 setup_APIC_eilvt_mce(u8 vector, u8 msg_type, u8 mask)
360f62bae50SIngo Molnar {
361f62bae50SIngo Molnar 	setup_APIC_eilvt(APIC_EILVT_LVTOFF_MCE, vector, msg_type, mask);
362f62bae50SIngo Molnar 	return APIC_EILVT_LVTOFF_MCE;
363f62bae50SIngo Molnar }
364f62bae50SIngo Molnar 
365f62bae50SIngo Molnar u8 setup_APIC_eilvt_ibs(u8 vector, u8 msg_type, u8 mask)
366f62bae50SIngo Molnar {
367f62bae50SIngo Molnar 	setup_APIC_eilvt(APIC_EILVT_LVTOFF_IBS, vector, msg_type, mask);
368f62bae50SIngo Molnar 	return APIC_EILVT_LVTOFF_IBS;
369f62bae50SIngo Molnar }
370f62bae50SIngo Molnar EXPORT_SYMBOL_GPL(setup_APIC_eilvt_ibs);
371f62bae50SIngo Molnar 
372f62bae50SIngo Molnar /*
373f62bae50SIngo Molnar  * Program the next event, relative to now
374f62bae50SIngo Molnar  */
375f62bae50SIngo Molnar static int lapic_next_event(unsigned long delta,
376f62bae50SIngo Molnar 			    struct clock_event_device *evt)
377f62bae50SIngo Molnar {
378f62bae50SIngo Molnar 	apic_write(APIC_TMICT, delta);
379f62bae50SIngo Molnar 	return 0;
380f62bae50SIngo Molnar }
381f62bae50SIngo Molnar 
382f62bae50SIngo Molnar /*
383f62bae50SIngo Molnar  * Setup the lapic timer in periodic or oneshot mode
384f62bae50SIngo Molnar  */
385f62bae50SIngo Molnar static void lapic_timer_setup(enum clock_event_mode mode,
386f62bae50SIngo Molnar 			      struct clock_event_device *evt)
387f62bae50SIngo Molnar {
388f62bae50SIngo Molnar 	unsigned long flags;
389f62bae50SIngo Molnar 	unsigned int v;
390f62bae50SIngo Molnar 
391f62bae50SIngo Molnar 	/* Lapic used as dummy for broadcast ? */
392f62bae50SIngo Molnar 	if (evt->features & CLOCK_EVT_FEAT_DUMMY)
393f62bae50SIngo Molnar 		return;
394f62bae50SIngo Molnar 
395f62bae50SIngo Molnar 	local_irq_save(flags);
396f62bae50SIngo Molnar 
397f62bae50SIngo Molnar 	switch (mode) {
398f62bae50SIngo Molnar 	case CLOCK_EVT_MODE_PERIODIC:
399f62bae50SIngo Molnar 	case CLOCK_EVT_MODE_ONESHOT:
400f62bae50SIngo Molnar 		__setup_APIC_LVTT(calibration_result,
401f62bae50SIngo Molnar 				  mode != CLOCK_EVT_MODE_PERIODIC, 1);
402f62bae50SIngo Molnar 		break;
403f62bae50SIngo Molnar 	case CLOCK_EVT_MODE_UNUSED:
404f62bae50SIngo Molnar 	case CLOCK_EVT_MODE_SHUTDOWN:
405f62bae50SIngo Molnar 		v = apic_read(APIC_LVTT);
406f62bae50SIngo Molnar 		v |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
407f62bae50SIngo Molnar 		apic_write(APIC_LVTT, v);
408f62bae50SIngo Molnar 		apic_write(APIC_TMICT, 0xffffffff);
409f62bae50SIngo Molnar 		break;
410f62bae50SIngo Molnar 	case CLOCK_EVT_MODE_RESUME:
411f62bae50SIngo Molnar 		/* Nothing to do here */
412f62bae50SIngo Molnar 		break;
413f62bae50SIngo Molnar 	}
414f62bae50SIngo Molnar 
415f62bae50SIngo Molnar 	local_irq_restore(flags);
416f62bae50SIngo Molnar }
417f62bae50SIngo Molnar 
418f62bae50SIngo Molnar /*
419f62bae50SIngo Molnar  * Local APIC timer broadcast function
420f62bae50SIngo Molnar  */
421f62bae50SIngo Molnar static void lapic_timer_broadcast(const struct cpumask *mask)
422f62bae50SIngo Molnar {
423f62bae50SIngo Molnar #ifdef CONFIG_SMP
424f62bae50SIngo Molnar 	apic->send_IPI_mask(mask, LOCAL_TIMER_VECTOR);
425f62bae50SIngo Molnar #endif
426f62bae50SIngo Molnar }
427f62bae50SIngo Molnar 
428f62bae50SIngo Molnar /*
429f62bae50SIngo Molnar  * Setup the local APIC timer for this CPU. Copy the initilized values
430f62bae50SIngo Molnar  * of the boot CPU and register the clock event in the framework.
431f62bae50SIngo Molnar  */
432f62bae50SIngo Molnar static void __cpuinit setup_APIC_timer(void)
433f62bae50SIngo Molnar {
434f62bae50SIngo Molnar 	struct clock_event_device *levt = &__get_cpu_var(lapic_events);
435f62bae50SIngo Molnar 
436db954b58SVenkatesh Pallipadi 	if (cpu_has(&current_cpu_data, X86_FEATURE_ARAT)) {
437db954b58SVenkatesh Pallipadi 		lapic_clockevent.features &= ~CLOCK_EVT_FEAT_C3STOP;
438db954b58SVenkatesh Pallipadi 		/* Make LAPIC timer preferrable over percpu HPET */
439db954b58SVenkatesh Pallipadi 		lapic_clockevent.rating = 150;
440db954b58SVenkatesh Pallipadi 	}
441db954b58SVenkatesh Pallipadi 
442f62bae50SIngo Molnar 	memcpy(levt, &lapic_clockevent, sizeof(*levt));
443f62bae50SIngo Molnar 	levt->cpumask = cpumask_of(smp_processor_id());
444f62bae50SIngo Molnar 
445f62bae50SIngo Molnar 	clockevents_register_device(levt);
446f62bae50SIngo Molnar }
447f62bae50SIngo Molnar 
448f62bae50SIngo Molnar /*
449f62bae50SIngo Molnar  * In this functions we calibrate APIC bus clocks to the external timer.
450f62bae50SIngo Molnar  *
451f62bae50SIngo Molnar  * We want to do the calibration only once since we want to have local timer
452f62bae50SIngo Molnar  * irqs syncron. CPUs connected by the same APIC bus have the very same bus
453f62bae50SIngo Molnar  * frequency.
454f62bae50SIngo Molnar  *
455f62bae50SIngo Molnar  * This was previously done by reading the PIT/HPET and waiting for a wrap
456f62bae50SIngo Molnar  * around to find out, that a tick has elapsed. I have a box, where the PIT
457f62bae50SIngo Molnar  * readout is broken, so it never gets out of the wait loop again. This was
458f62bae50SIngo Molnar  * also reported by others.
459f62bae50SIngo Molnar  *
460f62bae50SIngo Molnar  * Monitoring the jiffies value is inaccurate and the clockevents
461f62bae50SIngo Molnar  * infrastructure allows us to do a simple substitution of the interrupt
462f62bae50SIngo Molnar  * handler.
463f62bae50SIngo Molnar  *
464f62bae50SIngo Molnar  * The calibration routine also uses the pm_timer when possible, as the PIT
465f62bae50SIngo Molnar  * happens to run way too slow (factor 2.3 on my VAIO CoreDuo, which goes
466f62bae50SIngo Molnar  * back to normal later in the boot process).
467f62bae50SIngo Molnar  */
468f62bae50SIngo Molnar 
469f62bae50SIngo Molnar #define LAPIC_CAL_LOOPS		(HZ/10)
470f62bae50SIngo Molnar 
471f62bae50SIngo Molnar static __initdata int lapic_cal_loops = -1;
472f62bae50SIngo Molnar static __initdata long lapic_cal_t1, lapic_cal_t2;
473f62bae50SIngo Molnar static __initdata unsigned long long lapic_cal_tsc1, lapic_cal_tsc2;
474f62bae50SIngo Molnar static __initdata unsigned long lapic_cal_pm1, lapic_cal_pm2;
475f62bae50SIngo Molnar static __initdata unsigned long lapic_cal_j1, lapic_cal_j2;
476f62bae50SIngo Molnar 
477f62bae50SIngo Molnar /*
478f62bae50SIngo Molnar  * Temporary interrupt handler.
479f62bae50SIngo Molnar  */
480f62bae50SIngo Molnar static void __init lapic_cal_handler(struct clock_event_device *dev)
481f62bae50SIngo Molnar {
482f62bae50SIngo Molnar 	unsigned long long tsc = 0;
483f62bae50SIngo Molnar 	long tapic = apic_read(APIC_TMCCT);
484f62bae50SIngo Molnar 	unsigned long pm = acpi_pm_read_early();
485f62bae50SIngo Molnar 
486f62bae50SIngo Molnar 	if (cpu_has_tsc)
487f62bae50SIngo Molnar 		rdtscll(tsc);
488f62bae50SIngo Molnar 
489f62bae50SIngo Molnar 	switch (lapic_cal_loops++) {
490f62bae50SIngo Molnar 	case 0:
491f62bae50SIngo Molnar 		lapic_cal_t1 = tapic;
492f62bae50SIngo Molnar 		lapic_cal_tsc1 = tsc;
493f62bae50SIngo Molnar 		lapic_cal_pm1 = pm;
494f62bae50SIngo Molnar 		lapic_cal_j1 = jiffies;
495f62bae50SIngo Molnar 		break;
496f62bae50SIngo Molnar 
497f62bae50SIngo Molnar 	case LAPIC_CAL_LOOPS:
498f62bae50SIngo Molnar 		lapic_cal_t2 = tapic;
499f62bae50SIngo Molnar 		lapic_cal_tsc2 = tsc;
500f62bae50SIngo Molnar 		if (pm < lapic_cal_pm1)
501f62bae50SIngo Molnar 			pm += ACPI_PM_OVRRUN;
502f62bae50SIngo Molnar 		lapic_cal_pm2 = pm;
503f62bae50SIngo Molnar 		lapic_cal_j2 = jiffies;
504f62bae50SIngo Molnar 		break;
505f62bae50SIngo Molnar 	}
506f62bae50SIngo Molnar }
507f62bae50SIngo Molnar 
508f62bae50SIngo Molnar static int __init
509f62bae50SIngo Molnar calibrate_by_pmtimer(long deltapm, long *delta, long *deltatsc)
510f62bae50SIngo Molnar {
511f62bae50SIngo Molnar 	const long pm_100ms = PMTMR_TICKS_PER_SEC / 10;
512f62bae50SIngo Molnar 	const long pm_thresh = pm_100ms / 100;
513f62bae50SIngo Molnar 	unsigned long mult;
514f62bae50SIngo Molnar 	u64 res;
515f62bae50SIngo Molnar 
516f62bae50SIngo Molnar #ifndef CONFIG_X86_PM_TIMER
517f62bae50SIngo Molnar 	return -1;
518f62bae50SIngo Molnar #endif
519f62bae50SIngo Molnar 
520f62bae50SIngo Molnar 	apic_printk(APIC_VERBOSE, "... PM-Timer delta = %ld\n", deltapm);
521f62bae50SIngo Molnar 
522f62bae50SIngo Molnar 	/* Check, if the PM timer is available */
523f62bae50SIngo Molnar 	if (!deltapm)
524f62bae50SIngo Molnar 		return -1;
525f62bae50SIngo Molnar 
526f62bae50SIngo Molnar 	mult = clocksource_hz2mult(PMTMR_TICKS_PER_SEC, 22);
527f62bae50SIngo Molnar 
528f62bae50SIngo Molnar 	if (deltapm > (pm_100ms - pm_thresh) &&
529f62bae50SIngo Molnar 	    deltapm < (pm_100ms + pm_thresh)) {
530f62bae50SIngo Molnar 		apic_printk(APIC_VERBOSE, "... PM-Timer result ok\n");
531f62bae50SIngo Molnar 		return 0;
532f62bae50SIngo Molnar 	}
533f62bae50SIngo Molnar 
534f62bae50SIngo Molnar 	res = (((u64)deltapm) *  mult) >> 22;
535f62bae50SIngo Molnar 	do_div(res, 1000000);
536f62bae50SIngo Molnar 	pr_warning("APIC calibration not consistent "
537f62bae50SIngo Molnar 		   "with PM-Timer: %ldms instead of 100ms\n",(long)res);
538f62bae50SIngo Molnar 
539f62bae50SIngo Molnar 	/* Correct the lapic counter value */
540f62bae50SIngo Molnar 	res = (((u64)(*delta)) * pm_100ms);
541f62bae50SIngo Molnar 	do_div(res, deltapm);
542f62bae50SIngo Molnar 	pr_info("APIC delta adjusted to PM-Timer: "
543f62bae50SIngo Molnar 		"%lu (%ld)\n", (unsigned long)res, *delta);
544f62bae50SIngo Molnar 	*delta = (long)res;
545f62bae50SIngo Molnar 
546f62bae50SIngo Molnar 	/* Correct the tsc counter value */
547f62bae50SIngo Molnar 	if (cpu_has_tsc) {
548f62bae50SIngo Molnar 		res = (((u64)(*deltatsc)) * pm_100ms);
549f62bae50SIngo Molnar 		do_div(res, deltapm);
550f62bae50SIngo Molnar 		apic_printk(APIC_VERBOSE, "TSC delta adjusted to "
551f62bae50SIngo Molnar 					  "PM-Timer: %lu (%ld) \n",
552f62bae50SIngo Molnar 					(unsigned long)res, *deltatsc);
553f62bae50SIngo Molnar 		*deltatsc = (long)res;
554f62bae50SIngo Molnar 	}
555f62bae50SIngo Molnar 
556f62bae50SIngo Molnar 	return 0;
557f62bae50SIngo Molnar }
558f62bae50SIngo Molnar 
559f62bae50SIngo Molnar static int __init calibrate_APIC_clock(void)
560f62bae50SIngo Molnar {
561f62bae50SIngo Molnar 	struct clock_event_device *levt = &__get_cpu_var(lapic_events);
562f62bae50SIngo Molnar 	void (*real_handler)(struct clock_event_device *dev);
563f62bae50SIngo Molnar 	unsigned long deltaj;
564f62bae50SIngo Molnar 	long delta, deltatsc;
565f62bae50SIngo Molnar 	int pm_referenced = 0;
566f62bae50SIngo Molnar 
567f62bae50SIngo Molnar 	local_irq_disable();
568f62bae50SIngo Molnar 
569f62bae50SIngo Molnar 	/* Replace the global interrupt handler */
570f62bae50SIngo Molnar 	real_handler = global_clock_event->event_handler;
571f62bae50SIngo Molnar 	global_clock_event->event_handler = lapic_cal_handler;
572f62bae50SIngo Molnar 
573f62bae50SIngo Molnar 	/*
574f62bae50SIngo Molnar 	 * Setup the APIC counter to maximum. There is no way the lapic
575f62bae50SIngo Molnar 	 * can underflow in the 100ms detection time frame
576f62bae50SIngo Molnar 	 */
577f62bae50SIngo Molnar 	__setup_APIC_LVTT(0xffffffff, 0, 0);
578f62bae50SIngo Molnar 
579f62bae50SIngo Molnar 	/* Let the interrupts run */
580f62bae50SIngo Molnar 	local_irq_enable();
581f62bae50SIngo Molnar 
582f62bae50SIngo Molnar 	while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
583f62bae50SIngo Molnar 		cpu_relax();
584f62bae50SIngo Molnar 
585f62bae50SIngo Molnar 	local_irq_disable();
586f62bae50SIngo Molnar 
587f62bae50SIngo Molnar 	/* Restore the real event handler */
588f62bae50SIngo Molnar 	global_clock_event->event_handler = real_handler;
589f62bae50SIngo Molnar 
590f62bae50SIngo Molnar 	/* Build delta t1-t2 as apic timer counts down */
591f62bae50SIngo Molnar 	delta = lapic_cal_t1 - lapic_cal_t2;
592f62bae50SIngo Molnar 	apic_printk(APIC_VERBOSE, "... lapic delta = %ld\n", delta);
593f62bae50SIngo Molnar 
594f62bae50SIngo Molnar 	deltatsc = (long)(lapic_cal_tsc2 - lapic_cal_tsc1);
595f62bae50SIngo Molnar 
596f62bae50SIngo Molnar 	/* we trust the PM based calibration if possible */
597f62bae50SIngo Molnar 	pm_referenced = !calibrate_by_pmtimer(lapic_cal_pm2 - lapic_cal_pm1,
598f62bae50SIngo Molnar 					&delta, &deltatsc);
599f62bae50SIngo Molnar 
600f62bae50SIngo Molnar 	/* Calculate the scaled math multiplication factor */
601f62bae50SIngo Molnar 	lapic_clockevent.mult = div_sc(delta, TICK_NSEC * LAPIC_CAL_LOOPS,
602f62bae50SIngo Molnar 				       lapic_clockevent.shift);
603f62bae50SIngo Molnar 	lapic_clockevent.max_delta_ns =
604f62bae50SIngo Molnar 		clockevent_delta2ns(0x7FFFFF, &lapic_clockevent);
605f62bae50SIngo Molnar 	lapic_clockevent.min_delta_ns =
606f62bae50SIngo Molnar 		clockevent_delta2ns(0xF, &lapic_clockevent);
607f62bae50SIngo Molnar 
608f62bae50SIngo Molnar 	calibration_result = (delta * APIC_DIVISOR) / LAPIC_CAL_LOOPS;
609f62bae50SIngo Molnar 
610f62bae50SIngo Molnar 	apic_printk(APIC_VERBOSE, "..... delta %ld\n", delta);
611f62bae50SIngo Molnar 	apic_printk(APIC_VERBOSE, "..... mult: %ld\n", lapic_clockevent.mult);
612f62bae50SIngo Molnar 	apic_printk(APIC_VERBOSE, "..... calibration result: %u\n",
613f62bae50SIngo Molnar 		    calibration_result);
614f62bae50SIngo Molnar 
615f62bae50SIngo Molnar 	if (cpu_has_tsc) {
616f62bae50SIngo Molnar 		apic_printk(APIC_VERBOSE, "..... CPU clock speed is "
617f62bae50SIngo Molnar 			    "%ld.%04ld MHz.\n",
618f62bae50SIngo Molnar 			    (deltatsc / LAPIC_CAL_LOOPS) / (1000000 / HZ),
619f62bae50SIngo Molnar 			    (deltatsc / LAPIC_CAL_LOOPS) % (1000000 / HZ));
620f62bae50SIngo Molnar 	}
621f62bae50SIngo Molnar 
622f62bae50SIngo Molnar 	apic_printk(APIC_VERBOSE, "..... host bus clock speed is "
623f62bae50SIngo Molnar 		    "%u.%04u MHz.\n",
624f62bae50SIngo Molnar 		    calibration_result / (1000000 / HZ),
625f62bae50SIngo Molnar 		    calibration_result % (1000000 / HZ));
626f62bae50SIngo Molnar 
627f62bae50SIngo Molnar 	/*
628f62bae50SIngo Molnar 	 * Do a sanity check on the APIC calibration result
629f62bae50SIngo Molnar 	 */
630f62bae50SIngo Molnar 	if (calibration_result < (1000000 / HZ)) {
631f62bae50SIngo Molnar 		local_irq_enable();
632f62bae50SIngo Molnar 		pr_warning("APIC frequency too slow, disabling apic timer\n");
633f62bae50SIngo Molnar 		return -1;
634f62bae50SIngo Molnar 	}
635f62bae50SIngo Molnar 
636f62bae50SIngo Molnar 	levt->features &= ~CLOCK_EVT_FEAT_DUMMY;
637f62bae50SIngo Molnar 
638f62bae50SIngo Molnar 	/*
639f62bae50SIngo Molnar 	 * PM timer calibration failed or not turned on
640f62bae50SIngo Molnar 	 * so lets try APIC timer based calibration
641f62bae50SIngo Molnar 	 */
642f62bae50SIngo Molnar 	if (!pm_referenced) {
643f62bae50SIngo Molnar 		apic_printk(APIC_VERBOSE, "... verify APIC timer\n");
644f62bae50SIngo Molnar 
645f62bae50SIngo Molnar 		/*
646f62bae50SIngo Molnar 		 * Setup the apic timer manually
647f62bae50SIngo Molnar 		 */
648f62bae50SIngo Molnar 		levt->event_handler = lapic_cal_handler;
649f62bae50SIngo Molnar 		lapic_timer_setup(CLOCK_EVT_MODE_PERIODIC, levt);
650f62bae50SIngo Molnar 		lapic_cal_loops = -1;
651f62bae50SIngo Molnar 
652f62bae50SIngo Molnar 		/* Let the interrupts run */
653f62bae50SIngo Molnar 		local_irq_enable();
654f62bae50SIngo Molnar 
655f62bae50SIngo Molnar 		while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
656f62bae50SIngo Molnar 			cpu_relax();
657f62bae50SIngo Molnar 
658f62bae50SIngo Molnar 		/* Stop the lapic timer */
659f62bae50SIngo Molnar 		lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, levt);
660f62bae50SIngo Molnar 
661f62bae50SIngo Molnar 		/* Jiffies delta */
662f62bae50SIngo Molnar 		deltaj = lapic_cal_j2 - lapic_cal_j1;
663f62bae50SIngo Molnar 		apic_printk(APIC_VERBOSE, "... jiffies delta = %lu\n", deltaj);
664f62bae50SIngo Molnar 
665f62bae50SIngo Molnar 		/* Check, if the jiffies result is consistent */
666f62bae50SIngo Molnar 		if (deltaj >= LAPIC_CAL_LOOPS-2 && deltaj <= LAPIC_CAL_LOOPS+2)
667f62bae50SIngo Molnar 			apic_printk(APIC_VERBOSE, "... jiffies result ok\n");
668f62bae50SIngo Molnar 		else
669f62bae50SIngo Molnar 			levt->features |= CLOCK_EVT_FEAT_DUMMY;
670f62bae50SIngo Molnar 	} else
671f62bae50SIngo Molnar 		local_irq_enable();
672f62bae50SIngo Molnar 
673f62bae50SIngo Molnar 	if (levt->features & CLOCK_EVT_FEAT_DUMMY) {
674f62bae50SIngo Molnar 		pr_warning("APIC timer disabled due to verification failure\n");
675f62bae50SIngo Molnar 			return -1;
676f62bae50SIngo Molnar 	}
677f62bae50SIngo Molnar 
678f62bae50SIngo Molnar 	return 0;
679f62bae50SIngo Molnar }
680f62bae50SIngo Molnar 
681f62bae50SIngo Molnar /*
682f62bae50SIngo Molnar  * Setup the boot APIC
683f62bae50SIngo Molnar  *
684f62bae50SIngo Molnar  * Calibrate and verify the result.
685f62bae50SIngo Molnar  */
686f62bae50SIngo Molnar void __init setup_boot_APIC_clock(void)
687f62bae50SIngo Molnar {
688f62bae50SIngo Molnar 	/*
689f62bae50SIngo Molnar 	 * The local apic timer can be disabled via the kernel
690f62bae50SIngo Molnar 	 * commandline or from the CPU detection code. Register the lapic
691f62bae50SIngo Molnar 	 * timer as a dummy clock event source on SMP systems, so the
692f62bae50SIngo Molnar 	 * broadcast mechanism is used. On UP systems simply ignore it.
693f62bae50SIngo Molnar 	 */
694f62bae50SIngo Molnar 	if (disable_apic_timer) {
695f62bae50SIngo Molnar 		pr_info("Disabling APIC timer\n");
696f62bae50SIngo Molnar 		/* No broadcast on UP ! */
697f62bae50SIngo Molnar 		if (num_possible_cpus() > 1) {
698f62bae50SIngo Molnar 			lapic_clockevent.mult = 1;
699f62bae50SIngo Molnar 			setup_APIC_timer();
700f62bae50SIngo Molnar 		}
701f62bae50SIngo Molnar 		return;
702f62bae50SIngo Molnar 	}
703f62bae50SIngo Molnar 
704f62bae50SIngo Molnar 	apic_printk(APIC_VERBOSE, "Using local APIC timer interrupts.\n"
705f62bae50SIngo Molnar 		    "calibrating APIC timer ...\n");
706f62bae50SIngo Molnar 
707f62bae50SIngo Molnar 	if (calibrate_APIC_clock()) {
708f62bae50SIngo Molnar 		/* No broadcast on UP ! */
709f62bae50SIngo Molnar 		if (num_possible_cpus() > 1)
710f62bae50SIngo Molnar 			setup_APIC_timer();
711f62bae50SIngo Molnar 		return;
712f62bae50SIngo Molnar 	}
713f62bae50SIngo Molnar 
714f62bae50SIngo Molnar 	/*
715f62bae50SIngo Molnar 	 * If nmi_watchdog is set to IO_APIC, we need the
716f62bae50SIngo Molnar 	 * PIT/HPET going.  Otherwise register lapic as a dummy
717f62bae50SIngo Molnar 	 * device.
718f62bae50SIngo Molnar 	 */
719f62bae50SIngo Molnar 	if (nmi_watchdog != NMI_IO_APIC)
720f62bae50SIngo Molnar 		lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
721f62bae50SIngo Molnar 	else
722f62bae50SIngo Molnar 		pr_warning("APIC timer registered as dummy,"
723f62bae50SIngo Molnar 			" due to nmi_watchdog=%d!\n", nmi_watchdog);
724f62bae50SIngo Molnar 
725f62bae50SIngo Molnar 	/* Setup the lapic or request the broadcast */
726f62bae50SIngo Molnar 	setup_APIC_timer();
727f62bae50SIngo Molnar }
728f62bae50SIngo Molnar 
729f62bae50SIngo Molnar void __cpuinit setup_secondary_APIC_clock(void)
730f62bae50SIngo Molnar {
731f62bae50SIngo Molnar 	setup_APIC_timer();
732f62bae50SIngo Molnar }
733f62bae50SIngo Molnar 
734f62bae50SIngo Molnar /*
735f62bae50SIngo Molnar  * The guts of the apic timer interrupt
736f62bae50SIngo Molnar  */
737f62bae50SIngo Molnar static void local_apic_timer_interrupt(void)
738f62bae50SIngo Molnar {
739f62bae50SIngo Molnar 	int cpu = smp_processor_id();
740f62bae50SIngo Molnar 	struct clock_event_device *evt = &per_cpu(lapic_events, cpu);
741f62bae50SIngo Molnar 
742f62bae50SIngo Molnar 	/*
743f62bae50SIngo Molnar 	 * Normally we should not be here till LAPIC has been initialized but
744f62bae50SIngo Molnar 	 * in some cases like kdump, its possible that there is a pending LAPIC
745f62bae50SIngo Molnar 	 * timer interrupt from previous kernel's context and is delivered in
746f62bae50SIngo Molnar 	 * new kernel the moment interrupts are enabled.
747f62bae50SIngo Molnar 	 *
748f62bae50SIngo Molnar 	 * Interrupts are enabled early and LAPIC is setup much later, hence
749f62bae50SIngo Molnar 	 * its possible that when we get here evt->event_handler is NULL.
750f62bae50SIngo Molnar 	 * Check for event_handler being NULL and discard the interrupt as
751f62bae50SIngo Molnar 	 * spurious.
752f62bae50SIngo Molnar 	 */
753f62bae50SIngo Molnar 	if (!evt->event_handler) {
754f62bae50SIngo Molnar 		pr_warning("Spurious LAPIC timer interrupt on cpu %d\n", cpu);
755f62bae50SIngo Molnar 		/* Switch it off */
756f62bae50SIngo Molnar 		lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, evt);
757f62bae50SIngo Molnar 		return;
758f62bae50SIngo Molnar 	}
759f62bae50SIngo Molnar 
760f62bae50SIngo Molnar 	/*
761f62bae50SIngo Molnar 	 * the NMI deadlock-detector uses this.
762f62bae50SIngo Molnar 	 */
763f62bae50SIngo Molnar 	inc_irq_stat(apic_timer_irqs);
764f62bae50SIngo Molnar 
765f62bae50SIngo Molnar 	evt->event_handler(evt);
766f62bae50SIngo Molnar }
767f62bae50SIngo Molnar 
768f62bae50SIngo Molnar /*
769f62bae50SIngo Molnar  * Local APIC timer interrupt. This is the most natural way for doing
770f62bae50SIngo Molnar  * local interrupts, but local timer interrupts can be emulated by
771f62bae50SIngo Molnar  * broadcast interrupts too. [in case the hw doesn't support APIC timers]
772f62bae50SIngo Molnar  *
773f62bae50SIngo Molnar  * [ if a single-CPU system runs an SMP kernel then we call the local
774f62bae50SIngo Molnar  *   interrupt as well. Thus we cannot inline the local irq ... ]
775f62bae50SIngo Molnar  */
776f62bae50SIngo Molnar void __irq_entry smp_apic_timer_interrupt(struct pt_regs *regs)
777f62bae50SIngo Molnar {
778f62bae50SIngo Molnar 	struct pt_regs *old_regs = set_irq_regs(regs);
779f62bae50SIngo Molnar 
780f62bae50SIngo Molnar 	/*
781f62bae50SIngo Molnar 	 * NOTE! We'd better ACK the irq immediately,
782f62bae50SIngo Molnar 	 * because timer handling can be slow.
783f62bae50SIngo Molnar 	 */
784f62bae50SIngo Molnar 	ack_APIC_irq();
785f62bae50SIngo Molnar 	/*
786f62bae50SIngo Molnar 	 * update_process_times() expects us to have done irq_enter().
787f62bae50SIngo Molnar 	 * Besides, if we don't timer interrupts ignore the global
788f62bae50SIngo Molnar 	 * interrupt lock, which is the WrongThing (tm) to do.
789f62bae50SIngo Molnar 	 */
790f62bae50SIngo Molnar 	exit_idle();
791f62bae50SIngo Molnar 	irq_enter();
792f62bae50SIngo Molnar 	local_apic_timer_interrupt();
793f62bae50SIngo Molnar 	irq_exit();
794f62bae50SIngo Molnar 
795f62bae50SIngo Molnar 	set_irq_regs(old_regs);
796f62bae50SIngo Molnar }
797f62bae50SIngo Molnar 
798f62bae50SIngo Molnar int setup_profiling_timer(unsigned int multiplier)
799f62bae50SIngo Molnar {
800f62bae50SIngo Molnar 	return -EINVAL;
801f62bae50SIngo Molnar }
802f62bae50SIngo Molnar 
803f62bae50SIngo Molnar /*
804f62bae50SIngo Molnar  * Local APIC start and shutdown
805f62bae50SIngo Molnar  */
806f62bae50SIngo Molnar 
807f62bae50SIngo Molnar /**
808f62bae50SIngo Molnar  * clear_local_APIC - shutdown the local APIC
809f62bae50SIngo Molnar  *
810f62bae50SIngo Molnar  * This is called, when a CPU is disabled and before rebooting, so the state of
811f62bae50SIngo Molnar  * the local APIC has no dangling leftovers. Also used to cleanout any BIOS
812f62bae50SIngo Molnar  * leftovers during boot.
813f62bae50SIngo Molnar  */
814f62bae50SIngo Molnar void clear_local_APIC(void)
815f62bae50SIngo Molnar {
816f62bae50SIngo Molnar 	int maxlvt;
817f62bae50SIngo Molnar 	u32 v;
818f62bae50SIngo Molnar 
819f62bae50SIngo Molnar 	/* APIC hasn't been mapped yet */
820cf6567feSSuresh Siddha 	if (!x2apic && !apic_phys)
821f62bae50SIngo Molnar 		return;
822f62bae50SIngo Molnar 
823f62bae50SIngo Molnar 	maxlvt = lapic_get_maxlvt();
824f62bae50SIngo Molnar 	/*
825f62bae50SIngo Molnar 	 * Masking an LVT entry can trigger a local APIC error
826f62bae50SIngo Molnar 	 * if the vector is zero. Mask LVTERR first to prevent this.
827f62bae50SIngo Molnar 	 */
828f62bae50SIngo Molnar 	if (maxlvt >= 3) {
829f62bae50SIngo Molnar 		v = ERROR_APIC_VECTOR; /* any non-zero vector will do */
830f62bae50SIngo Molnar 		apic_write(APIC_LVTERR, v | APIC_LVT_MASKED);
831f62bae50SIngo Molnar 	}
832f62bae50SIngo Molnar 	/*
833f62bae50SIngo Molnar 	 * Careful: we have to set masks only first to deassert
834f62bae50SIngo Molnar 	 * any level-triggered sources.
835f62bae50SIngo Molnar 	 */
836f62bae50SIngo Molnar 	v = apic_read(APIC_LVTT);
837f62bae50SIngo Molnar 	apic_write(APIC_LVTT, v | APIC_LVT_MASKED);
838f62bae50SIngo Molnar 	v = apic_read(APIC_LVT0);
839f62bae50SIngo Molnar 	apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
840f62bae50SIngo Molnar 	v = apic_read(APIC_LVT1);
841f62bae50SIngo Molnar 	apic_write(APIC_LVT1, v | APIC_LVT_MASKED);
842f62bae50SIngo Molnar 	if (maxlvt >= 4) {
843f62bae50SIngo Molnar 		v = apic_read(APIC_LVTPC);
844f62bae50SIngo Molnar 		apic_write(APIC_LVTPC, v | APIC_LVT_MASKED);
845f62bae50SIngo Molnar 	}
846f62bae50SIngo Molnar 
847f62bae50SIngo Molnar 	/* lets not touch this if we didn't frob it */
848fc6fc7f1SIngo Molnar #if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL)
849f62bae50SIngo Molnar 	if (maxlvt >= 5) {
850f62bae50SIngo Molnar 		v = apic_read(APIC_LVTTHMR);
851f62bae50SIngo Molnar 		apic_write(APIC_LVTTHMR, v | APIC_LVT_MASKED);
852f62bae50SIngo Molnar 	}
853f62bae50SIngo Molnar #endif
854638bee71SH. Peter Anvin #ifdef CONFIG_X86_MCE_INTEL
855638bee71SH. Peter Anvin 	if (maxlvt >= 6) {
856638bee71SH. Peter Anvin 		v = apic_read(APIC_LVTCMCI);
857638bee71SH. Peter Anvin 		if (!(v & APIC_LVT_MASKED))
858638bee71SH. Peter Anvin 			apic_write(APIC_LVTCMCI, v | APIC_LVT_MASKED);
859638bee71SH. Peter Anvin 	}
860638bee71SH. Peter Anvin #endif
861638bee71SH. Peter Anvin 
862f62bae50SIngo Molnar 	/*
863f62bae50SIngo Molnar 	 * Clean APIC state for other OSs:
864f62bae50SIngo Molnar 	 */
865f62bae50SIngo Molnar 	apic_write(APIC_LVTT, APIC_LVT_MASKED);
866f62bae50SIngo Molnar 	apic_write(APIC_LVT0, APIC_LVT_MASKED);
867f62bae50SIngo Molnar 	apic_write(APIC_LVT1, APIC_LVT_MASKED);
868f62bae50SIngo Molnar 	if (maxlvt >= 3)
869f62bae50SIngo Molnar 		apic_write(APIC_LVTERR, APIC_LVT_MASKED);
870f62bae50SIngo Molnar 	if (maxlvt >= 4)
871f62bae50SIngo Molnar 		apic_write(APIC_LVTPC, APIC_LVT_MASKED);
872f62bae50SIngo Molnar 
873f62bae50SIngo Molnar 	/* Integrated APIC (!82489DX) ? */
874f62bae50SIngo Molnar 	if (lapic_is_integrated()) {
875f62bae50SIngo Molnar 		if (maxlvt > 3)
876f62bae50SIngo Molnar 			/* Clear ESR due to Pentium errata 3AP and 11AP */
877f62bae50SIngo Molnar 			apic_write(APIC_ESR, 0);
878f62bae50SIngo Molnar 		apic_read(APIC_ESR);
879f62bae50SIngo Molnar 	}
880f62bae50SIngo Molnar }
881f62bae50SIngo Molnar 
882f62bae50SIngo Molnar /**
883f62bae50SIngo Molnar  * disable_local_APIC - clear and disable the local APIC
884f62bae50SIngo Molnar  */
885f62bae50SIngo Molnar void disable_local_APIC(void)
886f62bae50SIngo Molnar {
887f62bae50SIngo Molnar 	unsigned int value;
888f62bae50SIngo Molnar 
889f62bae50SIngo Molnar 	/* APIC hasn't been mapped yet */
890f62bae50SIngo Molnar 	if (!apic_phys)
891f62bae50SIngo Molnar 		return;
892f62bae50SIngo Molnar 
893f62bae50SIngo Molnar 	clear_local_APIC();
894f62bae50SIngo Molnar 
895f62bae50SIngo Molnar 	/*
896f62bae50SIngo Molnar 	 * Disable APIC (implies clearing of registers
897f62bae50SIngo Molnar 	 * for 82489DX!).
898f62bae50SIngo Molnar 	 */
899f62bae50SIngo Molnar 	value = apic_read(APIC_SPIV);
900f62bae50SIngo Molnar 	value &= ~APIC_SPIV_APIC_ENABLED;
901f62bae50SIngo Molnar 	apic_write(APIC_SPIV, value);
902f62bae50SIngo Molnar 
903f62bae50SIngo Molnar #ifdef CONFIG_X86_32
904f62bae50SIngo Molnar 	/*
905f62bae50SIngo Molnar 	 * When LAPIC was disabled by the BIOS and enabled by the kernel,
906f62bae50SIngo Molnar 	 * restore the disabled state.
907f62bae50SIngo Molnar 	 */
908f62bae50SIngo Molnar 	if (enabled_via_apicbase) {
909f62bae50SIngo Molnar 		unsigned int l, h;
910f62bae50SIngo Molnar 
911f62bae50SIngo Molnar 		rdmsr(MSR_IA32_APICBASE, l, h);
912f62bae50SIngo Molnar 		l &= ~MSR_IA32_APICBASE_ENABLE;
913f62bae50SIngo Molnar 		wrmsr(MSR_IA32_APICBASE, l, h);
914f62bae50SIngo Molnar 	}
915f62bae50SIngo Molnar #endif
916f62bae50SIngo Molnar }
917f62bae50SIngo Molnar 
918f62bae50SIngo Molnar /*
919f62bae50SIngo Molnar  * If Linux enabled the LAPIC against the BIOS default disable it down before
920f62bae50SIngo Molnar  * re-entering the BIOS on shutdown.  Otherwise the BIOS may get confused and
921f62bae50SIngo Molnar  * not power-off.  Additionally clear all LVT entries before disable_local_APIC
922f62bae50SIngo Molnar  * for the case where Linux didn't enable the LAPIC.
923f62bae50SIngo Molnar  */
924f62bae50SIngo Molnar void lapic_shutdown(void)
925f62bae50SIngo Molnar {
926f62bae50SIngo Molnar 	unsigned long flags;
927f62bae50SIngo Molnar 
928f62bae50SIngo Molnar 	if (!cpu_has_apic)
929f62bae50SIngo Molnar 		return;
930f62bae50SIngo Molnar 
931f62bae50SIngo Molnar 	local_irq_save(flags);
932f62bae50SIngo Molnar 
933f62bae50SIngo Molnar #ifdef CONFIG_X86_32
934f62bae50SIngo Molnar 	if (!enabled_via_apicbase)
935f62bae50SIngo Molnar 		clear_local_APIC();
936f62bae50SIngo Molnar 	else
937f62bae50SIngo Molnar #endif
938f62bae50SIngo Molnar 		disable_local_APIC();
939f62bae50SIngo Molnar 
940f62bae50SIngo Molnar 
941f62bae50SIngo Molnar 	local_irq_restore(flags);
942f62bae50SIngo Molnar }
943f62bae50SIngo Molnar 
944f62bae50SIngo Molnar /*
945f62bae50SIngo Molnar  * This is to verify that we're looking at a real local APIC.
946f62bae50SIngo Molnar  * Check these against your board if the CPUs aren't getting
947f62bae50SIngo Molnar  * started for no apparent reason.
948f62bae50SIngo Molnar  */
949f62bae50SIngo Molnar int __init verify_local_APIC(void)
950f62bae50SIngo Molnar {
951f62bae50SIngo Molnar 	unsigned int reg0, reg1;
952f62bae50SIngo Molnar 
953f62bae50SIngo Molnar 	/*
954f62bae50SIngo Molnar 	 * The version register is read-only in a real APIC.
955f62bae50SIngo Molnar 	 */
956f62bae50SIngo Molnar 	reg0 = apic_read(APIC_LVR);
957f62bae50SIngo Molnar 	apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg0);
958f62bae50SIngo Molnar 	apic_write(APIC_LVR, reg0 ^ APIC_LVR_MASK);
959f62bae50SIngo Molnar 	reg1 = apic_read(APIC_LVR);
960f62bae50SIngo Molnar 	apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg1);
961f62bae50SIngo Molnar 
962f62bae50SIngo Molnar 	/*
963f62bae50SIngo Molnar 	 * The two version reads above should print the same
964f62bae50SIngo Molnar 	 * numbers.  If the second one is different, then we
965f62bae50SIngo Molnar 	 * poke at a non-APIC.
966f62bae50SIngo Molnar 	 */
967f62bae50SIngo Molnar 	if (reg1 != reg0)
968f62bae50SIngo Molnar 		return 0;
969f62bae50SIngo Molnar 
970f62bae50SIngo Molnar 	/*
971f62bae50SIngo Molnar 	 * Check if the version looks reasonably.
972f62bae50SIngo Molnar 	 */
973f62bae50SIngo Molnar 	reg1 = GET_APIC_VERSION(reg0);
974f62bae50SIngo Molnar 	if (reg1 == 0x00 || reg1 == 0xff)
975f62bae50SIngo Molnar 		return 0;
976f62bae50SIngo Molnar 	reg1 = lapic_get_maxlvt();
977f62bae50SIngo Molnar 	if (reg1 < 0x02 || reg1 == 0xff)
978f62bae50SIngo Molnar 		return 0;
979f62bae50SIngo Molnar 
980f62bae50SIngo Molnar 	/*
981f62bae50SIngo Molnar 	 * The ID register is read/write in a real APIC.
982f62bae50SIngo Molnar 	 */
983f62bae50SIngo Molnar 	reg0 = apic_read(APIC_ID);
984f62bae50SIngo Molnar 	apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg0);
985f62bae50SIngo Molnar 	apic_write(APIC_ID, reg0 ^ apic->apic_id_mask);
986f62bae50SIngo Molnar 	reg1 = apic_read(APIC_ID);
987f62bae50SIngo Molnar 	apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg1);
988f62bae50SIngo Molnar 	apic_write(APIC_ID, reg0);
989f62bae50SIngo Molnar 	if (reg1 != (reg0 ^ apic->apic_id_mask))
990f62bae50SIngo Molnar 		return 0;
991f62bae50SIngo Molnar 
992f62bae50SIngo Molnar 	/*
993f62bae50SIngo Molnar 	 * The next two are just to see if we have sane values.
994f62bae50SIngo Molnar 	 * They're only really relevant if we're in Virtual Wire
995f62bae50SIngo Molnar 	 * compatibility mode, but most boxes are anymore.
996f62bae50SIngo Molnar 	 */
997f62bae50SIngo Molnar 	reg0 = apic_read(APIC_LVT0);
998f62bae50SIngo Molnar 	apic_printk(APIC_DEBUG, "Getting LVT0: %x\n", reg0);
999f62bae50SIngo Molnar 	reg1 = apic_read(APIC_LVT1);
1000f62bae50SIngo Molnar 	apic_printk(APIC_DEBUG, "Getting LVT1: %x\n", reg1);
1001f62bae50SIngo Molnar 
1002f62bae50SIngo Molnar 	return 1;
1003f62bae50SIngo Molnar }
1004f62bae50SIngo Molnar 
1005f62bae50SIngo Molnar /**
1006f62bae50SIngo Molnar  * sync_Arb_IDs - synchronize APIC bus arbitration IDs
1007f62bae50SIngo Molnar  */
1008f62bae50SIngo Molnar void __init sync_Arb_IDs(void)
1009f62bae50SIngo Molnar {
1010f62bae50SIngo Molnar 	/*
1011f62bae50SIngo Molnar 	 * Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 And not
1012f62bae50SIngo Molnar 	 * needed on AMD.
1013f62bae50SIngo Molnar 	 */
1014f62bae50SIngo Molnar 	if (modern_apic() || boot_cpu_data.x86_vendor == X86_VENDOR_AMD)
1015f62bae50SIngo Molnar 		return;
1016f62bae50SIngo Molnar 
1017f62bae50SIngo Molnar 	/*
1018f62bae50SIngo Molnar 	 * Wait for idle.
1019f62bae50SIngo Molnar 	 */
1020f62bae50SIngo Molnar 	apic_wait_icr_idle();
1021f62bae50SIngo Molnar 
1022f62bae50SIngo Molnar 	apic_printk(APIC_DEBUG, "Synchronizing Arb IDs.\n");
1023f62bae50SIngo Molnar 	apic_write(APIC_ICR, APIC_DEST_ALLINC |
1024f62bae50SIngo Molnar 			APIC_INT_LEVELTRIG | APIC_DM_INIT);
1025f62bae50SIngo Molnar }
1026f62bae50SIngo Molnar 
1027f62bae50SIngo Molnar /*
1028f62bae50SIngo Molnar  * An initial setup of the virtual wire mode.
1029f62bae50SIngo Molnar  */
1030f62bae50SIngo Molnar void __init init_bsp_APIC(void)
1031f62bae50SIngo Molnar {
1032f62bae50SIngo Molnar 	unsigned int value;
1033f62bae50SIngo Molnar 
1034f62bae50SIngo Molnar 	/*
1035f62bae50SIngo Molnar 	 * Don't do the setup now if we have a SMP BIOS as the
1036f62bae50SIngo Molnar 	 * through-I/O-APIC virtual wire mode might be active.
1037f62bae50SIngo Molnar 	 */
1038f62bae50SIngo Molnar 	if (smp_found_config || !cpu_has_apic)
1039f62bae50SIngo Molnar 		return;
1040f62bae50SIngo Molnar 
1041f62bae50SIngo Molnar 	/*
1042f62bae50SIngo Molnar 	 * Do not trust the local APIC being empty at bootup.
1043f62bae50SIngo Molnar 	 */
1044f62bae50SIngo Molnar 	clear_local_APIC();
1045f62bae50SIngo Molnar 
1046f62bae50SIngo Molnar 	/*
1047f62bae50SIngo Molnar 	 * Enable APIC.
1048f62bae50SIngo Molnar 	 */
1049f62bae50SIngo Molnar 	value = apic_read(APIC_SPIV);
1050f62bae50SIngo Molnar 	value &= ~APIC_VECTOR_MASK;
1051f62bae50SIngo Molnar 	value |= APIC_SPIV_APIC_ENABLED;
1052f62bae50SIngo Molnar 
1053f62bae50SIngo Molnar #ifdef CONFIG_X86_32
1054f62bae50SIngo Molnar 	/* This bit is reserved on P4/Xeon and should be cleared */
1055f62bae50SIngo Molnar 	if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
1056f62bae50SIngo Molnar 	    (boot_cpu_data.x86 == 15))
1057f62bae50SIngo Molnar 		value &= ~APIC_SPIV_FOCUS_DISABLED;
1058f62bae50SIngo Molnar 	else
1059f62bae50SIngo Molnar #endif
1060f62bae50SIngo Molnar 		value |= APIC_SPIV_FOCUS_DISABLED;
1061f62bae50SIngo Molnar 	value |= SPURIOUS_APIC_VECTOR;
1062f62bae50SIngo Molnar 	apic_write(APIC_SPIV, value);
1063f62bae50SIngo Molnar 
1064f62bae50SIngo Molnar 	/*
1065f62bae50SIngo Molnar 	 * Set up the virtual wire mode.
1066f62bae50SIngo Molnar 	 */
1067f62bae50SIngo Molnar 	apic_write(APIC_LVT0, APIC_DM_EXTINT);
1068f62bae50SIngo Molnar 	value = APIC_DM_NMI;
1069f62bae50SIngo Molnar 	if (!lapic_is_integrated())		/* 82489DX */
1070f62bae50SIngo Molnar 		value |= APIC_LVT_LEVEL_TRIGGER;
1071f62bae50SIngo Molnar 	apic_write(APIC_LVT1, value);
1072f62bae50SIngo Molnar }
1073f62bae50SIngo Molnar 
1074f62bae50SIngo Molnar static void __cpuinit lapic_setup_esr(void)
1075f62bae50SIngo Molnar {
1076f62bae50SIngo Molnar 	unsigned int oldvalue, value, maxlvt;
1077f62bae50SIngo Molnar 
1078f62bae50SIngo Molnar 	if (!lapic_is_integrated()) {
1079f62bae50SIngo Molnar 		pr_info("No ESR for 82489DX.\n");
1080f62bae50SIngo Molnar 		return;
1081f62bae50SIngo Molnar 	}
1082f62bae50SIngo Molnar 
1083f62bae50SIngo Molnar 	if (apic->disable_esr) {
1084f62bae50SIngo Molnar 		/*
1085f62bae50SIngo Molnar 		 * Something untraceable is creating bad interrupts on
1086f62bae50SIngo Molnar 		 * secondary quads ... for the moment, just leave the
1087f62bae50SIngo Molnar 		 * ESR disabled - we can't do anything useful with the
1088f62bae50SIngo Molnar 		 * errors anyway - mbligh
1089f62bae50SIngo Molnar 		 */
1090f62bae50SIngo Molnar 		pr_info("Leaving ESR disabled.\n");
1091f62bae50SIngo Molnar 		return;
1092f62bae50SIngo Molnar 	}
1093f62bae50SIngo Molnar 
1094f62bae50SIngo Molnar 	maxlvt = lapic_get_maxlvt();
1095f62bae50SIngo Molnar 	if (maxlvt > 3)		/* Due to the Pentium erratum 3AP. */
1096f62bae50SIngo Molnar 		apic_write(APIC_ESR, 0);
1097f62bae50SIngo Molnar 	oldvalue = apic_read(APIC_ESR);
1098f62bae50SIngo Molnar 
1099f62bae50SIngo Molnar 	/* enables sending errors */
1100f62bae50SIngo Molnar 	value = ERROR_APIC_VECTOR;
1101f62bae50SIngo Molnar 	apic_write(APIC_LVTERR, value);
1102f62bae50SIngo Molnar 
1103f62bae50SIngo Molnar 	/*
1104f62bae50SIngo Molnar 	 * spec says clear errors after enabling vector.
1105f62bae50SIngo Molnar 	 */
1106f62bae50SIngo Molnar 	if (maxlvt > 3)
1107f62bae50SIngo Molnar 		apic_write(APIC_ESR, 0);
1108f62bae50SIngo Molnar 	value = apic_read(APIC_ESR);
1109f62bae50SIngo Molnar 	if (value != oldvalue)
1110f62bae50SIngo Molnar 		apic_printk(APIC_VERBOSE, "ESR value before enabling "
1111f62bae50SIngo Molnar 			"vector: 0x%08x  after: 0x%08x\n",
1112f62bae50SIngo Molnar 			oldvalue, value);
1113f62bae50SIngo Molnar }
1114f62bae50SIngo Molnar 
1115f62bae50SIngo Molnar 
1116f62bae50SIngo Molnar /**
1117f62bae50SIngo Molnar  * setup_local_APIC - setup the local APIC
1118f62bae50SIngo Molnar  */
1119f62bae50SIngo Molnar void __cpuinit setup_local_APIC(void)
1120f62bae50SIngo Molnar {
1121f62bae50SIngo Molnar 	unsigned int value;
1122f62bae50SIngo Molnar 	int i, j;
1123f62bae50SIngo Molnar 
1124f62bae50SIngo Molnar 	if (disable_apic) {
1125f62bae50SIngo Molnar 		arch_disable_smp_support();
1126f62bae50SIngo Molnar 		return;
1127f62bae50SIngo Molnar 	}
1128f62bae50SIngo Molnar 
1129f62bae50SIngo Molnar #ifdef CONFIG_X86_32
1130f62bae50SIngo Molnar 	/* Pound the ESR really hard over the head with a big hammer - mbligh */
1131f62bae50SIngo Molnar 	if (lapic_is_integrated() && apic->disable_esr) {
1132f62bae50SIngo Molnar 		apic_write(APIC_ESR, 0);
1133f62bae50SIngo Molnar 		apic_write(APIC_ESR, 0);
1134f62bae50SIngo Molnar 		apic_write(APIC_ESR, 0);
1135f62bae50SIngo Molnar 		apic_write(APIC_ESR, 0);
1136f62bae50SIngo Molnar 	}
1137f62bae50SIngo Molnar #endif
1138*c323d95fSYong Wang 	perf_counters_lapic_init();
1139f62bae50SIngo Molnar 
1140f62bae50SIngo Molnar 	preempt_disable();
1141f62bae50SIngo Molnar 
1142f62bae50SIngo Molnar 	/*
1143f62bae50SIngo Molnar 	 * Double-check whether this APIC is really registered.
1144f62bae50SIngo Molnar 	 * This is meaningless in clustered apic mode, so we skip it.
1145f62bae50SIngo Molnar 	 */
1146f62bae50SIngo Molnar 	if (!apic->apic_id_registered())
1147f62bae50SIngo Molnar 		BUG();
1148f62bae50SIngo Molnar 
1149f62bae50SIngo Molnar 	/*
1150f62bae50SIngo Molnar 	 * Intel recommends to set DFR, LDR and TPR before enabling
1151f62bae50SIngo Molnar 	 * an APIC.  See e.g. "AP-388 82489DX User's Manual" (Intel
1152f62bae50SIngo Molnar 	 * document number 292116).  So here it goes...
1153f62bae50SIngo Molnar 	 */
1154f62bae50SIngo Molnar 	apic->init_apic_ldr();
1155f62bae50SIngo Molnar 
1156f62bae50SIngo Molnar 	/*
1157f62bae50SIngo Molnar 	 * Set Task Priority to 'accept all'. We never change this
1158f62bae50SIngo Molnar 	 * later on.
1159f62bae50SIngo Molnar 	 */
1160f62bae50SIngo Molnar 	value = apic_read(APIC_TASKPRI);
1161f62bae50SIngo Molnar 	value &= ~APIC_TPRI_MASK;
1162f62bae50SIngo Molnar 	apic_write(APIC_TASKPRI, value);
1163f62bae50SIngo Molnar 
1164f62bae50SIngo Molnar 	/*
1165f62bae50SIngo Molnar 	 * After a crash, we no longer service the interrupts and a pending
1166f62bae50SIngo Molnar 	 * interrupt from previous kernel might still have ISR bit set.
1167f62bae50SIngo Molnar 	 *
1168f62bae50SIngo Molnar 	 * Most probably by now CPU has serviced that pending interrupt and
1169f62bae50SIngo Molnar 	 * it might not have done the ack_APIC_irq() because it thought,
1170f62bae50SIngo Molnar 	 * interrupt came from i8259 as ExtInt. LAPIC did not get EOI so it
1171f62bae50SIngo Molnar 	 * does not clear the ISR bit and cpu thinks it has already serivced
1172f62bae50SIngo Molnar 	 * the interrupt. Hence a vector might get locked. It was noticed
1173f62bae50SIngo Molnar 	 * for timer irq (vector 0x31). Issue an extra EOI to clear ISR.
1174f62bae50SIngo Molnar 	 */
1175f62bae50SIngo Molnar 	for (i = APIC_ISR_NR - 1; i >= 0; i--) {
1176f62bae50SIngo Molnar 		value = apic_read(APIC_ISR + i*0x10);
1177f62bae50SIngo Molnar 		for (j = 31; j >= 0; j--) {
1178f62bae50SIngo Molnar 			if (value & (1<<j))
1179f62bae50SIngo Molnar 				ack_APIC_irq();
1180f62bae50SIngo Molnar 		}
1181f62bae50SIngo Molnar 	}
1182f62bae50SIngo Molnar 
1183f62bae50SIngo Molnar 	/*
1184f62bae50SIngo Molnar 	 * Now that we are all set up, enable the APIC
1185f62bae50SIngo Molnar 	 */
1186f62bae50SIngo Molnar 	value = apic_read(APIC_SPIV);
1187f62bae50SIngo Molnar 	value &= ~APIC_VECTOR_MASK;
1188f62bae50SIngo Molnar 	/*
1189f62bae50SIngo Molnar 	 * Enable APIC
1190f62bae50SIngo Molnar 	 */
1191f62bae50SIngo Molnar 	value |= APIC_SPIV_APIC_ENABLED;
1192f62bae50SIngo Molnar 
1193f62bae50SIngo Molnar #ifdef CONFIG_X86_32
1194f62bae50SIngo Molnar 	/*
1195f62bae50SIngo Molnar 	 * Some unknown Intel IO/APIC (or APIC) errata is biting us with
1196f62bae50SIngo Molnar 	 * certain networking cards. If high frequency interrupts are
1197f62bae50SIngo Molnar 	 * happening on a particular IOAPIC pin, plus the IOAPIC routing
1198f62bae50SIngo Molnar 	 * entry is masked/unmasked at a high rate as well then sooner or
1199f62bae50SIngo Molnar 	 * later IOAPIC line gets 'stuck', no more interrupts are received
1200f62bae50SIngo Molnar 	 * from the device. If focus CPU is disabled then the hang goes
1201f62bae50SIngo Molnar 	 * away, oh well :-(
1202f62bae50SIngo Molnar 	 *
1203f62bae50SIngo Molnar 	 * [ This bug can be reproduced easily with a level-triggered
1204f62bae50SIngo Molnar 	 *   PCI Ne2000 networking cards and PII/PIII processors, dual
1205f62bae50SIngo Molnar 	 *   BX chipset. ]
1206f62bae50SIngo Molnar 	 */
1207f62bae50SIngo Molnar 	/*
1208f62bae50SIngo Molnar 	 * Actually disabling the focus CPU check just makes the hang less
1209f62bae50SIngo Molnar 	 * frequent as it makes the interrupt distributon model be more
1210f62bae50SIngo Molnar 	 * like LRU than MRU (the short-term load is more even across CPUs).
1211f62bae50SIngo Molnar 	 * See also the comment in end_level_ioapic_irq().  --macro
1212f62bae50SIngo Molnar 	 */
1213f62bae50SIngo Molnar 
1214f62bae50SIngo Molnar 	/*
1215f62bae50SIngo Molnar 	 * - enable focus processor (bit==0)
1216f62bae50SIngo Molnar 	 * - 64bit mode always use processor focus
1217f62bae50SIngo Molnar 	 *   so no need to set it
1218f62bae50SIngo Molnar 	 */
1219f62bae50SIngo Molnar 	value &= ~APIC_SPIV_FOCUS_DISABLED;
1220f62bae50SIngo Molnar #endif
1221f62bae50SIngo Molnar 
1222f62bae50SIngo Molnar 	/*
1223f62bae50SIngo Molnar 	 * Set spurious IRQ vector
1224f62bae50SIngo Molnar 	 */
1225f62bae50SIngo Molnar 	value |= SPURIOUS_APIC_VECTOR;
1226f62bae50SIngo Molnar 	apic_write(APIC_SPIV, value);
1227f62bae50SIngo Molnar 
1228f62bae50SIngo Molnar 	/*
1229f62bae50SIngo Molnar 	 * Set up LVT0, LVT1:
1230f62bae50SIngo Molnar 	 *
1231f62bae50SIngo Molnar 	 * set up through-local-APIC on the BP's LINT0. This is not
1232f62bae50SIngo Molnar 	 * strictly necessary in pure symmetric-IO mode, but sometimes
1233f62bae50SIngo Molnar 	 * we delegate interrupts to the 8259A.
1234f62bae50SIngo Molnar 	 */
1235f62bae50SIngo Molnar 	/*
1236f62bae50SIngo Molnar 	 * TODO: set up through-local-APIC from through-I/O-APIC? --macro
1237f62bae50SIngo Molnar 	 */
1238f62bae50SIngo Molnar 	value = apic_read(APIC_LVT0) & APIC_LVT_MASKED;
1239f62bae50SIngo Molnar 	if (!smp_processor_id() && (pic_mode || !value)) {
1240f62bae50SIngo Molnar 		value = APIC_DM_EXTINT;
1241f62bae50SIngo Molnar 		apic_printk(APIC_VERBOSE, "enabled ExtINT on CPU#%d\n",
1242f62bae50SIngo Molnar 				smp_processor_id());
1243f62bae50SIngo Molnar 	} else {
1244f62bae50SIngo Molnar 		value = APIC_DM_EXTINT | APIC_LVT_MASKED;
1245f62bae50SIngo Molnar 		apic_printk(APIC_VERBOSE, "masked ExtINT on CPU#%d\n",
1246f62bae50SIngo Molnar 				smp_processor_id());
1247f62bae50SIngo Molnar 	}
1248f62bae50SIngo Molnar 	apic_write(APIC_LVT0, value);
1249f62bae50SIngo Molnar 
1250f62bae50SIngo Molnar 	/*
1251f62bae50SIngo Molnar 	 * only the BP should see the LINT1 NMI signal, obviously.
1252f62bae50SIngo Molnar 	 */
1253f62bae50SIngo Molnar 	if (!smp_processor_id())
1254f62bae50SIngo Molnar 		value = APIC_DM_NMI;
1255f62bae50SIngo Molnar 	else
1256f62bae50SIngo Molnar 		value = APIC_DM_NMI | APIC_LVT_MASKED;
1257f62bae50SIngo Molnar 	if (!lapic_is_integrated())		/* 82489DX */
1258f62bae50SIngo Molnar 		value |= APIC_LVT_LEVEL_TRIGGER;
1259f62bae50SIngo Molnar 	apic_write(APIC_LVT1, value);
1260f62bae50SIngo Molnar 
1261f62bae50SIngo Molnar 	preempt_enable();
1262638bee71SH. Peter Anvin 
1263638bee71SH. Peter Anvin #ifdef CONFIG_X86_MCE_INTEL
1264638bee71SH. Peter Anvin 	/* Recheck CMCI information after local APIC is up on CPU #0 */
1265638bee71SH. Peter Anvin 	if (smp_processor_id() == 0)
1266638bee71SH. Peter Anvin 		cmci_recheck();
1267638bee71SH. Peter Anvin #endif
1268f62bae50SIngo Molnar }
1269f62bae50SIngo Molnar 
1270f62bae50SIngo Molnar void __cpuinit end_local_APIC_setup(void)
1271f62bae50SIngo Molnar {
1272f62bae50SIngo Molnar 	lapic_setup_esr();
1273f62bae50SIngo Molnar 
1274f62bae50SIngo Molnar #ifdef CONFIG_X86_32
1275f62bae50SIngo Molnar 	{
1276f62bae50SIngo Molnar 		unsigned int value;
1277f62bae50SIngo Molnar 		/* Disable the local apic timer */
1278f62bae50SIngo Molnar 		value = apic_read(APIC_LVTT);
1279f62bae50SIngo Molnar 		value |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
1280f62bae50SIngo Molnar 		apic_write(APIC_LVTT, value);
1281f62bae50SIngo Molnar 	}
1282f62bae50SIngo Molnar #endif
1283f62bae50SIngo Molnar 
1284f62bae50SIngo Molnar 	setup_apic_nmi_watchdog(NULL);
1285f62bae50SIngo Molnar 	apic_pm_activate();
1286f62bae50SIngo Molnar }
1287f62bae50SIngo Molnar 
1288f62bae50SIngo Molnar #ifdef CONFIG_X86_X2APIC
1289f62bae50SIngo Molnar void check_x2apic(void)
1290f62bae50SIngo Molnar {
1291ef1f87aaSSuresh Siddha 	if (x2apic_enabled()) {
1292f62bae50SIngo Molnar 		pr_info("x2apic enabled by BIOS, switching to x2apic ops\n");
1293f62bae50SIngo Molnar 		x2apic_preenabled = x2apic = 1;
1294f62bae50SIngo Molnar 	}
1295f62bae50SIngo Molnar }
1296f62bae50SIngo Molnar 
1297f62bae50SIngo Molnar void enable_x2apic(void)
1298f62bae50SIngo Molnar {
1299f62bae50SIngo Molnar 	int msr, msr2;
1300f62bae50SIngo Molnar 
1301f62bae50SIngo Molnar 	if (!x2apic)
1302f62bae50SIngo Molnar 		return;
1303f62bae50SIngo Molnar 
1304f62bae50SIngo Molnar 	rdmsr(MSR_IA32_APICBASE, msr, msr2);
1305f62bae50SIngo Molnar 	if (!(msr & X2APIC_ENABLE)) {
1306f62bae50SIngo Molnar 		pr_info("Enabling x2apic\n");
1307f62bae50SIngo Molnar 		wrmsr(MSR_IA32_APICBASE, msr | X2APIC_ENABLE, 0);
1308f62bae50SIngo Molnar 	}
1309f62bae50SIngo Molnar }
1310f62bae50SIngo Molnar 
1311f62bae50SIngo Molnar void __init enable_IR_x2apic(void)
1312f62bae50SIngo Molnar {
1313f62bae50SIngo Molnar #ifdef CONFIG_INTR_REMAP
1314f62bae50SIngo Molnar 	int ret;
1315f62bae50SIngo Molnar 	unsigned long flags;
1316b24696bcSFenghua Yu 	struct IO_APIC_route_entry **ioapic_entries = NULL;
1317f62bae50SIngo Molnar 
1318f62bae50SIngo Molnar 	if (!cpu_has_x2apic)
1319f62bae50SIngo Molnar 		return;
1320f62bae50SIngo Molnar 
1321f62bae50SIngo Molnar 	if (!x2apic_preenabled && disable_x2apic) {
1322f62bae50SIngo Molnar 		pr_info("Skipped enabling x2apic and Interrupt-remapping "
1323f62bae50SIngo Molnar 			"because of nox2apic\n");
1324f62bae50SIngo Molnar 		return;
1325f62bae50SIngo Molnar 	}
1326f62bae50SIngo Molnar 
1327f62bae50SIngo Molnar 	if (x2apic_preenabled && disable_x2apic)
1328f62bae50SIngo Molnar 		panic("Bios already enabled x2apic, can't enforce nox2apic");
1329f62bae50SIngo Molnar 
1330f62bae50SIngo Molnar 	if (!x2apic_preenabled && skip_ioapic_setup) {
1331f62bae50SIngo Molnar 		pr_info("Skipped enabling x2apic and Interrupt-remapping "
1332f62bae50SIngo Molnar 			"because of skipping io-apic setup\n");
1333f62bae50SIngo Molnar 		return;
1334f62bae50SIngo Molnar 	}
1335f62bae50SIngo Molnar 
1336f62bae50SIngo Molnar 	ret = dmar_table_init();
1337f62bae50SIngo Molnar 	if (ret) {
1338f62bae50SIngo Molnar 		pr_info("dmar_table_init() failed with %d:\n", ret);
1339f62bae50SIngo Molnar 
1340f62bae50SIngo Molnar 		if (x2apic_preenabled)
1341f62bae50SIngo Molnar 			panic("x2apic enabled by bios. But IR enabling failed");
1342f62bae50SIngo Molnar 		else
1343f62bae50SIngo Molnar 			pr_info("Not enabling x2apic,Intr-remapping\n");
1344f62bae50SIngo Molnar 		return;
1345f62bae50SIngo Molnar 	}
1346f62bae50SIngo Molnar 
1347b24696bcSFenghua Yu 	ioapic_entries = alloc_ioapic_entries();
1348b24696bcSFenghua Yu 	if (!ioapic_entries) {
1349b24696bcSFenghua Yu 		pr_info("Allocate ioapic_entries failed: %d\n", ret);
1350b24696bcSFenghua Yu 		goto end;
1351b24696bcSFenghua Yu 	}
1352b24696bcSFenghua Yu 
1353b24696bcSFenghua Yu 	ret = save_IO_APIC_setup(ioapic_entries);
1354f62bae50SIngo Molnar 	if (ret) {
1355f62bae50SIngo Molnar 		pr_info("Saving IO-APIC state failed: %d\n", ret);
1356f62bae50SIngo Molnar 		goto end;
1357f62bae50SIngo Molnar 	}
1358f62bae50SIngo Molnar 
135905c3dc2cSSuresh Siddha 	local_irq_save(flags);
1360b24696bcSFenghua Yu 	mask_IO_APIC_setup(ioapic_entries);
136105c3dc2cSSuresh Siddha 	mask_8259A();
136205c3dc2cSSuresh Siddha 
1363b24696bcSFenghua Yu 	ret = enable_intr_remapping(EIM_32BIT_APIC_ID);
1364f62bae50SIngo Molnar 
1365f62bae50SIngo Molnar 	if (ret && x2apic_preenabled) {
1366f62bae50SIngo Molnar 		local_irq_restore(flags);
1367f62bae50SIngo Molnar 		panic("x2apic enabled by bios. But IR enabling failed");
1368f62bae50SIngo Molnar 	}
1369f62bae50SIngo Molnar 
1370f62bae50SIngo Molnar 	if (ret)
1371f62bae50SIngo Molnar 		goto end_restore;
1372f62bae50SIngo Molnar 
1373f62bae50SIngo Molnar 	if (!x2apic) {
1374f62bae50SIngo Molnar 		x2apic = 1;
1375f62bae50SIngo Molnar 		enable_x2apic();
1376f62bae50SIngo Molnar 	}
1377f62bae50SIngo Molnar 
1378f62bae50SIngo Molnar end_restore:
1379f62bae50SIngo Molnar 	if (ret)
1380f62bae50SIngo Molnar 		/*
1381f62bae50SIngo Molnar 		 * IR enabling failed
1382f62bae50SIngo Molnar 		 */
1383b24696bcSFenghua Yu 		restore_IO_APIC_setup(ioapic_entries);
1384f62bae50SIngo Molnar 	else
1385b24696bcSFenghua Yu 		reinit_intr_remapped_IO_APIC(x2apic_preenabled, ioapic_entries);
1386f62bae50SIngo Molnar 
1387f62bae50SIngo Molnar 	unmask_8259A();
1388f62bae50SIngo Molnar 	local_irq_restore(flags);
1389f62bae50SIngo Molnar 
139005c3dc2cSSuresh Siddha end:
1391f62bae50SIngo Molnar 	if (!ret) {
1392f62bae50SIngo Molnar 		if (!x2apic_preenabled)
1393f62bae50SIngo Molnar 			pr_info("Enabled x2apic and interrupt-remapping\n");
1394f62bae50SIngo Molnar 		else
1395f62bae50SIngo Molnar 			pr_info("Enabled Interrupt-remapping\n");
1396f62bae50SIngo Molnar 	} else
1397f62bae50SIngo Molnar 		pr_err("Failed to enable Interrupt-remapping and x2apic\n");
1398b24696bcSFenghua Yu 	if (ioapic_entries)
1399b24696bcSFenghua Yu 		free_ioapic_entries(ioapic_entries);
1400f62bae50SIngo Molnar #else
1401f62bae50SIngo Molnar 	if (!cpu_has_x2apic)
1402f62bae50SIngo Molnar 		return;
1403f62bae50SIngo Molnar 
1404f62bae50SIngo Molnar 	if (x2apic_preenabled)
1405f62bae50SIngo Molnar 		panic("x2apic enabled prior OS handover,"
1406f62bae50SIngo Molnar 		      " enable CONFIG_INTR_REMAP");
1407f62bae50SIngo Molnar 
1408f62bae50SIngo Molnar 	pr_info("Enable CONFIG_INTR_REMAP for enabling intr-remapping "
1409f62bae50SIngo Molnar 		" and x2apic\n");
1410f62bae50SIngo Molnar #endif
1411f62bae50SIngo Molnar 
1412f62bae50SIngo Molnar 	return;
1413f62bae50SIngo Molnar }
1414f62bae50SIngo Molnar #endif /* CONFIG_X86_X2APIC */
1415f62bae50SIngo Molnar 
1416f62bae50SIngo Molnar #ifdef CONFIG_X86_64
1417f62bae50SIngo Molnar /*
1418f62bae50SIngo Molnar  * Detect and enable local APICs on non-SMP boards.
1419f62bae50SIngo Molnar  * Original code written by Keir Fraser.
1420f62bae50SIngo Molnar  * On AMD64 we trust the BIOS - if it says no APIC it is likely
1421f62bae50SIngo Molnar  * not correctly set up (usually the APIC timer won't work etc.)
1422f62bae50SIngo Molnar  */
1423f62bae50SIngo Molnar static int __init detect_init_APIC(void)
1424f62bae50SIngo Molnar {
1425f62bae50SIngo Molnar 	if (!cpu_has_apic) {
1426f62bae50SIngo Molnar 		pr_info("No local APIC present\n");
1427f62bae50SIngo Molnar 		return -1;
1428f62bae50SIngo Molnar 	}
1429f62bae50SIngo Molnar 
1430f62bae50SIngo Molnar 	mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
1431f62bae50SIngo Molnar 	boot_cpu_physical_apicid = 0;
1432f62bae50SIngo Molnar 	return 0;
1433f62bae50SIngo Molnar }
1434f62bae50SIngo Molnar #else
1435f62bae50SIngo Molnar /*
1436f62bae50SIngo Molnar  * Detect and initialize APIC
1437f62bae50SIngo Molnar  */
1438f62bae50SIngo Molnar static int __init detect_init_APIC(void)
1439f62bae50SIngo Molnar {
1440f62bae50SIngo Molnar 	u32 h, l, features;
1441f62bae50SIngo Molnar 
1442f62bae50SIngo Molnar 	/* Disabled by kernel option? */
1443f62bae50SIngo Molnar 	if (disable_apic)
1444f62bae50SIngo Molnar 		return -1;
1445f62bae50SIngo Molnar 
1446f62bae50SIngo Molnar 	switch (boot_cpu_data.x86_vendor) {
1447f62bae50SIngo Molnar 	case X86_VENDOR_AMD:
1448f62bae50SIngo Molnar 		if ((boot_cpu_data.x86 == 6 && boot_cpu_data.x86_model > 1) ||
1449f62bae50SIngo Molnar 		    (boot_cpu_data.x86 >= 15))
1450f62bae50SIngo Molnar 			break;
1451f62bae50SIngo Molnar 		goto no_apic;
1452f62bae50SIngo Molnar 	case X86_VENDOR_INTEL:
1453f62bae50SIngo Molnar 		if (boot_cpu_data.x86 == 6 || boot_cpu_data.x86 == 15 ||
1454f62bae50SIngo Molnar 		    (boot_cpu_data.x86 == 5 && cpu_has_apic))
1455f62bae50SIngo Molnar 			break;
1456f62bae50SIngo Molnar 		goto no_apic;
1457f62bae50SIngo Molnar 	default:
1458f62bae50SIngo Molnar 		goto no_apic;
1459f62bae50SIngo Molnar 	}
1460f62bae50SIngo Molnar 
1461f62bae50SIngo Molnar 	if (!cpu_has_apic) {
1462f62bae50SIngo Molnar 		/*
1463f62bae50SIngo Molnar 		 * Over-ride BIOS and try to enable the local APIC only if
1464f62bae50SIngo Molnar 		 * "lapic" specified.
1465f62bae50SIngo Molnar 		 */
1466f62bae50SIngo Molnar 		if (!force_enable_local_apic) {
1467f62bae50SIngo Molnar 			pr_info("Local APIC disabled by BIOS -- "
1468f62bae50SIngo Molnar 				"you can enable it with \"lapic\"\n");
1469f62bae50SIngo Molnar 			return -1;
1470f62bae50SIngo Molnar 		}
1471f62bae50SIngo Molnar 		/*
1472f62bae50SIngo Molnar 		 * Some BIOSes disable the local APIC in the APIC_BASE
1473f62bae50SIngo Molnar 		 * MSR. This can only be done in software for Intel P6 or later
1474f62bae50SIngo Molnar 		 * and AMD K7 (Model > 1) or later.
1475f62bae50SIngo Molnar 		 */
1476f62bae50SIngo Molnar 		rdmsr(MSR_IA32_APICBASE, l, h);
1477f62bae50SIngo Molnar 		if (!(l & MSR_IA32_APICBASE_ENABLE)) {
1478f62bae50SIngo Molnar 			pr_info("Local APIC disabled by BIOS -- reenabling.\n");
1479f62bae50SIngo Molnar 			l &= ~MSR_IA32_APICBASE_BASE;
1480f62bae50SIngo Molnar 			l |= MSR_IA32_APICBASE_ENABLE | APIC_DEFAULT_PHYS_BASE;
1481f62bae50SIngo Molnar 			wrmsr(MSR_IA32_APICBASE, l, h);
1482f62bae50SIngo Molnar 			enabled_via_apicbase = 1;
1483f62bae50SIngo Molnar 		}
1484f62bae50SIngo Molnar 	}
1485f62bae50SIngo Molnar 	/*
1486f62bae50SIngo Molnar 	 * The APIC feature bit should now be enabled
1487f62bae50SIngo Molnar 	 * in `cpuid'
1488f62bae50SIngo Molnar 	 */
1489f62bae50SIngo Molnar 	features = cpuid_edx(1);
1490f62bae50SIngo Molnar 	if (!(features & (1 << X86_FEATURE_APIC))) {
1491f62bae50SIngo Molnar 		pr_warning("Could not enable APIC!\n");
1492f62bae50SIngo Molnar 		return -1;
1493f62bae50SIngo Molnar 	}
1494f62bae50SIngo Molnar 	set_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
1495f62bae50SIngo Molnar 	mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
1496f62bae50SIngo Molnar 
1497f62bae50SIngo Molnar 	/* The BIOS may have set up the APIC at some other address */
1498f62bae50SIngo Molnar 	rdmsr(MSR_IA32_APICBASE, l, h);
1499f62bae50SIngo Molnar 	if (l & MSR_IA32_APICBASE_ENABLE)
1500f62bae50SIngo Molnar 		mp_lapic_addr = l & MSR_IA32_APICBASE_BASE;
1501f62bae50SIngo Molnar 
1502f62bae50SIngo Molnar 	pr_info("Found and enabled local APIC!\n");
1503f62bae50SIngo Molnar 
1504f62bae50SIngo Molnar 	apic_pm_activate();
1505f62bae50SIngo Molnar 
1506f62bae50SIngo Molnar 	return 0;
1507f62bae50SIngo Molnar 
1508f62bae50SIngo Molnar no_apic:
1509f62bae50SIngo Molnar 	pr_info("No local APIC present or hardware disabled\n");
1510f62bae50SIngo Molnar 	return -1;
1511f62bae50SIngo Molnar }
1512f62bae50SIngo Molnar #endif
1513f62bae50SIngo Molnar 
1514f62bae50SIngo Molnar #ifdef CONFIG_X86_64
1515f62bae50SIngo Molnar void __init early_init_lapic_mapping(void)
1516f62bae50SIngo Molnar {
1517f62bae50SIngo Molnar 	unsigned long phys_addr;
1518f62bae50SIngo Molnar 
1519f62bae50SIngo Molnar 	/*
1520f62bae50SIngo Molnar 	 * If no local APIC can be found then go out
1521f62bae50SIngo Molnar 	 * : it means there is no mpatable and MADT
1522f62bae50SIngo Molnar 	 */
1523f62bae50SIngo Molnar 	if (!smp_found_config)
1524f62bae50SIngo Molnar 		return;
1525f62bae50SIngo Molnar 
1526f62bae50SIngo Molnar 	phys_addr = mp_lapic_addr;
1527f62bae50SIngo Molnar 
1528f62bae50SIngo Molnar 	set_fixmap_nocache(FIX_APIC_BASE, phys_addr);
1529f62bae50SIngo Molnar 	apic_printk(APIC_VERBOSE, "mapped APIC to %16lx (%16lx)\n",
1530f62bae50SIngo Molnar 		    APIC_BASE, phys_addr);
1531f62bae50SIngo Molnar 
1532f62bae50SIngo Molnar 	/*
1533f62bae50SIngo Molnar 	 * Fetch the APIC ID of the BSP in case we have a
1534f62bae50SIngo Molnar 	 * default configuration (or the MP table is broken).
1535f62bae50SIngo Molnar 	 */
1536f62bae50SIngo Molnar 	boot_cpu_physical_apicid = read_apic_id();
1537f62bae50SIngo Molnar }
1538f62bae50SIngo Molnar #endif
1539f62bae50SIngo Molnar 
1540f62bae50SIngo Molnar /**
1541f62bae50SIngo Molnar  * init_apic_mappings - initialize APIC mappings
1542f62bae50SIngo Molnar  */
1543f62bae50SIngo Molnar void __init init_apic_mappings(void)
1544f62bae50SIngo Molnar {
1545f62bae50SIngo Molnar 	if (x2apic) {
1546f62bae50SIngo Molnar 		boot_cpu_physical_apicid = read_apic_id();
1547f62bae50SIngo Molnar 		return;
1548f62bae50SIngo Molnar 	}
1549f62bae50SIngo Molnar 
1550f62bae50SIngo Molnar 	/*
1551f62bae50SIngo Molnar 	 * If no local APIC can be found then set up a fake all
1552f62bae50SIngo Molnar 	 * zeroes page to simulate the local APIC and another
1553f62bae50SIngo Molnar 	 * one for the IO-APIC.
1554f62bae50SIngo Molnar 	 */
1555f62bae50SIngo Molnar 	if (!smp_found_config && detect_init_APIC()) {
1556f62bae50SIngo Molnar 		apic_phys = (unsigned long) alloc_bootmem_pages(PAGE_SIZE);
1557f62bae50SIngo Molnar 		apic_phys = __pa(apic_phys);
1558f62bae50SIngo Molnar 	} else
1559f62bae50SIngo Molnar 		apic_phys = mp_lapic_addr;
1560f62bae50SIngo Molnar 
1561f62bae50SIngo Molnar 	set_fixmap_nocache(FIX_APIC_BASE, apic_phys);
1562f62bae50SIngo Molnar 	apic_printk(APIC_VERBOSE, "mapped APIC to %08lx (%08lx)\n",
1563f62bae50SIngo Molnar 				APIC_BASE, apic_phys);
1564f62bae50SIngo Molnar 
1565f62bae50SIngo Molnar 	/*
1566f62bae50SIngo Molnar 	 * Fetch the APIC ID of the BSP in case we have a
1567f62bae50SIngo Molnar 	 * default configuration (or the MP table is broken).
1568f62bae50SIngo Molnar 	 */
1569f62bae50SIngo Molnar 	if (boot_cpu_physical_apicid == -1U)
1570f62bae50SIngo Molnar 		boot_cpu_physical_apicid = read_apic_id();
1571f62bae50SIngo Molnar }
1572f62bae50SIngo Molnar 
1573f62bae50SIngo Molnar /*
1574f62bae50SIngo Molnar  * This initializes the IO-APIC and APIC hardware if this is
1575f62bae50SIngo Molnar  * a UP kernel.
1576f62bae50SIngo Molnar  */
1577f62bae50SIngo Molnar int apic_version[MAX_APICS];
1578f62bae50SIngo Molnar 
1579f62bae50SIngo Molnar int __init APIC_init_uniprocessor(void)
1580f62bae50SIngo Molnar {
1581f62bae50SIngo Molnar 	if (disable_apic) {
1582f62bae50SIngo Molnar 		pr_info("Apic disabled\n");
1583f62bae50SIngo Molnar 		return -1;
1584f62bae50SIngo Molnar 	}
1585f62bae50SIngo Molnar #ifdef CONFIG_X86_64
1586f62bae50SIngo Molnar 	if (!cpu_has_apic) {
1587f62bae50SIngo Molnar 		disable_apic = 1;
1588f62bae50SIngo Molnar 		pr_info("Apic disabled by BIOS\n");
1589f62bae50SIngo Molnar 		return -1;
1590f62bae50SIngo Molnar 	}
1591f62bae50SIngo Molnar #else
1592f62bae50SIngo Molnar 	if (!smp_found_config && !cpu_has_apic)
1593f62bae50SIngo Molnar 		return -1;
1594f62bae50SIngo Molnar 
1595f62bae50SIngo Molnar 	/*
1596f62bae50SIngo Molnar 	 * Complain if the BIOS pretends there is one.
1597f62bae50SIngo Molnar 	 */
1598f62bae50SIngo Molnar 	if (!cpu_has_apic &&
1599f62bae50SIngo Molnar 	    APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
1600f62bae50SIngo Molnar 		pr_err("BIOS bug, local APIC 0x%x not detected!...\n",
1601f62bae50SIngo Molnar 			boot_cpu_physical_apicid);
1602f62bae50SIngo Molnar 		clear_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
1603f62bae50SIngo Molnar 		return -1;
1604f62bae50SIngo Molnar 	}
1605f62bae50SIngo Molnar #endif
1606f62bae50SIngo Molnar 
1607f62bae50SIngo Molnar 	enable_IR_x2apic();
1608f62bae50SIngo Molnar #ifdef CONFIG_X86_64
1609f62bae50SIngo Molnar 	default_setup_apic_routing();
1610f62bae50SIngo Molnar #endif
1611f62bae50SIngo Molnar 
1612f62bae50SIngo Molnar 	verify_local_APIC();
1613f62bae50SIngo Molnar 	connect_bsp_APIC();
1614f62bae50SIngo Molnar 
1615f62bae50SIngo Molnar #ifdef CONFIG_X86_64
1616f62bae50SIngo Molnar 	apic_write(APIC_ID, SET_APIC_ID(boot_cpu_physical_apicid));
1617f62bae50SIngo Molnar #else
1618f62bae50SIngo Molnar 	/*
1619f62bae50SIngo Molnar 	 * Hack: In case of kdump, after a crash, kernel might be booting
1620f62bae50SIngo Molnar 	 * on a cpu with non-zero lapic id. But boot_cpu_physical_apicid
1621f62bae50SIngo Molnar 	 * might be zero if read from MP tables. Get it from LAPIC.
1622f62bae50SIngo Molnar 	 */
1623f62bae50SIngo Molnar # ifdef CONFIG_CRASH_DUMP
1624f62bae50SIngo Molnar 	boot_cpu_physical_apicid = read_apic_id();
1625f62bae50SIngo Molnar # endif
1626f62bae50SIngo Molnar #endif
1627f62bae50SIngo Molnar 	physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
1628f62bae50SIngo Molnar 	setup_local_APIC();
1629f62bae50SIngo Molnar 
1630f62bae50SIngo Molnar #ifdef CONFIG_X86_IO_APIC
1631f62bae50SIngo Molnar 	/*
1632f62bae50SIngo Molnar 	 * Now enable IO-APICs, actually call clear_IO_APIC
1633f62bae50SIngo Molnar 	 * We need clear_IO_APIC before enabling error vector
1634f62bae50SIngo Molnar 	 */
1635f62bae50SIngo Molnar 	if (!skip_ioapic_setup && nr_ioapics)
1636f62bae50SIngo Molnar 		enable_IO_APIC();
1637f62bae50SIngo Molnar #endif
1638f62bae50SIngo Molnar 
1639f62bae50SIngo Molnar 	end_local_APIC_setup();
1640f62bae50SIngo Molnar 
1641f62bae50SIngo Molnar #ifdef CONFIG_X86_IO_APIC
1642f62bae50SIngo Molnar 	if (smp_found_config && !skip_ioapic_setup && nr_ioapics)
1643f62bae50SIngo Molnar 		setup_IO_APIC();
1644f62bae50SIngo Molnar 	else {
1645f62bae50SIngo Molnar 		nr_ioapics = 0;
1646f62bae50SIngo Molnar 		localise_nmi_watchdog();
1647f62bae50SIngo Molnar 	}
1648f62bae50SIngo Molnar #else
1649f62bae50SIngo Molnar 	localise_nmi_watchdog();
1650f62bae50SIngo Molnar #endif
1651f62bae50SIngo Molnar 
1652f62bae50SIngo Molnar 	setup_boot_clock();
1653f62bae50SIngo Molnar #ifdef CONFIG_X86_64
1654f62bae50SIngo Molnar 	check_nmi_watchdog();
1655f62bae50SIngo Molnar #endif
1656f62bae50SIngo Molnar 
1657f62bae50SIngo Molnar 	return 0;
1658f62bae50SIngo Molnar }
1659f62bae50SIngo Molnar 
1660f62bae50SIngo Molnar /*
1661f62bae50SIngo Molnar  * Local APIC interrupts
1662f62bae50SIngo Molnar  */
1663f62bae50SIngo Molnar 
1664f62bae50SIngo Molnar /*
1665f62bae50SIngo Molnar  * This interrupt should _never_ happen with our APIC/SMP architecture
1666f62bae50SIngo Molnar  */
1667f62bae50SIngo Molnar void smp_spurious_interrupt(struct pt_regs *regs)
1668f62bae50SIngo Molnar {
1669f62bae50SIngo Molnar 	u32 v;
1670f62bae50SIngo Molnar 
1671f62bae50SIngo Molnar 	exit_idle();
1672f62bae50SIngo Molnar 	irq_enter();
1673f62bae50SIngo Molnar 	/*
1674f62bae50SIngo Molnar 	 * Check if this really is a spurious interrupt and ACK it
1675f62bae50SIngo Molnar 	 * if it is a vectored one.  Just in case...
1676f62bae50SIngo Molnar 	 * Spurious interrupts should not be ACKed.
1677f62bae50SIngo Molnar 	 */
1678f62bae50SIngo Molnar 	v = apic_read(APIC_ISR + ((SPURIOUS_APIC_VECTOR & ~0x1f) >> 1));
1679f62bae50SIngo Molnar 	if (v & (1 << (SPURIOUS_APIC_VECTOR & 0x1f)))
1680f62bae50SIngo Molnar 		ack_APIC_irq();
1681f62bae50SIngo Molnar 
1682f62bae50SIngo Molnar 	inc_irq_stat(irq_spurious_count);
1683f62bae50SIngo Molnar 
1684f62bae50SIngo Molnar 	/* see sw-dev-man vol 3, chapter 7.4.13.5 */
1685f62bae50SIngo Molnar 	pr_info("spurious APIC interrupt on CPU#%d, "
1686f62bae50SIngo Molnar 		"should never happen.\n", smp_processor_id());
1687f62bae50SIngo Molnar 	irq_exit();
1688f62bae50SIngo Molnar }
1689f62bae50SIngo Molnar 
1690f62bae50SIngo Molnar /*
1691f62bae50SIngo Molnar  * This interrupt should never happen with our APIC/SMP architecture
1692f62bae50SIngo Molnar  */
1693f62bae50SIngo Molnar void smp_error_interrupt(struct pt_regs *regs)
1694f62bae50SIngo Molnar {
1695f62bae50SIngo Molnar 	u32 v, v1;
1696f62bae50SIngo Molnar 
1697f62bae50SIngo Molnar 	exit_idle();
1698f62bae50SIngo Molnar 	irq_enter();
1699f62bae50SIngo Molnar 	/* First tickle the hardware, only then report what went on. -- REW */
1700f62bae50SIngo Molnar 	v = apic_read(APIC_ESR);
1701f62bae50SIngo Molnar 	apic_write(APIC_ESR, 0);
1702f62bae50SIngo Molnar 	v1 = apic_read(APIC_ESR);
1703f62bae50SIngo Molnar 	ack_APIC_irq();
1704f62bae50SIngo Molnar 	atomic_inc(&irq_err_count);
1705f62bae50SIngo Molnar 
1706f62bae50SIngo Molnar 	/*
1707f62bae50SIngo Molnar 	 * Here is what the APIC error bits mean:
1708f62bae50SIngo Molnar 	 * 0: Send CS error
1709f62bae50SIngo Molnar 	 * 1: Receive CS error
1710f62bae50SIngo Molnar 	 * 2: Send accept error
1711f62bae50SIngo Molnar 	 * 3: Receive accept error
1712f62bae50SIngo Molnar 	 * 4: Reserved
1713f62bae50SIngo Molnar 	 * 5: Send illegal vector
1714f62bae50SIngo Molnar 	 * 6: Received illegal vector
1715f62bae50SIngo Molnar 	 * 7: Illegal register address
1716f62bae50SIngo Molnar 	 */
1717f62bae50SIngo Molnar 	pr_debug("APIC error on CPU%d: %02x(%02x)\n",
1718f62bae50SIngo Molnar 		smp_processor_id(), v , v1);
1719f62bae50SIngo Molnar 	irq_exit();
1720f62bae50SIngo Molnar }
1721f62bae50SIngo Molnar 
1722f62bae50SIngo Molnar /**
1723f62bae50SIngo Molnar  * connect_bsp_APIC - attach the APIC to the interrupt system
1724f62bae50SIngo Molnar  */
1725f62bae50SIngo Molnar void __init connect_bsp_APIC(void)
1726f62bae50SIngo Molnar {
1727f62bae50SIngo Molnar #ifdef CONFIG_X86_32
1728f62bae50SIngo Molnar 	if (pic_mode) {
1729f62bae50SIngo Molnar 		/*
1730f62bae50SIngo Molnar 		 * Do not trust the local APIC being empty at bootup.
1731f62bae50SIngo Molnar 		 */
1732f62bae50SIngo Molnar 		clear_local_APIC();
1733f62bae50SIngo Molnar 		/*
1734f62bae50SIngo Molnar 		 * PIC mode, enable APIC mode in the IMCR, i.e.  connect BSP's
1735f62bae50SIngo Molnar 		 * local APIC to INT and NMI lines.
1736f62bae50SIngo Molnar 		 */
1737f62bae50SIngo Molnar 		apic_printk(APIC_VERBOSE, "leaving PIC mode, "
1738f62bae50SIngo Molnar 				"enabling APIC mode.\n");
1739f62bae50SIngo Molnar 		outb(0x70, 0x22);
1740f62bae50SIngo Molnar 		outb(0x01, 0x23);
1741f62bae50SIngo Molnar 	}
1742f62bae50SIngo Molnar #endif
1743f62bae50SIngo Molnar 	if (apic->enable_apic_mode)
1744f62bae50SIngo Molnar 		apic->enable_apic_mode();
1745f62bae50SIngo Molnar }
1746f62bae50SIngo Molnar 
1747f62bae50SIngo Molnar /**
1748f62bae50SIngo Molnar  * disconnect_bsp_APIC - detach the APIC from the interrupt system
1749f62bae50SIngo Molnar  * @virt_wire_setup:	indicates, whether virtual wire mode is selected
1750f62bae50SIngo Molnar  *
1751f62bae50SIngo Molnar  * Virtual wire mode is necessary to deliver legacy interrupts even when the
1752f62bae50SIngo Molnar  * APIC is disabled.
1753f62bae50SIngo Molnar  */
1754f62bae50SIngo Molnar void disconnect_bsp_APIC(int virt_wire_setup)
1755f62bae50SIngo Molnar {
1756f62bae50SIngo Molnar 	unsigned int value;
1757f62bae50SIngo Molnar 
1758f62bae50SIngo Molnar #ifdef CONFIG_X86_32
1759f62bae50SIngo Molnar 	if (pic_mode) {
1760f62bae50SIngo Molnar 		/*
1761f62bae50SIngo Molnar 		 * Put the board back into PIC mode (has an effect only on
1762f62bae50SIngo Molnar 		 * certain older boards).  Note that APIC interrupts, including
1763f62bae50SIngo Molnar 		 * IPIs, won't work beyond this point!  The only exception are
1764f62bae50SIngo Molnar 		 * INIT IPIs.
1765f62bae50SIngo Molnar 		 */
1766f62bae50SIngo Molnar 		apic_printk(APIC_VERBOSE, "disabling APIC mode, "
1767f62bae50SIngo Molnar 				"entering PIC mode.\n");
1768f62bae50SIngo Molnar 		outb(0x70, 0x22);
1769f62bae50SIngo Molnar 		outb(0x00, 0x23);
1770f62bae50SIngo Molnar 		return;
1771f62bae50SIngo Molnar 	}
1772f62bae50SIngo Molnar #endif
1773f62bae50SIngo Molnar 
1774f62bae50SIngo Molnar 	/* Go back to Virtual Wire compatibility mode */
1775f62bae50SIngo Molnar 
1776f62bae50SIngo Molnar 	/* For the spurious interrupt use vector F, and enable it */
1777f62bae50SIngo Molnar 	value = apic_read(APIC_SPIV);
1778f62bae50SIngo Molnar 	value &= ~APIC_VECTOR_MASK;
1779f62bae50SIngo Molnar 	value |= APIC_SPIV_APIC_ENABLED;
1780f62bae50SIngo Molnar 	value |= 0xf;
1781f62bae50SIngo Molnar 	apic_write(APIC_SPIV, value);
1782f62bae50SIngo Molnar 
1783f62bae50SIngo Molnar 	if (!virt_wire_setup) {
1784f62bae50SIngo Molnar 		/*
1785f62bae50SIngo Molnar 		 * For LVT0 make it edge triggered, active high,
1786f62bae50SIngo Molnar 		 * external and enabled
1787f62bae50SIngo Molnar 		 */
1788f62bae50SIngo Molnar 		value = apic_read(APIC_LVT0);
1789f62bae50SIngo Molnar 		value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
1790f62bae50SIngo Molnar 			APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
1791f62bae50SIngo Molnar 			APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
1792f62bae50SIngo Molnar 		value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
1793f62bae50SIngo Molnar 		value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_EXTINT);
1794f62bae50SIngo Molnar 		apic_write(APIC_LVT0, value);
1795f62bae50SIngo Molnar 	} else {
1796f62bae50SIngo Molnar 		/* Disable LVT0 */
1797f62bae50SIngo Molnar 		apic_write(APIC_LVT0, APIC_LVT_MASKED);
1798f62bae50SIngo Molnar 	}
1799f62bae50SIngo Molnar 
1800f62bae50SIngo Molnar 	/*
1801f62bae50SIngo Molnar 	 * For LVT1 make it edge triggered, active high,
1802f62bae50SIngo Molnar 	 * nmi and enabled
1803f62bae50SIngo Molnar 	 */
1804f62bae50SIngo Molnar 	value = apic_read(APIC_LVT1);
1805f62bae50SIngo Molnar 	value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
1806f62bae50SIngo Molnar 			APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
1807f62bae50SIngo Molnar 			APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
1808f62bae50SIngo Molnar 	value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
1809f62bae50SIngo Molnar 	value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_NMI);
1810f62bae50SIngo Molnar 	apic_write(APIC_LVT1, value);
1811f62bae50SIngo Molnar }
1812f62bae50SIngo Molnar 
1813f62bae50SIngo Molnar void __cpuinit generic_processor_info(int apicid, int version)
1814f62bae50SIngo Molnar {
1815f62bae50SIngo Molnar 	int cpu;
1816f62bae50SIngo Molnar 
1817f62bae50SIngo Molnar 	/*
1818f62bae50SIngo Molnar 	 * Validate version
1819f62bae50SIngo Molnar 	 */
1820f62bae50SIngo Molnar 	if (version == 0x0) {
1821f62bae50SIngo Molnar 		pr_warning("BIOS bug, APIC version is 0 for CPU#%d! "
1822f62bae50SIngo Molnar 			   "fixing up to 0x10. (tell your hw vendor)\n",
1823f62bae50SIngo Molnar 				version);
1824f62bae50SIngo Molnar 		version = 0x10;
1825f62bae50SIngo Molnar 	}
1826f62bae50SIngo Molnar 	apic_version[apicid] = version;
1827f62bae50SIngo Molnar 
1828f62bae50SIngo Molnar 	if (num_processors >= nr_cpu_ids) {
1829f62bae50SIngo Molnar 		int max = nr_cpu_ids;
1830f62bae50SIngo Molnar 		int thiscpu = max + disabled_cpus;
1831f62bae50SIngo Molnar 
1832f62bae50SIngo Molnar 		pr_warning(
1833f62bae50SIngo Molnar 			"ACPI: NR_CPUS/possible_cpus limit of %i reached."
1834f62bae50SIngo Molnar 			"  Processor %d/0x%x ignored.\n", max, thiscpu, apicid);
1835f62bae50SIngo Molnar 
1836f62bae50SIngo Molnar 		disabled_cpus++;
1837f62bae50SIngo Molnar 		return;
1838f62bae50SIngo Molnar 	}
1839f62bae50SIngo Molnar 
1840f62bae50SIngo Molnar 	num_processors++;
1841f62bae50SIngo Molnar 	cpu = cpumask_next_zero(-1, cpu_present_mask);
1842f62bae50SIngo Molnar 
1843f62bae50SIngo Molnar 	if (version != apic_version[boot_cpu_physical_apicid])
1844f62bae50SIngo Molnar 		WARN_ONCE(1,
1845f62bae50SIngo Molnar 			"ACPI: apic version mismatch, bootcpu: %x cpu %d: %x\n",
1846f62bae50SIngo Molnar 			apic_version[boot_cpu_physical_apicid], cpu, version);
1847f62bae50SIngo Molnar 
1848f62bae50SIngo Molnar 	physid_set(apicid, phys_cpu_present_map);
1849f62bae50SIngo Molnar 	if (apicid == boot_cpu_physical_apicid) {
1850f62bae50SIngo Molnar 		/*
1851f62bae50SIngo Molnar 		 * x86_bios_cpu_apicid is required to have processors listed
1852f62bae50SIngo Molnar 		 * in same order as logical cpu numbers. Hence the first
1853f62bae50SIngo Molnar 		 * entry is BSP, and so on.
1854f62bae50SIngo Molnar 		 */
1855f62bae50SIngo Molnar 		cpu = 0;
1856f62bae50SIngo Molnar 	}
1857f62bae50SIngo Molnar 	if (apicid > max_physical_apicid)
1858f62bae50SIngo Molnar 		max_physical_apicid = apicid;
1859f62bae50SIngo Molnar 
1860f62bae50SIngo Molnar #ifdef CONFIG_X86_32
1861f62bae50SIngo Molnar 	/*
1862f62bae50SIngo Molnar 	 * Would be preferable to switch to bigsmp when CONFIG_HOTPLUG_CPU=y
1863f62bae50SIngo Molnar 	 * but we need to work other dependencies like SMP_SUSPEND etc
1864f62bae50SIngo Molnar 	 * before this can be done without some confusion.
1865f62bae50SIngo Molnar 	 * if (CPU_HOTPLUG_ENABLED || num_processors > 8)
1866f62bae50SIngo Molnar 	 *       - Ashok Raj <ashok.raj@intel.com>
1867f62bae50SIngo Molnar 	 */
1868f62bae50SIngo Molnar 	if (max_physical_apicid >= 8) {
1869f62bae50SIngo Molnar 		switch (boot_cpu_data.x86_vendor) {
1870f62bae50SIngo Molnar 		case X86_VENDOR_INTEL:
1871f62bae50SIngo Molnar 			if (!APIC_XAPIC(version)) {
1872f62bae50SIngo Molnar 				def_to_bigsmp = 0;
1873f62bae50SIngo Molnar 				break;
1874f62bae50SIngo Molnar 			}
1875f62bae50SIngo Molnar 			/* If P4 and above fall through */
1876f62bae50SIngo Molnar 		case X86_VENDOR_AMD:
1877f62bae50SIngo Molnar 			def_to_bigsmp = 1;
1878f62bae50SIngo Molnar 		}
1879f62bae50SIngo Molnar 	}
1880f62bae50SIngo Molnar #endif
1881f62bae50SIngo Molnar 
1882f62bae50SIngo Molnar #if defined(CONFIG_SMP) || defined(CONFIG_X86_64)
1883f62bae50SIngo Molnar 	early_per_cpu(x86_cpu_to_apicid, cpu) = apicid;
1884f62bae50SIngo Molnar 	early_per_cpu(x86_bios_cpu_apicid, cpu) = apicid;
1885f62bae50SIngo Molnar #endif
1886f62bae50SIngo Molnar 
1887f62bae50SIngo Molnar 	set_cpu_possible(cpu, true);
1888f62bae50SIngo Molnar 	set_cpu_present(cpu, true);
1889f62bae50SIngo Molnar }
1890f62bae50SIngo Molnar 
1891f62bae50SIngo Molnar int hard_smp_processor_id(void)
1892f62bae50SIngo Molnar {
1893f62bae50SIngo Molnar 	return read_apic_id();
1894f62bae50SIngo Molnar }
1895f62bae50SIngo Molnar 
1896f62bae50SIngo Molnar void default_init_apic_ldr(void)
1897f62bae50SIngo Molnar {
1898f62bae50SIngo Molnar 	unsigned long val;
1899f62bae50SIngo Molnar 
1900f62bae50SIngo Molnar 	apic_write(APIC_DFR, APIC_DFR_VALUE);
1901f62bae50SIngo Molnar 	val = apic_read(APIC_LDR) & ~APIC_LDR_MASK;
1902f62bae50SIngo Molnar 	val |= SET_APIC_LOGICAL_ID(1UL << smp_processor_id());
1903f62bae50SIngo Molnar 	apic_write(APIC_LDR, val);
1904f62bae50SIngo Molnar }
1905f62bae50SIngo Molnar 
1906f62bae50SIngo Molnar #ifdef CONFIG_X86_32
1907f62bae50SIngo Molnar int default_apicid_to_node(int logical_apicid)
1908f62bae50SIngo Molnar {
1909f62bae50SIngo Molnar #ifdef CONFIG_SMP
1910f62bae50SIngo Molnar 	return apicid_2_node[hard_smp_processor_id()];
1911f62bae50SIngo Molnar #else
1912f62bae50SIngo Molnar 	return 0;
1913f62bae50SIngo Molnar #endif
1914f62bae50SIngo Molnar }
1915f62bae50SIngo Molnar #endif
1916f62bae50SIngo Molnar 
1917f62bae50SIngo Molnar /*
1918f62bae50SIngo Molnar  * Power management
1919f62bae50SIngo Molnar  */
1920f62bae50SIngo Molnar #ifdef CONFIG_PM
1921f62bae50SIngo Molnar 
1922f62bae50SIngo Molnar static struct {
1923f62bae50SIngo Molnar 	/*
1924f62bae50SIngo Molnar 	 * 'active' is true if the local APIC was enabled by us and
1925f62bae50SIngo Molnar 	 * not the BIOS; this signifies that we are also responsible
1926f62bae50SIngo Molnar 	 * for disabling it before entering apm/acpi suspend
1927f62bae50SIngo Molnar 	 */
1928f62bae50SIngo Molnar 	int active;
1929f62bae50SIngo Molnar 	/* r/w apic fields */
1930f62bae50SIngo Molnar 	unsigned int apic_id;
1931f62bae50SIngo Molnar 	unsigned int apic_taskpri;
1932f62bae50SIngo Molnar 	unsigned int apic_ldr;
1933f62bae50SIngo Molnar 	unsigned int apic_dfr;
1934f62bae50SIngo Molnar 	unsigned int apic_spiv;
1935f62bae50SIngo Molnar 	unsigned int apic_lvtt;
1936f62bae50SIngo Molnar 	unsigned int apic_lvtpc;
1937f62bae50SIngo Molnar 	unsigned int apic_lvt0;
1938f62bae50SIngo Molnar 	unsigned int apic_lvt1;
1939f62bae50SIngo Molnar 	unsigned int apic_lvterr;
1940f62bae50SIngo Molnar 	unsigned int apic_tmict;
1941f62bae50SIngo Molnar 	unsigned int apic_tdcr;
1942f62bae50SIngo Molnar 	unsigned int apic_thmr;
1943f62bae50SIngo Molnar } apic_pm_state;
1944f62bae50SIngo Molnar 
1945f62bae50SIngo Molnar static int lapic_suspend(struct sys_device *dev, pm_message_t state)
1946f62bae50SIngo Molnar {
1947f62bae50SIngo Molnar 	unsigned long flags;
1948f62bae50SIngo Molnar 	int maxlvt;
1949f62bae50SIngo Molnar 
1950f62bae50SIngo Molnar 	if (!apic_pm_state.active)
1951f62bae50SIngo Molnar 		return 0;
1952f62bae50SIngo Molnar 
1953f62bae50SIngo Molnar 	maxlvt = lapic_get_maxlvt();
1954f62bae50SIngo Molnar 
1955f62bae50SIngo Molnar 	apic_pm_state.apic_id = apic_read(APIC_ID);
1956f62bae50SIngo Molnar 	apic_pm_state.apic_taskpri = apic_read(APIC_TASKPRI);
1957f62bae50SIngo Molnar 	apic_pm_state.apic_ldr = apic_read(APIC_LDR);
1958f62bae50SIngo Molnar 	apic_pm_state.apic_dfr = apic_read(APIC_DFR);
1959f62bae50SIngo Molnar 	apic_pm_state.apic_spiv = apic_read(APIC_SPIV);
1960f62bae50SIngo Molnar 	apic_pm_state.apic_lvtt = apic_read(APIC_LVTT);
1961f62bae50SIngo Molnar 	if (maxlvt >= 4)
1962f62bae50SIngo Molnar 		apic_pm_state.apic_lvtpc = apic_read(APIC_LVTPC);
1963f62bae50SIngo Molnar 	apic_pm_state.apic_lvt0 = apic_read(APIC_LVT0);
1964f62bae50SIngo Molnar 	apic_pm_state.apic_lvt1 = apic_read(APIC_LVT1);
1965f62bae50SIngo Molnar 	apic_pm_state.apic_lvterr = apic_read(APIC_LVTERR);
1966f62bae50SIngo Molnar 	apic_pm_state.apic_tmict = apic_read(APIC_TMICT);
1967f62bae50SIngo Molnar 	apic_pm_state.apic_tdcr = apic_read(APIC_TDCR);
1968f62bae50SIngo Molnar #if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL)
1969f62bae50SIngo Molnar 	if (maxlvt >= 5)
1970f62bae50SIngo Molnar 		apic_pm_state.apic_thmr = apic_read(APIC_LVTTHMR);
1971f62bae50SIngo Molnar #endif
1972f62bae50SIngo Molnar 
1973f62bae50SIngo Molnar 	local_irq_save(flags);
1974f62bae50SIngo Molnar 	disable_local_APIC();
1975b24696bcSFenghua Yu #ifdef CONFIG_INTR_REMAP
1976b24696bcSFenghua Yu 	if (intr_remapping_enabled)
1977b24696bcSFenghua Yu 		disable_intr_remapping();
1978b24696bcSFenghua Yu #endif
1979f62bae50SIngo Molnar 	local_irq_restore(flags);
1980f62bae50SIngo Molnar 	return 0;
1981f62bae50SIngo Molnar }
1982f62bae50SIngo Molnar 
1983f62bae50SIngo Molnar static int lapic_resume(struct sys_device *dev)
1984f62bae50SIngo Molnar {
1985f62bae50SIngo Molnar 	unsigned int l, h;
1986f62bae50SIngo Molnar 	unsigned long flags;
1987f62bae50SIngo Molnar 	int maxlvt;
1988f62bae50SIngo Molnar 
1989b24696bcSFenghua Yu #ifdef CONFIG_INTR_REMAP
1990b24696bcSFenghua Yu 	int ret;
1991b24696bcSFenghua Yu 	struct IO_APIC_route_entry **ioapic_entries = NULL;
1992b24696bcSFenghua Yu 
1993f62bae50SIngo Molnar 	if (!apic_pm_state.active)
1994f62bae50SIngo Molnar 		return 0;
1995f62bae50SIngo Molnar 
1996b24696bcSFenghua Yu 	local_irq_save(flags);
1997b24696bcSFenghua Yu 	if (x2apic) {
1998b24696bcSFenghua Yu 		ioapic_entries = alloc_ioapic_entries();
1999b24696bcSFenghua Yu 		if (!ioapic_entries) {
2000b24696bcSFenghua Yu 			WARN(1, "Alloc ioapic_entries in lapic resume failed.");
2001b24696bcSFenghua Yu 			return -ENOMEM;
2002b24696bcSFenghua Yu 		}
2003b24696bcSFenghua Yu 
2004b24696bcSFenghua Yu 		ret = save_IO_APIC_setup(ioapic_entries);
2005b24696bcSFenghua Yu 		if (ret) {
2006b24696bcSFenghua Yu 			WARN(1, "Saving IO-APIC state failed: %d\n", ret);
2007b24696bcSFenghua Yu 			free_ioapic_entries(ioapic_entries);
2008b24696bcSFenghua Yu 			return ret;
2009b24696bcSFenghua Yu 		}
2010b24696bcSFenghua Yu 
2011b24696bcSFenghua Yu 		mask_IO_APIC_setup(ioapic_entries);
2012b24696bcSFenghua Yu 		mask_8259A();
2013b24696bcSFenghua Yu 		enable_x2apic();
2014b24696bcSFenghua Yu 	}
2015b24696bcSFenghua Yu #else
2016b24696bcSFenghua Yu 	if (!apic_pm_state.active)
2017b24696bcSFenghua Yu 		return 0;
2018f62bae50SIngo Molnar 
2019f62bae50SIngo Molnar 	local_irq_save(flags);
2020f62bae50SIngo Molnar 	if (x2apic)
2021f62bae50SIngo Molnar 		enable_x2apic();
2022b24696bcSFenghua Yu #endif
2023b24696bcSFenghua Yu 
2024cf6567feSSuresh Siddha 	else {
2025f62bae50SIngo Molnar 		/*
2026f62bae50SIngo Molnar 		 * Make sure the APICBASE points to the right address
2027f62bae50SIngo Molnar 		 *
2028f62bae50SIngo Molnar 		 * FIXME! This will be wrong if we ever support suspend on
2029f62bae50SIngo Molnar 		 * SMP! We'll need to do this as part of the CPU restore!
2030f62bae50SIngo Molnar 		 */
2031f62bae50SIngo Molnar 		rdmsr(MSR_IA32_APICBASE, l, h);
2032f62bae50SIngo Molnar 		l &= ~MSR_IA32_APICBASE_BASE;
2033f62bae50SIngo Molnar 		l |= MSR_IA32_APICBASE_ENABLE | mp_lapic_addr;
2034f62bae50SIngo Molnar 		wrmsr(MSR_IA32_APICBASE, l, h);
2035f62bae50SIngo Molnar 	}
2036f62bae50SIngo Molnar 
2037b24696bcSFenghua Yu 	maxlvt = lapic_get_maxlvt();
2038f62bae50SIngo Molnar 	apic_write(APIC_LVTERR, ERROR_APIC_VECTOR | APIC_LVT_MASKED);
2039f62bae50SIngo Molnar 	apic_write(APIC_ID, apic_pm_state.apic_id);
2040f62bae50SIngo Molnar 	apic_write(APIC_DFR, apic_pm_state.apic_dfr);
2041f62bae50SIngo Molnar 	apic_write(APIC_LDR, apic_pm_state.apic_ldr);
2042f62bae50SIngo Molnar 	apic_write(APIC_TASKPRI, apic_pm_state.apic_taskpri);
2043f62bae50SIngo Molnar 	apic_write(APIC_SPIV, apic_pm_state.apic_spiv);
2044f62bae50SIngo Molnar 	apic_write(APIC_LVT0, apic_pm_state.apic_lvt0);
2045f62bae50SIngo Molnar 	apic_write(APIC_LVT1, apic_pm_state.apic_lvt1);
2046f62bae50SIngo Molnar #if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL)
2047f62bae50SIngo Molnar 	if (maxlvt >= 5)
2048f62bae50SIngo Molnar 		apic_write(APIC_LVTTHMR, apic_pm_state.apic_thmr);
2049f62bae50SIngo Molnar #endif
2050f62bae50SIngo Molnar 	if (maxlvt >= 4)
2051f62bae50SIngo Molnar 		apic_write(APIC_LVTPC, apic_pm_state.apic_lvtpc);
2052f62bae50SIngo Molnar 	apic_write(APIC_LVTT, apic_pm_state.apic_lvtt);
2053f62bae50SIngo Molnar 	apic_write(APIC_TDCR, apic_pm_state.apic_tdcr);
2054f62bae50SIngo Molnar 	apic_write(APIC_TMICT, apic_pm_state.apic_tmict);
2055f62bae50SIngo Molnar 	apic_write(APIC_ESR, 0);
2056f62bae50SIngo Molnar 	apic_read(APIC_ESR);
2057f62bae50SIngo Molnar 	apic_write(APIC_LVTERR, apic_pm_state.apic_lvterr);
2058f62bae50SIngo Molnar 	apic_write(APIC_ESR, 0);
2059f62bae50SIngo Molnar 	apic_read(APIC_ESR);
2060f62bae50SIngo Molnar 
2061b24696bcSFenghua Yu #ifdef CONFIG_INTR_REMAP
2062b24696bcSFenghua Yu 	if (intr_remapping_enabled)
2063b24696bcSFenghua Yu 		reenable_intr_remapping(EIM_32BIT_APIC_ID);
2064b24696bcSFenghua Yu 
2065b24696bcSFenghua Yu 	if (x2apic) {
2066b24696bcSFenghua Yu 		unmask_8259A();
2067b24696bcSFenghua Yu 		restore_IO_APIC_setup(ioapic_entries);
2068b24696bcSFenghua Yu 		free_ioapic_entries(ioapic_entries);
2069b24696bcSFenghua Yu 	}
2070b24696bcSFenghua Yu #endif
2071b24696bcSFenghua Yu 
2072f62bae50SIngo Molnar 	local_irq_restore(flags);
2073f62bae50SIngo Molnar 
2074b24696bcSFenghua Yu 
2075f62bae50SIngo Molnar 	return 0;
2076f62bae50SIngo Molnar }
2077f62bae50SIngo Molnar 
2078f62bae50SIngo Molnar /*
2079f62bae50SIngo Molnar  * This device has no shutdown method - fully functioning local APICs
2080f62bae50SIngo Molnar  * are needed on every CPU up until machine_halt/restart/poweroff.
2081f62bae50SIngo Molnar  */
2082f62bae50SIngo Molnar 
2083f62bae50SIngo Molnar static struct sysdev_class lapic_sysclass = {
2084f62bae50SIngo Molnar 	.name		= "lapic",
2085f62bae50SIngo Molnar 	.resume		= lapic_resume,
2086f62bae50SIngo Molnar 	.suspend	= lapic_suspend,
2087f62bae50SIngo Molnar };
2088f62bae50SIngo Molnar 
2089f62bae50SIngo Molnar static struct sys_device device_lapic = {
2090f62bae50SIngo Molnar 	.id	= 0,
2091f62bae50SIngo Molnar 	.cls	= &lapic_sysclass,
2092f62bae50SIngo Molnar };
2093f62bae50SIngo Molnar 
2094f62bae50SIngo Molnar static void __cpuinit apic_pm_activate(void)
2095f62bae50SIngo Molnar {
2096f62bae50SIngo Molnar 	apic_pm_state.active = 1;
2097f62bae50SIngo Molnar }
2098f62bae50SIngo Molnar 
2099f62bae50SIngo Molnar static int __init init_lapic_sysfs(void)
2100f62bae50SIngo Molnar {
2101f62bae50SIngo Molnar 	int error;
2102f62bae50SIngo Molnar 
2103f62bae50SIngo Molnar 	if (!cpu_has_apic)
2104f62bae50SIngo Molnar 		return 0;
2105f62bae50SIngo Molnar 	/* XXX: remove suspend/resume procs if !apic_pm_state.active? */
2106f62bae50SIngo Molnar 
2107f62bae50SIngo Molnar 	error = sysdev_class_register(&lapic_sysclass);
2108f62bae50SIngo Molnar 	if (!error)
2109f62bae50SIngo Molnar 		error = sysdev_register(&device_lapic);
2110f62bae50SIngo Molnar 	return error;
2111f62bae50SIngo Molnar }
2112b24696bcSFenghua Yu 
2113b24696bcSFenghua Yu /* local apic needs to resume before other devices access its registers. */
2114b24696bcSFenghua Yu core_initcall(init_lapic_sysfs);
2115f62bae50SIngo Molnar 
2116f62bae50SIngo Molnar #else	/* CONFIG_PM */
2117f62bae50SIngo Molnar 
2118f62bae50SIngo Molnar static void apic_pm_activate(void) { }
2119f62bae50SIngo Molnar 
2120f62bae50SIngo Molnar #endif	/* CONFIG_PM */
2121f62bae50SIngo Molnar 
2122f62bae50SIngo Molnar #ifdef CONFIG_X86_64
2123f62bae50SIngo Molnar /*
2124f62bae50SIngo Molnar  * apic_is_clustered_box() -- Check if we can expect good TSC
2125f62bae50SIngo Molnar  *
2126f62bae50SIngo Molnar  * Thus far, the major user of this is IBM's Summit2 series:
2127f62bae50SIngo Molnar  *
2128f62bae50SIngo Molnar  * Clustered boxes may have unsynced TSC problems if they are
2129f62bae50SIngo Molnar  * multi-chassis. Use available data to take a good guess.
2130f62bae50SIngo Molnar  * If in doubt, go HPET.
2131f62bae50SIngo Molnar  */
2132f62bae50SIngo Molnar __cpuinit int apic_is_clustered_box(void)
2133f62bae50SIngo Molnar {
2134f62bae50SIngo Molnar 	int i, clusters, zeros;
2135f62bae50SIngo Molnar 	unsigned id;
2136f62bae50SIngo Molnar 	u16 *bios_cpu_apicid;
2137f62bae50SIngo Molnar 	DECLARE_BITMAP(clustermap, NUM_APIC_CLUSTERS);
2138f62bae50SIngo Molnar 
2139f62bae50SIngo Molnar 	/*
2140f62bae50SIngo Molnar 	 * there is not this kind of box with AMD CPU yet.
2141f62bae50SIngo Molnar 	 * Some AMD box with quadcore cpu and 8 sockets apicid
2142f62bae50SIngo Molnar 	 * will be [4, 0x23] or [8, 0x27] could be thought to
2143f62bae50SIngo Molnar 	 * vsmp box still need checking...
2144f62bae50SIngo Molnar 	 */
2145f62bae50SIngo Molnar 	if ((boot_cpu_data.x86_vendor == X86_VENDOR_AMD) && !is_vsmp_box())
2146f62bae50SIngo Molnar 		return 0;
2147f62bae50SIngo Molnar 
2148f62bae50SIngo Molnar 	bios_cpu_apicid = early_per_cpu_ptr(x86_bios_cpu_apicid);
2149f62bae50SIngo Molnar 	bitmap_zero(clustermap, NUM_APIC_CLUSTERS);
2150f62bae50SIngo Molnar 
2151f62bae50SIngo Molnar 	for (i = 0; i < nr_cpu_ids; i++) {
2152f62bae50SIngo Molnar 		/* are we being called early in kernel startup? */
2153f62bae50SIngo Molnar 		if (bios_cpu_apicid) {
2154f62bae50SIngo Molnar 			id = bios_cpu_apicid[i];
2155f62bae50SIngo Molnar 		} else if (i < nr_cpu_ids) {
2156f62bae50SIngo Molnar 			if (cpu_present(i))
2157f62bae50SIngo Molnar 				id = per_cpu(x86_bios_cpu_apicid, i);
2158f62bae50SIngo Molnar 			else
2159f62bae50SIngo Molnar 				continue;
2160f62bae50SIngo Molnar 		} else
2161f62bae50SIngo Molnar 			break;
2162f62bae50SIngo Molnar 
2163f62bae50SIngo Molnar 		if (id != BAD_APICID)
2164f62bae50SIngo Molnar 			__set_bit(APIC_CLUSTERID(id), clustermap);
2165f62bae50SIngo Molnar 	}
2166f62bae50SIngo Molnar 
2167f62bae50SIngo Molnar 	/* Problem:  Partially populated chassis may not have CPUs in some of
2168f62bae50SIngo Molnar 	 * the APIC clusters they have been allocated.  Only present CPUs have
2169f62bae50SIngo Molnar 	 * x86_bios_cpu_apicid entries, thus causing zeroes in the bitmap.
2170f62bae50SIngo Molnar 	 * Since clusters are allocated sequentially, count zeros only if
2171f62bae50SIngo Molnar 	 * they are bounded by ones.
2172f62bae50SIngo Molnar 	 */
2173f62bae50SIngo Molnar 	clusters = 0;
2174f62bae50SIngo Molnar 	zeros = 0;
2175f62bae50SIngo Molnar 	for (i = 0; i < NUM_APIC_CLUSTERS; i++) {
2176f62bae50SIngo Molnar 		if (test_bit(i, clustermap)) {
2177f62bae50SIngo Molnar 			clusters += 1 + zeros;
2178f62bae50SIngo Molnar 			zeros = 0;
2179f62bae50SIngo Molnar 		} else
2180f62bae50SIngo Molnar 			++zeros;
2181f62bae50SIngo Molnar 	}
2182f62bae50SIngo Molnar 
2183f62bae50SIngo Molnar 	/* ScaleMP vSMPowered boxes have one cluster per board and TSCs are
2184f62bae50SIngo Molnar 	 * not guaranteed to be synced between boards
2185f62bae50SIngo Molnar 	 */
2186f62bae50SIngo Molnar 	if (is_vsmp_box() && clusters > 1)
2187f62bae50SIngo Molnar 		return 1;
2188f62bae50SIngo Molnar 
2189f62bae50SIngo Molnar 	/*
2190f62bae50SIngo Molnar 	 * If clusters > 2, then should be multi-chassis.
2191f62bae50SIngo Molnar 	 * May have to revisit this when multi-core + hyperthreaded CPUs come
2192f62bae50SIngo Molnar 	 * out, but AFAIK this will work even for them.
2193f62bae50SIngo Molnar 	 */
2194f62bae50SIngo Molnar 	return (clusters > 2);
2195f62bae50SIngo Molnar }
2196f62bae50SIngo Molnar #endif
2197f62bae50SIngo Molnar 
2198f62bae50SIngo Molnar /*
2199f62bae50SIngo Molnar  * APIC command line parameters
2200f62bae50SIngo Molnar  */
2201f62bae50SIngo Molnar static int __init setup_disableapic(char *arg)
2202f62bae50SIngo Molnar {
2203f62bae50SIngo Molnar 	disable_apic = 1;
2204f62bae50SIngo Molnar 	setup_clear_cpu_cap(X86_FEATURE_APIC);
2205f62bae50SIngo Molnar 	return 0;
2206f62bae50SIngo Molnar }
2207f62bae50SIngo Molnar early_param("disableapic", setup_disableapic);
2208f62bae50SIngo Molnar 
2209f62bae50SIngo Molnar /* same as disableapic, for compatibility */
2210f62bae50SIngo Molnar static int __init setup_nolapic(char *arg)
2211f62bae50SIngo Molnar {
2212f62bae50SIngo Molnar 	return setup_disableapic(arg);
2213f62bae50SIngo Molnar }
2214f62bae50SIngo Molnar early_param("nolapic", setup_nolapic);
2215f62bae50SIngo Molnar 
2216f62bae50SIngo Molnar static int __init parse_lapic_timer_c2_ok(char *arg)
2217f62bae50SIngo Molnar {
2218f62bae50SIngo Molnar 	local_apic_timer_c2_ok = 1;
2219f62bae50SIngo Molnar 	return 0;
2220f62bae50SIngo Molnar }
2221f62bae50SIngo Molnar early_param("lapic_timer_c2_ok", parse_lapic_timer_c2_ok);
2222f62bae50SIngo Molnar 
2223f62bae50SIngo Molnar static int __init parse_disable_apic_timer(char *arg)
2224f62bae50SIngo Molnar {
2225f62bae50SIngo Molnar 	disable_apic_timer = 1;
2226f62bae50SIngo Molnar 	return 0;
2227f62bae50SIngo Molnar }
2228f62bae50SIngo Molnar early_param("noapictimer", parse_disable_apic_timer);
2229f62bae50SIngo Molnar 
2230f62bae50SIngo Molnar static int __init parse_nolapic_timer(char *arg)
2231f62bae50SIngo Molnar {
2232f62bae50SIngo Molnar 	disable_apic_timer = 1;
2233f62bae50SIngo Molnar 	return 0;
2234f62bae50SIngo Molnar }
2235f62bae50SIngo Molnar early_param("nolapic_timer", parse_nolapic_timer);
2236f62bae50SIngo Molnar 
2237f62bae50SIngo Molnar static int __init apic_set_verbosity(char *arg)
2238f62bae50SIngo Molnar {
2239f62bae50SIngo Molnar 	if (!arg)  {
2240f62bae50SIngo Molnar #ifdef CONFIG_X86_64
2241f62bae50SIngo Molnar 		skip_ioapic_setup = 0;
2242f62bae50SIngo Molnar 		return 0;
2243f62bae50SIngo Molnar #endif
2244f62bae50SIngo Molnar 		return -EINVAL;
2245f62bae50SIngo Molnar 	}
2246f62bae50SIngo Molnar 
2247f62bae50SIngo Molnar 	if (strcmp("debug", arg) == 0)
2248f62bae50SIngo Molnar 		apic_verbosity = APIC_DEBUG;
2249f62bae50SIngo Molnar 	else if (strcmp("verbose", arg) == 0)
2250f62bae50SIngo Molnar 		apic_verbosity = APIC_VERBOSE;
2251f62bae50SIngo Molnar 	else {
2252f62bae50SIngo Molnar 		pr_warning("APIC Verbosity level %s not recognised"
2253f62bae50SIngo Molnar 			" use apic=verbose or apic=debug\n", arg);
2254f62bae50SIngo Molnar 		return -EINVAL;
2255f62bae50SIngo Molnar 	}
2256f62bae50SIngo Molnar 
2257f62bae50SIngo Molnar 	return 0;
2258f62bae50SIngo Molnar }
2259f62bae50SIngo Molnar early_param("apic", apic_set_verbosity);
2260f62bae50SIngo Molnar 
2261f62bae50SIngo Molnar static int __init lapic_insert_resource(void)
2262f62bae50SIngo Molnar {
2263f62bae50SIngo Molnar 	if (!apic_phys)
2264f62bae50SIngo Molnar 		return -1;
2265f62bae50SIngo Molnar 
2266f62bae50SIngo Molnar 	/* Put local APIC into the resource map. */
2267f62bae50SIngo Molnar 	lapic_resource.start = apic_phys;
2268f62bae50SIngo Molnar 	lapic_resource.end = lapic_resource.start + PAGE_SIZE - 1;
2269f62bae50SIngo Molnar 	insert_resource(&iomem_resource, &lapic_resource);
2270f62bae50SIngo Molnar 
2271f62bae50SIngo Molnar 	return 0;
2272f62bae50SIngo Molnar }
2273f62bae50SIngo Molnar 
2274f62bae50SIngo Molnar /*
2275f62bae50SIngo Molnar  * need call insert after e820_reserve_resources()
2276f62bae50SIngo Molnar  * that is using request_resource
2277f62bae50SIngo Molnar  */
2278f62bae50SIngo Molnar late_initcall(lapic_insert_resource);
2279