xref: /openbmc/linux/arch/x86/kernel/apic/apic.c (revision 84914ed0)
1f62bae50SIngo Molnar /*
2f62bae50SIngo Molnar  *	Local APIC handling, local APIC timers
3f62bae50SIngo Molnar  *
4f62bae50SIngo Molnar  *	(c) 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
5f62bae50SIngo Molnar  *
6f62bae50SIngo Molnar  *	Fixes
7f62bae50SIngo Molnar  *	Maciej W. Rozycki	:	Bits for genuine 82489DX APICs;
8f62bae50SIngo Molnar  *					thanks to Eric Gilmore
9f62bae50SIngo Molnar  *					and Rolf G. Tews
10f62bae50SIngo Molnar  *					for testing these extensively.
11f62bae50SIngo Molnar  *	Maciej W. Rozycki	:	Various updates and fixes.
12f62bae50SIngo Molnar  *	Mikael Pettersson	:	Power Management for UP-APIC.
13f62bae50SIngo Molnar  *	Pavel Machek and
14f62bae50SIngo Molnar  *	Mikael Pettersson	:	PM converted to driver model.
15f62bae50SIngo Molnar  */
16f62bae50SIngo Molnar 
17cdd6c482SIngo Molnar #include <linux/perf_event.h>
18f62bae50SIngo Molnar #include <linux/kernel_stat.h>
19f62bae50SIngo Molnar #include <linux/mc146818rtc.h>
20f62bae50SIngo Molnar #include <linux/acpi_pmtmr.h>
21f62bae50SIngo Molnar #include <linux/clockchips.h>
22f62bae50SIngo Molnar #include <linux/interrupt.h>
23f62bae50SIngo Molnar #include <linux/bootmem.h>
24f62bae50SIngo Molnar #include <linux/ftrace.h>
25f62bae50SIngo Molnar #include <linux/ioport.h>
26f62bae50SIngo Molnar #include <linux/module.h>
27f3c6ea1bSRafael J. Wysocki #include <linux/syscore_ops.h>
28f62bae50SIngo Molnar #include <linux/delay.h>
29f62bae50SIngo Molnar #include <linux/timex.h>
30f62bae50SIngo Molnar #include <linux/dmar.h>
31f62bae50SIngo Molnar #include <linux/init.h>
32f62bae50SIngo Molnar #include <linux/cpu.h>
33f62bae50SIngo Molnar #include <linux/dmi.h>
34f62bae50SIngo Molnar #include <linux/smp.h>
35f62bae50SIngo Molnar #include <linux/mm.h>
36f62bae50SIngo Molnar 
37cdd6c482SIngo Molnar #include <asm/perf_event.h>
38736decacSThomas Gleixner #include <asm/x86_init.h>
39f62bae50SIngo Molnar #include <asm/pgalloc.h>
40f62bae50SIngo Molnar #include <asm/atomic.h>
41f62bae50SIngo Molnar #include <asm/mpspec.h>
42f62bae50SIngo Molnar #include <asm/i8253.h>
43f62bae50SIngo Molnar #include <asm/i8259.h>
44f62bae50SIngo Molnar #include <asm/proto.h>
45f62bae50SIngo Molnar #include <asm/apic.h>
467167d08eSHenrik Kretzschmar #include <asm/io_apic.h>
47f62bae50SIngo Molnar #include <asm/desc.h>
48f62bae50SIngo Molnar #include <asm/hpet.h>
49f62bae50SIngo Molnar #include <asm/idle.h>
50f62bae50SIngo Molnar #include <asm/mtrr.h>
51f62bae50SIngo Molnar #include <asm/smp.h>
52638bee71SH. Peter Anvin #include <asm/mce.h>
538c3ba8d0SKerstin Jonsson #include <asm/tsc.h>
542904ed8dSSheng Yang #include <asm/hypervisor.h>
55f62bae50SIngo Molnar 
56f62bae50SIngo Molnar unsigned int num_processors;
57f62bae50SIngo Molnar 
58f62bae50SIngo Molnar unsigned disabled_cpus __cpuinitdata;
59f62bae50SIngo Molnar 
60f62bae50SIngo Molnar /* Processor that is doing the boot up */
61f62bae50SIngo Molnar unsigned int boot_cpu_physical_apicid = -1U;
62f62bae50SIngo Molnar 
63f62bae50SIngo Molnar /*
64f62bae50SIngo Molnar  * The highest APIC ID seen during enumeration.
65f62bae50SIngo Molnar  */
66f62bae50SIngo Molnar unsigned int max_physical_apicid;
67f62bae50SIngo Molnar 
68f62bae50SIngo Molnar /*
69f62bae50SIngo Molnar  * Bitmask of physically existing CPUs:
70f62bae50SIngo Molnar  */
71f62bae50SIngo Molnar physid_mask_t phys_cpu_present_map;
72f62bae50SIngo Molnar 
73f62bae50SIngo Molnar /*
74f62bae50SIngo Molnar  * Map cpu index to physical APIC ID
75f62bae50SIngo Molnar  */
76f62bae50SIngo Molnar DEFINE_EARLY_PER_CPU(u16, x86_cpu_to_apicid, BAD_APICID);
77f62bae50SIngo Molnar DEFINE_EARLY_PER_CPU(u16, x86_bios_cpu_apicid, BAD_APICID);
78f62bae50SIngo Molnar EXPORT_EARLY_PER_CPU_SYMBOL(x86_cpu_to_apicid);
79f62bae50SIngo Molnar EXPORT_EARLY_PER_CPU_SYMBOL(x86_bios_cpu_apicid);
80f62bae50SIngo Molnar 
81f62bae50SIngo Molnar #ifdef CONFIG_X86_32
824c321ff8STejun Heo 
834c321ff8STejun Heo /*
844c321ff8STejun Heo  * On x86_32, the mapping between cpu and logical apicid may vary
854c321ff8STejun Heo  * depending on apic in use.  The following early percpu variable is
864c321ff8STejun Heo  * used for the mapping.  This is where the behaviors of x86_64 and 32
874c321ff8STejun Heo  * actually diverge.  Let's keep it ugly for now.
884c321ff8STejun Heo  */
894c321ff8STejun Heo DEFINE_EARLY_PER_CPU(int, x86_cpu_to_logical_apicid, BAD_APICID);
904c321ff8STejun Heo 
91f62bae50SIngo Molnar /*
92f62bae50SIngo Molnar  * Knob to control our willingness to enable the local APIC.
93f62bae50SIngo Molnar  *
94f62bae50SIngo Molnar  * +1=force-enable
95f62bae50SIngo Molnar  */
9625874a29SHenrik Kretzschmar static int force_enable_local_apic __initdata;
97f62bae50SIngo Molnar /*
98f62bae50SIngo Molnar  * APIC command line parameters
99f62bae50SIngo Molnar  */
100f62bae50SIngo Molnar static int __init parse_lapic(char *arg)
101f62bae50SIngo Molnar {
102f62bae50SIngo Molnar 	force_enable_local_apic = 1;
103f62bae50SIngo Molnar 	return 0;
104f62bae50SIngo Molnar }
105f62bae50SIngo Molnar early_param("lapic", parse_lapic);
106f62bae50SIngo Molnar /* Local APIC was disabled by the BIOS and enabled by the kernel */
107f62bae50SIngo Molnar static int enabled_via_apicbase;
108f62bae50SIngo Molnar 
109c0eaa453SCyrill Gorcunov /*
110c0eaa453SCyrill Gorcunov  * Handle interrupt mode configuration register (IMCR).
111c0eaa453SCyrill Gorcunov  * This register controls whether the interrupt signals
112c0eaa453SCyrill Gorcunov  * that reach the BSP come from the master PIC or from the
113c0eaa453SCyrill Gorcunov  * local APIC. Before entering Symmetric I/O Mode, either
114c0eaa453SCyrill Gorcunov  * the BIOS or the operating system must switch out of
115c0eaa453SCyrill Gorcunov  * PIC Mode by changing the IMCR.
116c0eaa453SCyrill Gorcunov  */
1175cda395fSAlexander van Heukelum static inline void imcr_pic_to_apic(void)
118c0eaa453SCyrill Gorcunov {
119c0eaa453SCyrill Gorcunov 	/* select IMCR register */
120c0eaa453SCyrill Gorcunov 	outb(0x70, 0x22);
121c0eaa453SCyrill Gorcunov 	/* NMI and 8259 INTR go through APIC */
122c0eaa453SCyrill Gorcunov 	outb(0x01, 0x23);
123c0eaa453SCyrill Gorcunov }
124c0eaa453SCyrill Gorcunov 
1255cda395fSAlexander van Heukelum static inline void imcr_apic_to_pic(void)
126c0eaa453SCyrill Gorcunov {
127c0eaa453SCyrill Gorcunov 	/* select IMCR register */
128c0eaa453SCyrill Gorcunov 	outb(0x70, 0x22);
129c0eaa453SCyrill Gorcunov 	/* NMI and 8259 INTR go directly to BSP */
130c0eaa453SCyrill Gorcunov 	outb(0x00, 0x23);
131c0eaa453SCyrill Gorcunov }
132f62bae50SIngo Molnar #endif
133f62bae50SIngo Molnar 
134f62bae50SIngo Molnar #ifdef CONFIG_X86_64
135f62bae50SIngo Molnar static int apic_calibrate_pmtmr __initdata;
136f62bae50SIngo Molnar static __init int setup_apicpmtimer(char *s)
137f62bae50SIngo Molnar {
138f62bae50SIngo Molnar 	apic_calibrate_pmtmr = 1;
139f62bae50SIngo Molnar 	notsc_setup(NULL);
140f62bae50SIngo Molnar 	return 0;
141f62bae50SIngo Molnar }
142f62bae50SIngo Molnar __setup("apicpmtimer", setup_apicpmtimer);
143f62bae50SIngo Molnar #endif
144f62bae50SIngo Molnar 
145fc1edaf9SSuresh Siddha int x2apic_mode;
146f62bae50SIngo Molnar #ifdef CONFIG_X86_X2APIC
147f62bae50SIngo Molnar /* x2apic enabled before OS handover */
148f62bae50SIngo Molnar static int x2apic_preenabled;
149f62bae50SIngo Molnar static __init int setup_nox2apic(char *str)
150f62bae50SIngo Molnar {
15139d83a5dSSuresh Siddha 	if (x2apic_enabled()) {
15239d83a5dSSuresh Siddha 		pr_warning("Bios already enabled x2apic, "
15339d83a5dSSuresh Siddha 			   "can't enforce nox2apic");
15439d83a5dSSuresh Siddha 		return 0;
15539d83a5dSSuresh Siddha 	}
15639d83a5dSSuresh Siddha 
157f62bae50SIngo Molnar 	setup_clear_cpu_cap(X86_FEATURE_X2APIC);
158f62bae50SIngo Molnar 	return 0;
159f62bae50SIngo Molnar }
160f62bae50SIngo Molnar early_param("nox2apic", setup_nox2apic);
161f62bae50SIngo Molnar #endif
162f62bae50SIngo Molnar 
163f62bae50SIngo Molnar unsigned long mp_lapic_addr;
164f62bae50SIngo Molnar int disable_apic;
165f62bae50SIngo Molnar /* Disable local APIC timer from the kernel commandline or via dmi quirk */
16625874a29SHenrik Kretzschmar static int disable_apic_timer __initdata;
167f62bae50SIngo Molnar /* Local APIC timer works in C2 */
168f62bae50SIngo Molnar int local_apic_timer_c2_ok;
169f62bae50SIngo Molnar EXPORT_SYMBOL_GPL(local_apic_timer_c2_ok);
170f62bae50SIngo Molnar 
171f62bae50SIngo Molnar int first_system_vector = 0xfe;
172f62bae50SIngo Molnar 
173f62bae50SIngo Molnar /*
174f62bae50SIngo Molnar  * Debug level, exported for io_apic.c
175f62bae50SIngo Molnar  */
176f62bae50SIngo Molnar unsigned int apic_verbosity;
177f62bae50SIngo Molnar 
178f62bae50SIngo Molnar int pic_mode;
179f62bae50SIngo Molnar 
180f62bae50SIngo Molnar /* Have we found an MP table */
181f62bae50SIngo Molnar int smp_found_config;
182f62bae50SIngo Molnar 
183f62bae50SIngo Molnar static struct resource lapic_resource = {
184f62bae50SIngo Molnar 	.name = "Local APIC",
185f62bae50SIngo Molnar 	.flags = IORESOURCE_MEM | IORESOURCE_BUSY,
186f62bae50SIngo Molnar };
187f62bae50SIngo Molnar 
188f62bae50SIngo Molnar static unsigned int calibration_result;
189f62bae50SIngo Molnar 
190f62bae50SIngo Molnar static void apic_pm_activate(void);
191f62bae50SIngo Molnar 
192f62bae50SIngo Molnar static unsigned long apic_phys;
193f62bae50SIngo Molnar 
194f62bae50SIngo Molnar /*
195f62bae50SIngo Molnar  * Get the LAPIC version
196f62bae50SIngo Molnar  */
197f62bae50SIngo Molnar static inline int lapic_get_version(void)
198f62bae50SIngo Molnar {
199f62bae50SIngo Molnar 	return GET_APIC_VERSION(apic_read(APIC_LVR));
200f62bae50SIngo Molnar }
201f62bae50SIngo Molnar 
202f62bae50SIngo Molnar /*
203f62bae50SIngo Molnar  * Check, if the APIC is integrated or a separate chip
204f62bae50SIngo Molnar  */
205f62bae50SIngo Molnar static inline int lapic_is_integrated(void)
206f62bae50SIngo Molnar {
207f62bae50SIngo Molnar #ifdef CONFIG_X86_64
208f62bae50SIngo Molnar 	return 1;
209f62bae50SIngo Molnar #else
210f62bae50SIngo Molnar 	return APIC_INTEGRATED(lapic_get_version());
211f62bae50SIngo Molnar #endif
212f62bae50SIngo Molnar }
213f62bae50SIngo Molnar 
214f62bae50SIngo Molnar /*
215f62bae50SIngo Molnar  * Check, whether this is a modern or a first generation APIC
216f62bae50SIngo Molnar  */
217f62bae50SIngo Molnar static int modern_apic(void)
218f62bae50SIngo Molnar {
219f62bae50SIngo Molnar 	/* AMD systems use old APIC versions, so check the CPU */
220f62bae50SIngo Molnar 	if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD &&
221f62bae50SIngo Molnar 	    boot_cpu_data.x86 >= 0xf)
222f62bae50SIngo Molnar 		return 1;
223f62bae50SIngo Molnar 	return lapic_get_version() >= 0x14;
224f62bae50SIngo Molnar }
225f62bae50SIngo Molnar 
22608306ce6SCyrill Gorcunov /*
227a933c618SCyrill Gorcunov  * right after this call apic become NOOP driven
228a933c618SCyrill Gorcunov  * so apic->write/read doesn't do anything
22908306ce6SCyrill Gorcunov  */
23025874a29SHenrik Kretzschmar static void __init apic_disable(void)
23108306ce6SCyrill Gorcunov {
232f88f2b4fSCyrill Gorcunov 	pr_info("APIC: switched to apic NOOP\n");
233a933c618SCyrill Gorcunov 	apic = &apic_noop;
23408306ce6SCyrill Gorcunov }
23508306ce6SCyrill Gorcunov 
236f62bae50SIngo Molnar void native_apic_wait_icr_idle(void)
237f62bae50SIngo Molnar {
238f62bae50SIngo Molnar 	while (apic_read(APIC_ICR) & APIC_ICR_BUSY)
239f62bae50SIngo Molnar 		cpu_relax();
240f62bae50SIngo Molnar }
241f62bae50SIngo Molnar 
242f62bae50SIngo Molnar u32 native_safe_apic_wait_icr_idle(void)
243f62bae50SIngo Molnar {
244f62bae50SIngo Molnar 	u32 send_status;
245f62bae50SIngo Molnar 	int timeout;
246f62bae50SIngo Molnar 
247f62bae50SIngo Molnar 	timeout = 0;
248f62bae50SIngo Molnar 	do {
249f62bae50SIngo Molnar 		send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
250f62bae50SIngo Molnar 		if (!send_status)
251f62bae50SIngo Molnar 			break;
252f62bae50SIngo Molnar 		udelay(100);
253f62bae50SIngo Molnar 	} while (timeout++ < 1000);
254f62bae50SIngo Molnar 
255f62bae50SIngo Molnar 	return send_status;
256f62bae50SIngo Molnar }
257f62bae50SIngo Molnar 
258f62bae50SIngo Molnar void native_apic_icr_write(u32 low, u32 id)
259f62bae50SIngo Molnar {
260f62bae50SIngo Molnar 	apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(id));
261f62bae50SIngo Molnar 	apic_write(APIC_ICR, low);
262f62bae50SIngo Molnar }
263f62bae50SIngo Molnar 
264f62bae50SIngo Molnar u64 native_apic_icr_read(void)
265f62bae50SIngo Molnar {
266f62bae50SIngo Molnar 	u32 icr1, icr2;
267f62bae50SIngo Molnar 
268f62bae50SIngo Molnar 	icr2 = apic_read(APIC_ICR2);
269f62bae50SIngo Molnar 	icr1 = apic_read(APIC_ICR);
270f62bae50SIngo Molnar 
271f62bae50SIngo Molnar 	return icr1 | ((u64)icr2 << 32);
272f62bae50SIngo Molnar }
273f62bae50SIngo Molnar 
274f62bae50SIngo Molnar #ifdef CONFIG_X86_32
275f62bae50SIngo Molnar /**
276f62bae50SIngo Molnar  * get_physical_broadcast - Get number of physical broadcast IDs
277f62bae50SIngo Molnar  */
278f62bae50SIngo Molnar int get_physical_broadcast(void)
279f62bae50SIngo Molnar {
280f62bae50SIngo Molnar 	return modern_apic() ? 0xff : 0xf;
281f62bae50SIngo Molnar }
282f62bae50SIngo Molnar #endif
283f62bae50SIngo Molnar 
284f62bae50SIngo Molnar /**
285f62bae50SIngo Molnar  * lapic_get_maxlvt - get the maximum number of local vector table entries
286f62bae50SIngo Molnar  */
287f62bae50SIngo Molnar int lapic_get_maxlvt(void)
288f62bae50SIngo Molnar {
289f62bae50SIngo Molnar 	unsigned int v;
290f62bae50SIngo Molnar 
291f62bae50SIngo Molnar 	v = apic_read(APIC_LVR);
292f62bae50SIngo Molnar 	/*
293f62bae50SIngo Molnar 	 * - we always have APIC integrated on 64bit mode
294f62bae50SIngo Molnar 	 * - 82489DXs do not report # of LVT entries
295f62bae50SIngo Molnar 	 */
296f62bae50SIngo Molnar 	return APIC_INTEGRATED(GET_APIC_VERSION(v)) ? GET_APIC_MAXLVT(v) : 2;
297f62bae50SIngo Molnar }
298f62bae50SIngo Molnar 
299f62bae50SIngo Molnar /*
300f62bae50SIngo Molnar  * Local APIC timer
301f62bae50SIngo Molnar  */
302f62bae50SIngo Molnar 
303f62bae50SIngo Molnar /* Clock divisor */
304f62bae50SIngo Molnar #define APIC_DIVISOR 16
305f62bae50SIngo Molnar 
306f62bae50SIngo Molnar /*
307f62bae50SIngo Molnar  * This function sets up the local APIC timer, with a timeout of
308f62bae50SIngo Molnar  * 'clocks' APIC bus clock. During calibration we actually call
309f62bae50SIngo Molnar  * this function twice on the boot CPU, once with a bogus timeout
310f62bae50SIngo Molnar  * value, second time for real. The other (noncalibrating) CPUs
311f62bae50SIngo Molnar  * call this function only once, with the real, calibrated value.
312f62bae50SIngo Molnar  *
313f62bae50SIngo Molnar  * We do reads before writes even if unnecessary, to get around the
314f62bae50SIngo Molnar  * P5 APIC double write bug.
315f62bae50SIngo Molnar  */
316f62bae50SIngo Molnar static void __setup_APIC_LVTT(unsigned int clocks, int oneshot, int irqen)
317f62bae50SIngo Molnar {
318f62bae50SIngo Molnar 	unsigned int lvtt_value, tmp_value;
319f62bae50SIngo Molnar 
320f62bae50SIngo Molnar 	lvtt_value = LOCAL_TIMER_VECTOR;
321f62bae50SIngo Molnar 	if (!oneshot)
322f62bae50SIngo Molnar 		lvtt_value |= APIC_LVT_TIMER_PERIODIC;
323f62bae50SIngo Molnar 	if (!lapic_is_integrated())
324f62bae50SIngo Molnar 		lvtt_value |= SET_APIC_TIMER_BASE(APIC_TIMER_BASE_DIV);
325f62bae50SIngo Molnar 
326f62bae50SIngo Molnar 	if (!irqen)
327f62bae50SIngo Molnar 		lvtt_value |= APIC_LVT_MASKED;
328f62bae50SIngo Molnar 
329f62bae50SIngo Molnar 	apic_write(APIC_LVTT, lvtt_value);
330f62bae50SIngo Molnar 
331f62bae50SIngo Molnar 	/*
332f62bae50SIngo Molnar 	 * Divide PICLK by 16
333f62bae50SIngo Molnar 	 */
334f62bae50SIngo Molnar 	tmp_value = apic_read(APIC_TDCR);
335f62bae50SIngo Molnar 	apic_write(APIC_TDCR,
336f62bae50SIngo Molnar 		(tmp_value & ~(APIC_TDR_DIV_1 | APIC_TDR_DIV_TMBASE)) |
337f62bae50SIngo Molnar 		APIC_TDR_DIV_16);
338f62bae50SIngo Molnar 
339f62bae50SIngo Molnar 	if (!oneshot)
340f62bae50SIngo Molnar 		apic_write(APIC_TMICT, clocks / APIC_DIVISOR);
341f62bae50SIngo Molnar }
342f62bae50SIngo Molnar 
343f62bae50SIngo Molnar /*
344a68c439bSRobert Richter  * Setup extended LVT, AMD specific
345f62bae50SIngo Molnar  *
346a68c439bSRobert Richter  * Software should use the LVT offsets the BIOS provides.  The offsets
347a68c439bSRobert Richter  * are determined by the subsystems using it like those for MCE
348a68c439bSRobert Richter  * threshold or IBS.  On K8 only offset 0 (APIC500) and MCE interrupts
349a68c439bSRobert Richter  * are supported. Beginning with family 10h at least 4 offsets are
350a68c439bSRobert Richter  * available.
351f62bae50SIngo Molnar  *
352a68c439bSRobert Richter  * Since the offsets must be consistent for all cores, we keep track
353a68c439bSRobert Richter  * of the LVT offsets in software and reserve the offset for the same
354a68c439bSRobert Richter  * vector also to be used on other cores. An offset is freed by
355a68c439bSRobert Richter  * setting the entry to APIC_EILVT_MASKED.
356a68c439bSRobert Richter  *
357a68c439bSRobert Richter  * If the BIOS is right, there should be no conflicts. Otherwise a
358a68c439bSRobert Richter  * "[Firmware Bug]: ..." error message is generated. However, if
359a68c439bSRobert Richter  * software does not properly determines the offsets, it is not
360a68c439bSRobert Richter  * necessarily a BIOS bug.
361f62bae50SIngo Molnar  */
362f62bae50SIngo Molnar 
363a68c439bSRobert Richter static atomic_t eilvt_offsets[APIC_EILVT_NR_MAX];
364f62bae50SIngo Molnar 
365a68c439bSRobert Richter static inline int eilvt_entry_is_changeable(unsigned int old, unsigned int new)
366a68c439bSRobert Richter {
367a68c439bSRobert Richter 	return (old & APIC_EILVT_MASKED)
368a68c439bSRobert Richter 		|| (new == APIC_EILVT_MASKED)
369a68c439bSRobert Richter 		|| ((new & ~APIC_EILVT_MASKED) == old);
370a68c439bSRobert Richter }
371a68c439bSRobert Richter 
372a68c439bSRobert Richter static unsigned int reserve_eilvt_offset(int offset, unsigned int new)
373a68c439bSRobert Richter {
374a68c439bSRobert Richter 	unsigned int rsvd;			/* 0: uninitialized */
375a68c439bSRobert Richter 
376a68c439bSRobert Richter 	if (offset >= APIC_EILVT_NR_MAX)
377a68c439bSRobert Richter 		return ~0;
378a68c439bSRobert Richter 
379a68c439bSRobert Richter 	rsvd = atomic_read(&eilvt_offsets[offset]) & ~APIC_EILVT_MASKED;
380a68c439bSRobert Richter 	do {
381a68c439bSRobert Richter 		if (rsvd &&
382a68c439bSRobert Richter 		    !eilvt_entry_is_changeable(rsvd, new))
383a68c439bSRobert Richter 			/* may not change if vectors are different */
384a68c439bSRobert Richter 			return rsvd;
385a68c439bSRobert Richter 		rsvd = atomic_cmpxchg(&eilvt_offsets[offset], rsvd, new);
386a68c439bSRobert Richter 	} while (rsvd != new);
387a68c439bSRobert Richter 
388a68c439bSRobert Richter 	return new;
389a68c439bSRobert Richter }
390a68c439bSRobert Richter 
391a68c439bSRobert Richter /*
392a68c439bSRobert Richter  * If mask=1, the LVT entry does not generate interrupts while mask=0
393a68c439bSRobert Richter  * enables the vector. See also the BKDGs.
394a68c439bSRobert Richter  */
395a68c439bSRobert Richter 
39627afdf20SRobert Richter int setup_APIC_eilvt(u8 offset, u8 vector, u8 msg_type, u8 mask)
397a68c439bSRobert Richter {
398a68c439bSRobert Richter 	unsigned long reg = APIC_EILVTn(offset);
399a68c439bSRobert Richter 	unsigned int new, old, reserved;
400a68c439bSRobert Richter 
401a68c439bSRobert Richter 	new = (mask << 16) | (msg_type << 8) | vector;
402a68c439bSRobert Richter 	old = apic_read(reg);
403a68c439bSRobert Richter 	reserved = reserve_eilvt_offset(offset, new);
404a68c439bSRobert Richter 
405a68c439bSRobert Richter 	if (reserved != new) {
406eb48c9cbSRobert Richter 		pr_err(FW_BUG "cpu %d, try to use APIC%lX (LVT offset %d) for "
407eb48c9cbSRobert Richter 		       "vector 0x%x, but the register is already in use for "
408eb48c9cbSRobert Richter 		       "vector 0x%x on another cpu\n",
409eb48c9cbSRobert Richter 		       smp_processor_id(), reg, offset, new, reserved);
410a68c439bSRobert Richter 		return -EINVAL;
411a68c439bSRobert Richter 	}
412a68c439bSRobert Richter 
413a68c439bSRobert Richter 	if (!eilvt_entry_is_changeable(old, new)) {
414eb48c9cbSRobert Richter 		pr_err(FW_BUG "cpu %d, try to use APIC%lX (LVT offset %d) for "
415eb48c9cbSRobert Richter 		       "vector 0x%x, but the register is already in use for "
416eb48c9cbSRobert Richter 		       "vector 0x%x on this cpu\n",
417eb48c9cbSRobert Richter 		       smp_processor_id(), reg, offset, new, old);
418a68c439bSRobert Richter 		return -EBUSY;
419a68c439bSRobert Richter 	}
420a68c439bSRobert Richter 
421a68c439bSRobert Richter 	apic_write(reg, new);
422a68c439bSRobert Richter 
423a68c439bSRobert Richter 	return 0;
424f62bae50SIngo Molnar }
42527afdf20SRobert Richter EXPORT_SYMBOL_GPL(setup_APIC_eilvt);
426f62bae50SIngo Molnar 
427f62bae50SIngo Molnar /*
428f62bae50SIngo Molnar  * Program the next event, relative to now
429f62bae50SIngo Molnar  */
430f62bae50SIngo Molnar static int lapic_next_event(unsigned long delta,
431f62bae50SIngo Molnar 			    struct clock_event_device *evt)
432f62bae50SIngo Molnar {
433f62bae50SIngo Molnar 	apic_write(APIC_TMICT, delta);
434f62bae50SIngo Molnar 	return 0;
435f62bae50SIngo Molnar }
436f62bae50SIngo Molnar 
437f62bae50SIngo Molnar /*
438f62bae50SIngo Molnar  * Setup the lapic timer in periodic or oneshot mode
439f62bae50SIngo Molnar  */
440f62bae50SIngo Molnar static void lapic_timer_setup(enum clock_event_mode mode,
441f62bae50SIngo Molnar 			      struct clock_event_device *evt)
442f62bae50SIngo Molnar {
443f62bae50SIngo Molnar 	unsigned long flags;
444f62bae50SIngo Molnar 	unsigned int v;
445f62bae50SIngo Molnar 
446f62bae50SIngo Molnar 	/* Lapic used as dummy for broadcast ? */
447f62bae50SIngo Molnar 	if (evt->features & CLOCK_EVT_FEAT_DUMMY)
448f62bae50SIngo Molnar 		return;
449f62bae50SIngo Molnar 
450f62bae50SIngo Molnar 	local_irq_save(flags);
451f62bae50SIngo Molnar 
452f62bae50SIngo Molnar 	switch (mode) {
453f62bae50SIngo Molnar 	case CLOCK_EVT_MODE_PERIODIC:
454f62bae50SIngo Molnar 	case CLOCK_EVT_MODE_ONESHOT:
455f62bae50SIngo Molnar 		__setup_APIC_LVTT(calibration_result,
456f62bae50SIngo Molnar 				  mode != CLOCK_EVT_MODE_PERIODIC, 1);
457f62bae50SIngo Molnar 		break;
458f62bae50SIngo Molnar 	case CLOCK_EVT_MODE_UNUSED:
459f62bae50SIngo Molnar 	case CLOCK_EVT_MODE_SHUTDOWN:
460f62bae50SIngo Molnar 		v = apic_read(APIC_LVTT);
461f62bae50SIngo Molnar 		v |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
462f62bae50SIngo Molnar 		apic_write(APIC_LVTT, v);
4636f9b4100SAndreas Herrmann 		apic_write(APIC_TMICT, 0);
464f62bae50SIngo Molnar 		break;
465f62bae50SIngo Molnar 	case CLOCK_EVT_MODE_RESUME:
466f62bae50SIngo Molnar 		/* Nothing to do here */
467f62bae50SIngo Molnar 		break;
468f62bae50SIngo Molnar 	}
469f62bae50SIngo Molnar 
470f62bae50SIngo Molnar 	local_irq_restore(flags);
471f62bae50SIngo Molnar }
472f62bae50SIngo Molnar 
473f62bae50SIngo Molnar /*
474f62bae50SIngo Molnar  * Local APIC timer broadcast function
475f62bae50SIngo Molnar  */
476f62bae50SIngo Molnar static void lapic_timer_broadcast(const struct cpumask *mask)
477f62bae50SIngo Molnar {
478f62bae50SIngo Molnar #ifdef CONFIG_SMP
479f62bae50SIngo Molnar 	apic->send_IPI_mask(mask, LOCAL_TIMER_VECTOR);
480f62bae50SIngo Molnar #endif
481f62bae50SIngo Molnar }
482f62bae50SIngo Molnar 
48325874a29SHenrik Kretzschmar 
48425874a29SHenrik Kretzschmar /*
48525874a29SHenrik Kretzschmar  * The local apic timer can be used for any function which is CPU local.
48625874a29SHenrik Kretzschmar  */
48725874a29SHenrik Kretzschmar static struct clock_event_device lapic_clockevent = {
48825874a29SHenrik Kretzschmar 	.name		= "lapic",
48925874a29SHenrik Kretzschmar 	.features	= CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT
49025874a29SHenrik Kretzschmar 			| CLOCK_EVT_FEAT_C3STOP | CLOCK_EVT_FEAT_DUMMY,
49125874a29SHenrik Kretzschmar 	.shift		= 32,
49225874a29SHenrik Kretzschmar 	.set_mode	= lapic_timer_setup,
49325874a29SHenrik Kretzschmar 	.set_next_event	= lapic_next_event,
49425874a29SHenrik Kretzschmar 	.broadcast	= lapic_timer_broadcast,
49525874a29SHenrik Kretzschmar 	.rating		= 100,
49625874a29SHenrik Kretzschmar 	.irq		= -1,
49725874a29SHenrik Kretzschmar };
49825874a29SHenrik Kretzschmar static DEFINE_PER_CPU(struct clock_event_device, lapic_events);
49925874a29SHenrik Kretzschmar 
500f62bae50SIngo Molnar /*
501421f91d2SUwe Kleine-König  * Setup the local APIC timer for this CPU. Copy the initialized values
502f62bae50SIngo Molnar  * of the boot CPU and register the clock event in the framework.
503f62bae50SIngo Molnar  */
504f62bae50SIngo Molnar static void __cpuinit setup_APIC_timer(void)
505f62bae50SIngo Molnar {
506f62bae50SIngo Molnar 	struct clock_event_device *levt = &__get_cpu_var(lapic_events);
507f62bae50SIngo Molnar 
508349c004eSChristoph Lameter 	if (this_cpu_has(X86_FEATURE_ARAT)) {
509db954b58SVenkatesh Pallipadi 		lapic_clockevent.features &= ~CLOCK_EVT_FEAT_C3STOP;
510db954b58SVenkatesh Pallipadi 		/* Make LAPIC timer preferrable over percpu HPET */
511db954b58SVenkatesh Pallipadi 		lapic_clockevent.rating = 150;
512db954b58SVenkatesh Pallipadi 	}
513db954b58SVenkatesh Pallipadi 
514f62bae50SIngo Molnar 	memcpy(levt, &lapic_clockevent, sizeof(*levt));
515f62bae50SIngo Molnar 	levt->cpumask = cpumask_of(smp_processor_id());
516f62bae50SIngo Molnar 
517f62bae50SIngo Molnar 	clockevents_register_device(levt);
518f62bae50SIngo Molnar }
519f62bae50SIngo Molnar 
520f62bae50SIngo Molnar /*
521f62bae50SIngo Molnar  * In this functions we calibrate APIC bus clocks to the external timer.
522f62bae50SIngo Molnar  *
523f62bae50SIngo Molnar  * We want to do the calibration only once since we want to have local timer
524f62bae50SIngo Molnar  * irqs syncron. CPUs connected by the same APIC bus have the very same bus
525f62bae50SIngo Molnar  * frequency.
526f62bae50SIngo Molnar  *
527f62bae50SIngo Molnar  * This was previously done by reading the PIT/HPET and waiting for a wrap
528f62bae50SIngo Molnar  * around to find out, that a tick has elapsed. I have a box, where the PIT
529f62bae50SIngo Molnar  * readout is broken, so it never gets out of the wait loop again. This was
530f62bae50SIngo Molnar  * also reported by others.
531f62bae50SIngo Molnar  *
532f62bae50SIngo Molnar  * Monitoring the jiffies value is inaccurate and the clockevents
533f62bae50SIngo Molnar  * infrastructure allows us to do a simple substitution of the interrupt
534f62bae50SIngo Molnar  * handler.
535f62bae50SIngo Molnar  *
536f62bae50SIngo Molnar  * The calibration routine also uses the pm_timer when possible, as the PIT
537f62bae50SIngo Molnar  * happens to run way too slow (factor 2.3 on my VAIO CoreDuo, which goes
538f62bae50SIngo Molnar  * back to normal later in the boot process).
539f62bae50SIngo Molnar  */
540f62bae50SIngo Molnar 
541f62bae50SIngo Molnar #define LAPIC_CAL_LOOPS		(HZ/10)
542f62bae50SIngo Molnar 
543f62bae50SIngo Molnar static __initdata int lapic_cal_loops = -1;
544f62bae50SIngo Molnar static __initdata long lapic_cal_t1, lapic_cal_t2;
545f62bae50SIngo Molnar static __initdata unsigned long long lapic_cal_tsc1, lapic_cal_tsc2;
546f62bae50SIngo Molnar static __initdata unsigned long lapic_cal_pm1, lapic_cal_pm2;
547f62bae50SIngo Molnar static __initdata unsigned long lapic_cal_j1, lapic_cal_j2;
548f62bae50SIngo Molnar 
549f62bae50SIngo Molnar /*
550f62bae50SIngo Molnar  * Temporary interrupt handler.
551f62bae50SIngo Molnar  */
552f62bae50SIngo Molnar static void __init lapic_cal_handler(struct clock_event_device *dev)
553f62bae50SIngo Molnar {
554f62bae50SIngo Molnar 	unsigned long long tsc = 0;
555f62bae50SIngo Molnar 	long tapic = apic_read(APIC_TMCCT);
556f62bae50SIngo Molnar 	unsigned long pm = acpi_pm_read_early();
557f62bae50SIngo Molnar 
558f62bae50SIngo Molnar 	if (cpu_has_tsc)
559f62bae50SIngo Molnar 		rdtscll(tsc);
560f62bae50SIngo Molnar 
561f62bae50SIngo Molnar 	switch (lapic_cal_loops++) {
562f62bae50SIngo Molnar 	case 0:
563f62bae50SIngo Molnar 		lapic_cal_t1 = tapic;
564f62bae50SIngo Molnar 		lapic_cal_tsc1 = tsc;
565f62bae50SIngo Molnar 		lapic_cal_pm1 = pm;
566f62bae50SIngo Molnar 		lapic_cal_j1 = jiffies;
567f62bae50SIngo Molnar 		break;
568f62bae50SIngo Molnar 
569f62bae50SIngo Molnar 	case LAPIC_CAL_LOOPS:
570f62bae50SIngo Molnar 		lapic_cal_t2 = tapic;
571f62bae50SIngo Molnar 		lapic_cal_tsc2 = tsc;
572f62bae50SIngo Molnar 		if (pm < lapic_cal_pm1)
573f62bae50SIngo Molnar 			pm += ACPI_PM_OVRRUN;
574f62bae50SIngo Molnar 		lapic_cal_pm2 = pm;
575f62bae50SIngo Molnar 		lapic_cal_j2 = jiffies;
576f62bae50SIngo Molnar 		break;
577f62bae50SIngo Molnar 	}
578f62bae50SIngo Molnar }
579f62bae50SIngo Molnar 
580f62bae50SIngo Molnar static int __init
581f62bae50SIngo Molnar calibrate_by_pmtimer(long deltapm, long *delta, long *deltatsc)
582f62bae50SIngo Molnar {
583f62bae50SIngo Molnar 	const long pm_100ms = PMTMR_TICKS_PER_SEC / 10;
584f62bae50SIngo Molnar 	const long pm_thresh = pm_100ms / 100;
585f62bae50SIngo Molnar 	unsigned long mult;
586f62bae50SIngo Molnar 	u64 res;
587f62bae50SIngo Molnar 
588f62bae50SIngo Molnar #ifndef CONFIG_X86_PM_TIMER
589f62bae50SIngo Molnar 	return -1;
590f62bae50SIngo Molnar #endif
591f62bae50SIngo Molnar 
592f62bae50SIngo Molnar 	apic_printk(APIC_VERBOSE, "... PM-Timer delta = %ld\n", deltapm);
593f62bae50SIngo Molnar 
594f62bae50SIngo Molnar 	/* Check, if the PM timer is available */
595f62bae50SIngo Molnar 	if (!deltapm)
596f62bae50SIngo Molnar 		return -1;
597f62bae50SIngo Molnar 
598f62bae50SIngo Molnar 	mult = clocksource_hz2mult(PMTMR_TICKS_PER_SEC, 22);
599f62bae50SIngo Molnar 
600f62bae50SIngo Molnar 	if (deltapm > (pm_100ms - pm_thresh) &&
601f62bae50SIngo Molnar 	    deltapm < (pm_100ms + pm_thresh)) {
602f62bae50SIngo Molnar 		apic_printk(APIC_VERBOSE, "... PM-Timer result ok\n");
603f62bae50SIngo Molnar 		return 0;
604f62bae50SIngo Molnar 	}
605f62bae50SIngo Molnar 
606f62bae50SIngo Molnar 	res = (((u64)deltapm) *  mult) >> 22;
607f62bae50SIngo Molnar 	do_div(res, 1000000);
608f62bae50SIngo Molnar 	pr_warning("APIC calibration not consistent "
609f62bae50SIngo Molnar 		   "with PM-Timer: %ldms instead of 100ms\n",(long)res);
610f62bae50SIngo Molnar 
611f62bae50SIngo Molnar 	/* Correct the lapic counter value */
612f62bae50SIngo Molnar 	res = (((u64)(*delta)) * pm_100ms);
613f62bae50SIngo Molnar 	do_div(res, deltapm);
614f62bae50SIngo Molnar 	pr_info("APIC delta adjusted to PM-Timer: "
615f62bae50SIngo Molnar 		"%lu (%ld)\n", (unsigned long)res, *delta);
616f62bae50SIngo Molnar 	*delta = (long)res;
617f62bae50SIngo Molnar 
618f62bae50SIngo Molnar 	/* Correct the tsc counter value */
619f62bae50SIngo Molnar 	if (cpu_has_tsc) {
620f62bae50SIngo Molnar 		res = (((u64)(*deltatsc)) * pm_100ms);
621f62bae50SIngo Molnar 		do_div(res, deltapm);
622f62bae50SIngo Molnar 		apic_printk(APIC_VERBOSE, "TSC delta adjusted to "
623f62bae50SIngo Molnar 					  "PM-Timer: %lu (%ld)\n",
624f62bae50SIngo Molnar 					(unsigned long)res, *deltatsc);
625f62bae50SIngo Molnar 		*deltatsc = (long)res;
626f62bae50SIngo Molnar 	}
627f62bae50SIngo Molnar 
628f62bae50SIngo Molnar 	return 0;
629f62bae50SIngo Molnar }
630f62bae50SIngo Molnar 
631f62bae50SIngo Molnar static int __init calibrate_APIC_clock(void)
632f62bae50SIngo Molnar {
633f62bae50SIngo Molnar 	struct clock_event_device *levt = &__get_cpu_var(lapic_events);
634f62bae50SIngo Molnar 	void (*real_handler)(struct clock_event_device *dev);
635f62bae50SIngo Molnar 	unsigned long deltaj;
636f62bae50SIngo Molnar 	long delta, deltatsc;
637f62bae50SIngo Molnar 	int pm_referenced = 0;
638f62bae50SIngo Molnar 
639f62bae50SIngo Molnar 	local_irq_disable();
640f62bae50SIngo Molnar 
641f62bae50SIngo Molnar 	/* Replace the global interrupt handler */
642f62bae50SIngo Molnar 	real_handler = global_clock_event->event_handler;
643f62bae50SIngo Molnar 	global_clock_event->event_handler = lapic_cal_handler;
644f62bae50SIngo Molnar 
645f62bae50SIngo Molnar 	/*
646f62bae50SIngo Molnar 	 * Setup the APIC counter to maximum. There is no way the lapic
647f62bae50SIngo Molnar 	 * can underflow in the 100ms detection time frame
648f62bae50SIngo Molnar 	 */
649f62bae50SIngo Molnar 	__setup_APIC_LVTT(0xffffffff, 0, 0);
650f62bae50SIngo Molnar 
651f62bae50SIngo Molnar 	/* Let the interrupts run */
652f62bae50SIngo Molnar 	local_irq_enable();
653f62bae50SIngo Molnar 
654f62bae50SIngo Molnar 	while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
655f62bae50SIngo Molnar 		cpu_relax();
656f62bae50SIngo Molnar 
657f62bae50SIngo Molnar 	local_irq_disable();
658f62bae50SIngo Molnar 
659f62bae50SIngo Molnar 	/* Restore the real event handler */
660f62bae50SIngo Molnar 	global_clock_event->event_handler = real_handler;
661f62bae50SIngo Molnar 
662f62bae50SIngo Molnar 	/* Build delta t1-t2 as apic timer counts down */
663f62bae50SIngo Molnar 	delta = lapic_cal_t1 - lapic_cal_t2;
664f62bae50SIngo Molnar 	apic_printk(APIC_VERBOSE, "... lapic delta = %ld\n", delta);
665f62bae50SIngo Molnar 
666f62bae50SIngo Molnar 	deltatsc = (long)(lapic_cal_tsc2 - lapic_cal_tsc1);
667f62bae50SIngo Molnar 
668f62bae50SIngo Molnar 	/* we trust the PM based calibration if possible */
669f62bae50SIngo Molnar 	pm_referenced = !calibrate_by_pmtimer(lapic_cal_pm2 - lapic_cal_pm1,
670f62bae50SIngo Molnar 					&delta, &deltatsc);
671f62bae50SIngo Molnar 
672f62bae50SIngo Molnar 	/* Calculate the scaled math multiplication factor */
673f62bae50SIngo Molnar 	lapic_clockevent.mult = div_sc(delta, TICK_NSEC * LAPIC_CAL_LOOPS,
674f62bae50SIngo Molnar 				       lapic_clockevent.shift);
675f62bae50SIngo Molnar 	lapic_clockevent.max_delta_ns =
6764aed89d6SPierre Tardy 		clockevent_delta2ns(0x7FFFFFFF, &lapic_clockevent);
677f62bae50SIngo Molnar 	lapic_clockevent.min_delta_ns =
678f62bae50SIngo Molnar 		clockevent_delta2ns(0xF, &lapic_clockevent);
679f62bae50SIngo Molnar 
680f62bae50SIngo Molnar 	calibration_result = (delta * APIC_DIVISOR) / LAPIC_CAL_LOOPS;
681f62bae50SIngo Molnar 
682f62bae50SIngo Molnar 	apic_printk(APIC_VERBOSE, "..... delta %ld\n", delta);
683411462f6SThomas Gleixner 	apic_printk(APIC_VERBOSE, "..... mult: %u\n", lapic_clockevent.mult);
684f62bae50SIngo Molnar 	apic_printk(APIC_VERBOSE, "..... calibration result: %u\n",
685f62bae50SIngo Molnar 		    calibration_result);
686f62bae50SIngo Molnar 
687f62bae50SIngo Molnar 	if (cpu_has_tsc) {
688f62bae50SIngo Molnar 		apic_printk(APIC_VERBOSE, "..... CPU clock speed is "
689f62bae50SIngo Molnar 			    "%ld.%04ld MHz.\n",
690f62bae50SIngo Molnar 			    (deltatsc / LAPIC_CAL_LOOPS) / (1000000 / HZ),
691f62bae50SIngo Molnar 			    (deltatsc / LAPIC_CAL_LOOPS) % (1000000 / HZ));
692f62bae50SIngo Molnar 	}
693f62bae50SIngo Molnar 
694f62bae50SIngo Molnar 	apic_printk(APIC_VERBOSE, "..... host bus clock speed is "
695f62bae50SIngo Molnar 		    "%u.%04u MHz.\n",
696f62bae50SIngo Molnar 		    calibration_result / (1000000 / HZ),
697f62bae50SIngo Molnar 		    calibration_result % (1000000 / HZ));
698f62bae50SIngo Molnar 
699f62bae50SIngo Molnar 	/*
700f62bae50SIngo Molnar 	 * Do a sanity check on the APIC calibration result
701f62bae50SIngo Molnar 	 */
702f62bae50SIngo Molnar 	if (calibration_result < (1000000 / HZ)) {
703f62bae50SIngo Molnar 		local_irq_enable();
704f62bae50SIngo Molnar 		pr_warning("APIC frequency too slow, disabling apic timer\n");
705f62bae50SIngo Molnar 		return -1;
706f62bae50SIngo Molnar 	}
707f62bae50SIngo Molnar 
708f62bae50SIngo Molnar 	levt->features &= ~CLOCK_EVT_FEAT_DUMMY;
709f62bae50SIngo Molnar 
710f62bae50SIngo Molnar 	/*
711f62bae50SIngo Molnar 	 * PM timer calibration failed or not turned on
712f62bae50SIngo Molnar 	 * so lets try APIC timer based calibration
713f62bae50SIngo Molnar 	 */
714f62bae50SIngo Molnar 	if (!pm_referenced) {
715f62bae50SIngo Molnar 		apic_printk(APIC_VERBOSE, "... verify APIC timer\n");
716f62bae50SIngo Molnar 
717f62bae50SIngo Molnar 		/*
718f62bae50SIngo Molnar 		 * Setup the apic timer manually
719f62bae50SIngo Molnar 		 */
720f62bae50SIngo Molnar 		levt->event_handler = lapic_cal_handler;
721f62bae50SIngo Molnar 		lapic_timer_setup(CLOCK_EVT_MODE_PERIODIC, levt);
722f62bae50SIngo Molnar 		lapic_cal_loops = -1;
723f62bae50SIngo Molnar 
724f62bae50SIngo Molnar 		/* Let the interrupts run */
725f62bae50SIngo Molnar 		local_irq_enable();
726f62bae50SIngo Molnar 
727f62bae50SIngo Molnar 		while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
728f62bae50SIngo Molnar 			cpu_relax();
729f62bae50SIngo Molnar 
730f62bae50SIngo Molnar 		/* Stop the lapic timer */
731f62bae50SIngo Molnar 		lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, levt);
732f62bae50SIngo Molnar 
733f62bae50SIngo Molnar 		/* Jiffies delta */
734f62bae50SIngo Molnar 		deltaj = lapic_cal_j2 - lapic_cal_j1;
735f62bae50SIngo Molnar 		apic_printk(APIC_VERBOSE, "... jiffies delta = %lu\n", deltaj);
736f62bae50SIngo Molnar 
737f62bae50SIngo Molnar 		/* Check, if the jiffies result is consistent */
738f62bae50SIngo Molnar 		if (deltaj >= LAPIC_CAL_LOOPS-2 && deltaj <= LAPIC_CAL_LOOPS+2)
739f62bae50SIngo Molnar 			apic_printk(APIC_VERBOSE, "... jiffies result ok\n");
740f62bae50SIngo Molnar 		else
741f62bae50SIngo Molnar 			levt->features |= CLOCK_EVT_FEAT_DUMMY;
742f62bae50SIngo Molnar 	} else
743f62bae50SIngo Molnar 		local_irq_enable();
744f62bae50SIngo Molnar 
745f62bae50SIngo Molnar 	if (levt->features & CLOCK_EVT_FEAT_DUMMY) {
746f62bae50SIngo Molnar 		pr_warning("APIC timer disabled due to verification failure\n");
747f62bae50SIngo Molnar 			return -1;
748f62bae50SIngo Molnar 	}
749f62bae50SIngo Molnar 
750f62bae50SIngo Molnar 	return 0;
751f62bae50SIngo Molnar }
752f62bae50SIngo Molnar 
753f62bae50SIngo Molnar /*
754f62bae50SIngo Molnar  * Setup the boot APIC
755f62bae50SIngo Molnar  *
756f62bae50SIngo Molnar  * Calibrate and verify the result.
757f62bae50SIngo Molnar  */
758f62bae50SIngo Molnar void __init setup_boot_APIC_clock(void)
759f62bae50SIngo Molnar {
760f62bae50SIngo Molnar 	/*
761f62bae50SIngo Molnar 	 * The local apic timer can be disabled via the kernel
762f62bae50SIngo Molnar 	 * commandline or from the CPU detection code. Register the lapic
763f62bae50SIngo Molnar 	 * timer as a dummy clock event source on SMP systems, so the
764f62bae50SIngo Molnar 	 * broadcast mechanism is used. On UP systems simply ignore it.
765f62bae50SIngo Molnar 	 */
766f62bae50SIngo Molnar 	if (disable_apic_timer) {
767f62bae50SIngo Molnar 		pr_info("Disabling APIC timer\n");
768f62bae50SIngo Molnar 		/* No broadcast on UP ! */
769f62bae50SIngo Molnar 		if (num_possible_cpus() > 1) {
770f62bae50SIngo Molnar 			lapic_clockevent.mult = 1;
771f62bae50SIngo Molnar 			setup_APIC_timer();
772f62bae50SIngo Molnar 		}
773f62bae50SIngo Molnar 		return;
774f62bae50SIngo Molnar 	}
775f62bae50SIngo Molnar 
776f62bae50SIngo Molnar 	apic_printk(APIC_VERBOSE, "Using local APIC timer interrupts.\n"
777f62bae50SIngo Molnar 		    "calibrating APIC timer ...\n");
778f62bae50SIngo Molnar 
779f62bae50SIngo Molnar 	if (calibrate_APIC_clock()) {
780f62bae50SIngo Molnar 		/* No broadcast on UP ! */
781f62bae50SIngo Molnar 		if (num_possible_cpus() > 1)
782f62bae50SIngo Molnar 			setup_APIC_timer();
783f62bae50SIngo Molnar 		return;
784f62bae50SIngo Molnar 	}
785f62bae50SIngo Molnar 
786f62bae50SIngo Molnar 	/*
787f62bae50SIngo Molnar 	 * If nmi_watchdog is set to IO_APIC, we need the
788f62bae50SIngo Molnar 	 * PIT/HPET going.  Otherwise register lapic as a dummy
789f62bae50SIngo Molnar 	 * device.
790f62bae50SIngo Molnar 	 */
791f62bae50SIngo Molnar 	lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
792f62bae50SIngo Molnar 
793f62bae50SIngo Molnar 	/* Setup the lapic or request the broadcast */
794f62bae50SIngo Molnar 	setup_APIC_timer();
795f62bae50SIngo Molnar }
796f62bae50SIngo Molnar 
797f62bae50SIngo Molnar void __cpuinit setup_secondary_APIC_clock(void)
798f62bae50SIngo Molnar {
799f62bae50SIngo Molnar 	setup_APIC_timer();
800f62bae50SIngo Molnar }
801f62bae50SIngo Molnar 
802f62bae50SIngo Molnar /*
803f62bae50SIngo Molnar  * The guts of the apic timer interrupt
804f62bae50SIngo Molnar  */
805f62bae50SIngo Molnar static void local_apic_timer_interrupt(void)
806f62bae50SIngo Molnar {
807f62bae50SIngo Molnar 	int cpu = smp_processor_id();
808f62bae50SIngo Molnar 	struct clock_event_device *evt = &per_cpu(lapic_events, cpu);
809f62bae50SIngo Molnar 
810f62bae50SIngo Molnar 	/*
811f62bae50SIngo Molnar 	 * Normally we should not be here till LAPIC has been initialized but
812f62bae50SIngo Molnar 	 * in some cases like kdump, its possible that there is a pending LAPIC
813f62bae50SIngo Molnar 	 * timer interrupt from previous kernel's context and is delivered in
814f62bae50SIngo Molnar 	 * new kernel the moment interrupts are enabled.
815f62bae50SIngo Molnar 	 *
816f62bae50SIngo Molnar 	 * Interrupts are enabled early and LAPIC is setup much later, hence
817f62bae50SIngo Molnar 	 * its possible that when we get here evt->event_handler is NULL.
818f62bae50SIngo Molnar 	 * Check for event_handler being NULL and discard the interrupt as
819f62bae50SIngo Molnar 	 * spurious.
820f62bae50SIngo Molnar 	 */
821f62bae50SIngo Molnar 	if (!evt->event_handler) {
822f62bae50SIngo Molnar 		pr_warning("Spurious LAPIC timer interrupt on cpu %d\n", cpu);
823f62bae50SIngo Molnar 		/* Switch it off */
824f62bae50SIngo Molnar 		lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, evt);
825f62bae50SIngo Molnar 		return;
826f62bae50SIngo Molnar 	}
827f62bae50SIngo Molnar 
828f62bae50SIngo Molnar 	/*
829f62bae50SIngo Molnar 	 * the NMI deadlock-detector uses this.
830f62bae50SIngo Molnar 	 */
831f62bae50SIngo Molnar 	inc_irq_stat(apic_timer_irqs);
832f62bae50SIngo Molnar 
833f62bae50SIngo Molnar 	evt->event_handler(evt);
834f62bae50SIngo Molnar }
835f62bae50SIngo Molnar 
836f62bae50SIngo Molnar /*
837f62bae50SIngo Molnar  * Local APIC timer interrupt. This is the most natural way for doing
838f62bae50SIngo Molnar  * local interrupts, but local timer interrupts can be emulated by
839f62bae50SIngo Molnar  * broadcast interrupts too. [in case the hw doesn't support APIC timers]
840f62bae50SIngo Molnar  *
841f62bae50SIngo Molnar  * [ if a single-CPU system runs an SMP kernel then we call the local
842f62bae50SIngo Molnar  *   interrupt as well. Thus we cannot inline the local irq ... ]
843f62bae50SIngo Molnar  */
844f62bae50SIngo Molnar void __irq_entry smp_apic_timer_interrupt(struct pt_regs *regs)
845f62bae50SIngo Molnar {
846f62bae50SIngo Molnar 	struct pt_regs *old_regs = set_irq_regs(regs);
847f62bae50SIngo Molnar 
848f62bae50SIngo Molnar 	/*
849f62bae50SIngo Molnar 	 * NOTE! We'd better ACK the irq immediately,
850f62bae50SIngo Molnar 	 * because timer handling can be slow.
851f62bae50SIngo Molnar 	 */
852f62bae50SIngo Molnar 	ack_APIC_irq();
853f62bae50SIngo Molnar 	/*
854f62bae50SIngo Molnar 	 * update_process_times() expects us to have done irq_enter().
855f62bae50SIngo Molnar 	 * Besides, if we don't timer interrupts ignore the global
856f62bae50SIngo Molnar 	 * interrupt lock, which is the WrongThing (tm) to do.
857f62bae50SIngo Molnar 	 */
858f62bae50SIngo Molnar 	exit_idle();
859f62bae50SIngo Molnar 	irq_enter();
860f62bae50SIngo Molnar 	local_apic_timer_interrupt();
861f62bae50SIngo Molnar 	irq_exit();
862f62bae50SIngo Molnar 
863f62bae50SIngo Molnar 	set_irq_regs(old_regs);
864f62bae50SIngo Molnar }
865f62bae50SIngo Molnar 
866f62bae50SIngo Molnar int setup_profiling_timer(unsigned int multiplier)
867f62bae50SIngo Molnar {
868f62bae50SIngo Molnar 	return -EINVAL;
869f62bae50SIngo Molnar }
870f62bae50SIngo Molnar 
871f62bae50SIngo Molnar /*
872f62bae50SIngo Molnar  * Local APIC start and shutdown
873f62bae50SIngo Molnar  */
874f62bae50SIngo Molnar 
875f62bae50SIngo Molnar /**
876f62bae50SIngo Molnar  * clear_local_APIC - shutdown the local APIC
877f62bae50SIngo Molnar  *
878f62bae50SIngo Molnar  * This is called, when a CPU is disabled and before rebooting, so the state of
879f62bae50SIngo Molnar  * the local APIC has no dangling leftovers. Also used to cleanout any BIOS
880f62bae50SIngo Molnar  * leftovers during boot.
881f62bae50SIngo Molnar  */
882f62bae50SIngo Molnar void clear_local_APIC(void)
883f62bae50SIngo Molnar {
884f62bae50SIngo Molnar 	int maxlvt;
885f62bae50SIngo Molnar 	u32 v;
886f62bae50SIngo Molnar 
887f62bae50SIngo Molnar 	/* APIC hasn't been mapped yet */
888fc1edaf9SSuresh Siddha 	if (!x2apic_mode && !apic_phys)
889f62bae50SIngo Molnar 		return;
890f62bae50SIngo Molnar 
891f62bae50SIngo Molnar 	maxlvt = lapic_get_maxlvt();
892f62bae50SIngo Molnar 	/*
893f62bae50SIngo Molnar 	 * Masking an LVT entry can trigger a local APIC error
894f62bae50SIngo Molnar 	 * if the vector is zero. Mask LVTERR first to prevent this.
895f62bae50SIngo Molnar 	 */
896f62bae50SIngo Molnar 	if (maxlvt >= 3) {
897f62bae50SIngo Molnar 		v = ERROR_APIC_VECTOR; /* any non-zero vector will do */
898f62bae50SIngo Molnar 		apic_write(APIC_LVTERR, v | APIC_LVT_MASKED);
899f62bae50SIngo Molnar 	}
900f62bae50SIngo Molnar 	/*
901f62bae50SIngo Molnar 	 * Careful: we have to set masks only first to deassert
902f62bae50SIngo Molnar 	 * any level-triggered sources.
903f62bae50SIngo Molnar 	 */
904f62bae50SIngo Molnar 	v = apic_read(APIC_LVTT);
905f62bae50SIngo Molnar 	apic_write(APIC_LVTT, v | APIC_LVT_MASKED);
906f62bae50SIngo Molnar 	v = apic_read(APIC_LVT0);
907f62bae50SIngo Molnar 	apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
908f62bae50SIngo Molnar 	v = apic_read(APIC_LVT1);
909f62bae50SIngo Molnar 	apic_write(APIC_LVT1, v | APIC_LVT_MASKED);
910f62bae50SIngo Molnar 	if (maxlvt >= 4) {
911f62bae50SIngo Molnar 		v = apic_read(APIC_LVTPC);
912f62bae50SIngo Molnar 		apic_write(APIC_LVTPC, v | APIC_LVT_MASKED);
913f62bae50SIngo Molnar 	}
914f62bae50SIngo Molnar 
915f62bae50SIngo Molnar 	/* lets not touch this if we didn't frob it */
9164efc0670SAndi Kleen #ifdef CONFIG_X86_THERMAL_VECTOR
917f62bae50SIngo Molnar 	if (maxlvt >= 5) {
918f62bae50SIngo Molnar 		v = apic_read(APIC_LVTTHMR);
919f62bae50SIngo Molnar 		apic_write(APIC_LVTTHMR, v | APIC_LVT_MASKED);
920f62bae50SIngo Molnar 	}
921f62bae50SIngo Molnar #endif
922638bee71SH. Peter Anvin #ifdef CONFIG_X86_MCE_INTEL
923638bee71SH. Peter Anvin 	if (maxlvt >= 6) {
924638bee71SH. Peter Anvin 		v = apic_read(APIC_LVTCMCI);
925638bee71SH. Peter Anvin 		if (!(v & APIC_LVT_MASKED))
926638bee71SH. Peter Anvin 			apic_write(APIC_LVTCMCI, v | APIC_LVT_MASKED);
927638bee71SH. Peter Anvin 	}
928638bee71SH. Peter Anvin #endif
929638bee71SH. Peter Anvin 
930f62bae50SIngo Molnar 	/*
931f62bae50SIngo Molnar 	 * Clean APIC state for other OSs:
932f62bae50SIngo Molnar 	 */
933f62bae50SIngo Molnar 	apic_write(APIC_LVTT, APIC_LVT_MASKED);
934f62bae50SIngo Molnar 	apic_write(APIC_LVT0, APIC_LVT_MASKED);
935f62bae50SIngo Molnar 	apic_write(APIC_LVT1, APIC_LVT_MASKED);
936f62bae50SIngo Molnar 	if (maxlvt >= 3)
937f62bae50SIngo Molnar 		apic_write(APIC_LVTERR, APIC_LVT_MASKED);
938f62bae50SIngo Molnar 	if (maxlvt >= 4)
939f62bae50SIngo Molnar 		apic_write(APIC_LVTPC, APIC_LVT_MASKED);
940f62bae50SIngo Molnar 
941f62bae50SIngo Molnar 	/* Integrated APIC (!82489DX) ? */
942f62bae50SIngo Molnar 	if (lapic_is_integrated()) {
943f62bae50SIngo Molnar 		if (maxlvt > 3)
944f62bae50SIngo Molnar 			/* Clear ESR due to Pentium errata 3AP and 11AP */
945f62bae50SIngo Molnar 			apic_write(APIC_ESR, 0);
946f62bae50SIngo Molnar 		apic_read(APIC_ESR);
947f62bae50SIngo Molnar 	}
948f62bae50SIngo Molnar }
949f62bae50SIngo Molnar 
950f62bae50SIngo Molnar /**
951f62bae50SIngo Molnar  * disable_local_APIC - clear and disable the local APIC
952f62bae50SIngo Molnar  */
953f62bae50SIngo Molnar void disable_local_APIC(void)
954f62bae50SIngo Molnar {
955f62bae50SIngo Molnar 	unsigned int value;
956f62bae50SIngo Molnar 
957f62bae50SIngo Molnar 	/* APIC hasn't been mapped yet */
958fd19dce7SYinghai Lu 	if (!x2apic_mode && !apic_phys)
959f62bae50SIngo Molnar 		return;
960f62bae50SIngo Molnar 
961f62bae50SIngo Molnar 	clear_local_APIC();
962f62bae50SIngo Molnar 
963f62bae50SIngo Molnar 	/*
964f62bae50SIngo Molnar 	 * Disable APIC (implies clearing of registers
965f62bae50SIngo Molnar 	 * for 82489DX!).
966f62bae50SIngo Molnar 	 */
967f62bae50SIngo Molnar 	value = apic_read(APIC_SPIV);
968f62bae50SIngo Molnar 	value &= ~APIC_SPIV_APIC_ENABLED;
969f62bae50SIngo Molnar 	apic_write(APIC_SPIV, value);
970f62bae50SIngo Molnar 
971f62bae50SIngo Molnar #ifdef CONFIG_X86_32
972f62bae50SIngo Molnar 	/*
973f62bae50SIngo Molnar 	 * When LAPIC was disabled by the BIOS and enabled by the kernel,
974f62bae50SIngo Molnar 	 * restore the disabled state.
975f62bae50SIngo Molnar 	 */
976f62bae50SIngo Molnar 	if (enabled_via_apicbase) {
977f62bae50SIngo Molnar 		unsigned int l, h;
978f62bae50SIngo Molnar 
979f62bae50SIngo Molnar 		rdmsr(MSR_IA32_APICBASE, l, h);
980f62bae50SIngo Molnar 		l &= ~MSR_IA32_APICBASE_ENABLE;
981f62bae50SIngo Molnar 		wrmsr(MSR_IA32_APICBASE, l, h);
982f62bae50SIngo Molnar 	}
983f62bae50SIngo Molnar #endif
984f62bae50SIngo Molnar }
985f62bae50SIngo Molnar 
986f62bae50SIngo Molnar /*
987f62bae50SIngo Molnar  * If Linux enabled the LAPIC against the BIOS default disable it down before
988f62bae50SIngo Molnar  * re-entering the BIOS on shutdown.  Otherwise the BIOS may get confused and
989f62bae50SIngo Molnar  * not power-off.  Additionally clear all LVT entries before disable_local_APIC
990f62bae50SIngo Molnar  * for the case where Linux didn't enable the LAPIC.
991f62bae50SIngo Molnar  */
992f62bae50SIngo Molnar void lapic_shutdown(void)
993f62bae50SIngo Molnar {
994f62bae50SIngo Molnar 	unsigned long flags;
995f62bae50SIngo Molnar 
9968312136fSCyrill Gorcunov 	if (!cpu_has_apic && !apic_from_smp_config())
997f62bae50SIngo Molnar 		return;
998f62bae50SIngo Molnar 
999f62bae50SIngo Molnar 	local_irq_save(flags);
1000f62bae50SIngo Molnar 
1001f62bae50SIngo Molnar #ifdef CONFIG_X86_32
1002f62bae50SIngo Molnar 	if (!enabled_via_apicbase)
1003f62bae50SIngo Molnar 		clear_local_APIC();
1004f62bae50SIngo Molnar 	else
1005f62bae50SIngo Molnar #endif
1006f62bae50SIngo Molnar 		disable_local_APIC();
1007f62bae50SIngo Molnar 
1008f62bae50SIngo Molnar 
1009f62bae50SIngo Molnar 	local_irq_restore(flags);
1010f62bae50SIngo Molnar }
1011f62bae50SIngo Molnar 
1012f62bae50SIngo Molnar /*
1013f62bae50SIngo Molnar  * This is to verify that we're looking at a real local APIC.
1014f62bae50SIngo Molnar  * Check these against your board if the CPUs aren't getting
1015f62bae50SIngo Molnar  * started for no apparent reason.
1016f62bae50SIngo Molnar  */
1017f62bae50SIngo Molnar int __init verify_local_APIC(void)
1018f62bae50SIngo Molnar {
1019f62bae50SIngo Molnar 	unsigned int reg0, reg1;
1020f62bae50SIngo Molnar 
1021f62bae50SIngo Molnar 	/*
1022f62bae50SIngo Molnar 	 * The version register is read-only in a real APIC.
1023f62bae50SIngo Molnar 	 */
1024f62bae50SIngo Molnar 	reg0 = apic_read(APIC_LVR);
1025f62bae50SIngo Molnar 	apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg0);
1026f62bae50SIngo Molnar 	apic_write(APIC_LVR, reg0 ^ APIC_LVR_MASK);
1027f62bae50SIngo Molnar 	reg1 = apic_read(APIC_LVR);
1028f62bae50SIngo Molnar 	apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg1);
1029f62bae50SIngo Molnar 
1030f62bae50SIngo Molnar 	/*
1031f62bae50SIngo Molnar 	 * The two version reads above should print the same
1032f62bae50SIngo Molnar 	 * numbers.  If the second one is different, then we
1033f62bae50SIngo Molnar 	 * poke at a non-APIC.
1034f62bae50SIngo Molnar 	 */
1035f62bae50SIngo Molnar 	if (reg1 != reg0)
1036f62bae50SIngo Molnar 		return 0;
1037f62bae50SIngo Molnar 
1038f62bae50SIngo Molnar 	/*
1039f62bae50SIngo Molnar 	 * Check if the version looks reasonably.
1040f62bae50SIngo Molnar 	 */
1041f62bae50SIngo Molnar 	reg1 = GET_APIC_VERSION(reg0);
1042f62bae50SIngo Molnar 	if (reg1 == 0x00 || reg1 == 0xff)
1043f62bae50SIngo Molnar 		return 0;
1044f62bae50SIngo Molnar 	reg1 = lapic_get_maxlvt();
1045f62bae50SIngo Molnar 	if (reg1 < 0x02 || reg1 == 0xff)
1046f62bae50SIngo Molnar 		return 0;
1047f62bae50SIngo Molnar 
1048f62bae50SIngo Molnar 	/*
1049f62bae50SIngo Molnar 	 * The ID register is read/write in a real APIC.
1050f62bae50SIngo Molnar 	 */
1051f62bae50SIngo Molnar 	reg0 = apic_read(APIC_ID);
1052f62bae50SIngo Molnar 	apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg0);
1053f62bae50SIngo Molnar 	apic_write(APIC_ID, reg0 ^ apic->apic_id_mask);
1054f62bae50SIngo Molnar 	reg1 = apic_read(APIC_ID);
1055f62bae50SIngo Molnar 	apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg1);
1056f62bae50SIngo Molnar 	apic_write(APIC_ID, reg0);
1057f62bae50SIngo Molnar 	if (reg1 != (reg0 ^ apic->apic_id_mask))
1058f62bae50SIngo Molnar 		return 0;
1059f62bae50SIngo Molnar 
1060f62bae50SIngo Molnar 	/*
1061f62bae50SIngo Molnar 	 * The next two are just to see if we have sane values.
1062f62bae50SIngo Molnar 	 * They're only really relevant if we're in Virtual Wire
1063f62bae50SIngo Molnar 	 * compatibility mode, but most boxes are anymore.
1064f62bae50SIngo Molnar 	 */
1065f62bae50SIngo Molnar 	reg0 = apic_read(APIC_LVT0);
1066f62bae50SIngo Molnar 	apic_printk(APIC_DEBUG, "Getting LVT0: %x\n", reg0);
1067f62bae50SIngo Molnar 	reg1 = apic_read(APIC_LVT1);
1068f62bae50SIngo Molnar 	apic_printk(APIC_DEBUG, "Getting LVT1: %x\n", reg1);
1069f62bae50SIngo Molnar 
1070f62bae50SIngo Molnar 	return 1;
1071f62bae50SIngo Molnar }
1072f62bae50SIngo Molnar 
1073f62bae50SIngo Molnar /**
1074f62bae50SIngo Molnar  * sync_Arb_IDs - synchronize APIC bus arbitration IDs
1075f62bae50SIngo Molnar  */
1076f62bae50SIngo Molnar void __init sync_Arb_IDs(void)
1077f62bae50SIngo Molnar {
1078f62bae50SIngo Molnar 	/*
1079f62bae50SIngo Molnar 	 * Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 And not
1080f62bae50SIngo Molnar 	 * needed on AMD.
1081f62bae50SIngo Molnar 	 */
1082f62bae50SIngo Molnar 	if (modern_apic() || boot_cpu_data.x86_vendor == X86_VENDOR_AMD)
1083f62bae50SIngo Molnar 		return;
1084f62bae50SIngo Molnar 
1085f62bae50SIngo Molnar 	/*
1086f62bae50SIngo Molnar 	 * Wait for idle.
1087f62bae50SIngo Molnar 	 */
1088f62bae50SIngo Molnar 	apic_wait_icr_idle();
1089f62bae50SIngo Molnar 
1090f62bae50SIngo Molnar 	apic_printk(APIC_DEBUG, "Synchronizing Arb IDs.\n");
1091f62bae50SIngo Molnar 	apic_write(APIC_ICR, APIC_DEST_ALLINC |
1092f62bae50SIngo Molnar 			APIC_INT_LEVELTRIG | APIC_DM_INIT);
1093f62bae50SIngo Molnar }
1094f62bae50SIngo Molnar 
1095f62bae50SIngo Molnar /*
1096f62bae50SIngo Molnar  * An initial setup of the virtual wire mode.
1097f62bae50SIngo Molnar  */
1098f62bae50SIngo Molnar void __init init_bsp_APIC(void)
1099f62bae50SIngo Molnar {
1100f62bae50SIngo Molnar 	unsigned int value;
1101f62bae50SIngo Molnar 
1102f62bae50SIngo Molnar 	/*
1103f62bae50SIngo Molnar 	 * Don't do the setup now if we have a SMP BIOS as the
1104f62bae50SIngo Molnar 	 * through-I/O-APIC virtual wire mode might be active.
1105f62bae50SIngo Molnar 	 */
1106f62bae50SIngo Molnar 	if (smp_found_config || !cpu_has_apic)
1107f62bae50SIngo Molnar 		return;
1108f62bae50SIngo Molnar 
1109f62bae50SIngo Molnar 	/*
1110f62bae50SIngo Molnar 	 * Do not trust the local APIC being empty at bootup.
1111f62bae50SIngo Molnar 	 */
1112f62bae50SIngo Molnar 	clear_local_APIC();
1113f62bae50SIngo Molnar 
1114f62bae50SIngo Molnar 	/*
1115f62bae50SIngo Molnar 	 * Enable APIC.
1116f62bae50SIngo Molnar 	 */
1117f62bae50SIngo Molnar 	value = apic_read(APIC_SPIV);
1118f62bae50SIngo Molnar 	value &= ~APIC_VECTOR_MASK;
1119f62bae50SIngo Molnar 	value |= APIC_SPIV_APIC_ENABLED;
1120f62bae50SIngo Molnar 
1121f62bae50SIngo Molnar #ifdef CONFIG_X86_32
1122f62bae50SIngo Molnar 	/* This bit is reserved on P4/Xeon and should be cleared */
1123f62bae50SIngo Molnar 	if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
1124f62bae50SIngo Molnar 	    (boot_cpu_data.x86 == 15))
1125f62bae50SIngo Molnar 		value &= ~APIC_SPIV_FOCUS_DISABLED;
1126f62bae50SIngo Molnar 	else
1127f62bae50SIngo Molnar #endif
1128f62bae50SIngo Molnar 		value |= APIC_SPIV_FOCUS_DISABLED;
1129f62bae50SIngo Molnar 	value |= SPURIOUS_APIC_VECTOR;
1130f62bae50SIngo Molnar 	apic_write(APIC_SPIV, value);
1131f62bae50SIngo Molnar 
1132f62bae50SIngo Molnar 	/*
1133f62bae50SIngo Molnar 	 * Set up the virtual wire mode.
1134f62bae50SIngo Molnar 	 */
1135f62bae50SIngo Molnar 	apic_write(APIC_LVT0, APIC_DM_EXTINT);
1136f62bae50SIngo Molnar 	value = APIC_DM_NMI;
1137f62bae50SIngo Molnar 	if (!lapic_is_integrated())		/* 82489DX */
1138f62bae50SIngo Molnar 		value |= APIC_LVT_LEVEL_TRIGGER;
1139f62bae50SIngo Molnar 	apic_write(APIC_LVT1, value);
1140f62bae50SIngo Molnar }
1141f62bae50SIngo Molnar 
1142f62bae50SIngo Molnar static void __cpuinit lapic_setup_esr(void)
1143f62bae50SIngo Molnar {
1144f62bae50SIngo Molnar 	unsigned int oldvalue, value, maxlvt;
1145f62bae50SIngo Molnar 
1146f62bae50SIngo Molnar 	if (!lapic_is_integrated()) {
1147f62bae50SIngo Molnar 		pr_info("No ESR for 82489DX.\n");
1148f62bae50SIngo Molnar 		return;
1149f62bae50SIngo Molnar 	}
1150f62bae50SIngo Molnar 
1151f62bae50SIngo Molnar 	if (apic->disable_esr) {
1152f62bae50SIngo Molnar 		/*
1153f62bae50SIngo Molnar 		 * Something untraceable is creating bad interrupts on
1154f62bae50SIngo Molnar 		 * secondary quads ... for the moment, just leave the
1155f62bae50SIngo Molnar 		 * ESR disabled - we can't do anything useful with the
1156f62bae50SIngo Molnar 		 * errors anyway - mbligh
1157f62bae50SIngo Molnar 		 */
1158f62bae50SIngo Molnar 		pr_info("Leaving ESR disabled.\n");
1159f62bae50SIngo Molnar 		return;
1160f62bae50SIngo Molnar 	}
1161f62bae50SIngo Molnar 
1162f62bae50SIngo Molnar 	maxlvt = lapic_get_maxlvt();
1163f62bae50SIngo Molnar 	if (maxlvt > 3)		/* Due to the Pentium erratum 3AP. */
1164f62bae50SIngo Molnar 		apic_write(APIC_ESR, 0);
1165f62bae50SIngo Molnar 	oldvalue = apic_read(APIC_ESR);
1166f62bae50SIngo Molnar 
1167f62bae50SIngo Molnar 	/* enables sending errors */
1168f62bae50SIngo Molnar 	value = ERROR_APIC_VECTOR;
1169f62bae50SIngo Molnar 	apic_write(APIC_LVTERR, value);
1170f62bae50SIngo Molnar 
1171f62bae50SIngo Molnar 	/*
1172f62bae50SIngo Molnar 	 * spec says clear errors after enabling vector.
1173f62bae50SIngo Molnar 	 */
1174f62bae50SIngo Molnar 	if (maxlvt > 3)
1175f62bae50SIngo Molnar 		apic_write(APIC_ESR, 0);
1176f62bae50SIngo Molnar 	value = apic_read(APIC_ESR);
1177f62bae50SIngo Molnar 	if (value != oldvalue)
1178f62bae50SIngo Molnar 		apic_printk(APIC_VERBOSE, "ESR value before enabling "
1179f62bae50SIngo Molnar 			"vector: 0x%08x  after: 0x%08x\n",
1180f62bae50SIngo Molnar 			oldvalue, value);
1181f62bae50SIngo Molnar }
1182f62bae50SIngo Molnar 
1183f62bae50SIngo Molnar /**
1184f62bae50SIngo Molnar  * setup_local_APIC - setup the local APIC
11850aa002feSTejun Heo  *
11860aa002feSTejun Heo  * Used to setup local APIC while initializing BSP or bringin up APs.
11870aa002feSTejun Heo  * Always called with preemption disabled.
1188f62bae50SIngo Molnar  */
1189f62bae50SIngo Molnar void __cpuinit setup_local_APIC(void)
1190f62bae50SIngo Molnar {
11910aa002feSTejun Heo 	int cpu = smp_processor_id();
11928c3ba8d0SKerstin Jonsson 	unsigned int value, queued;
11938c3ba8d0SKerstin Jonsson 	int i, j, acked = 0;
11948c3ba8d0SKerstin Jonsson 	unsigned long long tsc = 0, ntsc;
11958c3ba8d0SKerstin Jonsson 	long long max_loops = cpu_khz;
11968c3ba8d0SKerstin Jonsson 
11978c3ba8d0SKerstin Jonsson 	if (cpu_has_tsc)
11988c3ba8d0SKerstin Jonsson 		rdtscll(tsc);
1199f62bae50SIngo Molnar 
1200f62bae50SIngo Molnar 	if (disable_apic) {
12017167d08eSHenrik Kretzschmar 		disable_ioapic_support();
1202f62bae50SIngo Molnar 		return;
1203f62bae50SIngo Molnar 	}
1204f62bae50SIngo Molnar 
1205f62bae50SIngo Molnar #ifdef CONFIG_X86_32
1206f62bae50SIngo Molnar 	/* Pound the ESR really hard over the head with a big hammer - mbligh */
1207f62bae50SIngo Molnar 	if (lapic_is_integrated() && apic->disable_esr) {
1208f62bae50SIngo Molnar 		apic_write(APIC_ESR, 0);
1209f62bae50SIngo Molnar 		apic_write(APIC_ESR, 0);
1210f62bae50SIngo Molnar 		apic_write(APIC_ESR, 0);
1211f62bae50SIngo Molnar 		apic_write(APIC_ESR, 0);
1212f62bae50SIngo Molnar 	}
1213f62bae50SIngo Molnar #endif
1214cdd6c482SIngo Molnar 	perf_events_lapic_init();
1215f62bae50SIngo Molnar 
1216f62bae50SIngo Molnar 	/*
1217f62bae50SIngo Molnar 	 * Double-check whether this APIC is really registered.
1218f62bae50SIngo Molnar 	 * This is meaningless in clustered apic mode, so we skip it.
1219f62bae50SIngo Molnar 	 */
1220c2777f98SDaniel Walker 	BUG_ON(!apic->apic_id_registered());
1221f62bae50SIngo Molnar 
1222f62bae50SIngo Molnar 	/*
1223f62bae50SIngo Molnar 	 * Intel recommends to set DFR, LDR and TPR before enabling
1224f62bae50SIngo Molnar 	 * an APIC.  See e.g. "AP-388 82489DX User's Manual" (Intel
1225f62bae50SIngo Molnar 	 * document number 292116).  So here it goes...
1226f62bae50SIngo Molnar 	 */
1227f62bae50SIngo Molnar 	apic->init_apic_ldr();
1228f62bae50SIngo Molnar 
12296f802c4bSTejun Heo #ifdef CONFIG_X86_32
12306f802c4bSTejun Heo 	/*
1231acb8bc09STejun Heo 	 * APIC LDR is initialized.  If logical_apicid mapping was
1232acb8bc09STejun Heo 	 * initialized during get_smp_config(), make sure it matches the
1233acb8bc09STejun Heo 	 * actual value.
12346f802c4bSTejun Heo 	 */
1235acb8bc09STejun Heo 	i = early_per_cpu(x86_cpu_to_logical_apicid, cpu);
1236acb8bc09STejun Heo 	WARN_ON(i != BAD_APICID && i != logical_smp_processor_id());
1237acb8bc09STejun Heo 	/* always use the value from LDR */
12386f802c4bSTejun Heo 	early_per_cpu(x86_cpu_to_logical_apicid, cpu) =
12396f802c4bSTejun Heo 		logical_smp_processor_id();
1240c4b90c11STejun Heo 
1241c4b90c11STejun Heo 	/*
1242c4b90c11STejun Heo 	 * Some NUMA implementations (NUMAQ) don't initialize apicid to
1243c4b90c11STejun Heo 	 * node mapping during NUMA init.  Now that logical apicid is
1244c4b90c11STejun Heo 	 * guaranteed to be known, give it another chance.  This is already
1245c4b90c11STejun Heo 	 * a bit too late - percpu allocation has already happened without
1246c4b90c11STejun Heo 	 * proper NUMA affinity.
1247c4b90c11STejun Heo 	 */
124884914ed0STejun Heo 	if (apic->x86_32_numa_cpu_node)
1249c4b90c11STejun Heo 		set_apicid_to_node(early_per_cpu(x86_cpu_to_apicid, cpu),
1250c4b90c11STejun Heo 				   apic->x86_32_numa_cpu_node(cpu));
12516f802c4bSTejun Heo #endif
12526f802c4bSTejun Heo 
1253f62bae50SIngo Molnar 	/*
1254f62bae50SIngo Molnar 	 * Set Task Priority to 'accept all'. We never change this
1255f62bae50SIngo Molnar 	 * later on.
1256f62bae50SIngo Molnar 	 */
1257f62bae50SIngo Molnar 	value = apic_read(APIC_TASKPRI);
1258f62bae50SIngo Molnar 	value &= ~APIC_TPRI_MASK;
1259f62bae50SIngo Molnar 	apic_write(APIC_TASKPRI, value);
1260f62bae50SIngo Molnar 
1261f62bae50SIngo Molnar 	/*
1262f62bae50SIngo Molnar 	 * After a crash, we no longer service the interrupts and a pending
1263f62bae50SIngo Molnar 	 * interrupt from previous kernel might still have ISR bit set.
1264f62bae50SIngo Molnar 	 *
1265f62bae50SIngo Molnar 	 * Most probably by now CPU has serviced that pending interrupt and
1266f62bae50SIngo Molnar 	 * it might not have done the ack_APIC_irq() because it thought,
1267f62bae50SIngo Molnar 	 * interrupt came from i8259 as ExtInt. LAPIC did not get EOI so it
1268f62bae50SIngo Molnar 	 * does not clear the ISR bit and cpu thinks it has already serivced
1269f62bae50SIngo Molnar 	 * the interrupt. Hence a vector might get locked. It was noticed
1270f62bae50SIngo Molnar 	 * for timer irq (vector 0x31). Issue an extra EOI to clear ISR.
1271f62bae50SIngo Molnar 	 */
12728c3ba8d0SKerstin Jonsson 	do {
12738c3ba8d0SKerstin Jonsson 		queued = 0;
12748c3ba8d0SKerstin Jonsson 		for (i = APIC_ISR_NR - 1; i >= 0; i--)
12758c3ba8d0SKerstin Jonsson 			queued |= apic_read(APIC_IRR + i*0x10);
12768c3ba8d0SKerstin Jonsson 
1277f62bae50SIngo Molnar 		for (i = APIC_ISR_NR - 1; i >= 0; i--) {
1278f62bae50SIngo Molnar 			value = apic_read(APIC_ISR + i*0x10);
1279f62bae50SIngo Molnar 			for (j = 31; j >= 0; j--) {
12808c3ba8d0SKerstin Jonsson 				if (value & (1<<j)) {
1281f62bae50SIngo Molnar 					ack_APIC_irq();
12828c3ba8d0SKerstin Jonsson 					acked++;
1283f62bae50SIngo Molnar 				}
1284f62bae50SIngo Molnar 			}
12858c3ba8d0SKerstin Jonsson 		}
12868c3ba8d0SKerstin Jonsson 		if (acked > 256) {
12878c3ba8d0SKerstin Jonsson 			printk(KERN_ERR "LAPIC pending interrupts after %d EOI\n",
12888c3ba8d0SKerstin Jonsson 			       acked);
12898c3ba8d0SKerstin Jonsson 			break;
12908c3ba8d0SKerstin Jonsson 		}
12918c3ba8d0SKerstin Jonsson 		if (cpu_has_tsc) {
12928c3ba8d0SKerstin Jonsson 			rdtscll(ntsc);
12938c3ba8d0SKerstin Jonsson 			max_loops = (cpu_khz << 10) - (ntsc - tsc);
12948c3ba8d0SKerstin Jonsson 		} else
12958c3ba8d0SKerstin Jonsson 			max_loops--;
12968c3ba8d0SKerstin Jonsson 	} while (queued && max_loops > 0);
12978c3ba8d0SKerstin Jonsson 	WARN_ON(max_loops <= 0);
1298f62bae50SIngo Molnar 
1299f62bae50SIngo Molnar 	/*
1300f62bae50SIngo Molnar 	 * Now that we are all set up, enable the APIC
1301f62bae50SIngo Molnar 	 */
1302f62bae50SIngo Molnar 	value = apic_read(APIC_SPIV);
1303f62bae50SIngo Molnar 	value &= ~APIC_VECTOR_MASK;
1304f62bae50SIngo Molnar 	/*
1305f62bae50SIngo Molnar 	 * Enable APIC
1306f62bae50SIngo Molnar 	 */
1307f62bae50SIngo Molnar 	value |= APIC_SPIV_APIC_ENABLED;
1308f62bae50SIngo Molnar 
1309f62bae50SIngo Molnar #ifdef CONFIG_X86_32
1310f62bae50SIngo Molnar 	/*
1311f62bae50SIngo Molnar 	 * Some unknown Intel IO/APIC (or APIC) errata is biting us with
1312f62bae50SIngo Molnar 	 * certain networking cards. If high frequency interrupts are
1313f62bae50SIngo Molnar 	 * happening on a particular IOAPIC pin, plus the IOAPIC routing
1314f62bae50SIngo Molnar 	 * entry is masked/unmasked at a high rate as well then sooner or
1315f62bae50SIngo Molnar 	 * later IOAPIC line gets 'stuck', no more interrupts are received
1316f62bae50SIngo Molnar 	 * from the device. If focus CPU is disabled then the hang goes
1317f62bae50SIngo Molnar 	 * away, oh well :-(
1318f62bae50SIngo Molnar 	 *
1319f62bae50SIngo Molnar 	 * [ This bug can be reproduced easily with a level-triggered
1320f62bae50SIngo Molnar 	 *   PCI Ne2000 networking cards and PII/PIII processors, dual
1321f62bae50SIngo Molnar 	 *   BX chipset. ]
1322f62bae50SIngo Molnar 	 */
1323f62bae50SIngo Molnar 	/*
1324f62bae50SIngo Molnar 	 * Actually disabling the focus CPU check just makes the hang less
1325f62bae50SIngo Molnar 	 * frequent as it makes the interrupt distributon model be more
1326f62bae50SIngo Molnar 	 * like LRU than MRU (the short-term load is more even across CPUs).
1327f62bae50SIngo Molnar 	 * See also the comment in end_level_ioapic_irq().  --macro
1328f62bae50SIngo Molnar 	 */
1329f62bae50SIngo Molnar 
1330f62bae50SIngo Molnar 	/*
1331f62bae50SIngo Molnar 	 * - enable focus processor (bit==0)
1332f62bae50SIngo Molnar 	 * - 64bit mode always use processor focus
1333f62bae50SIngo Molnar 	 *   so no need to set it
1334f62bae50SIngo Molnar 	 */
1335f62bae50SIngo Molnar 	value &= ~APIC_SPIV_FOCUS_DISABLED;
1336f62bae50SIngo Molnar #endif
1337f62bae50SIngo Molnar 
1338f62bae50SIngo Molnar 	/*
1339f62bae50SIngo Molnar 	 * Set spurious IRQ vector
1340f62bae50SIngo Molnar 	 */
1341f62bae50SIngo Molnar 	value |= SPURIOUS_APIC_VECTOR;
1342f62bae50SIngo Molnar 	apic_write(APIC_SPIV, value);
1343f62bae50SIngo Molnar 
1344f62bae50SIngo Molnar 	/*
1345f62bae50SIngo Molnar 	 * Set up LVT0, LVT1:
1346f62bae50SIngo Molnar 	 *
1347f62bae50SIngo Molnar 	 * set up through-local-APIC on the BP's LINT0. This is not
1348f62bae50SIngo Molnar 	 * strictly necessary in pure symmetric-IO mode, but sometimes
1349f62bae50SIngo Molnar 	 * we delegate interrupts to the 8259A.
1350f62bae50SIngo Molnar 	 */
1351f62bae50SIngo Molnar 	/*
1352f62bae50SIngo Molnar 	 * TODO: set up through-local-APIC from through-I/O-APIC? --macro
1353f62bae50SIngo Molnar 	 */
1354f62bae50SIngo Molnar 	value = apic_read(APIC_LVT0) & APIC_LVT_MASKED;
13550aa002feSTejun Heo 	if (!cpu && (pic_mode || !value)) {
1356f62bae50SIngo Molnar 		value = APIC_DM_EXTINT;
13570aa002feSTejun Heo 		apic_printk(APIC_VERBOSE, "enabled ExtINT on CPU#%d\n", cpu);
1358f62bae50SIngo Molnar 	} else {
1359f62bae50SIngo Molnar 		value = APIC_DM_EXTINT | APIC_LVT_MASKED;
13600aa002feSTejun Heo 		apic_printk(APIC_VERBOSE, "masked ExtINT on CPU#%d\n", cpu);
1361f62bae50SIngo Molnar 	}
1362f62bae50SIngo Molnar 	apic_write(APIC_LVT0, value);
1363f62bae50SIngo Molnar 
1364f62bae50SIngo Molnar 	/*
1365f62bae50SIngo Molnar 	 * only the BP should see the LINT1 NMI signal, obviously.
1366f62bae50SIngo Molnar 	 */
13670aa002feSTejun Heo 	if (!cpu)
1368f62bae50SIngo Molnar 		value = APIC_DM_NMI;
1369f62bae50SIngo Molnar 	else
1370f62bae50SIngo Molnar 		value = APIC_DM_NMI | APIC_LVT_MASKED;
1371f62bae50SIngo Molnar 	if (!lapic_is_integrated())		/* 82489DX */
1372f62bae50SIngo Molnar 		value |= APIC_LVT_LEVEL_TRIGGER;
1373f62bae50SIngo Molnar 	apic_write(APIC_LVT1, value);
1374f62bae50SIngo Molnar 
1375638bee71SH. Peter Anvin #ifdef CONFIG_X86_MCE_INTEL
1376638bee71SH. Peter Anvin 	/* Recheck CMCI information after local APIC is up on CPU #0 */
13770aa002feSTejun Heo 	if (!cpu)
1378638bee71SH. Peter Anvin 		cmci_recheck();
1379638bee71SH. Peter Anvin #endif
1380f62bae50SIngo Molnar }
1381f62bae50SIngo Molnar 
1382f62bae50SIngo Molnar void __cpuinit end_local_APIC_setup(void)
1383f62bae50SIngo Molnar {
1384f62bae50SIngo Molnar 	lapic_setup_esr();
1385f62bae50SIngo Molnar 
1386f62bae50SIngo Molnar #ifdef CONFIG_X86_32
1387f62bae50SIngo Molnar 	{
1388f62bae50SIngo Molnar 		unsigned int value;
1389f62bae50SIngo Molnar 		/* Disable the local apic timer */
1390f62bae50SIngo Molnar 		value = apic_read(APIC_LVTT);
1391f62bae50SIngo Molnar 		value |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
1392f62bae50SIngo Molnar 		apic_write(APIC_LVTT, value);
1393f62bae50SIngo Molnar 	}
1394f62bae50SIngo Molnar #endif
1395f62bae50SIngo Molnar 
1396f62bae50SIngo Molnar 	apic_pm_activate();
13972fb270f3SJan Beulich }
13982fb270f3SJan Beulich 
13992fb270f3SJan Beulich void __init bsp_end_local_APIC_setup(void)
14002fb270f3SJan Beulich {
14012fb270f3SJan Beulich 	end_local_APIC_setup();
14027f7fbf45SKenji Kaneshige 
14037f7fbf45SKenji Kaneshige 	/*
14047f7fbf45SKenji Kaneshige 	 * Now that local APIC setup is completed for BP, configure the fault
14057f7fbf45SKenji Kaneshige 	 * handling for interrupt remapping.
14067f7fbf45SKenji Kaneshige 	 */
14072fb270f3SJan Beulich 	if (intr_remapping_enabled)
14087f7fbf45SKenji Kaneshige 		enable_drhd_fault_handling();
14097f7fbf45SKenji Kaneshige 
1410f62bae50SIngo Molnar }
1411f62bae50SIngo Molnar 
1412f62bae50SIngo Molnar #ifdef CONFIG_X86_X2APIC
1413f62bae50SIngo Molnar void check_x2apic(void)
1414f62bae50SIngo Molnar {
1415ef1f87aaSSuresh Siddha 	if (x2apic_enabled()) {
1416f62bae50SIngo Molnar 		pr_info("x2apic enabled by BIOS, switching to x2apic ops\n");
1417fc1edaf9SSuresh Siddha 		x2apic_preenabled = x2apic_mode = 1;
1418f62bae50SIngo Molnar 	}
1419f62bae50SIngo Molnar }
1420f62bae50SIngo Molnar 
1421f62bae50SIngo Molnar void enable_x2apic(void)
1422f62bae50SIngo Molnar {
1423f62bae50SIngo Molnar 	int msr, msr2;
1424f62bae50SIngo Molnar 
1425fc1edaf9SSuresh Siddha 	if (!x2apic_mode)
1426f62bae50SIngo Molnar 		return;
1427f62bae50SIngo Molnar 
1428f62bae50SIngo Molnar 	rdmsr(MSR_IA32_APICBASE, msr, msr2);
1429f62bae50SIngo Molnar 	if (!(msr & X2APIC_ENABLE)) {
1430450b1e8dSMike Travis 		printk_once(KERN_INFO "Enabling x2apic\n");
1431f62bae50SIngo Molnar 		wrmsr(MSR_IA32_APICBASE, msr | X2APIC_ENABLE, 0);
1432f62bae50SIngo Molnar 	}
1433f62bae50SIngo Molnar }
143493758238SWeidong Han #endif /* CONFIG_X86_X2APIC */
1435f62bae50SIngo Molnar 
1436ce69a784SGleb Natapov int __init enable_IR(void)
1437f62bae50SIngo Molnar {
1438f62bae50SIngo Molnar #ifdef CONFIG_INTR_REMAP
143993758238SWeidong Han 	if (!intr_remapping_supported()) {
144093758238SWeidong Han 		pr_debug("intr-remapping not supported\n");
1441ce69a784SGleb Natapov 		return 0;
144293758238SWeidong Han 	}
144393758238SWeidong Han 
144493758238SWeidong Han 	if (!x2apic_preenabled && skip_ioapic_setup) {
144593758238SWeidong Han 		pr_info("Skipped enabling intr-remap because of skipping "
144693758238SWeidong Han 			"io-apic setup\n");
1447ce69a784SGleb Natapov 		return 0;
1448f62bae50SIngo Molnar 	}
1449f62bae50SIngo Molnar 
1450ce69a784SGleb Natapov 	if (enable_intr_remapping(x2apic_supported()))
1451ce69a784SGleb Natapov 		return 0;
1452ce69a784SGleb Natapov 
1453ce69a784SGleb Natapov 	pr_info("Enabled Interrupt-remapping\n");
1454ce69a784SGleb Natapov 
1455ce69a784SGleb Natapov 	return 1;
1456ce69a784SGleb Natapov 
1457ce69a784SGleb Natapov #endif
1458ce69a784SGleb Natapov 	return 0;
1459ce69a784SGleb Natapov }
1460ce69a784SGleb Natapov 
1461ce69a784SGleb Natapov void __init enable_IR_x2apic(void)
1462ce69a784SGleb Natapov {
1463ce69a784SGleb Natapov 	unsigned long flags;
14647d0f1926SHenrik Kretzschmar 	struct IO_APIC_route_entry **ioapic_entries;
1465ce69a784SGleb Natapov 	int ret, x2apic_enabled = 0;
1466e670761fSYinghai Lu 	int dmar_table_init_ret;
1467b7f42ab2SYinghai Lu 
1468b7f42ab2SYinghai Lu 	dmar_table_init_ret = dmar_table_init();
1469e670761fSYinghai Lu 	if (dmar_table_init_ret && !x2apic_supported())
1470e670761fSYinghai Lu 		return;
1471ce69a784SGleb Natapov 
1472b24696bcSFenghua Yu 	ioapic_entries = alloc_ioapic_entries();
1473b24696bcSFenghua Yu 	if (!ioapic_entries) {
1474ce69a784SGleb Natapov 		pr_err("Allocate ioapic_entries failed\n");
1475ce69a784SGleb Natapov 		goto out;
1476b24696bcSFenghua Yu 	}
1477b24696bcSFenghua Yu 
1478b24696bcSFenghua Yu 	ret = save_IO_APIC_setup(ioapic_entries);
1479f62bae50SIngo Molnar 	if (ret) {
1480f62bae50SIngo Molnar 		pr_info("Saving IO-APIC state failed: %d\n", ret);
1481ce69a784SGleb Natapov 		goto out;
1482f62bae50SIngo Molnar 	}
1483f62bae50SIngo Molnar 
148405c3dc2cSSuresh Siddha 	local_irq_save(flags);
1485b81bb373SJacob Pan 	legacy_pic->mask_all();
1486ce69a784SGleb Natapov 	mask_IO_APIC_setup(ioapic_entries);
148705c3dc2cSSuresh Siddha 
1488b7f42ab2SYinghai Lu 	if (dmar_table_init_ret)
1489b7f42ab2SYinghai Lu 		ret = 0;
1490b7f42ab2SYinghai Lu 	else
1491ce69a784SGleb Natapov 		ret = enable_IR();
1492b7f42ab2SYinghai Lu 
1493ce69a784SGleb Natapov 	if (!ret) {
1494ce69a784SGleb Natapov 		/* IR is required if there is APIC ID > 255 even when running
1495ce69a784SGleb Natapov 		 * under KVM
1496ce69a784SGleb Natapov 		 */
14972904ed8dSSheng Yang 		if (max_physical_apicid > 255 ||
14982904ed8dSSheng Yang 		    !hypervisor_x2apic_available())
1499ce69a784SGleb Natapov 			goto nox2apic;
1500ce69a784SGleb Natapov 		/*
1501ce69a784SGleb Natapov 		 * without IR all CPUs can be addressed by IOAPIC/MSI
1502ce69a784SGleb Natapov 		 * only in physical mode
1503ce69a784SGleb Natapov 		 */
1504ce69a784SGleb Natapov 		x2apic_force_phys();
1505ce69a784SGleb Natapov 	}
1506f62bae50SIngo Molnar 
1507ce69a784SGleb Natapov 	x2apic_enabled = 1;
150893758238SWeidong Han 
1509fc1edaf9SSuresh Siddha 	if (x2apic_supported() && !x2apic_mode) {
1510fc1edaf9SSuresh Siddha 		x2apic_mode = 1;
1511f62bae50SIngo Molnar 		enable_x2apic();
151293758238SWeidong Han 		pr_info("Enabled x2apic\n");
1513f62bae50SIngo Molnar 	}
1514f62bae50SIngo Molnar 
1515ce69a784SGleb Natapov nox2apic:
1516ce69a784SGleb Natapov 	if (!ret) /* IR enabling failed */
1517b24696bcSFenghua Yu 		restore_IO_APIC_setup(ioapic_entries);
1518b81bb373SJacob Pan 	legacy_pic->restore_mask();
1519f62bae50SIngo Molnar 	local_irq_restore(flags);
1520f62bae50SIngo Molnar 
1521ce69a784SGleb Natapov out:
1522b24696bcSFenghua Yu 	if (ioapic_entries)
1523b24696bcSFenghua Yu 		free_ioapic_entries(ioapic_entries);
152493758238SWeidong Han 
1525ce69a784SGleb Natapov 	if (x2apic_enabled)
152693758238SWeidong Han 		return;
152793758238SWeidong Han 
152893758238SWeidong Han 	if (x2apic_preenabled)
1529ce69a784SGleb Natapov 		panic("x2apic: enabled by BIOS but kernel init failed.");
153093758238SWeidong Han 	else if (cpu_has_x2apic)
1531ce69a784SGleb Natapov 		pr_info("Not enabling x2apic, Intr-remapping init failed.\n");
1532f62bae50SIngo Molnar }
153393758238SWeidong Han 
1534f62bae50SIngo Molnar #ifdef CONFIG_X86_64
1535f62bae50SIngo Molnar /*
1536f62bae50SIngo Molnar  * Detect and enable local APICs on non-SMP boards.
1537f62bae50SIngo Molnar  * Original code written by Keir Fraser.
1538f62bae50SIngo Molnar  * On AMD64 we trust the BIOS - if it says no APIC it is likely
1539f62bae50SIngo Molnar  * not correctly set up (usually the APIC timer won't work etc.)
1540f62bae50SIngo Molnar  */
1541f62bae50SIngo Molnar static int __init detect_init_APIC(void)
1542f62bae50SIngo Molnar {
1543f62bae50SIngo Molnar 	if (!cpu_has_apic) {
1544f62bae50SIngo Molnar 		pr_info("No local APIC present\n");
1545f62bae50SIngo Molnar 		return -1;
1546f62bae50SIngo Molnar 	}
1547f62bae50SIngo Molnar 
1548f62bae50SIngo Molnar 	mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
1549f62bae50SIngo Molnar 	return 0;
1550f62bae50SIngo Molnar }
1551f62bae50SIngo Molnar #else
15525a7ae78fSThomas Gleixner 
155325874a29SHenrik Kretzschmar static int __init apic_verify(void)
15545a7ae78fSThomas Gleixner {
15555a7ae78fSThomas Gleixner 	u32 features, h, l;
15565a7ae78fSThomas Gleixner 
15575a7ae78fSThomas Gleixner 	/*
15585a7ae78fSThomas Gleixner 	 * The APIC feature bit should now be enabled
15595a7ae78fSThomas Gleixner 	 * in `cpuid'
15605a7ae78fSThomas Gleixner 	 */
15615a7ae78fSThomas Gleixner 	features = cpuid_edx(1);
15625a7ae78fSThomas Gleixner 	if (!(features & (1 << X86_FEATURE_APIC))) {
15635a7ae78fSThomas Gleixner 		pr_warning("Could not enable APIC!\n");
15645a7ae78fSThomas Gleixner 		return -1;
15655a7ae78fSThomas Gleixner 	}
15665a7ae78fSThomas Gleixner 	set_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
15675a7ae78fSThomas Gleixner 	mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
15685a7ae78fSThomas Gleixner 
15695a7ae78fSThomas Gleixner 	/* The BIOS may have set up the APIC at some other address */
15705a7ae78fSThomas Gleixner 	rdmsr(MSR_IA32_APICBASE, l, h);
15715a7ae78fSThomas Gleixner 	if (l & MSR_IA32_APICBASE_ENABLE)
15725a7ae78fSThomas Gleixner 		mp_lapic_addr = l & MSR_IA32_APICBASE_BASE;
15735a7ae78fSThomas Gleixner 
15745a7ae78fSThomas Gleixner 	pr_info("Found and enabled local APIC!\n");
15755a7ae78fSThomas Gleixner 	return 0;
15765a7ae78fSThomas Gleixner }
15775a7ae78fSThomas Gleixner 
157825874a29SHenrik Kretzschmar int __init apic_force_enable(unsigned long addr)
15795a7ae78fSThomas Gleixner {
15805a7ae78fSThomas Gleixner 	u32 h, l;
15815a7ae78fSThomas Gleixner 
15825a7ae78fSThomas Gleixner 	if (disable_apic)
15835a7ae78fSThomas Gleixner 		return -1;
15845a7ae78fSThomas Gleixner 
15855a7ae78fSThomas Gleixner 	/*
15865a7ae78fSThomas Gleixner 	 * Some BIOSes disable the local APIC in the APIC_BASE
15875a7ae78fSThomas Gleixner 	 * MSR. This can only be done in software for Intel P6 or later
15885a7ae78fSThomas Gleixner 	 * and AMD K7 (Model > 1) or later.
15895a7ae78fSThomas Gleixner 	 */
15905a7ae78fSThomas Gleixner 	rdmsr(MSR_IA32_APICBASE, l, h);
15915a7ae78fSThomas Gleixner 	if (!(l & MSR_IA32_APICBASE_ENABLE)) {
15925a7ae78fSThomas Gleixner 		pr_info("Local APIC disabled by BIOS -- reenabling.\n");
15935a7ae78fSThomas Gleixner 		l &= ~MSR_IA32_APICBASE_BASE;
1594a906fdaaSThomas Gleixner 		l |= MSR_IA32_APICBASE_ENABLE | addr;
15955a7ae78fSThomas Gleixner 		wrmsr(MSR_IA32_APICBASE, l, h);
15965a7ae78fSThomas Gleixner 		enabled_via_apicbase = 1;
15975a7ae78fSThomas Gleixner 	}
15985a7ae78fSThomas Gleixner 	return apic_verify();
15995a7ae78fSThomas Gleixner }
16005a7ae78fSThomas Gleixner 
1601f62bae50SIngo Molnar /*
1602f62bae50SIngo Molnar  * Detect and initialize APIC
1603f62bae50SIngo Molnar  */
1604f62bae50SIngo Molnar static int __init detect_init_APIC(void)
1605f62bae50SIngo Molnar {
1606f62bae50SIngo Molnar 	/* Disabled by kernel option? */
1607f62bae50SIngo Molnar 	if (disable_apic)
1608f62bae50SIngo Molnar 		return -1;
1609f62bae50SIngo Molnar 
1610f62bae50SIngo Molnar 	switch (boot_cpu_data.x86_vendor) {
1611f62bae50SIngo Molnar 	case X86_VENDOR_AMD:
1612f62bae50SIngo Molnar 		if ((boot_cpu_data.x86 == 6 && boot_cpu_data.x86_model > 1) ||
1613f62bae50SIngo Molnar 		    (boot_cpu_data.x86 >= 15))
1614f62bae50SIngo Molnar 			break;
1615f62bae50SIngo Molnar 		goto no_apic;
1616f62bae50SIngo Molnar 	case X86_VENDOR_INTEL:
1617f62bae50SIngo Molnar 		if (boot_cpu_data.x86 == 6 || boot_cpu_data.x86 == 15 ||
1618f62bae50SIngo Molnar 		    (boot_cpu_data.x86 == 5 && cpu_has_apic))
1619f62bae50SIngo Molnar 			break;
1620f62bae50SIngo Molnar 		goto no_apic;
1621f62bae50SIngo Molnar 	default:
1622f62bae50SIngo Molnar 		goto no_apic;
1623f62bae50SIngo Molnar 	}
1624f62bae50SIngo Molnar 
1625f62bae50SIngo Molnar 	if (!cpu_has_apic) {
1626f62bae50SIngo Molnar 		/*
1627f62bae50SIngo Molnar 		 * Over-ride BIOS and try to enable the local APIC only if
1628f62bae50SIngo Molnar 		 * "lapic" specified.
1629f62bae50SIngo Molnar 		 */
1630f62bae50SIngo Molnar 		if (!force_enable_local_apic) {
1631f62bae50SIngo Molnar 			pr_info("Local APIC disabled by BIOS -- "
1632f62bae50SIngo Molnar 				"you can enable it with \"lapic\"\n");
1633f62bae50SIngo Molnar 			return -1;
1634f62bae50SIngo Molnar 		}
1635a906fdaaSThomas Gleixner 		if (apic_force_enable(APIC_DEFAULT_PHYS_BASE))
16365a7ae78fSThomas Gleixner 			return -1;
16375a7ae78fSThomas Gleixner 	} else {
16385a7ae78fSThomas Gleixner 		if (apic_verify())
1639f62bae50SIngo Molnar 			return -1;
1640f62bae50SIngo Molnar 	}
1641f62bae50SIngo Molnar 
1642f62bae50SIngo Molnar 	apic_pm_activate();
1643f62bae50SIngo Molnar 
1644f62bae50SIngo Molnar 	return 0;
1645f62bae50SIngo Molnar 
1646f62bae50SIngo Molnar no_apic:
1647f62bae50SIngo Molnar 	pr_info("No local APIC present or hardware disabled\n");
1648f62bae50SIngo Molnar 	return -1;
1649f62bae50SIngo Molnar }
1650f62bae50SIngo Molnar #endif
1651f62bae50SIngo Molnar 
1652f62bae50SIngo Molnar /**
1653f62bae50SIngo Molnar  * init_apic_mappings - initialize APIC mappings
1654f62bae50SIngo Molnar  */
1655f62bae50SIngo Molnar void __init init_apic_mappings(void)
1656f62bae50SIngo Molnar {
16574401da61SYinghai Lu 	unsigned int new_apicid;
16584401da61SYinghai Lu 
1659fc1edaf9SSuresh Siddha 	if (x2apic_mode) {
1660f62bae50SIngo Molnar 		boot_cpu_physical_apicid = read_apic_id();
1661f62bae50SIngo Molnar 		return;
1662f62bae50SIngo Molnar 	}
1663f62bae50SIngo Molnar 
16644797f6b0SYinghai Lu 	/* If no local APIC can be found return early */
1665f62bae50SIngo Molnar 	if (!smp_found_config && detect_init_APIC()) {
16664797f6b0SYinghai Lu 		/* lets NOP'ify apic operations */
16674797f6b0SYinghai Lu 		pr_info("APIC: disable apic facility\n");
16684797f6b0SYinghai Lu 		apic_disable();
16694797f6b0SYinghai Lu 	} else {
1670f62bae50SIngo Molnar 		apic_phys = mp_lapic_addr;
1671f62bae50SIngo Molnar 
16724401da61SYinghai Lu 		/*
16734401da61SYinghai Lu 		 * acpi lapic path already maps that address in
16744401da61SYinghai Lu 		 * acpi_register_lapic_address()
16754401da61SYinghai Lu 		 */
16765989cd6aSEric W. Biederman 		if (!acpi_lapic && !smp_found_config)
1677326a2e6bSYinghai Lu 			register_lapic_address(apic_phys);
1678cec6be6dSCyrill Gorcunov 	}
1679f62bae50SIngo Molnar 
1680f62bae50SIngo Molnar 	/*
1681f62bae50SIngo Molnar 	 * Fetch the APIC ID of the BSP in case we have a
1682f62bae50SIngo Molnar 	 * default configuration (or the MP table is broken).
1683f62bae50SIngo Molnar 	 */
16844401da61SYinghai Lu 	new_apicid = read_apic_id();
16854401da61SYinghai Lu 	if (boot_cpu_physical_apicid != new_apicid) {
16864401da61SYinghai Lu 		boot_cpu_physical_apicid = new_apicid;
1687103428e5SCyrill Gorcunov 		/*
1688103428e5SCyrill Gorcunov 		 * yeah -- we lie about apic_version
1689103428e5SCyrill Gorcunov 		 * in case if apic was disabled via boot option
1690103428e5SCyrill Gorcunov 		 * but it's not a problem for SMP compiled kernel
1691103428e5SCyrill Gorcunov 		 * since smp_sanity_check is prepared for such a case
1692103428e5SCyrill Gorcunov 		 * and disable smp mode
1693103428e5SCyrill Gorcunov 		 */
16944401da61SYinghai Lu 		apic_version[new_apicid] =
16954401da61SYinghai Lu 			 GET_APIC_VERSION(apic_read(APIC_LVR));
169608306ce6SCyrill Gorcunov 	}
1697f62bae50SIngo Molnar }
1698f62bae50SIngo Molnar 
1699c0104d38SYinghai Lu void __init register_lapic_address(unsigned long address)
1700c0104d38SYinghai Lu {
1701c0104d38SYinghai Lu 	mp_lapic_addr = address;
1702c0104d38SYinghai Lu 
17030450193bSYinghai Lu 	if (!x2apic_mode) {
1704c0104d38SYinghai Lu 		set_fixmap_nocache(FIX_APIC_BASE, address);
1705f1157141SYinghai Lu 		apic_printk(APIC_VERBOSE, "mapped APIC to %16lx (%16lx)\n",
1706f1157141SYinghai Lu 			    APIC_BASE, mp_lapic_addr);
17070450193bSYinghai Lu 	}
1708c0104d38SYinghai Lu 	if (boot_cpu_physical_apicid == -1U) {
1709c0104d38SYinghai Lu 		boot_cpu_physical_apicid  = read_apic_id();
1710c0104d38SYinghai Lu 		apic_version[boot_cpu_physical_apicid] =
1711c0104d38SYinghai Lu 			 GET_APIC_VERSION(apic_read(APIC_LVR));
1712c0104d38SYinghai Lu 	}
1713c0104d38SYinghai Lu }
1714c0104d38SYinghai Lu 
1715f62bae50SIngo Molnar /*
1716f62bae50SIngo Molnar  * This initializes the IO-APIC and APIC hardware if this is
1717f62bae50SIngo Molnar  * a UP kernel.
1718f62bae50SIngo Molnar  */
171956d91f13SYinghai Lu int apic_version[MAX_LOCAL_APIC];
1720f62bae50SIngo Molnar 
1721f62bae50SIngo Molnar int __init APIC_init_uniprocessor(void)
1722f62bae50SIngo Molnar {
1723f62bae50SIngo Molnar 	if (disable_apic) {
1724f62bae50SIngo Molnar 		pr_info("Apic disabled\n");
1725f62bae50SIngo Molnar 		return -1;
1726f62bae50SIngo Molnar 	}
1727f62bae50SIngo Molnar #ifdef CONFIG_X86_64
1728f62bae50SIngo Molnar 	if (!cpu_has_apic) {
1729f62bae50SIngo Molnar 		disable_apic = 1;
1730f62bae50SIngo Molnar 		pr_info("Apic disabled by BIOS\n");
1731f62bae50SIngo Molnar 		return -1;
1732f62bae50SIngo Molnar 	}
1733f62bae50SIngo Molnar #else
1734f62bae50SIngo Molnar 	if (!smp_found_config && !cpu_has_apic)
1735f62bae50SIngo Molnar 		return -1;
1736f62bae50SIngo Molnar 
1737f62bae50SIngo Molnar 	/*
1738f62bae50SIngo Molnar 	 * Complain if the BIOS pretends there is one.
1739f62bae50SIngo Molnar 	 */
1740f62bae50SIngo Molnar 	if (!cpu_has_apic &&
1741f62bae50SIngo Molnar 	    APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
1742f62bae50SIngo Molnar 		pr_err("BIOS bug, local APIC 0x%x not detected!...\n",
1743f62bae50SIngo Molnar 			boot_cpu_physical_apicid);
1744f62bae50SIngo Molnar 		return -1;
1745f62bae50SIngo Molnar 	}
1746f62bae50SIngo Molnar #endif
1747f62bae50SIngo Molnar 
1748f62bae50SIngo Molnar 	default_setup_apic_routing();
1749f62bae50SIngo Molnar 
1750f62bae50SIngo Molnar 	verify_local_APIC();
1751f62bae50SIngo Molnar 	connect_bsp_APIC();
1752f62bae50SIngo Molnar 
1753f62bae50SIngo Molnar #ifdef CONFIG_X86_64
1754f62bae50SIngo Molnar 	apic_write(APIC_ID, SET_APIC_ID(boot_cpu_physical_apicid));
1755f62bae50SIngo Molnar #else
1756f62bae50SIngo Molnar 	/*
1757f62bae50SIngo Molnar 	 * Hack: In case of kdump, after a crash, kernel might be booting
1758f62bae50SIngo Molnar 	 * on a cpu with non-zero lapic id. But boot_cpu_physical_apicid
1759f62bae50SIngo Molnar 	 * might be zero if read from MP tables. Get it from LAPIC.
1760f62bae50SIngo Molnar 	 */
1761f62bae50SIngo Molnar # ifdef CONFIG_CRASH_DUMP
1762f62bae50SIngo Molnar 	boot_cpu_physical_apicid = read_apic_id();
1763f62bae50SIngo Molnar # endif
1764f62bae50SIngo Molnar #endif
1765f62bae50SIngo Molnar 	physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
1766f62bae50SIngo Molnar 	setup_local_APIC();
1767f62bae50SIngo Molnar 
1768f62bae50SIngo Molnar #ifdef CONFIG_X86_IO_APIC
1769f62bae50SIngo Molnar 	/*
1770f62bae50SIngo Molnar 	 * Now enable IO-APICs, actually call clear_IO_APIC
1771f62bae50SIngo Molnar 	 * We need clear_IO_APIC before enabling error vector
1772f62bae50SIngo Molnar 	 */
1773f62bae50SIngo Molnar 	if (!skip_ioapic_setup && nr_ioapics)
1774f62bae50SIngo Molnar 		enable_IO_APIC();
1775f62bae50SIngo Molnar #endif
1776f62bae50SIngo Molnar 
17772fb270f3SJan Beulich 	bsp_end_local_APIC_setup();
1778f62bae50SIngo Molnar 
1779f62bae50SIngo Molnar #ifdef CONFIG_X86_IO_APIC
1780f62bae50SIngo Molnar 	if (smp_found_config && !skip_ioapic_setup && nr_ioapics)
1781f62bae50SIngo Molnar 		setup_IO_APIC();
1782f62bae50SIngo Molnar 	else {
1783f62bae50SIngo Molnar 		nr_ioapics = 0;
1784f62bae50SIngo Molnar 	}
1785f62bae50SIngo Molnar #endif
1786f62bae50SIngo Molnar 
1787736decacSThomas Gleixner 	x86_init.timers.setup_percpu_clockev();
1788f62bae50SIngo Molnar 	return 0;
1789f62bae50SIngo Molnar }
1790f62bae50SIngo Molnar 
1791f62bae50SIngo Molnar /*
1792f62bae50SIngo Molnar  * Local APIC interrupts
1793f62bae50SIngo Molnar  */
1794f62bae50SIngo Molnar 
1795f62bae50SIngo Molnar /*
1796f62bae50SIngo Molnar  * This interrupt should _never_ happen with our APIC/SMP architecture
1797f62bae50SIngo Molnar  */
1798f62bae50SIngo Molnar void smp_spurious_interrupt(struct pt_regs *regs)
1799f62bae50SIngo Molnar {
1800f62bae50SIngo Molnar 	u32 v;
1801f62bae50SIngo Molnar 
1802f62bae50SIngo Molnar 	exit_idle();
1803f62bae50SIngo Molnar 	irq_enter();
1804f62bae50SIngo Molnar 	/*
1805f62bae50SIngo Molnar 	 * Check if this really is a spurious interrupt and ACK it
1806f62bae50SIngo Molnar 	 * if it is a vectored one.  Just in case...
1807f62bae50SIngo Molnar 	 * Spurious interrupts should not be ACKed.
1808f62bae50SIngo Molnar 	 */
1809f62bae50SIngo Molnar 	v = apic_read(APIC_ISR + ((SPURIOUS_APIC_VECTOR & ~0x1f) >> 1));
1810f62bae50SIngo Molnar 	if (v & (1 << (SPURIOUS_APIC_VECTOR & 0x1f)))
1811f62bae50SIngo Molnar 		ack_APIC_irq();
1812f62bae50SIngo Molnar 
1813f62bae50SIngo Molnar 	inc_irq_stat(irq_spurious_count);
1814f62bae50SIngo Molnar 
1815f62bae50SIngo Molnar 	/* see sw-dev-man vol 3, chapter 7.4.13.5 */
1816f62bae50SIngo Molnar 	pr_info("spurious APIC interrupt on CPU#%d, "
1817f62bae50SIngo Molnar 		"should never happen.\n", smp_processor_id());
1818f62bae50SIngo Molnar 	irq_exit();
1819f62bae50SIngo Molnar }
1820f62bae50SIngo Molnar 
1821f62bae50SIngo Molnar /*
1822f62bae50SIngo Molnar  * This interrupt should never happen with our APIC/SMP architecture
1823f62bae50SIngo Molnar  */
1824f62bae50SIngo Molnar void smp_error_interrupt(struct pt_regs *regs)
1825f62bae50SIngo Molnar {
1826f62bae50SIngo Molnar 	u32 v, v1;
1827f62bae50SIngo Molnar 
1828f62bae50SIngo Molnar 	exit_idle();
1829f62bae50SIngo Molnar 	irq_enter();
1830f62bae50SIngo Molnar 	/* First tickle the hardware, only then report what went on. -- REW */
1831f62bae50SIngo Molnar 	v = apic_read(APIC_ESR);
1832f62bae50SIngo Molnar 	apic_write(APIC_ESR, 0);
1833f62bae50SIngo Molnar 	v1 = apic_read(APIC_ESR);
1834f62bae50SIngo Molnar 	ack_APIC_irq();
1835f62bae50SIngo Molnar 	atomic_inc(&irq_err_count);
1836f62bae50SIngo Molnar 
1837f62bae50SIngo Molnar 	/*
1838f62bae50SIngo Molnar 	 * Here is what the APIC error bits mean:
1839f62bae50SIngo Molnar 	 * 0: Send CS error
1840f62bae50SIngo Molnar 	 * 1: Receive CS error
1841f62bae50SIngo Molnar 	 * 2: Send accept error
1842f62bae50SIngo Molnar 	 * 3: Receive accept error
1843f62bae50SIngo Molnar 	 * 4: Reserved
1844f62bae50SIngo Molnar 	 * 5: Send illegal vector
1845f62bae50SIngo Molnar 	 * 6: Received illegal vector
1846f62bae50SIngo Molnar 	 * 7: Illegal register address
1847f62bae50SIngo Molnar 	 */
1848f62bae50SIngo Molnar 	pr_debug("APIC error on CPU%d: %02x(%02x)\n",
1849f62bae50SIngo Molnar 		smp_processor_id(), v , v1);
1850f62bae50SIngo Molnar 	irq_exit();
1851f62bae50SIngo Molnar }
1852f62bae50SIngo Molnar 
1853f62bae50SIngo Molnar /**
1854f62bae50SIngo Molnar  * connect_bsp_APIC - attach the APIC to the interrupt system
1855f62bae50SIngo Molnar  */
1856f62bae50SIngo Molnar void __init connect_bsp_APIC(void)
1857f62bae50SIngo Molnar {
1858f62bae50SIngo Molnar #ifdef CONFIG_X86_32
1859f62bae50SIngo Molnar 	if (pic_mode) {
1860f62bae50SIngo Molnar 		/*
1861f62bae50SIngo Molnar 		 * Do not trust the local APIC being empty at bootup.
1862f62bae50SIngo Molnar 		 */
1863f62bae50SIngo Molnar 		clear_local_APIC();
1864f62bae50SIngo Molnar 		/*
1865f62bae50SIngo Molnar 		 * PIC mode, enable APIC mode in the IMCR, i.e.  connect BSP's
1866f62bae50SIngo Molnar 		 * local APIC to INT and NMI lines.
1867f62bae50SIngo Molnar 		 */
1868f62bae50SIngo Molnar 		apic_printk(APIC_VERBOSE, "leaving PIC mode, "
1869f62bae50SIngo Molnar 				"enabling APIC mode.\n");
1870c0eaa453SCyrill Gorcunov 		imcr_pic_to_apic();
1871f62bae50SIngo Molnar 	}
1872f62bae50SIngo Molnar #endif
1873f62bae50SIngo Molnar 	if (apic->enable_apic_mode)
1874f62bae50SIngo Molnar 		apic->enable_apic_mode();
1875f62bae50SIngo Molnar }
1876f62bae50SIngo Molnar 
1877f62bae50SIngo Molnar /**
1878f62bae50SIngo Molnar  * disconnect_bsp_APIC - detach the APIC from the interrupt system
1879f62bae50SIngo Molnar  * @virt_wire_setup:	indicates, whether virtual wire mode is selected
1880f62bae50SIngo Molnar  *
1881f62bae50SIngo Molnar  * Virtual wire mode is necessary to deliver legacy interrupts even when the
1882f62bae50SIngo Molnar  * APIC is disabled.
1883f62bae50SIngo Molnar  */
1884f62bae50SIngo Molnar void disconnect_bsp_APIC(int virt_wire_setup)
1885f62bae50SIngo Molnar {
1886f62bae50SIngo Molnar 	unsigned int value;
1887f62bae50SIngo Molnar 
1888f62bae50SIngo Molnar #ifdef CONFIG_X86_32
1889f62bae50SIngo Molnar 	if (pic_mode) {
1890f62bae50SIngo Molnar 		/*
1891f62bae50SIngo Molnar 		 * Put the board back into PIC mode (has an effect only on
1892f62bae50SIngo Molnar 		 * certain older boards).  Note that APIC interrupts, including
1893f62bae50SIngo Molnar 		 * IPIs, won't work beyond this point!  The only exception are
1894f62bae50SIngo Molnar 		 * INIT IPIs.
1895f62bae50SIngo Molnar 		 */
1896f62bae50SIngo Molnar 		apic_printk(APIC_VERBOSE, "disabling APIC mode, "
1897f62bae50SIngo Molnar 				"entering PIC mode.\n");
1898c0eaa453SCyrill Gorcunov 		imcr_apic_to_pic();
1899f62bae50SIngo Molnar 		return;
1900f62bae50SIngo Molnar 	}
1901f62bae50SIngo Molnar #endif
1902f62bae50SIngo Molnar 
1903f62bae50SIngo Molnar 	/* Go back to Virtual Wire compatibility mode */
1904f62bae50SIngo Molnar 
1905f62bae50SIngo Molnar 	/* For the spurious interrupt use vector F, and enable it */
1906f62bae50SIngo Molnar 	value = apic_read(APIC_SPIV);
1907f62bae50SIngo Molnar 	value &= ~APIC_VECTOR_MASK;
1908f62bae50SIngo Molnar 	value |= APIC_SPIV_APIC_ENABLED;
1909f62bae50SIngo Molnar 	value |= 0xf;
1910f62bae50SIngo Molnar 	apic_write(APIC_SPIV, value);
1911f62bae50SIngo Molnar 
1912f62bae50SIngo Molnar 	if (!virt_wire_setup) {
1913f62bae50SIngo Molnar 		/*
1914f62bae50SIngo Molnar 		 * For LVT0 make it edge triggered, active high,
1915f62bae50SIngo Molnar 		 * external and enabled
1916f62bae50SIngo Molnar 		 */
1917f62bae50SIngo Molnar 		value = apic_read(APIC_LVT0);
1918f62bae50SIngo Molnar 		value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
1919f62bae50SIngo Molnar 			APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
1920f62bae50SIngo Molnar 			APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
1921f62bae50SIngo Molnar 		value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
1922f62bae50SIngo Molnar 		value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_EXTINT);
1923f62bae50SIngo Molnar 		apic_write(APIC_LVT0, value);
1924f62bae50SIngo Molnar 	} else {
1925f62bae50SIngo Molnar 		/* Disable LVT0 */
1926f62bae50SIngo Molnar 		apic_write(APIC_LVT0, APIC_LVT_MASKED);
1927f62bae50SIngo Molnar 	}
1928f62bae50SIngo Molnar 
1929f62bae50SIngo Molnar 	/*
1930f62bae50SIngo Molnar 	 * For LVT1 make it edge triggered, active high,
1931f62bae50SIngo Molnar 	 * nmi and enabled
1932f62bae50SIngo Molnar 	 */
1933f62bae50SIngo Molnar 	value = apic_read(APIC_LVT1);
1934f62bae50SIngo Molnar 	value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
1935f62bae50SIngo Molnar 			APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
1936f62bae50SIngo Molnar 			APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
1937f62bae50SIngo Molnar 	value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
1938f62bae50SIngo Molnar 	value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_NMI);
1939f62bae50SIngo Molnar 	apic_write(APIC_LVT1, value);
1940f62bae50SIngo Molnar }
1941f62bae50SIngo Molnar 
1942f62bae50SIngo Molnar void __cpuinit generic_processor_info(int apicid, int version)
1943f62bae50SIngo Molnar {
1944f62bae50SIngo Molnar 	int cpu;
1945f62bae50SIngo Molnar 
1946f62bae50SIngo Molnar 	if (num_processors >= nr_cpu_ids) {
1947f62bae50SIngo Molnar 		int max = nr_cpu_ids;
1948f62bae50SIngo Molnar 		int thiscpu = max + disabled_cpus;
1949f62bae50SIngo Molnar 
1950f62bae50SIngo Molnar 		pr_warning(
1951f62bae50SIngo Molnar 			"ACPI: NR_CPUS/possible_cpus limit of %i reached."
1952f62bae50SIngo Molnar 			"  Processor %d/0x%x ignored.\n", max, thiscpu, apicid);
1953f62bae50SIngo Molnar 
1954f62bae50SIngo Molnar 		disabled_cpus++;
1955f62bae50SIngo Molnar 		return;
1956f62bae50SIngo Molnar 	}
1957f62bae50SIngo Molnar 
1958f62bae50SIngo Molnar 	num_processors++;
1959f62bae50SIngo Molnar 	if (apicid == boot_cpu_physical_apicid) {
1960f62bae50SIngo Molnar 		/*
1961f62bae50SIngo Molnar 		 * x86_bios_cpu_apicid is required to have processors listed
1962f62bae50SIngo Molnar 		 * in same order as logical cpu numbers. Hence the first
1963f62bae50SIngo Molnar 		 * entry is BSP, and so on.
1964e5fea868SYinghai Lu 		 * boot_cpu_init() already hold bit 0 in cpu_present_mask
1965e5fea868SYinghai Lu 		 * for BSP.
1966f62bae50SIngo Molnar 		 */
1967f62bae50SIngo Molnar 		cpu = 0;
1968e5fea868SYinghai Lu 	} else
1969e5fea868SYinghai Lu 		cpu = cpumask_next_zero(-1, cpu_present_mask);
1970e5fea868SYinghai Lu 
1971e5fea868SYinghai Lu 	/*
1972e5fea868SYinghai Lu 	 * Validate version
1973e5fea868SYinghai Lu 	 */
1974e5fea868SYinghai Lu 	if (version == 0x0) {
1975e5fea868SYinghai Lu 		pr_warning("BIOS bug: APIC version is 0 for CPU %d/0x%x, fixing up to 0x10\n",
1976e5fea868SYinghai Lu 			   cpu, apicid);
1977e5fea868SYinghai Lu 		version = 0x10;
1978f62bae50SIngo Molnar 	}
1979e5fea868SYinghai Lu 	apic_version[apicid] = version;
1980e5fea868SYinghai Lu 
1981e5fea868SYinghai Lu 	if (version != apic_version[boot_cpu_physical_apicid]) {
1982e5fea868SYinghai Lu 		pr_warning("BIOS bug: APIC version mismatch, boot CPU: %x, CPU %d: version %x\n",
1983e5fea868SYinghai Lu 			apic_version[boot_cpu_physical_apicid], cpu, version);
1984e5fea868SYinghai Lu 	}
1985e5fea868SYinghai Lu 
1986e5fea868SYinghai Lu 	physid_set(apicid, phys_cpu_present_map);
1987f62bae50SIngo Molnar 	if (apicid > max_physical_apicid)
1988f62bae50SIngo Molnar 		max_physical_apicid = apicid;
1989f62bae50SIngo Molnar 
1990f62bae50SIngo Molnar #if defined(CONFIG_SMP) || defined(CONFIG_X86_64)
1991f62bae50SIngo Molnar 	early_per_cpu(x86_cpu_to_apicid, cpu) = apicid;
1992f62bae50SIngo Molnar 	early_per_cpu(x86_bios_cpu_apicid, cpu) = apicid;
1993f62bae50SIngo Molnar #endif
1994acb8bc09STejun Heo #ifdef CONFIG_X86_32
1995acb8bc09STejun Heo 	early_per_cpu(x86_cpu_to_logical_apicid, cpu) =
1996acb8bc09STejun Heo 		apic->x86_32_early_logical_apicid(cpu);
1997acb8bc09STejun Heo #endif
1998f62bae50SIngo Molnar 	set_cpu_possible(cpu, true);
1999f62bae50SIngo Molnar 	set_cpu_present(cpu, true);
2000f62bae50SIngo Molnar }
2001f62bae50SIngo Molnar 
2002f62bae50SIngo Molnar int hard_smp_processor_id(void)
2003f62bae50SIngo Molnar {
2004f62bae50SIngo Molnar 	return read_apic_id();
2005f62bae50SIngo Molnar }
2006f62bae50SIngo Molnar 
2007f62bae50SIngo Molnar void default_init_apic_ldr(void)
2008f62bae50SIngo Molnar {
2009f62bae50SIngo Molnar 	unsigned long val;
2010f62bae50SIngo Molnar 
2011f62bae50SIngo Molnar 	apic_write(APIC_DFR, APIC_DFR_VALUE);
2012f62bae50SIngo Molnar 	val = apic_read(APIC_LDR) & ~APIC_LDR_MASK;
2013f62bae50SIngo Molnar 	val |= SET_APIC_LOGICAL_ID(1UL << smp_processor_id());
2014f62bae50SIngo Molnar 	apic_write(APIC_LDR, val);
2015f62bae50SIngo Molnar }
2016f62bae50SIngo Molnar 
2017f62bae50SIngo Molnar /*
2018f62bae50SIngo Molnar  * Power management
2019f62bae50SIngo Molnar  */
2020f62bae50SIngo Molnar #ifdef CONFIG_PM
2021f62bae50SIngo Molnar 
2022f62bae50SIngo Molnar static struct {
2023f62bae50SIngo Molnar 	/*
2024f62bae50SIngo Molnar 	 * 'active' is true if the local APIC was enabled by us and
2025f62bae50SIngo Molnar 	 * not the BIOS; this signifies that we are also responsible
2026f62bae50SIngo Molnar 	 * for disabling it before entering apm/acpi suspend
2027f62bae50SIngo Molnar 	 */
2028f62bae50SIngo Molnar 	int active;
2029f62bae50SIngo Molnar 	/* r/w apic fields */
2030f62bae50SIngo Molnar 	unsigned int apic_id;
2031f62bae50SIngo Molnar 	unsigned int apic_taskpri;
2032f62bae50SIngo Molnar 	unsigned int apic_ldr;
2033f62bae50SIngo Molnar 	unsigned int apic_dfr;
2034f62bae50SIngo Molnar 	unsigned int apic_spiv;
2035f62bae50SIngo Molnar 	unsigned int apic_lvtt;
2036f62bae50SIngo Molnar 	unsigned int apic_lvtpc;
2037f62bae50SIngo Molnar 	unsigned int apic_lvt0;
2038f62bae50SIngo Molnar 	unsigned int apic_lvt1;
2039f62bae50SIngo Molnar 	unsigned int apic_lvterr;
2040f62bae50SIngo Molnar 	unsigned int apic_tmict;
2041f62bae50SIngo Molnar 	unsigned int apic_tdcr;
2042f62bae50SIngo Molnar 	unsigned int apic_thmr;
2043f62bae50SIngo Molnar } apic_pm_state;
2044f62bae50SIngo Molnar 
2045f3c6ea1bSRafael J. Wysocki static int lapic_suspend(void)
2046f62bae50SIngo Molnar {
2047f62bae50SIngo Molnar 	unsigned long flags;
2048f62bae50SIngo Molnar 	int maxlvt;
2049f62bae50SIngo Molnar 
2050f62bae50SIngo Molnar 	if (!apic_pm_state.active)
2051f62bae50SIngo Molnar 		return 0;
2052f62bae50SIngo Molnar 
2053f62bae50SIngo Molnar 	maxlvt = lapic_get_maxlvt();
2054f62bae50SIngo Molnar 
2055f62bae50SIngo Molnar 	apic_pm_state.apic_id = apic_read(APIC_ID);
2056f62bae50SIngo Molnar 	apic_pm_state.apic_taskpri = apic_read(APIC_TASKPRI);
2057f62bae50SIngo Molnar 	apic_pm_state.apic_ldr = apic_read(APIC_LDR);
2058f62bae50SIngo Molnar 	apic_pm_state.apic_dfr = apic_read(APIC_DFR);
2059f62bae50SIngo Molnar 	apic_pm_state.apic_spiv = apic_read(APIC_SPIV);
2060f62bae50SIngo Molnar 	apic_pm_state.apic_lvtt = apic_read(APIC_LVTT);
2061f62bae50SIngo Molnar 	if (maxlvt >= 4)
2062f62bae50SIngo Molnar 		apic_pm_state.apic_lvtpc = apic_read(APIC_LVTPC);
2063f62bae50SIngo Molnar 	apic_pm_state.apic_lvt0 = apic_read(APIC_LVT0);
2064f62bae50SIngo Molnar 	apic_pm_state.apic_lvt1 = apic_read(APIC_LVT1);
2065f62bae50SIngo Molnar 	apic_pm_state.apic_lvterr = apic_read(APIC_LVTERR);
2066f62bae50SIngo Molnar 	apic_pm_state.apic_tmict = apic_read(APIC_TMICT);
2067f62bae50SIngo Molnar 	apic_pm_state.apic_tdcr = apic_read(APIC_TDCR);
20684efc0670SAndi Kleen #ifdef CONFIG_X86_THERMAL_VECTOR
2069f62bae50SIngo Molnar 	if (maxlvt >= 5)
2070f62bae50SIngo Molnar 		apic_pm_state.apic_thmr = apic_read(APIC_LVTTHMR);
2071f62bae50SIngo Molnar #endif
2072f62bae50SIngo Molnar 
2073f62bae50SIngo Molnar 	local_irq_save(flags);
2074f62bae50SIngo Molnar 	disable_local_APIC();
2075fc1edaf9SSuresh Siddha 
2076b24696bcSFenghua Yu 	if (intr_remapping_enabled)
2077b24696bcSFenghua Yu 		disable_intr_remapping();
2078fc1edaf9SSuresh Siddha 
2079f62bae50SIngo Molnar 	local_irq_restore(flags);
2080f62bae50SIngo Molnar 	return 0;
2081f62bae50SIngo Molnar }
2082f62bae50SIngo Molnar 
2083f3c6ea1bSRafael J. Wysocki static void lapic_resume(void)
2084f62bae50SIngo Molnar {
2085f62bae50SIngo Molnar 	unsigned int l, h;
2086f62bae50SIngo Molnar 	unsigned long flags;
2087f3c6ea1bSRafael J. Wysocki 	int maxlvt, ret;
2088b24696bcSFenghua Yu 	struct IO_APIC_route_entry **ioapic_entries = NULL;
2089b24696bcSFenghua Yu 
2090f62bae50SIngo Molnar 	if (!apic_pm_state.active)
2091f3c6ea1bSRafael J. Wysocki 		return;
2092f62bae50SIngo Molnar 
2093b24696bcSFenghua Yu 	local_irq_save(flags);
20949a2755c3SWeidong Han 	if (intr_remapping_enabled) {
2095b24696bcSFenghua Yu 		ioapic_entries = alloc_ioapic_entries();
2096b24696bcSFenghua Yu 		if (!ioapic_entries) {
2097b24696bcSFenghua Yu 			WARN(1, "Alloc ioapic_entries in lapic resume failed.");
20983d58829bSJiri Slaby 			goto restore;
2099b24696bcSFenghua Yu 		}
2100b24696bcSFenghua Yu 
2101b24696bcSFenghua Yu 		ret = save_IO_APIC_setup(ioapic_entries);
2102b24696bcSFenghua Yu 		if (ret) {
2103b24696bcSFenghua Yu 			WARN(1, "Saving IO-APIC state failed: %d\n", ret);
2104b24696bcSFenghua Yu 			free_ioapic_entries(ioapic_entries);
21053d58829bSJiri Slaby 			goto restore;
2106b24696bcSFenghua Yu 		}
2107b24696bcSFenghua Yu 
2108b24696bcSFenghua Yu 		mask_IO_APIC_setup(ioapic_entries);
2109b81bb373SJacob Pan 		legacy_pic->mask_all();
2110b24696bcSFenghua Yu 	}
2111f62bae50SIngo Molnar 
2112fc1edaf9SSuresh Siddha 	if (x2apic_mode)
2113f62bae50SIngo Molnar 		enable_x2apic();
2114cf6567feSSuresh Siddha 	else {
2115f62bae50SIngo Molnar 		/*
2116f62bae50SIngo Molnar 		 * Make sure the APICBASE points to the right address
2117f62bae50SIngo Molnar 		 *
2118f62bae50SIngo Molnar 		 * FIXME! This will be wrong if we ever support suspend on
2119f62bae50SIngo Molnar 		 * SMP! We'll need to do this as part of the CPU restore!
2120f62bae50SIngo Molnar 		 */
2121f62bae50SIngo Molnar 		rdmsr(MSR_IA32_APICBASE, l, h);
2122f62bae50SIngo Molnar 		l &= ~MSR_IA32_APICBASE_BASE;
2123f62bae50SIngo Molnar 		l |= MSR_IA32_APICBASE_ENABLE | mp_lapic_addr;
2124f62bae50SIngo Molnar 		wrmsr(MSR_IA32_APICBASE, l, h);
2125f62bae50SIngo Molnar 	}
2126f62bae50SIngo Molnar 
2127b24696bcSFenghua Yu 	maxlvt = lapic_get_maxlvt();
2128f62bae50SIngo Molnar 	apic_write(APIC_LVTERR, ERROR_APIC_VECTOR | APIC_LVT_MASKED);
2129f62bae50SIngo Molnar 	apic_write(APIC_ID, apic_pm_state.apic_id);
2130f62bae50SIngo Molnar 	apic_write(APIC_DFR, apic_pm_state.apic_dfr);
2131f62bae50SIngo Molnar 	apic_write(APIC_LDR, apic_pm_state.apic_ldr);
2132f62bae50SIngo Molnar 	apic_write(APIC_TASKPRI, apic_pm_state.apic_taskpri);
2133f62bae50SIngo Molnar 	apic_write(APIC_SPIV, apic_pm_state.apic_spiv);
2134f62bae50SIngo Molnar 	apic_write(APIC_LVT0, apic_pm_state.apic_lvt0);
2135f62bae50SIngo Molnar 	apic_write(APIC_LVT1, apic_pm_state.apic_lvt1);
2136f62bae50SIngo Molnar #if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL)
2137f62bae50SIngo Molnar 	if (maxlvt >= 5)
2138f62bae50SIngo Molnar 		apic_write(APIC_LVTTHMR, apic_pm_state.apic_thmr);
2139f62bae50SIngo Molnar #endif
2140f62bae50SIngo Molnar 	if (maxlvt >= 4)
2141f62bae50SIngo Molnar 		apic_write(APIC_LVTPC, apic_pm_state.apic_lvtpc);
2142f62bae50SIngo Molnar 	apic_write(APIC_LVTT, apic_pm_state.apic_lvtt);
2143f62bae50SIngo Molnar 	apic_write(APIC_TDCR, apic_pm_state.apic_tdcr);
2144f62bae50SIngo Molnar 	apic_write(APIC_TMICT, apic_pm_state.apic_tmict);
2145f62bae50SIngo Molnar 	apic_write(APIC_ESR, 0);
2146f62bae50SIngo Molnar 	apic_read(APIC_ESR);
2147f62bae50SIngo Molnar 	apic_write(APIC_LVTERR, apic_pm_state.apic_lvterr);
2148f62bae50SIngo Molnar 	apic_write(APIC_ESR, 0);
2149f62bae50SIngo Molnar 	apic_read(APIC_ESR);
2150f62bae50SIngo Molnar 
21519a2755c3SWeidong Han 	if (intr_remapping_enabled) {
2152fc1edaf9SSuresh Siddha 		reenable_intr_remapping(x2apic_mode);
2153b81bb373SJacob Pan 		legacy_pic->restore_mask();
2154b24696bcSFenghua Yu 		restore_IO_APIC_setup(ioapic_entries);
2155b24696bcSFenghua Yu 		free_ioapic_entries(ioapic_entries);
2156b24696bcSFenghua Yu 	}
21573d58829bSJiri Slaby restore:
2158f62bae50SIngo Molnar 	local_irq_restore(flags);
2159f62bae50SIngo Molnar }
2160f62bae50SIngo Molnar 
2161f62bae50SIngo Molnar /*
2162f62bae50SIngo Molnar  * This device has no shutdown method - fully functioning local APICs
2163f62bae50SIngo Molnar  * are needed on every CPU up until machine_halt/restart/poweroff.
2164f62bae50SIngo Molnar  */
2165f62bae50SIngo Molnar 
2166f3c6ea1bSRafael J. Wysocki static struct syscore_ops lapic_syscore_ops = {
2167f62bae50SIngo Molnar 	.resume		= lapic_resume,
2168f62bae50SIngo Molnar 	.suspend	= lapic_suspend,
2169f62bae50SIngo Molnar };
2170f62bae50SIngo Molnar 
2171f62bae50SIngo Molnar static void __cpuinit apic_pm_activate(void)
2172f62bae50SIngo Molnar {
2173f62bae50SIngo Molnar 	apic_pm_state.active = 1;
2174f62bae50SIngo Molnar }
2175f62bae50SIngo Molnar 
2176f62bae50SIngo Molnar static int __init init_lapic_sysfs(void)
2177f62bae50SIngo Molnar {
2178f62bae50SIngo Molnar 	/* XXX: remove suspend/resume procs if !apic_pm_state.active? */
2179f3c6ea1bSRafael J. Wysocki 	if (cpu_has_apic)
2180f3c6ea1bSRafael J. Wysocki 		register_syscore_ops(&lapic_syscore_ops);
2181f62bae50SIngo Molnar 
2182f3c6ea1bSRafael J. Wysocki 	return 0;
2183f62bae50SIngo Molnar }
2184b24696bcSFenghua Yu 
2185b24696bcSFenghua Yu /* local apic needs to resume before other devices access its registers. */
2186b24696bcSFenghua Yu core_initcall(init_lapic_sysfs);
2187f62bae50SIngo Molnar 
2188f62bae50SIngo Molnar #else	/* CONFIG_PM */
2189f62bae50SIngo Molnar 
2190f62bae50SIngo Molnar static void apic_pm_activate(void) { }
2191f62bae50SIngo Molnar 
2192f62bae50SIngo Molnar #endif	/* CONFIG_PM */
2193f62bae50SIngo Molnar 
2194f62bae50SIngo Molnar #ifdef CONFIG_X86_64
2195e0e42142SYinghai Lu 
2196e0e42142SYinghai Lu static int __cpuinit apic_cluster_num(void)
2197f62bae50SIngo Molnar {
2198f62bae50SIngo Molnar 	int i, clusters, zeros;
2199f62bae50SIngo Molnar 	unsigned id;
2200f62bae50SIngo Molnar 	u16 *bios_cpu_apicid;
2201f62bae50SIngo Molnar 	DECLARE_BITMAP(clustermap, NUM_APIC_CLUSTERS);
2202f62bae50SIngo Molnar 
2203f62bae50SIngo Molnar 	bios_cpu_apicid = early_per_cpu_ptr(x86_bios_cpu_apicid);
2204f62bae50SIngo Molnar 	bitmap_zero(clustermap, NUM_APIC_CLUSTERS);
2205f62bae50SIngo Molnar 
2206f62bae50SIngo Molnar 	for (i = 0; i < nr_cpu_ids; i++) {
2207f62bae50SIngo Molnar 		/* are we being called early in kernel startup? */
2208f62bae50SIngo Molnar 		if (bios_cpu_apicid) {
2209f62bae50SIngo Molnar 			id = bios_cpu_apicid[i];
2210f62bae50SIngo Molnar 		} else if (i < nr_cpu_ids) {
2211f62bae50SIngo Molnar 			if (cpu_present(i))
2212f62bae50SIngo Molnar 				id = per_cpu(x86_bios_cpu_apicid, i);
2213f62bae50SIngo Molnar 			else
2214f62bae50SIngo Molnar 				continue;
2215f62bae50SIngo Molnar 		} else
2216f62bae50SIngo Molnar 			break;
2217f62bae50SIngo Molnar 
2218f62bae50SIngo Molnar 		if (id != BAD_APICID)
2219f62bae50SIngo Molnar 			__set_bit(APIC_CLUSTERID(id), clustermap);
2220f62bae50SIngo Molnar 	}
2221f62bae50SIngo Molnar 
2222f62bae50SIngo Molnar 	/* Problem:  Partially populated chassis may not have CPUs in some of
2223f62bae50SIngo Molnar 	 * the APIC clusters they have been allocated.  Only present CPUs have
2224f62bae50SIngo Molnar 	 * x86_bios_cpu_apicid entries, thus causing zeroes in the bitmap.
2225f62bae50SIngo Molnar 	 * Since clusters are allocated sequentially, count zeros only if
2226f62bae50SIngo Molnar 	 * they are bounded by ones.
2227f62bae50SIngo Molnar 	 */
2228f62bae50SIngo Molnar 	clusters = 0;
2229f62bae50SIngo Molnar 	zeros = 0;
2230f62bae50SIngo Molnar 	for (i = 0; i < NUM_APIC_CLUSTERS; i++) {
2231f62bae50SIngo Molnar 		if (test_bit(i, clustermap)) {
2232f62bae50SIngo Molnar 			clusters += 1 + zeros;
2233f62bae50SIngo Molnar 			zeros = 0;
2234f62bae50SIngo Molnar 		} else
2235f62bae50SIngo Molnar 			++zeros;
2236f62bae50SIngo Molnar 	}
2237f62bae50SIngo Molnar 
2238e0e42142SYinghai Lu 	return clusters;
2239e0e42142SYinghai Lu }
2240e0e42142SYinghai Lu 
2241e0e42142SYinghai Lu static int __cpuinitdata multi_checked;
2242e0e42142SYinghai Lu static int __cpuinitdata multi;
2243e0e42142SYinghai Lu 
2244e0e42142SYinghai Lu static int __cpuinit set_multi(const struct dmi_system_id *d)
2245e0e42142SYinghai Lu {
2246e0e42142SYinghai Lu 	if (multi)
2247e0e42142SYinghai Lu 		return 0;
22486f0aced6SCyrill Gorcunov 	pr_info("APIC: %s detected, Multi Chassis\n", d->ident);
2249e0e42142SYinghai Lu 	multi = 1;
2250e0e42142SYinghai Lu 	return 0;
2251e0e42142SYinghai Lu }
2252e0e42142SYinghai Lu 
2253e0e42142SYinghai Lu static const __cpuinitconst struct dmi_system_id multi_dmi_table[] = {
2254e0e42142SYinghai Lu 	{
2255e0e42142SYinghai Lu 		.callback = set_multi,
2256e0e42142SYinghai Lu 		.ident = "IBM System Summit2",
2257e0e42142SYinghai Lu 		.matches = {
2258e0e42142SYinghai Lu 			DMI_MATCH(DMI_SYS_VENDOR, "IBM"),
2259e0e42142SYinghai Lu 			DMI_MATCH(DMI_PRODUCT_NAME, "Summit2"),
2260e0e42142SYinghai Lu 		},
2261e0e42142SYinghai Lu 	},
2262e0e42142SYinghai Lu 	{}
2263e0e42142SYinghai Lu };
2264e0e42142SYinghai Lu 
2265e0e42142SYinghai Lu static void __cpuinit dmi_check_multi(void)
2266e0e42142SYinghai Lu {
2267e0e42142SYinghai Lu 	if (multi_checked)
2268e0e42142SYinghai Lu 		return;
2269e0e42142SYinghai Lu 
2270e0e42142SYinghai Lu 	dmi_check_system(multi_dmi_table);
2271e0e42142SYinghai Lu 	multi_checked = 1;
2272e0e42142SYinghai Lu }
2273f62bae50SIngo Molnar 
2274f62bae50SIngo Molnar /*
2275e0e42142SYinghai Lu  * apic_is_clustered_box() -- Check if we can expect good TSC
2276e0e42142SYinghai Lu  *
2277e0e42142SYinghai Lu  * Thus far, the major user of this is IBM's Summit2 series:
2278e0e42142SYinghai Lu  * Clustered boxes may have unsynced TSC problems if they are
2279e0e42142SYinghai Lu  * multi-chassis.
2280e0e42142SYinghai Lu  * Use DMI to check them
2281f62bae50SIngo Molnar  */
2282e0e42142SYinghai Lu __cpuinit int apic_is_clustered_box(void)
2283e0e42142SYinghai Lu {
2284e0e42142SYinghai Lu 	dmi_check_multi();
2285e0e42142SYinghai Lu 	if (multi)
2286e0e42142SYinghai Lu 		return 1;
2287e0e42142SYinghai Lu 
2288e0e42142SYinghai Lu 	if (!is_vsmp_box())
2289e0e42142SYinghai Lu 		return 0;
2290e0e42142SYinghai Lu 
2291e0e42142SYinghai Lu 	/*
2292e0e42142SYinghai Lu 	 * ScaleMP vSMPowered boxes have one cluster per board and TSCs are
2293e0e42142SYinghai Lu 	 * not guaranteed to be synced between boards
2294e0e42142SYinghai Lu 	 */
2295e0e42142SYinghai Lu 	if (apic_cluster_num() > 1)
2296e0e42142SYinghai Lu 		return 1;
2297e0e42142SYinghai Lu 
2298e0e42142SYinghai Lu 	return 0;
2299f62bae50SIngo Molnar }
2300f62bae50SIngo Molnar #endif
2301f62bae50SIngo Molnar 
2302f62bae50SIngo Molnar /*
2303f62bae50SIngo Molnar  * APIC command line parameters
2304f62bae50SIngo Molnar  */
2305f62bae50SIngo Molnar static int __init setup_disableapic(char *arg)
2306f62bae50SIngo Molnar {
2307f62bae50SIngo Molnar 	disable_apic = 1;
2308f62bae50SIngo Molnar 	setup_clear_cpu_cap(X86_FEATURE_APIC);
2309f62bae50SIngo Molnar 	return 0;
2310f62bae50SIngo Molnar }
2311f62bae50SIngo Molnar early_param("disableapic", setup_disableapic);
2312f62bae50SIngo Molnar 
2313f62bae50SIngo Molnar /* same as disableapic, for compatibility */
2314f62bae50SIngo Molnar static int __init setup_nolapic(char *arg)
2315f62bae50SIngo Molnar {
2316f62bae50SIngo Molnar 	return setup_disableapic(arg);
2317f62bae50SIngo Molnar }
2318f62bae50SIngo Molnar early_param("nolapic", setup_nolapic);
2319f62bae50SIngo Molnar 
2320f62bae50SIngo Molnar static int __init parse_lapic_timer_c2_ok(char *arg)
2321f62bae50SIngo Molnar {
2322f62bae50SIngo Molnar 	local_apic_timer_c2_ok = 1;
2323f62bae50SIngo Molnar 	return 0;
2324f62bae50SIngo Molnar }
2325f62bae50SIngo Molnar early_param("lapic_timer_c2_ok", parse_lapic_timer_c2_ok);
2326f62bae50SIngo Molnar 
2327f62bae50SIngo Molnar static int __init parse_disable_apic_timer(char *arg)
2328f62bae50SIngo Molnar {
2329f62bae50SIngo Molnar 	disable_apic_timer = 1;
2330f62bae50SIngo Molnar 	return 0;
2331f62bae50SIngo Molnar }
2332f62bae50SIngo Molnar early_param("noapictimer", parse_disable_apic_timer);
2333f62bae50SIngo Molnar 
2334f62bae50SIngo Molnar static int __init parse_nolapic_timer(char *arg)
2335f62bae50SIngo Molnar {
2336f62bae50SIngo Molnar 	disable_apic_timer = 1;
2337f62bae50SIngo Molnar 	return 0;
2338f62bae50SIngo Molnar }
2339f62bae50SIngo Molnar early_param("nolapic_timer", parse_nolapic_timer);
2340f62bae50SIngo Molnar 
2341f62bae50SIngo Molnar static int __init apic_set_verbosity(char *arg)
2342f62bae50SIngo Molnar {
2343f62bae50SIngo Molnar 	if (!arg)  {
2344f62bae50SIngo Molnar #ifdef CONFIG_X86_64
2345f62bae50SIngo Molnar 		skip_ioapic_setup = 0;
2346f62bae50SIngo Molnar 		return 0;
2347f62bae50SIngo Molnar #endif
2348f62bae50SIngo Molnar 		return -EINVAL;
2349f62bae50SIngo Molnar 	}
2350f62bae50SIngo Molnar 
2351f62bae50SIngo Molnar 	if (strcmp("debug", arg) == 0)
2352f62bae50SIngo Molnar 		apic_verbosity = APIC_DEBUG;
2353f62bae50SIngo Molnar 	else if (strcmp("verbose", arg) == 0)
2354f62bae50SIngo Molnar 		apic_verbosity = APIC_VERBOSE;
2355f62bae50SIngo Molnar 	else {
2356f62bae50SIngo Molnar 		pr_warning("APIC Verbosity level %s not recognised"
2357f62bae50SIngo Molnar 			" use apic=verbose or apic=debug\n", arg);
2358f62bae50SIngo Molnar 		return -EINVAL;
2359f62bae50SIngo Molnar 	}
2360f62bae50SIngo Molnar 
2361f62bae50SIngo Molnar 	return 0;
2362f62bae50SIngo Molnar }
2363f62bae50SIngo Molnar early_param("apic", apic_set_verbosity);
2364f62bae50SIngo Molnar 
2365f62bae50SIngo Molnar static int __init lapic_insert_resource(void)
2366f62bae50SIngo Molnar {
2367f62bae50SIngo Molnar 	if (!apic_phys)
2368f62bae50SIngo Molnar 		return -1;
2369f62bae50SIngo Molnar 
2370f62bae50SIngo Molnar 	/* Put local APIC into the resource map. */
2371f62bae50SIngo Molnar 	lapic_resource.start = apic_phys;
2372f62bae50SIngo Molnar 	lapic_resource.end = lapic_resource.start + PAGE_SIZE - 1;
2373f62bae50SIngo Molnar 	insert_resource(&iomem_resource, &lapic_resource);
2374f62bae50SIngo Molnar 
2375f62bae50SIngo Molnar 	return 0;
2376f62bae50SIngo Molnar }
2377f62bae50SIngo Molnar 
2378f62bae50SIngo Molnar /*
2379f62bae50SIngo Molnar  * need call insert after e820_reserve_resources()
2380f62bae50SIngo Molnar  * that is using request_resource
2381f62bae50SIngo Molnar  */
2382f62bae50SIngo Molnar late_initcall(lapic_insert_resource);
2383