xref: /openbmc/linux/arch/x86/kernel/apic/apic.c (revision 8312136f)
1f62bae50SIngo Molnar /*
2f62bae50SIngo Molnar  *	Local APIC handling, local APIC timers
3f62bae50SIngo Molnar  *
4f62bae50SIngo Molnar  *	(c) 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
5f62bae50SIngo Molnar  *
6f62bae50SIngo Molnar  *	Fixes
7f62bae50SIngo Molnar  *	Maciej W. Rozycki	:	Bits for genuine 82489DX APICs;
8f62bae50SIngo Molnar  *					thanks to Eric Gilmore
9f62bae50SIngo Molnar  *					and Rolf G. Tews
10f62bae50SIngo Molnar  *					for testing these extensively.
11f62bae50SIngo Molnar  *	Maciej W. Rozycki	:	Various updates and fixes.
12f62bae50SIngo Molnar  *	Mikael Pettersson	:	Power Management for UP-APIC.
13f62bae50SIngo Molnar  *	Pavel Machek and
14f62bae50SIngo Molnar  *	Mikael Pettersson	:	PM converted to driver model.
15f62bae50SIngo Molnar  */
16f62bae50SIngo Molnar 
17a63eaf34SPaul Mackerras #include <linux/perf_counter.h>
18f62bae50SIngo Molnar #include <linux/kernel_stat.h>
19f62bae50SIngo Molnar #include <linux/mc146818rtc.h>
20f62bae50SIngo Molnar #include <linux/acpi_pmtmr.h>
21f62bae50SIngo Molnar #include <linux/clockchips.h>
22f62bae50SIngo Molnar #include <linux/interrupt.h>
23f62bae50SIngo Molnar #include <linux/bootmem.h>
24f62bae50SIngo Molnar #include <linux/ftrace.h>
25f62bae50SIngo Molnar #include <linux/ioport.h>
26f62bae50SIngo Molnar #include <linux/module.h>
27f62bae50SIngo Molnar #include <linux/sysdev.h>
28f62bae50SIngo Molnar #include <linux/delay.h>
29f62bae50SIngo Molnar #include <linux/timex.h>
30f62bae50SIngo Molnar #include <linux/dmar.h>
31f62bae50SIngo Molnar #include <linux/init.h>
32f62bae50SIngo Molnar #include <linux/cpu.h>
33f62bae50SIngo Molnar #include <linux/dmi.h>
34f62bae50SIngo Molnar #include <linux/nmi.h>
35f62bae50SIngo Molnar #include <linux/smp.h>
36f62bae50SIngo Molnar #include <linux/mm.h>
37f62bae50SIngo Molnar 
380b6de009SIngo Molnar #include <asm/perf_counter.h>
39f62bae50SIngo Molnar #include <asm/pgalloc.h>
40f62bae50SIngo Molnar #include <asm/atomic.h>
41f62bae50SIngo Molnar #include <asm/mpspec.h>
42f62bae50SIngo Molnar #include <asm/i8253.h>
43f62bae50SIngo Molnar #include <asm/i8259.h>
44f62bae50SIngo Molnar #include <asm/proto.h>
45f62bae50SIngo Molnar #include <asm/apic.h>
46f62bae50SIngo Molnar #include <asm/desc.h>
47f62bae50SIngo Molnar #include <asm/hpet.h>
48f62bae50SIngo Molnar #include <asm/idle.h>
49f62bae50SIngo Molnar #include <asm/mtrr.h>
50f62bae50SIngo Molnar #include <asm/smp.h>
51638bee71SH. Peter Anvin #include <asm/mce.h>
52ce69a784SGleb Natapov #include <asm/kvm_para.h>
53f62bae50SIngo Molnar 
54f62bae50SIngo Molnar unsigned int num_processors;
55f62bae50SIngo Molnar 
56f62bae50SIngo Molnar unsigned disabled_cpus __cpuinitdata;
57f62bae50SIngo Molnar 
58f62bae50SIngo Molnar /* Processor that is doing the boot up */
59f62bae50SIngo Molnar unsigned int boot_cpu_physical_apicid = -1U;
60f62bae50SIngo Molnar 
61f62bae50SIngo Molnar /*
62f62bae50SIngo Molnar  * The highest APIC ID seen during enumeration.
63f62bae50SIngo Molnar  *
642fbd07a5SSuresh Siddha  * On AMD, this determines the messaging protocol we can use: if all APIC IDs
65f62bae50SIngo Molnar  * are in the 0 ... 7 range, then we can use logical addressing which
66f62bae50SIngo Molnar  * has some performance advantages (better broadcasting).
67f62bae50SIngo Molnar  *
68f62bae50SIngo Molnar  * If there's an APIC ID above 8, we use physical addressing.
69f62bae50SIngo Molnar  */
70f62bae50SIngo Molnar unsigned int max_physical_apicid;
71f62bae50SIngo Molnar 
72f62bae50SIngo Molnar /*
73f62bae50SIngo Molnar  * Bitmask of physically existing CPUs:
74f62bae50SIngo Molnar  */
75f62bae50SIngo Molnar physid_mask_t phys_cpu_present_map;
76f62bae50SIngo Molnar 
77f62bae50SIngo Molnar /*
78f62bae50SIngo Molnar  * Map cpu index to physical APIC ID
79f62bae50SIngo Molnar  */
80f62bae50SIngo Molnar DEFINE_EARLY_PER_CPU(u16, x86_cpu_to_apicid, BAD_APICID);
81f62bae50SIngo Molnar DEFINE_EARLY_PER_CPU(u16, x86_bios_cpu_apicid, BAD_APICID);
82f62bae50SIngo Molnar EXPORT_EARLY_PER_CPU_SYMBOL(x86_cpu_to_apicid);
83f62bae50SIngo Molnar EXPORT_EARLY_PER_CPU_SYMBOL(x86_bios_cpu_apicid);
84f62bae50SIngo Molnar 
85f62bae50SIngo Molnar #ifdef CONFIG_X86_32
86f62bae50SIngo Molnar /*
87f62bae50SIngo Molnar  * Knob to control our willingness to enable the local APIC.
88f62bae50SIngo Molnar  *
89f62bae50SIngo Molnar  * +1=force-enable
90f62bae50SIngo Molnar  */
91f62bae50SIngo Molnar static int force_enable_local_apic;
92f62bae50SIngo Molnar /*
93f62bae50SIngo Molnar  * APIC command line parameters
94f62bae50SIngo Molnar  */
95f62bae50SIngo Molnar static int __init parse_lapic(char *arg)
96f62bae50SIngo Molnar {
97f62bae50SIngo Molnar 	force_enable_local_apic = 1;
98f62bae50SIngo Molnar 	return 0;
99f62bae50SIngo Molnar }
100f62bae50SIngo Molnar early_param("lapic", parse_lapic);
101f62bae50SIngo Molnar /* Local APIC was disabled by the BIOS and enabled by the kernel */
102f62bae50SIngo Molnar static int enabled_via_apicbase;
103f62bae50SIngo Molnar 
104c0eaa453SCyrill Gorcunov /*
105c0eaa453SCyrill Gorcunov  * Handle interrupt mode configuration register (IMCR).
106c0eaa453SCyrill Gorcunov  * This register controls whether the interrupt signals
107c0eaa453SCyrill Gorcunov  * that reach the BSP come from the master PIC or from the
108c0eaa453SCyrill Gorcunov  * local APIC. Before entering Symmetric I/O Mode, either
109c0eaa453SCyrill Gorcunov  * the BIOS or the operating system must switch out of
110c0eaa453SCyrill Gorcunov  * PIC Mode by changing the IMCR.
111c0eaa453SCyrill Gorcunov  */
1125cda395fSAlexander van Heukelum static inline void imcr_pic_to_apic(void)
113c0eaa453SCyrill Gorcunov {
114c0eaa453SCyrill Gorcunov 	/* select IMCR register */
115c0eaa453SCyrill Gorcunov 	outb(0x70, 0x22);
116c0eaa453SCyrill Gorcunov 	/* NMI and 8259 INTR go through APIC */
117c0eaa453SCyrill Gorcunov 	outb(0x01, 0x23);
118c0eaa453SCyrill Gorcunov }
119c0eaa453SCyrill Gorcunov 
1205cda395fSAlexander van Heukelum static inline void imcr_apic_to_pic(void)
121c0eaa453SCyrill Gorcunov {
122c0eaa453SCyrill Gorcunov 	/* select IMCR register */
123c0eaa453SCyrill Gorcunov 	outb(0x70, 0x22);
124c0eaa453SCyrill Gorcunov 	/* NMI and 8259 INTR go directly to BSP */
125c0eaa453SCyrill Gorcunov 	outb(0x00, 0x23);
126c0eaa453SCyrill Gorcunov }
127f62bae50SIngo Molnar #endif
128f62bae50SIngo Molnar 
129f62bae50SIngo Molnar #ifdef CONFIG_X86_64
130f62bae50SIngo Molnar static int apic_calibrate_pmtmr __initdata;
131f62bae50SIngo Molnar static __init int setup_apicpmtimer(char *s)
132f62bae50SIngo Molnar {
133f62bae50SIngo Molnar 	apic_calibrate_pmtmr = 1;
134f62bae50SIngo Molnar 	notsc_setup(NULL);
135f62bae50SIngo Molnar 	return 0;
136f62bae50SIngo Molnar }
137f62bae50SIngo Molnar __setup("apicpmtimer", setup_apicpmtimer);
138f62bae50SIngo Molnar #endif
139f62bae50SIngo Molnar 
140fc1edaf9SSuresh Siddha int x2apic_mode;
141f62bae50SIngo Molnar #ifdef CONFIG_X86_X2APIC
142f62bae50SIngo Molnar /* x2apic enabled before OS handover */
143f62bae50SIngo Molnar static int x2apic_preenabled;
144f62bae50SIngo Molnar static __init int setup_nox2apic(char *str)
145f62bae50SIngo Molnar {
14639d83a5dSSuresh Siddha 	if (x2apic_enabled()) {
14739d83a5dSSuresh Siddha 		pr_warning("Bios already enabled x2apic, "
14839d83a5dSSuresh Siddha 			   "can't enforce nox2apic");
14939d83a5dSSuresh Siddha 		return 0;
15039d83a5dSSuresh Siddha 	}
15139d83a5dSSuresh Siddha 
152f62bae50SIngo Molnar 	setup_clear_cpu_cap(X86_FEATURE_X2APIC);
153f62bae50SIngo Molnar 	return 0;
154f62bae50SIngo Molnar }
155f62bae50SIngo Molnar early_param("nox2apic", setup_nox2apic);
156f62bae50SIngo Molnar #endif
157f62bae50SIngo Molnar 
158f62bae50SIngo Molnar unsigned long mp_lapic_addr;
159f62bae50SIngo Molnar int disable_apic;
160f62bae50SIngo Molnar /* Disable local APIC timer from the kernel commandline or via dmi quirk */
161f62bae50SIngo Molnar static int disable_apic_timer __cpuinitdata;
162f62bae50SIngo Molnar /* Local APIC timer works in C2 */
163f62bae50SIngo Molnar int local_apic_timer_c2_ok;
164f62bae50SIngo Molnar EXPORT_SYMBOL_GPL(local_apic_timer_c2_ok);
165f62bae50SIngo Molnar 
166f62bae50SIngo Molnar int first_system_vector = 0xfe;
167f62bae50SIngo Molnar 
168f62bae50SIngo Molnar /*
169f62bae50SIngo Molnar  * Debug level, exported for io_apic.c
170f62bae50SIngo Molnar  */
171f62bae50SIngo Molnar unsigned int apic_verbosity;
172f62bae50SIngo Molnar 
173f62bae50SIngo Molnar int pic_mode;
174f62bae50SIngo Molnar 
175f62bae50SIngo Molnar /* Have we found an MP table */
176f62bae50SIngo Molnar int smp_found_config;
177f62bae50SIngo Molnar 
178f62bae50SIngo Molnar static struct resource lapic_resource = {
179f62bae50SIngo Molnar 	.name = "Local APIC",
180f62bae50SIngo Molnar 	.flags = IORESOURCE_MEM | IORESOURCE_BUSY,
181f62bae50SIngo Molnar };
182f62bae50SIngo Molnar 
183f62bae50SIngo Molnar static unsigned int calibration_result;
184f62bae50SIngo Molnar 
185f62bae50SIngo Molnar static int lapic_next_event(unsigned long delta,
186f62bae50SIngo Molnar 			    struct clock_event_device *evt);
187f62bae50SIngo Molnar static void lapic_timer_setup(enum clock_event_mode mode,
188f62bae50SIngo Molnar 			      struct clock_event_device *evt);
189f62bae50SIngo Molnar static void lapic_timer_broadcast(const struct cpumask *mask);
190f62bae50SIngo Molnar static void apic_pm_activate(void);
191f62bae50SIngo Molnar 
192f62bae50SIngo Molnar /*
193f62bae50SIngo Molnar  * The local apic timer can be used for any function which is CPU local.
194f62bae50SIngo Molnar  */
195f62bae50SIngo Molnar static struct clock_event_device lapic_clockevent = {
196f62bae50SIngo Molnar 	.name		= "lapic",
197f62bae50SIngo Molnar 	.features	= CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT
198f62bae50SIngo Molnar 			| CLOCK_EVT_FEAT_C3STOP | CLOCK_EVT_FEAT_DUMMY,
199f62bae50SIngo Molnar 	.shift		= 32,
200f62bae50SIngo Molnar 	.set_mode	= lapic_timer_setup,
201f62bae50SIngo Molnar 	.set_next_event	= lapic_next_event,
202f62bae50SIngo Molnar 	.broadcast	= lapic_timer_broadcast,
203f62bae50SIngo Molnar 	.rating		= 100,
204f62bae50SIngo Molnar 	.irq		= -1,
205f62bae50SIngo Molnar };
206f62bae50SIngo Molnar static DEFINE_PER_CPU(struct clock_event_device, lapic_events);
207f62bae50SIngo Molnar 
208f62bae50SIngo Molnar static unsigned long apic_phys;
209f62bae50SIngo Molnar 
210f62bae50SIngo Molnar /*
211f62bae50SIngo Molnar  * Get the LAPIC version
212f62bae50SIngo Molnar  */
213f62bae50SIngo Molnar static inline int lapic_get_version(void)
214f62bae50SIngo Molnar {
215f62bae50SIngo Molnar 	return GET_APIC_VERSION(apic_read(APIC_LVR));
216f62bae50SIngo Molnar }
217f62bae50SIngo Molnar 
218f62bae50SIngo Molnar /*
219f62bae50SIngo Molnar  * Check, if the APIC is integrated or a separate chip
220f62bae50SIngo Molnar  */
221f62bae50SIngo Molnar static inline int lapic_is_integrated(void)
222f62bae50SIngo Molnar {
223f62bae50SIngo Molnar #ifdef CONFIG_X86_64
224f62bae50SIngo Molnar 	return 1;
225f62bae50SIngo Molnar #else
226f62bae50SIngo Molnar 	return APIC_INTEGRATED(lapic_get_version());
227f62bae50SIngo Molnar #endif
228f62bae50SIngo Molnar }
229f62bae50SIngo Molnar 
230f62bae50SIngo Molnar /*
231f62bae50SIngo Molnar  * Check, whether this is a modern or a first generation APIC
232f62bae50SIngo Molnar  */
233f62bae50SIngo Molnar static int modern_apic(void)
234f62bae50SIngo Molnar {
235f62bae50SIngo Molnar 	/* AMD systems use old APIC versions, so check the CPU */
236f62bae50SIngo Molnar 	if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD &&
237f62bae50SIngo Molnar 	    boot_cpu_data.x86 >= 0xf)
238f62bae50SIngo Molnar 		return 1;
239f62bae50SIngo Molnar 	return lapic_get_version() >= 0x14;
240f62bae50SIngo Molnar }
241f62bae50SIngo Molnar 
24208306ce6SCyrill Gorcunov /*
24308306ce6SCyrill Gorcunov  * bare function to substitute write operation
24408306ce6SCyrill Gorcunov  * and it's _that_ fast :)
24508306ce6SCyrill Gorcunov  */
2464797f6b0SYinghai Lu static void native_apic_write_dummy(u32 reg, u32 v)
24708306ce6SCyrill Gorcunov {
24808306ce6SCyrill Gorcunov 	WARN_ON_ONCE((cpu_has_apic || !disable_apic));
24908306ce6SCyrill Gorcunov }
25008306ce6SCyrill Gorcunov 
2514797f6b0SYinghai Lu static u32 native_apic_read_dummy(u32 reg)
2524797f6b0SYinghai Lu {
253103428e5SCyrill Gorcunov 	WARN_ON_ONCE((cpu_has_apic && !disable_apic));
2544797f6b0SYinghai Lu 	return 0;
2554797f6b0SYinghai Lu }
2564797f6b0SYinghai Lu 
25708306ce6SCyrill Gorcunov /*
2584797f6b0SYinghai Lu  * right after this call apic->write/read doesn't do anything
25908306ce6SCyrill Gorcunov  * note that there is no restore operation it works one way
26008306ce6SCyrill Gorcunov  */
26108306ce6SCyrill Gorcunov void apic_disable(void)
26208306ce6SCyrill Gorcunov {
2634797f6b0SYinghai Lu 	apic->read = native_apic_read_dummy;
26408306ce6SCyrill Gorcunov 	apic->write = native_apic_write_dummy;
26508306ce6SCyrill Gorcunov }
26608306ce6SCyrill Gorcunov 
267f62bae50SIngo Molnar void native_apic_wait_icr_idle(void)
268f62bae50SIngo Molnar {
269f62bae50SIngo Molnar 	while (apic_read(APIC_ICR) & APIC_ICR_BUSY)
270f62bae50SIngo Molnar 		cpu_relax();
271f62bae50SIngo Molnar }
272f62bae50SIngo Molnar 
273f62bae50SIngo Molnar u32 native_safe_apic_wait_icr_idle(void)
274f62bae50SIngo Molnar {
275f62bae50SIngo Molnar 	u32 send_status;
276f62bae50SIngo Molnar 	int timeout;
277f62bae50SIngo Molnar 
278f62bae50SIngo Molnar 	timeout = 0;
279f62bae50SIngo Molnar 	do {
280f62bae50SIngo Molnar 		send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
281f62bae50SIngo Molnar 		if (!send_status)
282f62bae50SIngo Molnar 			break;
283f62bae50SIngo Molnar 		udelay(100);
284f62bae50SIngo Molnar 	} while (timeout++ < 1000);
285f62bae50SIngo Molnar 
286f62bae50SIngo Molnar 	return send_status;
287f62bae50SIngo Molnar }
288f62bae50SIngo Molnar 
289f62bae50SIngo Molnar void native_apic_icr_write(u32 low, u32 id)
290f62bae50SIngo Molnar {
291f62bae50SIngo Molnar 	apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(id));
292f62bae50SIngo Molnar 	apic_write(APIC_ICR, low);
293f62bae50SIngo Molnar }
294f62bae50SIngo Molnar 
295f62bae50SIngo Molnar u64 native_apic_icr_read(void)
296f62bae50SIngo Molnar {
297f62bae50SIngo Molnar 	u32 icr1, icr2;
298f62bae50SIngo Molnar 
299f62bae50SIngo Molnar 	icr2 = apic_read(APIC_ICR2);
300f62bae50SIngo Molnar 	icr1 = apic_read(APIC_ICR);
301f62bae50SIngo Molnar 
302f62bae50SIngo Molnar 	return icr1 | ((u64)icr2 << 32);
303f62bae50SIngo Molnar }
304f62bae50SIngo Molnar 
305f62bae50SIngo Molnar /**
306f62bae50SIngo Molnar  * enable_NMI_through_LVT0 - enable NMI through local vector table 0
307f62bae50SIngo Molnar  */
308f62bae50SIngo Molnar void __cpuinit enable_NMI_through_LVT0(void)
309f62bae50SIngo Molnar {
310f62bae50SIngo Molnar 	unsigned int v;
311f62bae50SIngo Molnar 
312f62bae50SIngo Molnar 	/* unmask and set to NMI */
313f62bae50SIngo Molnar 	v = APIC_DM_NMI;
314f62bae50SIngo Molnar 
315f62bae50SIngo Molnar 	/* Level triggered for 82489DX (32bit mode) */
316f62bae50SIngo Molnar 	if (!lapic_is_integrated())
317f62bae50SIngo Molnar 		v |= APIC_LVT_LEVEL_TRIGGER;
318f62bae50SIngo Molnar 
319f62bae50SIngo Molnar 	apic_write(APIC_LVT0, v);
320f62bae50SIngo Molnar }
321f62bae50SIngo Molnar 
322f62bae50SIngo Molnar #ifdef CONFIG_X86_32
323f62bae50SIngo Molnar /**
324f62bae50SIngo Molnar  * get_physical_broadcast - Get number of physical broadcast IDs
325f62bae50SIngo Molnar  */
326f62bae50SIngo Molnar int get_physical_broadcast(void)
327f62bae50SIngo Molnar {
328f62bae50SIngo Molnar 	return modern_apic() ? 0xff : 0xf;
329f62bae50SIngo Molnar }
330f62bae50SIngo Molnar #endif
331f62bae50SIngo Molnar 
332f62bae50SIngo Molnar /**
333f62bae50SIngo Molnar  * lapic_get_maxlvt - get the maximum number of local vector table entries
334f62bae50SIngo Molnar  */
335f62bae50SIngo Molnar int lapic_get_maxlvt(void)
336f62bae50SIngo Molnar {
337f62bae50SIngo Molnar 	unsigned int v;
338f62bae50SIngo Molnar 
339f62bae50SIngo Molnar 	v = apic_read(APIC_LVR);
340f62bae50SIngo Molnar 	/*
341f62bae50SIngo Molnar 	 * - we always have APIC integrated on 64bit mode
342f62bae50SIngo Molnar 	 * - 82489DXs do not report # of LVT entries
343f62bae50SIngo Molnar 	 */
344f62bae50SIngo Molnar 	return APIC_INTEGRATED(GET_APIC_VERSION(v)) ? GET_APIC_MAXLVT(v) : 2;
345f62bae50SIngo Molnar }
346f62bae50SIngo Molnar 
347f62bae50SIngo Molnar /*
348f62bae50SIngo Molnar  * Local APIC timer
349f62bae50SIngo Molnar  */
350f62bae50SIngo Molnar 
351f62bae50SIngo Molnar /* Clock divisor */
352f62bae50SIngo Molnar #define APIC_DIVISOR 16
353f62bae50SIngo Molnar 
354f62bae50SIngo Molnar /*
355f62bae50SIngo Molnar  * This function sets up the local APIC timer, with a timeout of
356f62bae50SIngo Molnar  * 'clocks' APIC bus clock. During calibration we actually call
357f62bae50SIngo Molnar  * this function twice on the boot CPU, once with a bogus timeout
358f62bae50SIngo Molnar  * value, second time for real. The other (noncalibrating) CPUs
359f62bae50SIngo Molnar  * call this function only once, with the real, calibrated value.
360f62bae50SIngo Molnar  *
361f62bae50SIngo Molnar  * We do reads before writes even if unnecessary, to get around the
362f62bae50SIngo Molnar  * P5 APIC double write bug.
363f62bae50SIngo Molnar  */
364f62bae50SIngo Molnar static void __setup_APIC_LVTT(unsigned int clocks, int oneshot, int irqen)
365f62bae50SIngo Molnar {
366f62bae50SIngo Molnar 	unsigned int lvtt_value, tmp_value;
367f62bae50SIngo Molnar 
368f62bae50SIngo Molnar 	lvtt_value = LOCAL_TIMER_VECTOR;
369f62bae50SIngo Molnar 	if (!oneshot)
370f62bae50SIngo Molnar 		lvtt_value |= APIC_LVT_TIMER_PERIODIC;
371f62bae50SIngo Molnar 	if (!lapic_is_integrated())
372f62bae50SIngo Molnar 		lvtt_value |= SET_APIC_TIMER_BASE(APIC_TIMER_BASE_DIV);
373f62bae50SIngo Molnar 
374f62bae50SIngo Molnar 	if (!irqen)
375f62bae50SIngo Molnar 		lvtt_value |= APIC_LVT_MASKED;
376f62bae50SIngo Molnar 
377f62bae50SIngo Molnar 	apic_write(APIC_LVTT, lvtt_value);
378f62bae50SIngo Molnar 
379f62bae50SIngo Molnar 	/*
380f62bae50SIngo Molnar 	 * Divide PICLK by 16
381f62bae50SIngo Molnar 	 */
382f62bae50SIngo Molnar 	tmp_value = apic_read(APIC_TDCR);
383f62bae50SIngo Molnar 	apic_write(APIC_TDCR,
384f62bae50SIngo Molnar 		(tmp_value & ~(APIC_TDR_DIV_1 | APIC_TDR_DIV_TMBASE)) |
385f62bae50SIngo Molnar 		APIC_TDR_DIV_16);
386f62bae50SIngo Molnar 
387f62bae50SIngo Molnar 	if (!oneshot)
388f62bae50SIngo Molnar 		apic_write(APIC_TMICT, clocks / APIC_DIVISOR);
389f62bae50SIngo Molnar }
390f62bae50SIngo Molnar 
391f62bae50SIngo Molnar /*
392f62bae50SIngo Molnar  * Setup extended LVT, AMD specific (K8, family 10h)
393f62bae50SIngo Molnar  *
394f62bae50SIngo Molnar  * Vector mappings are hard coded. On K8 only offset 0 (APIC500) and
395f62bae50SIngo Molnar  * MCE interrupts are supported. Thus MCE offset must be set to 0.
396f62bae50SIngo Molnar  *
397f62bae50SIngo Molnar  * If mask=1, the LVT entry does not generate interrupts while mask=0
398f62bae50SIngo Molnar  * enables the vector. See also the BKDGs.
399f62bae50SIngo Molnar  */
400f62bae50SIngo Molnar 
401f62bae50SIngo Molnar #define APIC_EILVT_LVTOFF_MCE 0
402f62bae50SIngo Molnar #define APIC_EILVT_LVTOFF_IBS 1
403f62bae50SIngo Molnar 
404f62bae50SIngo Molnar static void setup_APIC_eilvt(u8 lvt_off, u8 vector, u8 msg_type, u8 mask)
405f62bae50SIngo Molnar {
40697a52714SAndreas Herrmann 	unsigned long reg = (lvt_off << 4) + APIC_EILVTn(0);
407f62bae50SIngo Molnar 	unsigned int  v   = (mask << 16) | (msg_type << 8) | vector;
408f62bae50SIngo Molnar 
409f62bae50SIngo Molnar 	apic_write(reg, v);
410f62bae50SIngo Molnar }
411f62bae50SIngo Molnar 
412f62bae50SIngo Molnar u8 setup_APIC_eilvt_mce(u8 vector, u8 msg_type, u8 mask)
413f62bae50SIngo Molnar {
414f62bae50SIngo Molnar 	setup_APIC_eilvt(APIC_EILVT_LVTOFF_MCE, vector, msg_type, mask);
415f62bae50SIngo Molnar 	return APIC_EILVT_LVTOFF_MCE;
416f62bae50SIngo Molnar }
417f62bae50SIngo Molnar 
418f62bae50SIngo Molnar u8 setup_APIC_eilvt_ibs(u8 vector, u8 msg_type, u8 mask)
419f62bae50SIngo Molnar {
420f62bae50SIngo Molnar 	setup_APIC_eilvt(APIC_EILVT_LVTOFF_IBS, vector, msg_type, mask);
421f62bae50SIngo Molnar 	return APIC_EILVT_LVTOFF_IBS;
422f62bae50SIngo Molnar }
423f62bae50SIngo Molnar EXPORT_SYMBOL_GPL(setup_APIC_eilvt_ibs);
424f62bae50SIngo Molnar 
425f62bae50SIngo Molnar /*
426f62bae50SIngo Molnar  * Program the next event, relative to now
427f62bae50SIngo Molnar  */
428f62bae50SIngo Molnar static int lapic_next_event(unsigned long delta,
429f62bae50SIngo Molnar 			    struct clock_event_device *evt)
430f62bae50SIngo Molnar {
431f62bae50SIngo Molnar 	apic_write(APIC_TMICT, delta);
432f62bae50SIngo Molnar 	return 0;
433f62bae50SIngo Molnar }
434f62bae50SIngo Molnar 
435f62bae50SIngo Molnar /*
436f62bae50SIngo Molnar  * Setup the lapic timer in periodic or oneshot mode
437f62bae50SIngo Molnar  */
438f62bae50SIngo Molnar static void lapic_timer_setup(enum clock_event_mode mode,
439f62bae50SIngo Molnar 			      struct clock_event_device *evt)
440f62bae50SIngo Molnar {
441f62bae50SIngo Molnar 	unsigned long flags;
442f62bae50SIngo Molnar 	unsigned int v;
443f62bae50SIngo Molnar 
444f62bae50SIngo Molnar 	/* Lapic used as dummy for broadcast ? */
445f62bae50SIngo Molnar 	if (evt->features & CLOCK_EVT_FEAT_DUMMY)
446f62bae50SIngo Molnar 		return;
447f62bae50SIngo Molnar 
448f62bae50SIngo Molnar 	local_irq_save(flags);
449f62bae50SIngo Molnar 
450f62bae50SIngo Molnar 	switch (mode) {
451f62bae50SIngo Molnar 	case CLOCK_EVT_MODE_PERIODIC:
452f62bae50SIngo Molnar 	case CLOCK_EVT_MODE_ONESHOT:
453f62bae50SIngo Molnar 		__setup_APIC_LVTT(calibration_result,
454f62bae50SIngo Molnar 				  mode != CLOCK_EVT_MODE_PERIODIC, 1);
455f62bae50SIngo Molnar 		break;
456f62bae50SIngo Molnar 	case CLOCK_EVT_MODE_UNUSED:
457f62bae50SIngo Molnar 	case CLOCK_EVT_MODE_SHUTDOWN:
458f62bae50SIngo Molnar 		v = apic_read(APIC_LVTT);
459f62bae50SIngo Molnar 		v |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
460f62bae50SIngo Molnar 		apic_write(APIC_LVTT, v);
461f62bae50SIngo Molnar 		apic_write(APIC_TMICT, 0xffffffff);
462f62bae50SIngo Molnar 		break;
463f62bae50SIngo Molnar 	case CLOCK_EVT_MODE_RESUME:
464f62bae50SIngo Molnar 		/* Nothing to do here */
465f62bae50SIngo Molnar 		break;
466f62bae50SIngo Molnar 	}
467f62bae50SIngo Molnar 
468f62bae50SIngo Molnar 	local_irq_restore(flags);
469f62bae50SIngo Molnar }
470f62bae50SIngo Molnar 
471f62bae50SIngo Molnar /*
472f62bae50SIngo Molnar  * Local APIC timer broadcast function
473f62bae50SIngo Molnar  */
474f62bae50SIngo Molnar static void lapic_timer_broadcast(const struct cpumask *mask)
475f62bae50SIngo Molnar {
476f62bae50SIngo Molnar #ifdef CONFIG_SMP
477f62bae50SIngo Molnar 	apic->send_IPI_mask(mask, LOCAL_TIMER_VECTOR);
478f62bae50SIngo Molnar #endif
479f62bae50SIngo Molnar }
480f62bae50SIngo Molnar 
481f62bae50SIngo Molnar /*
482f62bae50SIngo Molnar  * Setup the local APIC timer for this CPU. Copy the initilized values
483f62bae50SIngo Molnar  * of the boot CPU and register the clock event in the framework.
484f62bae50SIngo Molnar  */
485f62bae50SIngo Molnar static void __cpuinit setup_APIC_timer(void)
486f62bae50SIngo Molnar {
487f62bae50SIngo Molnar 	struct clock_event_device *levt = &__get_cpu_var(lapic_events);
488f62bae50SIngo Molnar 
489db954b58SVenkatesh Pallipadi 	if (cpu_has(&current_cpu_data, X86_FEATURE_ARAT)) {
490db954b58SVenkatesh Pallipadi 		lapic_clockevent.features &= ~CLOCK_EVT_FEAT_C3STOP;
491db954b58SVenkatesh Pallipadi 		/* Make LAPIC timer preferrable over percpu HPET */
492db954b58SVenkatesh Pallipadi 		lapic_clockevent.rating = 150;
493db954b58SVenkatesh Pallipadi 	}
494db954b58SVenkatesh Pallipadi 
495f62bae50SIngo Molnar 	memcpy(levt, &lapic_clockevent, sizeof(*levt));
496f62bae50SIngo Molnar 	levt->cpumask = cpumask_of(smp_processor_id());
497f62bae50SIngo Molnar 
498f62bae50SIngo Molnar 	clockevents_register_device(levt);
499f62bae50SIngo Molnar }
500f62bae50SIngo Molnar 
501f62bae50SIngo Molnar /*
502f62bae50SIngo Molnar  * In this functions we calibrate APIC bus clocks to the external timer.
503f62bae50SIngo Molnar  *
504f62bae50SIngo Molnar  * We want to do the calibration only once since we want to have local timer
505f62bae50SIngo Molnar  * irqs syncron. CPUs connected by the same APIC bus have the very same bus
506f62bae50SIngo Molnar  * frequency.
507f62bae50SIngo Molnar  *
508f62bae50SIngo Molnar  * This was previously done by reading the PIT/HPET and waiting for a wrap
509f62bae50SIngo Molnar  * around to find out, that a tick has elapsed. I have a box, where the PIT
510f62bae50SIngo Molnar  * readout is broken, so it never gets out of the wait loop again. This was
511f62bae50SIngo Molnar  * also reported by others.
512f62bae50SIngo Molnar  *
513f62bae50SIngo Molnar  * Monitoring the jiffies value is inaccurate and the clockevents
514f62bae50SIngo Molnar  * infrastructure allows us to do a simple substitution of the interrupt
515f62bae50SIngo Molnar  * handler.
516f62bae50SIngo Molnar  *
517f62bae50SIngo Molnar  * The calibration routine also uses the pm_timer when possible, as the PIT
518f62bae50SIngo Molnar  * happens to run way too slow (factor 2.3 on my VAIO CoreDuo, which goes
519f62bae50SIngo Molnar  * back to normal later in the boot process).
520f62bae50SIngo Molnar  */
521f62bae50SIngo Molnar 
522f62bae50SIngo Molnar #define LAPIC_CAL_LOOPS		(HZ/10)
523f62bae50SIngo Molnar 
524f62bae50SIngo Molnar static __initdata int lapic_cal_loops = -1;
525f62bae50SIngo Molnar static __initdata long lapic_cal_t1, lapic_cal_t2;
526f62bae50SIngo Molnar static __initdata unsigned long long lapic_cal_tsc1, lapic_cal_tsc2;
527f62bae50SIngo Molnar static __initdata unsigned long lapic_cal_pm1, lapic_cal_pm2;
528f62bae50SIngo Molnar static __initdata unsigned long lapic_cal_j1, lapic_cal_j2;
529f62bae50SIngo Molnar 
530f62bae50SIngo Molnar /*
531f62bae50SIngo Molnar  * Temporary interrupt handler.
532f62bae50SIngo Molnar  */
533f62bae50SIngo Molnar static void __init lapic_cal_handler(struct clock_event_device *dev)
534f62bae50SIngo Molnar {
535f62bae50SIngo Molnar 	unsigned long long tsc = 0;
536f62bae50SIngo Molnar 	long tapic = apic_read(APIC_TMCCT);
537f62bae50SIngo Molnar 	unsigned long pm = acpi_pm_read_early();
538f62bae50SIngo Molnar 
539f62bae50SIngo Molnar 	if (cpu_has_tsc)
540f62bae50SIngo Molnar 		rdtscll(tsc);
541f62bae50SIngo Molnar 
542f62bae50SIngo Molnar 	switch (lapic_cal_loops++) {
543f62bae50SIngo Molnar 	case 0:
544f62bae50SIngo Molnar 		lapic_cal_t1 = tapic;
545f62bae50SIngo Molnar 		lapic_cal_tsc1 = tsc;
546f62bae50SIngo Molnar 		lapic_cal_pm1 = pm;
547f62bae50SIngo Molnar 		lapic_cal_j1 = jiffies;
548f62bae50SIngo Molnar 		break;
549f62bae50SIngo Molnar 
550f62bae50SIngo Molnar 	case LAPIC_CAL_LOOPS:
551f62bae50SIngo Molnar 		lapic_cal_t2 = tapic;
552f62bae50SIngo Molnar 		lapic_cal_tsc2 = tsc;
553f62bae50SIngo Molnar 		if (pm < lapic_cal_pm1)
554f62bae50SIngo Molnar 			pm += ACPI_PM_OVRRUN;
555f62bae50SIngo Molnar 		lapic_cal_pm2 = pm;
556f62bae50SIngo Molnar 		lapic_cal_j2 = jiffies;
557f62bae50SIngo Molnar 		break;
558f62bae50SIngo Molnar 	}
559f62bae50SIngo Molnar }
560f62bae50SIngo Molnar 
561f62bae50SIngo Molnar static int __init
562f62bae50SIngo Molnar calibrate_by_pmtimer(long deltapm, long *delta, long *deltatsc)
563f62bae50SIngo Molnar {
564f62bae50SIngo Molnar 	const long pm_100ms = PMTMR_TICKS_PER_SEC / 10;
565f62bae50SIngo Molnar 	const long pm_thresh = pm_100ms / 100;
566f62bae50SIngo Molnar 	unsigned long mult;
567f62bae50SIngo Molnar 	u64 res;
568f62bae50SIngo Molnar 
569f62bae50SIngo Molnar #ifndef CONFIG_X86_PM_TIMER
570f62bae50SIngo Molnar 	return -1;
571f62bae50SIngo Molnar #endif
572f62bae50SIngo Molnar 
573f62bae50SIngo Molnar 	apic_printk(APIC_VERBOSE, "... PM-Timer delta = %ld\n", deltapm);
574f62bae50SIngo Molnar 
575f62bae50SIngo Molnar 	/* Check, if the PM timer is available */
576f62bae50SIngo Molnar 	if (!deltapm)
577f62bae50SIngo Molnar 		return -1;
578f62bae50SIngo Molnar 
579f62bae50SIngo Molnar 	mult = clocksource_hz2mult(PMTMR_TICKS_PER_SEC, 22);
580f62bae50SIngo Molnar 
581f62bae50SIngo Molnar 	if (deltapm > (pm_100ms - pm_thresh) &&
582f62bae50SIngo Molnar 	    deltapm < (pm_100ms + pm_thresh)) {
583f62bae50SIngo Molnar 		apic_printk(APIC_VERBOSE, "... PM-Timer result ok\n");
584f62bae50SIngo Molnar 		return 0;
585f62bae50SIngo Molnar 	}
586f62bae50SIngo Molnar 
587f62bae50SIngo Molnar 	res = (((u64)deltapm) *  mult) >> 22;
588f62bae50SIngo Molnar 	do_div(res, 1000000);
589f62bae50SIngo Molnar 	pr_warning("APIC calibration not consistent "
590f62bae50SIngo Molnar 		   "with PM-Timer: %ldms instead of 100ms\n",(long)res);
591f62bae50SIngo Molnar 
592f62bae50SIngo Molnar 	/* Correct the lapic counter value */
593f62bae50SIngo Molnar 	res = (((u64)(*delta)) * pm_100ms);
594f62bae50SIngo Molnar 	do_div(res, deltapm);
595f62bae50SIngo Molnar 	pr_info("APIC delta adjusted to PM-Timer: "
596f62bae50SIngo Molnar 		"%lu (%ld)\n", (unsigned long)res, *delta);
597f62bae50SIngo Molnar 	*delta = (long)res;
598f62bae50SIngo Molnar 
599f62bae50SIngo Molnar 	/* Correct the tsc counter value */
600f62bae50SIngo Molnar 	if (cpu_has_tsc) {
601f62bae50SIngo Molnar 		res = (((u64)(*deltatsc)) * pm_100ms);
602f62bae50SIngo Molnar 		do_div(res, deltapm);
603f62bae50SIngo Molnar 		apic_printk(APIC_VERBOSE, "TSC delta adjusted to "
604f62bae50SIngo Molnar 					  "PM-Timer: %lu (%ld) \n",
605f62bae50SIngo Molnar 					(unsigned long)res, *deltatsc);
606f62bae50SIngo Molnar 		*deltatsc = (long)res;
607f62bae50SIngo Molnar 	}
608f62bae50SIngo Molnar 
609f62bae50SIngo Molnar 	return 0;
610f62bae50SIngo Molnar }
611f62bae50SIngo Molnar 
612f62bae50SIngo Molnar static int __init calibrate_APIC_clock(void)
613f62bae50SIngo Molnar {
614f62bae50SIngo Molnar 	struct clock_event_device *levt = &__get_cpu_var(lapic_events);
615f62bae50SIngo Molnar 	void (*real_handler)(struct clock_event_device *dev);
616f62bae50SIngo Molnar 	unsigned long deltaj;
617f62bae50SIngo Molnar 	long delta, deltatsc;
618f62bae50SIngo Molnar 	int pm_referenced = 0;
619f62bae50SIngo Molnar 
620f62bae50SIngo Molnar 	local_irq_disable();
621f62bae50SIngo Molnar 
622f62bae50SIngo Molnar 	/* Replace the global interrupt handler */
623f62bae50SIngo Molnar 	real_handler = global_clock_event->event_handler;
624f62bae50SIngo Molnar 	global_clock_event->event_handler = lapic_cal_handler;
625f62bae50SIngo Molnar 
626f62bae50SIngo Molnar 	/*
627f62bae50SIngo Molnar 	 * Setup the APIC counter to maximum. There is no way the lapic
628f62bae50SIngo Molnar 	 * can underflow in the 100ms detection time frame
629f62bae50SIngo Molnar 	 */
630f62bae50SIngo Molnar 	__setup_APIC_LVTT(0xffffffff, 0, 0);
631f62bae50SIngo Molnar 
632f62bae50SIngo Molnar 	/* Let the interrupts run */
633f62bae50SIngo Molnar 	local_irq_enable();
634f62bae50SIngo Molnar 
635f62bae50SIngo Molnar 	while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
636f62bae50SIngo Molnar 		cpu_relax();
637f62bae50SIngo Molnar 
638f62bae50SIngo Molnar 	local_irq_disable();
639f62bae50SIngo Molnar 
640f62bae50SIngo Molnar 	/* Restore the real event handler */
641f62bae50SIngo Molnar 	global_clock_event->event_handler = real_handler;
642f62bae50SIngo Molnar 
643f62bae50SIngo Molnar 	/* Build delta t1-t2 as apic timer counts down */
644f62bae50SIngo Molnar 	delta = lapic_cal_t1 - lapic_cal_t2;
645f62bae50SIngo Molnar 	apic_printk(APIC_VERBOSE, "... lapic delta = %ld\n", delta);
646f62bae50SIngo Molnar 
647f62bae50SIngo Molnar 	deltatsc = (long)(lapic_cal_tsc2 - lapic_cal_tsc1);
648f62bae50SIngo Molnar 
649f62bae50SIngo Molnar 	/* we trust the PM based calibration if possible */
650f62bae50SIngo Molnar 	pm_referenced = !calibrate_by_pmtimer(lapic_cal_pm2 - lapic_cal_pm1,
651f62bae50SIngo Molnar 					&delta, &deltatsc);
652f62bae50SIngo Molnar 
653f62bae50SIngo Molnar 	/* Calculate the scaled math multiplication factor */
654f62bae50SIngo Molnar 	lapic_clockevent.mult = div_sc(delta, TICK_NSEC * LAPIC_CAL_LOOPS,
655f62bae50SIngo Molnar 				       lapic_clockevent.shift);
656f62bae50SIngo Molnar 	lapic_clockevent.max_delta_ns =
657f62bae50SIngo Molnar 		clockevent_delta2ns(0x7FFFFF, &lapic_clockevent);
658f62bae50SIngo Molnar 	lapic_clockevent.min_delta_ns =
659f62bae50SIngo Molnar 		clockevent_delta2ns(0xF, &lapic_clockevent);
660f62bae50SIngo Molnar 
661f62bae50SIngo Molnar 	calibration_result = (delta * APIC_DIVISOR) / LAPIC_CAL_LOOPS;
662f62bae50SIngo Molnar 
663f62bae50SIngo Molnar 	apic_printk(APIC_VERBOSE, "..... delta %ld\n", delta);
664f62bae50SIngo Molnar 	apic_printk(APIC_VERBOSE, "..... mult: %ld\n", lapic_clockevent.mult);
665f62bae50SIngo Molnar 	apic_printk(APIC_VERBOSE, "..... calibration result: %u\n",
666f62bae50SIngo Molnar 		    calibration_result);
667f62bae50SIngo Molnar 
668f62bae50SIngo Molnar 	if (cpu_has_tsc) {
669f62bae50SIngo Molnar 		apic_printk(APIC_VERBOSE, "..... CPU clock speed is "
670f62bae50SIngo Molnar 			    "%ld.%04ld MHz.\n",
671f62bae50SIngo Molnar 			    (deltatsc / LAPIC_CAL_LOOPS) / (1000000 / HZ),
672f62bae50SIngo Molnar 			    (deltatsc / LAPIC_CAL_LOOPS) % (1000000 / HZ));
673f62bae50SIngo Molnar 	}
674f62bae50SIngo Molnar 
675f62bae50SIngo Molnar 	apic_printk(APIC_VERBOSE, "..... host bus clock speed is "
676f62bae50SIngo Molnar 		    "%u.%04u MHz.\n",
677f62bae50SIngo Molnar 		    calibration_result / (1000000 / HZ),
678f62bae50SIngo Molnar 		    calibration_result % (1000000 / HZ));
679f62bae50SIngo Molnar 
680f62bae50SIngo Molnar 	/*
681f62bae50SIngo Molnar 	 * Do a sanity check on the APIC calibration result
682f62bae50SIngo Molnar 	 */
683f62bae50SIngo Molnar 	if (calibration_result < (1000000 / HZ)) {
684f62bae50SIngo Molnar 		local_irq_enable();
685f62bae50SIngo Molnar 		pr_warning("APIC frequency too slow, disabling apic timer\n");
686f62bae50SIngo Molnar 		return -1;
687f62bae50SIngo Molnar 	}
688f62bae50SIngo Molnar 
689f62bae50SIngo Molnar 	levt->features &= ~CLOCK_EVT_FEAT_DUMMY;
690f62bae50SIngo Molnar 
691f62bae50SIngo Molnar 	/*
692f62bae50SIngo Molnar 	 * PM timer calibration failed or not turned on
693f62bae50SIngo Molnar 	 * so lets try APIC timer based calibration
694f62bae50SIngo Molnar 	 */
695f62bae50SIngo Molnar 	if (!pm_referenced) {
696f62bae50SIngo Molnar 		apic_printk(APIC_VERBOSE, "... verify APIC timer\n");
697f62bae50SIngo Molnar 
698f62bae50SIngo Molnar 		/*
699f62bae50SIngo Molnar 		 * Setup the apic timer manually
700f62bae50SIngo Molnar 		 */
701f62bae50SIngo Molnar 		levt->event_handler = lapic_cal_handler;
702f62bae50SIngo Molnar 		lapic_timer_setup(CLOCK_EVT_MODE_PERIODIC, levt);
703f62bae50SIngo Molnar 		lapic_cal_loops = -1;
704f62bae50SIngo Molnar 
705f62bae50SIngo Molnar 		/* Let the interrupts run */
706f62bae50SIngo Molnar 		local_irq_enable();
707f62bae50SIngo Molnar 
708f62bae50SIngo Molnar 		while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
709f62bae50SIngo Molnar 			cpu_relax();
710f62bae50SIngo Molnar 
711f62bae50SIngo Molnar 		/* Stop the lapic timer */
712f62bae50SIngo Molnar 		lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, levt);
713f62bae50SIngo Molnar 
714f62bae50SIngo Molnar 		/* Jiffies delta */
715f62bae50SIngo Molnar 		deltaj = lapic_cal_j2 - lapic_cal_j1;
716f62bae50SIngo Molnar 		apic_printk(APIC_VERBOSE, "... jiffies delta = %lu\n", deltaj);
717f62bae50SIngo Molnar 
718f62bae50SIngo Molnar 		/* Check, if the jiffies result is consistent */
719f62bae50SIngo Molnar 		if (deltaj >= LAPIC_CAL_LOOPS-2 && deltaj <= LAPIC_CAL_LOOPS+2)
720f62bae50SIngo Molnar 			apic_printk(APIC_VERBOSE, "... jiffies result ok\n");
721f62bae50SIngo Molnar 		else
722f62bae50SIngo Molnar 			levt->features |= CLOCK_EVT_FEAT_DUMMY;
723f62bae50SIngo Molnar 	} else
724f62bae50SIngo Molnar 		local_irq_enable();
725f62bae50SIngo Molnar 
726f62bae50SIngo Molnar 	if (levt->features & CLOCK_EVT_FEAT_DUMMY) {
727f62bae50SIngo Molnar 		pr_warning("APIC timer disabled due to verification failure\n");
728f62bae50SIngo Molnar 			return -1;
729f62bae50SIngo Molnar 	}
730f62bae50SIngo Molnar 
731f62bae50SIngo Molnar 	return 0;
732f62bae50SIngo Molnar }
733f62bae50SIngo Molnar 
734f62bae50SIngo Molnar /*
735f62bae50SIngo Molnar  * Setup the boot APIC
736f62bae50SIngo Molnar  *
737f62bae50SIngo Molnar  * Calibrate and verify the result.
738f62bae50SIngo Molnar  */
739f62bae50SIngo Molnar void __init setup_boot_APIC_clock(void)
740f62bae50SIngo Molnar {
741f62bae50SIngo Molnar 	/*
742f62bae50SIngo Molnar 	 * The local apic timer can be disabled via the kernel
743f62bae50SIngo Molnar 	 * commandline or from the CPU detection code. Register the lapic
744f62bae50SIngo Molnar 	 * timer as a dummy clock event source on SMP systems, so the
745f62bae50SIngo Molnar 	 * broadcast mechanism is used. On UP systems simply ignore it.
746f62bae50SIngo Molnar 	 */
747f62bae50SIngo Molnar 	if (disable_apic_timer) {
748f62bae50SIngo Molnar 		pr_info("Disabling APIC timer\n");
749f62bae50SIngo Molnar 		/* No broadcast on UP ! */
750f62bae50SIngo Molnar 		if (num_possible_cpus() > 1) {
751f62bae50SIngo Molnar 			lapic_clockevent.mult = 1;
752f62bae50SIngo Molnar 			setup_APIC_timer();
753f62bae50SIngo Molnar 		}
754f62bae50SIngo Molnar 		return;
755f62bae50SIngo Molnar 	}
756f62bae50SIngo Molnar 
757f62bae50SIngo Molnar 	apic_printk(APIC_VERBOSE, "Using local APIC timer interrupts.\n"
758f62bae50SIngo Molnar 		    "calibrating APIC timer ...\n");
759f62bae50SIngo Molnar 
760f62bae50SIngo Molnar 	if (calibrate_APIC_clock()) {
761f62bae50SIngo Molnar 		/* No broadcast on UP ! */
762f62bae50SIngo Molnar 		if (num_possible_cpus() > 1)
763f62bae50SIngo Molnar 			setup_APIC_timer();
764f62bae50SIngo Molnar 		return;
765f62bae50SIngo Molnar 	}
766f62bae50SIngo Molnar 
767f62bae50SIngo Molnar 	/*
768f62bae50SIngo Molnar 	 * If nmi_watchdog is set to IO_APIC, we need the
769f62bae50SIngo Molnar 	 * PIT/HPET going.  Otherwise register lapic as a dummy
770f62bae50SIngo Molnar 	 * device.
771f62bae50SIngo Molnar 	 */
772f62bae50SIngo Molnar 	if (nmi_watchdog != NMI_IO_APIC)
773f62bae50SIngo Molnar 		lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
774f62bae50SIngo Molnar 	else
775f62bae50SIngo Molnar 		pr_warning("APIC timer registered as dummy,"
776f62bae50SIngo Molnar 			" due to nmi_watchdog=%d!\n", nmi_watchdog);
777f62bae50SIngo Molnar 
778f62bae50SIngo Molnar 	/* Setup the lapic or request the broadcast */
779f62bae50SIngo Molnar 	setup_APIC_timer();
780f62bae50SIngo Molnar }
781f62bae50SIngo Molnar 
782f62bae50SIngo Molnar void __cpuinit setup_secondary_APIC_clock(void)
783f62bae50SIngo Molnar {
784f62bae50SIngo Molnar 	setup_APIC_timer();
785f62bae50SIngo Molnar }
786f62bae50SIngo Molnar 
787f62bae50SIngo Molnar /*
788f62bae50SIngo Molnar  * The guts of the apic timer interrupt
789f62bae50SIngo Molnar  */
790f62bae50SIngo Molnar static void local_apic_timer_interrupt(void)
791f62bae50SIngo Molnar {
792f62bae50SIngo Molnar 	int cpu = smp_processor_id();
793f62bae50SIngo Molnar 	struct clock_event_device *evt = &per_cpu(lapic_events, cpu);
794f62bae50SIngo Molnar 
795f62bae50SIngo Molnar 	/*
796f62bae50SIngo Molnar 	 * Normally we should not be here till LAPIC has been initialized but
797f62bae50SIngo Molnar 	 * in some cases like kdump, its possible that there is a pending LAPIC
798f62bae50SIngo Molnar 	 * timer interrupt from previous kernel's context and is delivered in
799f62bae50SIngo Molnar 	 * new kernel the moment interrupts are enabled.
800f62bae50SIngo Molnar 	 *
801f62bae50SIngo Molnar 	 * Interrupts are enabled early and LAPIC is setup much later, hence
802f62bae50SIngo Molnar 	 * its possible that when we get here evt->event_handler is NULL.
803f62bae50SIngo Molnar 	 * Check for event_handler being NULL and discard the interrupt as
804f62bae50SIngo Molnar 	 * spurious.
805f62bae50SIngo Molnar 	 */
806f62bae50SIngo Molnar 	if (!evt->event_handler) {
807f62bae50SIngo Molnar 		pr_warning("Spurious LAPIC timer interrupt on cpu %d\n", cpu);
808f62bae50SIngo Molnar 		/* Switch it off */
809f62bae50SIngo Molnar 		lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, evt);
810f62bae50SIngo Molnar 		return;
811f62bae50SIngo Molnar 	}
812f62bae50SIngo Molnar 
813f62bae50SIngo Molnar 	/*
814f62bae50SIngo Molnar 	 * the NMI deadlock-detector uses this.
815f62bae50SIngo Molnar 	 */
816f62bae50SIngo Molnar 	inc_irq_stat(apic_timer_irqs);
817f62bae50SIngo Molnar 
818f62bae50SIngo Molnar 	evt->event_handler(evt);
819f62bae50SIngo Molnar }
820f62bae50SIngo Molnar 
821f62bae50SIngo Molnar /*
822f62bae50SIngo Molnar  * Local APIC timer interrupt. This is the most natural way for doing
823f62bae50SIngo Molnar  * local interrupts, but local timer interrupts can be emulated by
824f62bae50SIngo Molnar  * broadcast interrupts too. [in case the hw doesn't support APIC timers]
825f62bae50SIngo Molnar  *
826f62bae50SIngo Molnar  * [ if a single-CPU system runs an SMP kernel then we call the local
827f62bae50SIngo Molnar  *   interrupt as well. Thus we cannot inline the local irq ... ]
828f62bae50SIngo Molnar  */
829f62bae50SIngo Molnar void __irq_entry smp_apic_timer_interrupt(struct pt_regs *regs)
830f62bae50SIngo Molnar {
831f62bae50SIngo Molnar 	struct pt_regs *old_regs = set_irq_regs(regs);
832f62bae50SIngo Molnar 
833f62bae50SIngo Molnar 	/*
834f62bae50SIngo Molnar 	 * NOTE! We'd better ACK the irq immediately,
835f62bae50SIngo Molnar 	 * because timer handling can be slow.
836f62bae50SIngo Molnar 	 */
837f62bae50SIngo Molnar 	ack_APIC_irq();
838f62bae50SIngo Molnar 	/*
839f62bae50SIngo Molnar 	 * update_process_times() expects us to have done irq_enter().
840f62bae50SIngo Molnar 	 * Besides, if we don't timer interrupts ignore the global
841f62bae50SIngo Molnar 	 * interrupt lock, which is the WrongThing (tm) to do.
842f62bae50SIngo Molnar 	 */
843f62bae50SIngo Molnar 	exit_idle();
844f62bae50SIngo Molnar 	irq_enter();
845f62bae50SIngo Molnar 	local_apic_timer_interrupt();
846f62bae50SIngo Molnar 	irq_exit();
847f62bae50SIngo Molnar 
848f62bae50SIngo Molnar 	set_irq_regs(old_regs);
849f62bae50SIngo Molnar }
850f62bae50SIngo Molnar 
851f62bae50SIngo Molnar int setup_profiling_timer(unsigned int multiplier)
852f62bae50SIngo Molnar {
853f62bae50SIngo Molnar 	return -EINVAL;
854f62bae50SIngo Molnar }
855f62bae50SIngo Molnar 
856f62bae50SIngo Molnar /*
857f62bae50SIngo Molnar  * Local APIC start and shutdown
858f62bae50SIngo Molnar  */
859f62bae50SIngo Molnar 
860f62bae50SIngo Molnar /**
861f62bae50SIngo Molnar  * clear_local_APIC - shutdown the local APIC
862f62bae50SIngo Molnar  *
863f62bae50SIngo Molnar  * This is called, when a CPU is disabled and before rebooting, so the state of
864f62bae50SIngo Molnar  * the local APIC has no dangling leftovers. Also used to cleanout any BIOS
865f62bae50SIngo Molnar  * leftovers during boot.
866f62bae50SIngo Molnar  */
867f62bae50SIngo Molnar void clear_local_APIC(void)
868f62bae50SIngo Molnar {
869f62bae50SIngo Molnar 	int maxlvt;
870f62bae50SIngo Molnar 	u32 v;
871f62bae50SIngo Molnar 
872f62bae50SIngo Molnar 	/* APIC hasn't been mapped yet */
873fc1edaf9SSuresh Siddha 	if (!x2apic_mode && !apic_phys)
874f62bae50SIngo Molnar 		return;
875f62bae50SIngo Molnar 
876f62bae50SIngo Molnar 	maxlvt = lapic_get_maxlvt();
877f62bae50SIngo Molnar 	/*
878f62bae50SIngo Molnar 	 * Masking an LVT entry can trigger a local APIC error
879f62bae50SIngo Molnar 	 * if the vector is zero. Mask LVTERR first to prevent this.
880f62bae50SIngo Molnar 	 */
881f62bae50SIngo Molnar 	if (maxlvt >= 3) {
882f62bae50SIngo Molnar 		v = ERROR_APIC_VECTOR; /* any non-zero vector will do */
883f62bae50SIngo Molnar 		apic_write(APIC_LVTERR, v | APIC_LVT_MASKED);
884f62bae50SIngo Molnar 	}
885f62bae50SIngo Molnar 	/*
886f62bae50SIngo Molnar 	 * Careful: we have to set masks only first to deassert
887f62bae50SIngo Molnar 	 * any level-triggered sources.
888f62bae50SIngo Molnar 	 */
889f62bae50SIngo Molnar 	v = apic_read(APIC_LVTT);
890f62bae50SIngo Molnar 	apic_write(APIC_LVTT, v | APIC_LVT_MASKED);
891f62bae50SIngo Molnar 	v = apic_read(APIC_LVT0);
892f62bae50SIngo Molnar 	apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
893f62bae50SIngo Molnar 	v = apic_read(APIC_LVT1);
894f62bae50SIngo Molnar 	apic_write(APIC_LVT1, v | APIC_LVT_MASKED);
895f62bae50SIngo Molnar 	if (maxlvt >= 4) {
896f62bae50SIngo Molnar 		v = apic_read(APIC_LVTPC);
897f62bae50SIngo Molnar 		apic_write(APIC_LVTPC, v | APIC_LVT_MASKED);
898f62bae50SIngo Molnar 	}
899f62bae50SIngo Molnar 
900f62bae50SIngo Molnar 	/* lets not touch this if we didn't frob it */
9014efc0670SAndi Kleen #ifdef CONFIG_X86_THERMAL_VECTOR
902f62bae50SIngo Molnar 	if (maxlvt >= 5) {
903f62bae50SIngo Molnar 		v = apic_read(APIC_LVTTHMR);
904f62bae50SIngo Molnar 		apic_write(APIC_LVTTHMR, v | APIC_LVT_MASKED);
905f62bae50SIngo Molnar 	}
906f62bae50SIngo Molnar #endif
907638bee71SH. Peter Anvin #ifdef CONFIG_X86_MCE_INTEL
908638bee71SH. Peter Anvin 	if (maxlvt >= 6) {
909638bee71SH. Peter Anvin 		v = apic_read(APIC_LVTCMCI);
910638bee71SH. Peter Anvin 		if (!(v & APIC_LVT_MASKED))
911638bee71SH. Peter Anvin 			apic_write(APIC_LVTCMCI, v | APIC_LVT_MASKED);
912638bee71SH. Peter Anvin 	}
913638bee71SH. Peter Anvin #endif
914638bee71SH. Peter Anvin 
915f62bae50SIngo Molnar 	/*
916f62bae50SIngo Molnar 	 * Clean APIC state for other OSs:
917f62bae50SIngo Molnar 	 */
918f62bae50SIngo Molnar 	apic_write(APIC_LVTT, APIC_LVT_MASKED);
919f62bae50SIngo Molnar 	apic_write(APIC_LVT0, APIC_LVT_MASKED);
920f62bae50SIngo Molnar 	apic_write(APIC_LVT1, APIC_LVT_MASKED);
921f62bae50SIngo Molnar 	if (maxlvt >= 3)
922f62bae50SIngo Molnar 		apic_write(APIC_LVTERR, APIC_LVT_MASKED);
923f62bae50SIngo Molnar 	if (maxlvt >= 4)
924f62bae50SIngo Molnar 		apic_write(APIC_LVTPC, APIC_LVT_MASKED);
925f62bae50SIngo Molnar 
926f62bae50SIngo Molnar 	/* Integrated APIC (!82489DX) ? */
927f62bae50SIngo Molnar 	if (lapic_is_integrated()) {
928f62bae50SIngo Molnar 		if (maxlvt > 3)
929f62bae50SIngo Molnar 			/* Clear ESR due to Pentium errata 3AP and 11AP */
930f62bae50SIngo Molnar 			apic_write(APIC_ESR, 0);
931f62bae50SIngo Molnar 		apic_read(APIC_ESR);
932f62bae50SIngo Molnar 	}
933f62bae50SIngo Molnar }
934f62bae50SIngo Molnar 
935f62bae50SIngo Molnar /**
936f62bae50SIngo Molnar  * disable_local_APIC - clear and disable the local APIC
937f62bae50SIngo Molnar  */
938f62bae50SIngo Molnar void disable_local_APIC(void)
939f62bae50SIngo Molnar {
940f62bae50SIngo Molnar 	unsigned int value;
941f62bae50SIngo Molnar 
942f62bae50SIngo Molnar 	/* APIC hasn't been mapped yet */
943f62bae50SIngo Molnar 	if (!apic_phys)
944f62bae50SIngo Molnar 		return;
945f62bae50SIngo Molnar 
946f62bae50SIngo Molnar 	clear_local_APIC();
947f62bae50SIngo Molnar 
948f62bae50SIngo Molnar 	/*
949f62bae50SIngo Molnar 	 * Disable APIC (implies clearing of registers
950f62bae50SIngo Molnar 	 * for 82489DX!).
951f62bae50SIngo Molnar 	 */
952f62bae50SIngo Molnar 	value = apic_read(APIC_SPIV);
953f62bae50SIngo Molnar 	value &= ~APIC_SPIV_APIC_ENABLED;
954f62bae50SIngo Molnar 	apic_write(APIC_SPIV, value);
955f62bae50SIngo Molnar 
956f62bae50SIngo Molnar #ifdef CONFIG_X86_32
957f62bae50SIngo Molnar 	/*
958f62bae50SIngo Molnar 	 * When LAPIC was disabled by the BIOS and enabled by the kernel,
959f62bae50SIngo Molnar 	 * restore the disabled state.
960f62bae50SIngo Molnar 	 */
961f62bae50SIngo Molnar 	if (enabled_via_apicbase) {
962f62bae50SIngo Molnar 		unsigned int l, h;
963f62bae50SIngo Molnar 
964f62bae50SIngo Molnar 		rdmsr(MSR_IA32_APICBASE, l, h);
965f62bae50SIngo Molnar 		l &= ~MSR_IA32_APICBASE_ENABLE;
966f62bae50SIngo Molnar 		wrmsr(MSR_IA32_APICBASE, l, h);
967f62bae50SIngo Molnar 	}
968f62bae50SIngo Molnar #endif
969f62bae50SIngo Molnar }
970f62bae50SIngo Molnar 
971f62bae50SIngo Molnar /*
972f62bae50SIngo Molnar  * If Linux enabled the LAPIC against the BIOS default disable it down before
973f62bae50SIngo Molnar  * re-entering the BIOS on shutdown.  Otherwise the BIOS may get confused and
974f62bae50SIngo Molnar  * not power-off.  Additionally clear all LVT entries before disable_local_APIC
975f62bae50SIngo Molnar  * for the case where Linux didn't enable the LAPIC.
976f62bae50SIngo Molnar  */
977f62bae50SIngo Molnar void lapic_shutdown(void)
978f62bae50SIngo Molnar {
979f62bae50SIngo Molnar 	unsigned long flags;
980f62bae50SIngo Molnar 
981*8312136fSCyrill Gorcunov 	if (!cpu_has_apic && !apic_from_smp_config())
982f62bae50SIngo Molnar 		return;
983f62bae50SIngo Molnar 
984f62bae50SIngo Molnar 	local_irq_save(flags);
985f62bae50SIngo Molnar 
986f62bae50SIngo Molnar #ifdef CONFIG_X86_32
987f62bae50SIngo Molnar 	if (!enabled_via_apicbase)
988f62bae50SIngo Molnar 		clear_local_APIC();
989f62bae50SIngo Molnar 	else
990f62bae50SIngo Molnar #endif
991f62bae50SIngo Molnar 		disable_local_APIC();
992f62bae50SIngo Molnar 
993f62bae50SIngo Molnar 
994f62bae50SIngo Molnar 	local_irq_restore(flags);
995f62bae50SIngo Molnar }
996f62bae50SIngo Molnar 
997f62bae50SIngo Molnar /*
998f62bae50SIngo Molnar  * This is to verify that we're looking at a real local APIC.
999f62bae50SIngo Molnar  * Check these against your board if the CPUs aren't getting
1000f62bae50SIngo Molnar  * started for no apparent reason.
1001f62bae50SIngo Molnar  */
1002f62bae50SIngo Molnar int __init verify_local_APIC(void)
1003f62bae50SIngo Molnar {
1004f62bae50SIngo Molnar 	unsigned int reg0, reg1;
1005f62bae50SIngo Molnar 
1006f62bae50SIngo Molnar 	/*
1007f62bae50SIngo Molnar 	 * The version register is read-only in a real APIC.
1008f62bae50SIngo Molnar 	 */
1009f62bae50SIngo Molnar 	reg0 = apic_read(APIC_LVR);
1010f62bae50SIngo Molnar 	apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg0);
1011f62bae50SIngo Molnar 	apic_write(APIC_LVR, reg0 ^ APIC_LVR_MASK);
1012f62bae50SIngo Molnar 	reg1 = apic_read(APIC_LVR);
1013f62bae50SIngo Molnar 	apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg1);
1014f62bae50SIngo Molnar 
1015f62bae50SIngo Molnar 	/*
1016f62bae50SIngo Molnar 	 * The two version reads above should print the same
1017f62bae50SIngo Molnar 	 * numbers.  If the second one is different, then we
1018f62bae50SIngo Molnar 	 * poke at a non-APIC.
1019f62bae50SIngo Molnar 	 */
1020f62bae50SIngo Molnar 	if (reg1 != reg0)
1021f62bae50SIngo Molnar 		return 0;
1022f62bae50SIngo Molnar 
1023f62bae50SIngo Molnar 	/*
1024f62bae50SIngo Molnar 	 * Check if the version looks reasonably.
1025f62bae50SIngo Molnar 	 */
1026f62bae50SIngo Molnar 	reg1 = GET_APIC_VERSION(reg0);
1027f62bae50SIngo Molnar 	if (reg1 == 0x00 || reg1 == 0xff)
1028f62bae50SIngo Molnar 		return 0;
1029f62bae50SIngo Molnar 	reg1 = lapic_get_maxlvt();
1030f62bae50SIngo Molnar 	if (reg1 < 0x02 || reg1 == 0xff)
1031f62bae50SIngo Molnar 		return 0;
1032f62bae50SIngo Molnar 
1033f62bae50SIngo Molnar 	/*
1034f62bae50SIngo Molnar 	 * The ID register is read/write in a real APIC.
1035f62bae50SIngo Molnar 	 */
1036f62bae50SIngo Molnar 	reg0 = apic_read(APIC_ID);
1037f62bae50SIngo Molnar 	apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg0);
1038f62bae50SIngo Molnar 	apic_write(APIC_ID, reg0 ^ apic->apic_id_mask);
1039f62bae50SIngo Molnar 	reg1 = apic_read(APIC_ID);
1040f62bae50SIngo Molnar 	apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg1);
1041f62bae50SIngo Molnar 	apic_write(APIC_ID, reg0);
1042f62bae50SIngo Molnar 	if (reg1 != (reg0 ^ apic->apic_id_mask))
1043f62bae50SIngo Molnar 		return 0;
1044f62bae50SIngo Molnar 
1045f62bae50SIngo Molnar 	/*
1046f62bae50SIngo Molnar 	 * The next two are just to see if we have sane values.
1047f62bae50SIngo Molnar 	 * They're only really relevant if we're in Virtual Wire
1048f62bae50SIngo Molnar 	 * compatibility mode, but most boxes are anymore.
1049f62bae50SIngo Molnar 	 */
1050f62bae50SIngo Molnar 	reg0 = apic_read(APIC_LVT0);
1051f62bae50SIngo Molnar 	apic_printk(APIC_DEBUG, "Getting LVT0: %x\n", reg0);
1052f62bae50SIngo Molnar 	reg1 = apic_read(APIC_LVT1);
1053f62bae50SIngo Molnar 	apic_printk(APIC_DEBUG, "Getting LVT1: %x\n", reg1);
1054f62bae50SIngo Molnar 
1055f62bae50SIngo Molnar 	return 1;
1056f62bae50SIngo Molnar }
1057f62bae50SIngo Molnar 
1058f62bae50SIngo Molnar /**
1059f62bae50SIngo Molnar  * sync_Arb_IDs - synchronize APIC bus arbitration IDs
1060f62bae50SIngo Molnar  */
1061f62bae50SIngo Molnar void __init sync_Arb_IDs(void)
1062f62bae50SIngo Molnar {
1063f62bae50SIngo Molnar 	/*
1064f62bae50SIngo Molnar 	 * Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 And not
1065f62bae50SIngo Molnar 	 * needed on AMD.
1066f62bae50SIngo Molnar 	 */
1067f62bae50SIngo Molnar 	if (modern_apic() || boot_cpu_data.x86_vendor == X86_VENDOR_AMD)
1068f62bae50SIngo Molnar 		return;
1069f62bae50SIngo Molnar 
1070f62bae50SIngo Molnar 	/*
1071f62bae50SIngo Molnar 	 * Wait for idle.
1072f62bae50SIngo Molnar 	 */
1073f62bae50SIngo Molnar 	apic_wait_icr_idle();
1074f62bae50SIngo Molnar 
1075f62bae50SIngo Molnar 	apic_printk(APIC_DEBUG, "Synchronizing Arb IDs.\n");
1076f62bae50SIngo Molnar 	apic_write(APIC_ICR, APIC_DEST_ALLINC |
1077f62bae50SIngo Molnar 			APIC_INT_LEVELTRIG | APIC_DM_INIT);
1078f62bae50SIngo Molnar }
1079f62bae50SIngo Molnar 
1080f62bae50SIngo Molnar /*
1081f62bae50SIngo Molnar  * An initial setup of the virtual wire mode.
1082f62bae50SIngo Molnar  */
1083f62bae50SIngo Molnar void __init init_bsp_APIC(void)
1084f62bae50SIngo Molnar {
1085f62bae50SIngo Molnar 	unsigned int value;
1086f62bae50SIngo Molnar 
1087f62bae50SIngo Molnar 	/*
1088f62bae50SIngo Molnar 	 * Don't do the setup now if we have a SMP BIOS as the
1089f62bae50SIngo Molnar 	 * through-I/O-APIC virtual wire mode might be active.
1090f62bae50SIngo Molnar 	 */
1091f62bae50SIngo Molnar 	if (smp_found_config || !cpu_has_apic)
1092f62bae50SIngo Molnar 		return;
1093f62bae50SIngo Molnar 
1094f62bae50SIngo Molnar 	/*
1095f62bae50SIngo Molnar 	 * Do not trust the local APIC being empty at bootup.
1096f62bae50SIngo Molnar 	 */
1097f62bae50SIngo Molnar 	clear_local_APIC();
1098f62bae50SIngo Molnar 
1099f62bae50SIngo Molnar 	/*
1100f62bae50SIngo Molnar 	 * Enable APIC.
1101f62bae50SIngo Molnar 	 */
1102f62bae50SIngo Molnar 	value = apic_read(APIC_SPIV);
1103f62bae50SIngo Molnar 	value &= ~APIC_VECTOR_MASK;
1104f62bae50SIngo Molnar 	value |= APIC_SPIV_APIC_ENABLED;
1105f62bae50SIngo Molnar 
1106f62bae50SIngo Molnar #ifdef CONFIG_X86_32
1107f62bae50SIngo Molnar 	/* This bit is reserved on P4/Xeon and should be cleared */
1108f62bae50SIngo Molnar 	if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
1109f62bae50SIngo Molnar 	    (boot_cpu_data.x86 == 15))
1110f62bae50SIngo Molnar 		value &= ~APIC_SPIV_FOCUS_DISABLED;
1111f62bae50SIngo Molnar 	else
1112f62bae50SIngo Molnar #endif
1113f62bae50SIngo Molnar 		value |= APIC_SPIV_FOCUS_DISABLED;
1114f62bae50SIngo Molnar 	value |= SPURIOUS_APIC_VECTOR;
1115f62bae50SIngo Molnar 	apic_write(APIC_SPIV, value);
1116f62bae50SIngo Molnar 
1117f62bae50SIngo Molnar 	/*
1118f62bae50SIngo Molnar 	 * Set up the virtual wire mode.
1119f62bae50SIngo Molnar 	 */
1120f62bae50SIngo Molnar 	apic_write(APIC_LVT0, APIC_DM_EXTINT);
1121f62bae50SIngo Molnar 	value = APIC_DM_NMI;
1122f62bae50SIngo Molnar 	if (!lapic_is_integrated())		/* 82489DX */
1123f62bae50SIngo Molnar 		value |= APIC_LVT_LEVEL_TRIGGER;
1124f62bae50SIngo Molnar 	apic_write(APIC_LVT1, value);
1125f62bae50SIngo Molnar }
1126f62bae50SIngo Molnar 
1127f62bae50SIngo Molnar static void __cpuinit lapic_setup_esr(void)
1128f62bae50SIngo Molnar {
1129f62bae50SIngo Molnar 	unsigned int oldvalue, value, maxlvt;
1130f62bae50SIngo Molnar 
1131f62bae50SIngo Molnar 	if (!lapic_is_integrated()) {
1132f62bae50SIngo Molnar 		pr_info("No ESR for 82489DX.\n");
1133f62bae50SIngo Molnar 		return;
1134f62bae50SIngo Molnar 	}
1135f62bae50SIngo Molnar 
1136f62bae50SIngo Molnar 	if (apic->disable_esr) {
1137f62bae50SIngo Molnar 		/*
1138f62bae50SIngo Molnar 		 * Something untraceable is creating bad interrupts on
1139f62bae50SIngo Molnar 		 * secondary quads ... for the moment, just leave the
1140f62bae50SIngo Molnar 		 * ESR disabled - we can't do anything useful with the
1141f62bae50SIngo Molnar 		 * errors anyway - mbligh
1142f62bae50SIngo Molnar 		 */
1143f62bae50SIngo Molnar 		pr_info("Leaving ESR disabled.\n");
1144f62bae50SIngo Molnar 		return;
1145f62bae50SIngo Molnar 	}
1146f62bae50SIngo Molnar 
1147f62bae50SIngo Molnar 	maxlvt = lapic_get_maxlvt();
1148f62bae50SIngo Molnar 	if (maxlvt > 3)		/* Due to the Pentium erratum 3AP. */
1149f62bae50SIngo Molnar 		apic_write(APIC_ESR, 0);
1150f62bae50SIngo Molnar 	oldvalue = apic_read(APIC_ESR);
1151f62bae50SIngo Molnar 
1152f62bae50SIngo Molnar 	/* enables sending errors */
1153f62bae50SIngo Molnar 	value = ERROR_APIC_VECTOR;
1154f62bae50SIngo Molnar 	apic_write(APIC_LVTERR, value);
1155f62bae50SIngo Molnar 
1156f62bae50SIngo Molnar 	/*
1157f62bae50SIngo Molnar 	 * spec says clear errors after enabling vector.
1158f62bae50SIngo Molnar 	 */
1159f62bae50SIngo Molnar 	if (maxlvt > 3)
1160f62bae50SIngo Molnar 		apic_write(APIC_ESR, 0);
1161f62bae50SIngo Molnar 	value = apic_read(APIC_ESR);
1162f62bae50SIngo Molnar 	if (value != oldvalue)
1163f62bae50SIngo Molnar 		apic_printk(APIC_VERBOSE, "ESR value before enabling "
1164f62bae50SIngo Molnar 			"vector: 0x%08x  after: 0x%08x\n",
1165f62bae50SIngo Molnar 			oldvalue, value);
1166f62bae50SIngo Molnar }
1167f62bae50SIngo Molnar 
1168f62bae50SIngo Molnar 
1169f62bae50SIngo Molnar /**
1170f62bae50SIngo Molnar  * setup_local_APIC - setup the local APIC
1171f62bae50SIngo Molnar  */
1172f62bae50SIngo Molnar void __cpuinit setup_local_APIC(void)
1173f62bae50SIngo Molnar {
1174f62bae50SIngo Molnar 	unsigned int value;
1175f62bae50SIngo Molnar 	int i, j;
1176f62bae50SIngo Molnar 
1177f62bae50SIngo Molnar 	if (disable_apic) {
1178f62bae50SIngo Molnar 		arch_disable_smp_support();
1179f62bae50SIngo Molnar 		return;
1180f62bae50SIngo Molnar 	}
1181f62bae50SIngo Molnar 
1182f62bae50SIngo Molnar #ifdef CONFIG_X86_32
1183f62bae50SIngo Molnar 	/* Pound the ESR really hard over the head with a big hammer - mbligh */
1184f62bae50SIngo Molnar 	if (lapic_is_integrated() && apic->disable_esr) {
1185f62bae50SIngo Molnar 		apic_write(APIC_ESR, 0);
1186f62bae50SIngo Molnar 		apic_write(APIC_ESR, 0);
1187f62bae50SIngo Molnar 		apic_write(APIC_ESR, 0);
1188f62bae50SIngo Molnar 		apic_write(APIC_ESR, 0);
1189f62bae50SIngo Molnar 	}
1190f62bae50SIngo Molnar #endif
1191c323d95fSYong Wang 	perf_counters_lapic_init();
1192f62bae50SIngo Molnar 
1193f62bae50SIngo Molnar 	preempt_disable();
1194f62bae50SIngo Molnar 
1195f62bae50SIngo Molnar 	/*
1196f62bae50SIngo Molnar 	 * Double-check whether this APIC is really registered.
1197f62bae50SIngo Molnar 	 * This is meaningless in clustered apic mode, so we skip it.
1198f62bae50SIngo Molnar 	 */
1199c2777f98SDaniel Walker 	BUG_ON(!apic->apic_id_registered());
1200f62bae50SIngo Molnar 
1201f62bae50SIngo Molnar 	/*
1202f62bae50SIngo Molnar 	 * Intel recommends to set DFR, LDR and TPR before enabling
1203f62bae50SIngo Molnar 	 * an APIC.  See e.g. "AP-388 82489DX User's Manual" (Intel
1204f62bae50SIngo Molnar 	 * document number 292116).  So here it goes...
1205f62bae50SIngo Molnar 	 */
1206f62bae50SIngo Molnar 	apic->init_apic_ldr();
1207f62bae50SIngo Molnar 
1208f62bae50SIngo Molnar 	/*
1209f62bae50SIngo Molnar 	 * Set Task Priority to 'accept all'. We never change this
1210f62bae50SIngo Molnar 	 * later on.
1211f62bae50SIngo Molnar 	 */
1212f62bae50SIngo Molnar 	value = apic_read(APIC_TASKPRI);
1213f62bae50SIngo Molnar 	value &= ~APIC_TPRI_MASK;
1214f62bae50SIngo Molnar 	apic_write(APIC_TASKPRI, value);
1215f62bae50SIngo Molnar 
1216f62bae50SIngo Molnar 	/*
1217f62bae50SIngo Molnar 	 * After a crash, we no longer service the interrupts and a pending
1218f62bae50SIngo Molnar 	 * interrupt from previous kernel might still have ISR bit set.
1219f62bae50SIngo Molnar 	 *
1220f62bae50SIngo Molnar 	 * Most probably by now CPU has serviced that pending interrupt and
1221f62bae50SIngo Molnar 	 * it might not have done the ack_APIC_irq() because it thought,
1222f62bae50SIngo Molnar 	 * interrupt came from i8259 as ExtInt. LAPIC did not get EOI so it
1223f62bae50SIngo Molnar 	 * does not clear the ISR bit and cpu thinks it has already serivced
1224f62bae50SIngo Molnar 	 * the interrupt. Hence a vector might get locked. It was noticed
1225f62bae50SIngo Molnar 	 * for timer irq (vector 0x31). Issue an extra EOI to clear ISR.
1226f62bae50SIngo Molnar 	 */
1227f62bae50SIngo Molnar 	for (i = APIC_ISR_NR - 1; i >= 0; i--) {
1228f62bae50SIngo Molnar 		value = apic_read(APIC_ISR + i*0x10);
1229f62bae50SIngo Molnar 		for (j = 31; j >= 0; j--) {
1230f62bae50SIngo Molnar 			if (value & (1<<j))
1231f62bae50SIngo Molnar 				ack_APIC_irq();
1232f62bae50SIngo Molnar 		}
1233f62bae50SIngo Molnar 	}
1234f62bae50SIngo Molnar 
1235f62bae50SIngo Molnar 	/*
1236f62bae50SIngo Molnar 	 * Now that we are all set up, enable the APIC
1237f62bae50SIngo Molnar 	 */
1238f62bae50SIngo Molnar 	value = apic_read(APIC_SPIV);
1239f62bae50SIngo Molnar 	value &= ~APIC_VECTOR_MASK;
1240f62bae50SIngo Molnar 	/*
1241f62bae50SIngo Molnar 	 * Enable APIC
1242f62bae50SIngo Molnar 	 */
1243f62bae50SIngo Molnar 	value |= APIC_SPIV_APIC_ENABLED;
1244f62bae50SIngo Molnar 
1245f62bae50SIngo Molnar #ifdef CONFIG_X86_32
1246f62bae50SIngo Molnar 	/*
1247f62bae50SIngo Molnar 	 * Some unknown Intel IO/APIC (or APIC) errata is biting us with
1248f62bae50SIngo Molnar 	 * certain networking cards. If high frequency interrupts are
1249f62bae50SIngo Molnar 	 * happening on a particular IOAPIC pin, plus the IOAPIC routing
1250f62bae50SIngo Molnar 	 * entry is masked/unmasked at a high rate as well then sooner or
1251f62bae50SIngo Molnar 	 * later IOAPIC line gets 'stuck', no more interrupts are received
1252f62bae50SIngo Molnar 	 * from the device. If focus CPU is disabled then the hang goes
1253f62bae50SIngo Molnar 	 * away, oh well :-(
1254f62bae50SIngo Molnar 	 *
1255f62bae50SIngo Molnar 	 * [ This bug can be reproduced easily with a level-triggered
1256f62bae50SIngo Molnar 	 *   PCI Ne2000 networking cards and PII/PIII processors, dual
1257f62bae50SIngo Molnar 	 *   BX chipset. ]
1258f62bae50SIngo Molnar 	 */
1259f62bae50SIngo Molnar 	/*
1260f62bae50SIngo Molnar 	 * Actually disabling the focus CPU check just makes the hang less
1261f62bae50SIngo Molnar 	 * frequent as it makes the interrupt distributon model be more
1262f62bae50SIngo Molnar 	 * like LRU than MRU (the short-term load is more even across CPUs).
1263f62bae50SIngo Molnar 	 * See also the comment in end_level_ioapic_irq().  --macro
1264f62bae50SIngo Molnar 	 */
1265f62bae50SIngo Molnar 
1266f62bae50SIngo Molnar 	/*
1267f62bae50SIngo Molnar 	 * - enable focus processor (bit==0)
1268f62bae50SIngo Molnar 	 * - 64bit mode always use processor focus
1269f62bae50SIngo Molnar 	 *   so no need to set it
1270f62bae50SIngo Molnar 	 */
1271f62bae50SIngo Molnar 	value &= ~APIC_SPIV_FOCUS_DISABLED;
1272f62bae50SIngo Molnar #endif
1273f62bae50SIngo Molnar 
1274f62bae50SIngo Molnar 	/*
1275f62bae50SIngo Molnar 	 * Set spurious IRQ vector
1276f62bae50SIngo Molnar 	 */
1277f62bae50SIngo Molnar 	value |= SPURIOUS_APIC_VECTOR;
1278f62bae50SIngo Molnar 	apic_write(APIC_SPIV, value);
1279f62bae50SIngo Molnar 
1280f62bae50SIngo Molnar 	/*
1281f62bae50SIngo Molnar 	 * Set up LVT0, LVT1:
1282f62bae50SIngo Molnar 	 *
1283f62bae50SIngo Molnar 	 * set up through-local-APIC on the BP's LINT0. This is not
1284f62bae50SIngo Molnar 	 * strictly necessary in pure symmetric-IO mode, but sometimes
1285f62bae50SIngo Molnar 	 * we delegate interrupts to the 8259A.
1286f62bae50SIngo Molnar 	 */
1287f62bae50SIngo Molnar 	/*
1288f62bae50SIngo Molnar 	 * TODO: set up through-local-APIC from through-I/O-APIC? --macro
1289f62bae50SIngo Molnar 	 */
1290f62bae50SIngo Molnar 	value = apic_read(APIC_LVT0) & APIC_LVT_MASKED;
1291f62bae50SIngo Molnar 	if (!smp_processor_id() && (pic_mode || !value)) {
1292f62bae50SIngo Molnar 		value = APIC_DM_EXTINT;
1293f62bae50SIngo Molnar 		apic_printk(APIC_VERBOSE, "enabled ExtINT on CPU#%d\n",
1294f62bae50SIngo Molnar 				smp_processor_id());
1295f62bae50SIngo Molnar 	} else {
1296f62bae50SIngo Molnar 		value = APIC_DM_EXTINT | APIC_LVT_MASKED;
1297f62bae50SIngo Molnar 		apic_printk(APIC_VERBOSE, "masked ExtINT on CPU#%d\n",
1298f62bae50SIngo Molnar 				smp_processor_id());
1299f62bae50SIngo Molnar 	}
1300f62bae50SIngo Molnar 	apic_write(APIC_LVT0, value);
1301f62bae50SIngo Molnar 
1302f62bae50SIngo Molnar 	/*
1303f62bae50SIngo Molnar 	 * only the BP should see the LINT1 NMI signal, obviously.
1304f62bae50SIngo Molnar 	 */
1305f62bae50SIngo Molnar 	if (!smp_processor_id())
1306f62bae50SIngo Molnar 		value = APIC_DM_NMI;
1307f62bae50SIngo Molnar 	else
1308f62bae50SIngo Molnar 		value = APIC_DM_NMI | APIC_LVT_MASKED;
1309f62bae50SIngo Molnar 	if (!lapic_is_integrated())		/* 82489DX */
1310f62bae50SIngo Molnar 		value |= APIC_LVT_LEVEL_TRIGGER;
1311f62bae50SIngo Molnar 	apic_write(APIC_LVT1, value);
1312f62bae50SIngo Molnar 
1313f62bae50SIngo Molnar 	preempt_enable();
1314638bee71SH. Peter Anvin 
1315638bee71SH. Peter Anvin #ifdef CONFIG_X86_MCE_INTEL
1316638bee71SH. Peter Anvin 	/* Recheck CMCI information after local APIC is up on CPU #0 */
1317638bee71SH. Peter Anvin 	if (smp_processor_id() == 0)
1318638bee71SH. Peter Anvin 		cmci_recheck();
1319638bee71SH. Peter Anvin #endif
1320f62bae50SIngo Molnar }
1321f62bae50SIngo Molnar 
1322f62bae50SIngo Molnar void __cpuinit end_local_APIC_setup(void)
1323f62bae50SIngo Molnar {
1324f62bae50SIngo Molnar 	lapic_setup_esr();
1325f62bae50SIngo Molnar 
1326f62bae50SIngo Molnar #ifdef CONFIG_X86_32
1327f62bae50SIngo Molnar 	{
1328f62bae50SIngo Molnar 		unsigned int value;
1329f62bae50SIngo Molnar 		/* Disable the local apic timer */
1330f62bae50SIngo Molnar 		value = apic_read(APIC_LVTT);
1331f62bae50SIngo Molnar 		value |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
1332f62bae50SIngo Molnar 		apic_write(APIC_LVTT, value);
1333f62bae50SIngo Molnar 	}
1334f62bae50SIngo Molnar #endif
1335f62bae50SIngo Molnar 
1336f62bae50SIngo Molnar 	setup_apic_nmi_watchdog(NULL);
1337f62bae50SIngo Molnar 	apic_pm_activate();
1338f62bae50SIngo Molnar }
1339f62bae50SIngo Molnar 
1340f62bae50SIngo Molnar #ifdef CONFIG_X86_X2APIC
1341f62bae50SIngo Molnar void check_x2apic(void)
1342f62bae50SIngo Molnar {
1343ef1f87aaSSuresh Siddha 	if (x2apic_enabled()) {
1344f62bae50SIngo Molnar 		pr_info("x2apic enabled by BIOS, switching to x2apic ops\n");
1345fc1edaf9SSuresh Siddha 		x2apic_preenabled = x2apic_mode = 1;
1346f62bae50SIngo Molnar 	}
1347f62bae50SIngo Molnar }
1348f62bae50SIngo Molnar 
1349f62bae50SIngo Molnar void enable_x2apic(void)
1350f62bae50SIngo Molnar {
1351f62bae50SIngo Molnar 	int msr, msr2;
1352f62bae50SIngo Molnar 
1353fc1edaf9SSuresh Siddha 	if (!x2apic_mode)
1354f62bae50SIngo Molnar 		return;
1355f62bae50SIngo Molnar 
1356f62bae50SIngo Molnar 	rdmsr(MSR_IA32_APICBASE, msr, msr2);
1357f62bae50SIngo Molnar 	if (!(msr & X2APIC_ENABLE)) {
1358f62bae50SIngo Molnar 		pr_info("Enabling x2apic\n");
1359f62bae50SIngo Molnar 		wrmsr(MSR_IA32_APICBASE, msr | X2APIC_ENABLE, 0);
1360f62bae50SIngo Molnar 	}
1361f62bae50SIngo Molnar }
136293758238SWeidong Han #endif /* CONFIG_X86_X2APIC */
1363f62bae50SIngo Molnar 
1364ce69a784SGleb Natapov int __init enable_IR(void)
1365f62bae50SIngo Molnar {
1366f62bae50SIngo Molnar #ifdef CONFIG_INTR_REMAP
136793758238SWeidong Han 	if (!intr_remapping_supported()) {
136893758238SWeidong Han 		pr_debug("intr-remapping not supported\n");
1369ce69a784SGleb Natapov 		return 0;
137093758238SWeidong Han 	}
137193758238SWeidong Han 
137293758238SWeidong Han 	if (!x2apic_preenabled && skip_ioapic_setup) {
137393758238SWeidong Han 		pr_info("Skipped enabling intr-remap because of skipping "
137493758238SWeidong Han 			"io-apic setup\n");
1375ce69a784SGleb Natapov 		return 0;
1376f62bae50SIngo Molnar 	}
1377f62bae50SIngo Molnar 
1378ce69a784SGleb Natapov 	if (enable_intr_remapping(x2apic_supported()))
1379ce69a784SGleb Natapov 		return 0;
1380ce69a784SGleb Natapov 
1381ce69a784SGleb Natapov 	pr_info("Enabled Interrupt-remapping\n");
1382ce69a784SGleb Natapov 
1383ce69a784SGleb Natapov 	return 1;
1384ce69a784SGleb Natapov 
1385ce69a784SGleb Natapov #endif
1386ce69a784SGleb Natapov 	return 0;
1387ce69a784SGleb Natapov }
1388ce69a784SGleb Natapov 
1389ce69a784SGleb Natapov void __init enable_IR_x2apic(void)
1390ce69a784SGleb Natapov {
1391ce69a784SGleb Natapov 	unsigned long flags;
1392ce69a784SGleb Natapov 	struct IO_APIC_route_entry **ioapic_entries = NULL;
1393ce69a784SGleb Natapov 	int ret, x2apic_enabled = 0;
1394b7f42ab2SYinghai Lu 	int dmar_table_init_ret = 0;
1395b7f42ab2SYinghai Lu 
1396b7f42ab2SYinghai Lu #ifdef CONFIG_INTR_REMAP
1397b7f42ab2SYinghai Lu 	dmar_table_init_ret = dmar_table_init();
1398b7f42ab2SYinghai Lu 	if (dmar_table_init_ret)
1399b7f42ab2SYinghai Lu 		pr_debug("dmar_table_init() failed with %d:\n",
1400b7f42ab2SYinghai Lu 				dmar_table_init_ret);
1401b7f42ab2SYinghai Lu #endif
1402ce69a784SGleb Natapov 
1403b24696bcSFenghua Yu 	ioapic_entries = alloc_ioapic_entries();
1404b24696bcSFenghua Yu 	if (!ioapic_entries) {
1405ce69a784SGleb Natapov 		pr_err("Allocate ioapic_entries failed\n");
1406ce69a784SGleb Natapov 		goto out;
1407b24696bcSFenghua Yu 	}
1408b24696bcSFenghua Yu 
1409b24696bcSFenghua Yu 	ret = save_IO_APIC_setup(ioapic_entries);
1410f62bae50SIngo Molnar 	if (ret) {
1411f62bae50SIngo Molnar 		pr_info("Saving IO-APIC state failed: %d\n", ret);
1412ce69a784SGleb Natapov 		goto out;
1413f62bae50SIngo Molnar 	}
1414f62bae50SIngo Molnar 
141505c3dc2cSSuresh Siddha 	local_irq_save(flags);
141605c3dc2cSSuresh Siddha 	mask_8259A();
1417ce69a784SGleb Natapov 	mask_IO_APIC_setup(ioapic_entries);
141805c3dc2cSSuresh Siddha 
1419b7f42ab2SYinghai Lu 	if (dmar_table_init_ret)
1420b7f42ab2SYinghai Lu 		ret = 0;
1421b7f42ab2SYinghai Lu 	else
1422ce69a784SGleb Natapov 		ret = enable_IR();
1423b7f42ab2SYinghai Lu 
1424ce69a784SGleb Natapov 	if (!ret) {
1425ce69a784SGleb Natapov 		/* IR is required if there is APIC ID > 255 even when running
1426ce69a784SGleb Natapov 		 * under KVM
1427ce69a784SGleb Natapov 		 */
1428ce69a784SGleb Natapov 		if (max_physical_apicid > 255 || !kvm_para_available())
1429ce69a784SGleb Natapov 			goto nox2apic;
1430ce69a784SGleb Natapov 		/*
1431ce69a784SGleb Natapov 		 * without IR all CPUs can be addressed by IOAPIC/MSI
1432ce69a784SGleb Natapov 		 * only in physical mode
1433ce69a784SGleb Natapov 		 */
1434ce69a784SGleb Natapov 		x2apic_force_phys();
1435ce69a784SGleb Natapov 	}
1436f62bae50SIngo Molnar 
1437ce69a784SGleb Natapov 	x2apic_enabled = 1;
143893758238SWeidong Han 
1439fc1edaf9SSuresh Siddha 	if (x2apic_supported() && !x2apic_mode) {
1440fc1edaf9SSuresh Siddha 		x2apic_mode = 1;
1441f62bae50SIngo Molnar 		enable_x2apic();
144293758238SWeidong Han 		pr_info("Enabled x2apic\n");
1443f62bae50SIngo Molnar 	}
1444f62bae50SIngo Molnar 
1445ce69a784SGleb Natapov nox2apic:
1446ce69a784SGleb Natapov 	if (!ret) /* IR enabling failed */
1447b24696bcSFenghua Yu 		restore_IO_APIC_setup(ioapic_entries);
1448f62bae50SIngo Molnar 	unmask_8259A();
1449f62bae50SIngo Molnar 	local_irq_restore(flags);
1450f62bae50SIngo Molnar 
1451ce69a784SGleb Natapov out:
1452b24696bcSFenghua Yu 	if (ioapic_entries)
1453b24696bcSFenghua Yu 		free_ioapic_entries(ioapic_entries);
145493758238SWeidong Han 
1455ce69a784SGleb Natapov 	if (x2apic_enabled)
145693758238SWeidong Han 		return;
145793758238SWeidong Han 
145893758238SWeidong Han 	if (x2apic_preenabled)
1459ce69a784SGleb Natapov 		panic("x2apic: enabled by BIOS but kernel init failed.");
146093758238SWeidong Han 	else if (cpu_has_x2apic)
1461ce69a784SGleb Natapov 		pr_info("Not enabling x2apic, Intr-remapping init failed.\n");
1462f62bae50SIngo Molnar }
146393758238SWeidong Han 
1464f62bae50SIngo Molnar #ifdef CONFIG_X86_64
1465f62bae50SIngo Molnar /*
1466f62bae50SIngo Molnar  * Detect and enable local APICs on non-SMP boards.
1467f62bae50SIngo Molnar  * Original code written by Keir Fraser.
1468f62bae50SIngo Molnar  * On AMD64 we trust the BIOS - if it says no APIC it is likely
1469f62bae50SIngo Molnar  * not correctly set up (usually the APIC timer won't work etc.)
1470f62bae50SIngo Molnar  */
1471f62bae50SIngo Molnar static int __init detect_init_APIC(void)
1472f62bae50SIngo Molnar {
1473f62bae50SIngo Molnar 	if (!cpu_has_apic) {
1474f62bae50SIngo Molnar 		pr_info("No local APIC present\n");
1475f62bae50SIngo Molnar 		return -1;
1476f62bae50SIngo Molnar 	}
1477f62bae50SIngo Molnar 
1478f62bae50SIngo Molnar 	mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
1479f62bae50SIngo Molnar 	return 0;
1480f62bae50SIngo Molnar }
1481f62bae50SIngo Molnar #else
1482f62bae50SIngo Molnar /*
1483f62bae50SIngo Molnar  * Detect and initialize APIC
1484f62bae50SIngo Molnar  */
1485f62bae50SIngo Molnar static int __init detect_init_APIC(void)
1486f62bae50SIngo Molnar {
1487f62bae50SIngo Molnar 	u32 h, l, features;
1488f62bae50SIngo Molnar 
1489f62bae50SIngo Molnar 	/* Disabled by kernel option? */
1490f62bae50SIngo Molnar 	if (disable_apic)
1491f62bae50SIngo Molnar 		return -1;
1492f62bae50SIngo Molnar 
1493f62bae50SIngo Molnar 	switch (boot_cpu_data.x86_vendor) {
1494f62bae50SIngo Molnar 	case X86_VENDOR_AMD:
1495f62bae50SIngo Molnar 		if ((boot_cpu_data.x86 == 6 && boot_cpu_data.x86_model > 1) ||
1496f62bae50SIngo Molnar 		    (boot_cpu_data.x86 >= 15))
1497f62bae50SIngo Molnar 			break;
1498f62bae50SIngo Molnar 		goto no_apic;
1499f62bae50SIngo Molnar 	case X86_VENDOR_INTEL:
1500f62bae50SIngo Molnar 		if (boot_cpu_data.x86 == 6 || boot_cpu_data.x86 == 15 ||
1501f62bae50SIngo Molnar 		    (boot_cpu_data.x86 == 5 && cpu_has_apic))
1502f62bae50SIngo Molnar 			break;
1503f62bae50SIngo Molnar 		goto no_apic;
1504f62bae50SIngo Molnar 	default:
1505f62bae50SIngo Molnar 		goto no_apic;
1506f62bae50SIngo Molnar 	}
1507f62bae50SIngo Molnar 
1508f62bae50SIngo Molnar 	if (!cpu_has_apic) {
1509f62bae50SIngo Molnar 		/*
1510f62bae50SIngo Molnar 		 * Over-ride BIOS and try to enable the local APIC only if
1511f62bae50SIngo Molnar 		 * "lapic" specified.
1512f62bae50SIngo Molnar 		 */
1513f62bae50SIngo Molnar 		if (!force_enable_local_apic) {
1514f62bae50SIngo Molnar 			pr_info("Local APIC disabled by BIOS -- "
1515f62bae50SIngo Molnar 				"you can enable it with \"lapic\"\n");
1516f62bae50SIngo Molnar 			return -1;
1517f62bae50SIngo Molnar 		}
1518f62bae50SIngo Molnar 		/*
1519f62bae50SIngo Molnar 		 * Some BIOSes disable the local APIC in the APIC_BASE
1520f62bae50SIngo Molnar 		 * MSR. This can only be done in software for Intel P6 or later
1521f62bae50SIngo Molnar 		 * and AMD K7 (Model > 1) or later.
1522f62bae50SIngo Molnar 		 */
1523f62bae50SIngo Molnar 		rdmsr(MSR_IA32_APICBASE, l, h);
1524f62bae50SIngo Molnar 		if (!(l & MSR_IA32_APICBASE_ENABLE)) {
1525f62bae50SIngo Molnar 			pr_info("Local APIC disabled by BIOS -- reenabling.\n");
1526f62bae50SIngo Molnar 			l &= ~MSR_IA32_APICBASE_BASE;
1527f62bae50SIngo Molnar 			l |= MSR_IA32_APICBASE_ENABLE | APIC_DEFAULT_PHYS_BASE;
1528f62bae50SIngo Molnar 			wrmsr(MSR_IA32_APICBASE, l, h);
1529f62bae50SIngo Molnar 			enabled_via_apicbase = 1;
1530f62bae50SIngo Molnar 		}
1531f62bae50SIngo Molnar 	}
1532f62bae50SIngo Molnar 	/*
1533f62bae50SIngo Molnar 	 * The APIC feature bit should now be enabled
1534f62bae50SIngo Molnar 	 * in `cpuid'
1535f62bae50SIngo Molnar 	 */
1536f62bae50SIngo Molnar 	features = cpuid_edx(1);
1537f62bae50SIngo Molnar 	if (!(features & (1 << X86_FEATURE_APIC))) {
1538f62bae50SIngo Molnar 		pr_warning("Could not enable APIC!\n");
1539f62bae50SIngo Molnar 		return -1;
1540f62bae50SIngo Molnar 	}
1541f62bae50SIngo Molnar 	set_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
1542f62bae50SIngo Molnar 	mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
1543f62bae50SIngo Molnar 
1544f62bae50SIngo Molnar 	/* The BIOS may have set up the APIC at some other address */
1545f62bae50SIngo Molnar 	rdmsr(MSR_IA32_APICBASE, l, h);
1546f62bae50SIngo Molnar 	if (l & MSR_IA32_APICBASE_ENABLE)
1547f62bae50SIngo Molnar 		mp_lapic_addr = l & MSR_IA32_APICBASE_BASE;
1548f62bae50SIngo Molnar 
1549f62bae50SIngo Molnar 	pr_info("Found and enabled local APIC!\n");
1550f62bae50SIngo Molnar 
1551f62bae50SIngo Molnar 	apic_pm_activate();
1552f62bae50SIngo Molnar 
1553f62bae50SIngo Molnar 	return 0;
1554f62bae50SIngo Molnar 
1555f62bae50SIngo Molnar no_apic:
1556f62bae50SIngo Molnar 	pr_info("No local APIC present or hardware disabled\n");
1557f62bae50SIngo Molnar 	return -1;
1558f62bae50SIngo Molnar }
1559f62bae50SIngo Molnar #endif
1560f62bae50SIngo Molnar 
1561f62bae50SIngo Molnar #ifdef CONFIG_X86_64
1562f62bae50SIngo Molnar void __init early_init_lapic_mapping(void)
1563f62bae50SIngo Molnar {
1564f62bae50SIngo Molnar 	/*
1565f62bae50SIngo Molnar 	 * If no local APIC can be found then go out
1566f62bae50SIngo Molnar 	 * : it means there is no mpatable and MADT
1567f62bae50SIngo Molnar 	 */
1568f62bae50SIngo Molnar 	if (!smp_found_config)
1569f62bae50SIngo Molnar 		return;
1570f62bae50SIngo Molnar 
1571d3a247bfSCyrill Gorcunov 	set_fixmap_nocache(FIX_APIC_BASE, mp_lapic_addr);
1572f62bae50SIngo Molnar 	apic_printk(APIC_VERBOSE, "mapped APIC to %16lx (%16lx)\n",
1573d3a247bfSCyrill Gorcunov 		    APIC_BASE, mp_lapic_addr);
1574f62bae50SIngo Molnar 
1575f62bae50SIngo Molnar 	/*
1576f62bae50SIngo Molnar 	 * Fetch the APIC ID of the BSP in case we have a
1577f62bae50SIngo Molnar 	 * default configuration (or the MP table is broken).
1578f62bae50SIngo Molnar 	 */
1579f62bae50SIngo Molnar 	boot_cpu_physical_apicid = read_apic_id();
1580f62bae50SIngo Molnar }
1581f62bae50SIngo Molnar #endif
1582f62bae50SIngo Molnar 
1583f62bae50SIngo Molnar /**
1584f62bae50SIngo Molnar  * init_apic_mappings - initialize APIC mappings
1585f62bae50SIngo Molnar  */
1586f62bae50SIngo Molnar void __init init_apic_mappings(void)
1587f62bae50SIngo Molnar {
15884401da61SYinghai Lu 	unsigned int new_apicid;
15894401da61SYinghai Lu 
1590fc1edaf9SSuresh Siddha 	if (x2apic_mode) {
1591f62bae50SIngo Molnar 		boot_cpu_physical_apicid = read_apic_id();
1592f62bae50SIngo Molnar 		return;
1593f62bae50SIngo Molnar 	}
1594f62bae50SIngo Molnar 
15954797f6b0SYinghai Lu 	/* If no local APIC can be found return early */
1596f62bae50SIngo Molnar 	if (!smp_found_config && detect_init_APIC()) {
15974797f6b0SYinghai Lu 		/* lets NOP'ify apic operations */
15984797f6b0SYinghai Lu 		pr_info("APIC: disable apic facility\n");
15994797f6b0SYinghai Lu 		apic_disable();
16004797f6b0SYinghai Lu 	} else {
1601f62bae50SIngo Molnar 		apic_phys = mp_lapic_addr;
1602f62bae50SIngo Molnar 
16034401da61SYinghai Lu 		/*
16044401da61SYinghai Lu 		 * acpi lapic path already maps that address in
16054401da61SYinghai Lu 		 * acpi_register_lapic_address()
16064401da61SYinghai Lu 		 */
16074401da61SYinghai Lu 		if (!acpi_lapic)
1608f62bae50SIngo Molnar 			set_fixmap_nocache(FIX_APIC_BASE, apic_phys);
16094401da61SYinghai Lu 
1610f62bae50SIngo Molnar 		apic_printk(APIC_VERBOSE, "mapped APIC to %08lx (%08lx)\n",
1611f62bae50SIngo Molnar 					APIC_BASE, apic_phys);
1612cec6be6dSCyrill Gorcunov 	}
1613f62bae50SIngo Molnar 
1614f62bae50SIngo Molnar 	/*
1615f62bae50SIngo Molnar 	 * Fetch the APIC ID of the BSP in case we have a
1616f62bae50SIngo Molnar 	 * default configuration (or the MP table is broken).
1617f62bae50SIngo Molnar 	 */
16184401da61SYinghai Lu 	new_apicid = read_apic_id();
16194401da61SYinghai Lu 	if (boot_cpu_physical_apicid != new_apicid) {
16204401da61SYinghai Lu 		boot_cpu_physical_apicid = new_apicid;
1621103428e5SCyrill Gorcunov 		/*
1622103428e5SCyrill Gorcunov 		 * yeah -- we lie about apic_version
1623103428e5SCyrill Gorcunov 		 * in case if apic was disabled via boot option
1624103428e5SCyrill Gorcunov 		 * but it's not a problem for SMP compiled kernel
1625103428e5SCyrill Gorcunov 		 * since smp_sanity_check is prepared for such a case
1626103428e5SCyrill Gorcunov 		 * and disable smp mode
1627103428e5SCyrill Gorcunov 		 */
16284401da61SYinghai Lu 		apic_version[new_apicid] =
16294401da61SYinghai Lu 			 GET_APIC_VERSION(apic_read(APIC_LVR));
163008306ce6SCyrill Gorcunov 	}
1631f62bae50SIngo Molnar }
1632f62bae50SIngo Molnar 
1633f62bae50SIngo Molnar /*
1634f62bae50SIngo Molnar  * This initializes the IO-APIC and APIC hardware if this is
1635f62bae50SIngo Molnar  * a UP kernel.
1636f62bae50SIngo Molnar  */
1637f62bae50SIngo Molnar int apic_version[MAX_APICS];
1638f62bae50SIngo Molnar 
1639f62bae50SIngo Molnar int __init APIC_init_uniprocessor(void)
1640f62bae50SIngo Molnar {
1641f62bae50SIngo Molnar 	if (disable_apic) {
1642f62bae50SIngo Molnar 		pr_info("Apic disabled\n");
1643f62bae50SIngo Molnar 		return -1;
1644f62bae50SIngo Molnar 	}
1645f62bae50SIngo Molnar #ifdef CONFIG_X86_64
1646f62bae50SIngo Molnar 	if (!cpu_has_apic) {
1647f62bae50SIngo Molnar 		disable_apic = 1;
1648f62bae50SIngo Molnar 		pr_info("Apic disabled by BIOS\n");
1649f62bae50SIngo Molnar 		return -1;
1650f62bae50SIngo Molnar 	}
1651f62bae50SIngo Molnar #else
1652f62bae50SIngo Molnar 	if (!smp_found_config && !cpu_has_apic)
1653f62bae50SIngo Molnar 		return -1;
1654f62bae50SIngo Molnar 
1655f62bae50SIngo Molnar 	/*
1656f62bae50SIngo Molnar 	 * Complain if the BIOS pretends there is one.
1657f62bae50SIngo Molnar 	 */
1658f62bae50SIngo Molnar 	if (!cpu_has_apic &&
1659f62bae50SIngo Molnar 	    APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
1660f62bae50SIngo Molnar 		pr_err("BIOS bug, local APIC 0x%x not detected!...\n",
1661f62bae50SIngo Molnar 			boot_cpu_physical_apicid);
1662f62bae50SIngo Molnar 		return -1;
1663f62bae50SIngo Molnar 	}
1664f62bae50SIngo Molnar #endif
1665f62bae50SIngo Molnar 
1666f62bae50SIngo Molnar 	enable_IR_x2apic();
1667f62bae50SIngo Molnar #ifdef CONFIG_X86_64
1668f62bae50SIngo Molnar 	default_setup_apic_routing();
1669f62bae50SIngo Molnar #endif
1670f62bae50SIngo Molnar 
1671f62bae50SIngo Molnar 	verify_local_APIC();
1672f62bae50SIngo Molnar 	connect_bsp_APIC();
1673f62bae50SIngo Molnar 
1674f62bae50SIngo Molnar #ifdef CONFIG_X86_64
1675f62bae50SIngo Molnar 	apic_write(APIC_ID, SET_APIC_ID(boot_cpu_physical_apicid));
1676f62bae50SIngo Molnar #else
1677f62bae50SIngo Molnar 	/*
1678f62bae50SIngo Molnar 	 * Hack: In case of kdump, after a crash, kernel might be booting
1679f62bae50SIngo Molnar 	 * on a cpu with non-zero lapic id. But boot_cpu_physical_apicid
1680f62bae50SIngo Molnar 	 * might be zero if read from MP tables. Get it from LAPIC.
1681f62bae50SIngo Molnar 	 */
1682f62bae50SIngo Molnar # ifdef CONFIG_CRASH_DUMP
1683f62bae50SIngo Molnar 	boot_cpu_physical_apicid = read_apic_id();
1684f62bae50SIngo Molnar # endif
1685f62bae50SIngo Molnar #endif
1686f62bae50SIngo Molnar 	physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
1687f62bae50SIngo Molnar 	setup_local_APIC();
1688f62bae50SIngo Molnar 
1689f62bae50SIngo Molnar #ifdef CONFIG_X86_IO_APIC
1690f62bae50SIngo Molnar 	/*
1691f62bae50SIngo Molnar 	 * Now enable IO-APICs, actually call clear_IO_APIC
1692f62bae50SIngo Molnar 	 * We need clear_IO_APIC before enabling error vector
1693f62bae50SIngo Molnar 	 */
1694f62bae50SIngo Molnar 	if (!skip_ioapic_setup && nr_ioapics)
1695f62bae50SIngo Molnar 		enable_IO_APIC();
1696f62bae50SIngo Molnar #endif
1697f62bae50SIngo Molnar 
1698f62bae50SIngo Molnar 	end_local_APIC_setup();
1699f62bae50SIngo Molnar 
1700f62bae50SIngo Molnar #ifdef CONFIG_X86_IO_APIC
1701f62bae50SIngo Molnar 	if (smp_found_config && !skip_ioapic_setup && nr_ioapics)
1702f62bae50SIngo Molnar 		setup_IO_APIC();
1703f62bae50SIngo Molnar 	else {
1704f62bae50SIngo Molnar 		nr_ioapics = 0;
1705f62bae50SIngo Molnar 		localise_nmi_watchdog();
1706f62bae50SIngo Molnar 	}
1707f62bae50SIngo Molnar #else
1708f62bae50SIngo Molnar 	localise_nmi_watchdog();
1709f62bae50SIngo Molnar #endif
1710f62bae50SIngo Molnar 
1711f62bae50SIngo Molnar 	setup_boot_clock();
1712f62bae50SIngo Molnar #ifdef CONFIG_X86_64
1713f62bae50SIngo Molnar 	check_nmi_watchdog();
1714f62bae50SIngo Molnar #endif
1715f62bae50SIngo Molnar 
1716f62bae50SIngo Molnar 	return 0;
1717f62bae50SIngo Molnar }
1718f62bae50SIngo Molnar 
1719f62bae50SIngo Molnar /*
1720f62bae50SIngo Molnar  * Local APIC interrupts
1721f62bae50SIngo Molnar  */
1722f62bae50SIngo Molnar 
1723f62bae50SIngo Molnar /*
1724f62bae50SIngo Molnar  * This interrupt should _never_ happen with our APIC/SMP architecture
1725f62bae50SIngo Molnar  */
1726f62bae50SIngo Molnar void smp_spurious_interrupt(struct pt_regs *regs)
1727f62bae50SIngo Molnar {
1728f62bae50SIngo Molnar 	u32 v;
1729f62bae50SIngo Molnar 
1730f62bae50SIngo Molnar 	exit_idle();
1731f62bae50SIngo Molnar 	irq_enter();
1732f62bae50SIngo Molnar 	/*
1733f62bae50SIngo Molnar 	 * Check if this really is a spurious interrupt and ACK it
1734f62bae50SIngo Molnar 	 * if it is a vectored one.  Just in case...
1735f62bae50SIngo Molnar 	 * Spurious interrupts should not be ACKed.
1736f62bae50SIngo Molnar 	 */
1737f62bae50SIngo Molnar 	v = apic_read(APIC_ISR + ((SPURIOUS_APIC_VECTOR & ~0x1f) >> 1));
1738f62bae50SIngo Molnar 	if (v & (1 << (SPURIOUS_APIC_VECTOR & 0x1f)))
1739f62bae50SIngo Molnar 		ack_APIC_irq();
1740f62bae50SIngo Molnar 
1741f62bae50SIngo Molnar 	inc_irq_stat(irq_spurious_count);
1742f62bae50SIngo Molnar 
1743f62bae50SIngo Molnar 	/* see sw-dev-man vol 3, chapter 7.4.13.5 */
1744f62bae50SIngo Molnar 	pr_info("spurious APIC interrupt on CPU#%d, "
1745f62bae50SIngo Molnar 		"should never happen.\n", smp_processor_id());
1746f62bae50SIngo Molnar 	irq_exit();
1747f62bae50SIngo Molnar }
1748f62bae50SIngo Molnar 
1749f62bae50SIngo Molnar /*
1750f62bae50SIngo Molnar  * This interrupt should never happen with our APIC/SMP architecture
1751f62bae50SIngo Molnar  */
1752f62bae50SIngo Molnar void smp_error_interrupt(struct pt_regs *regs)
1753f62bae50SIngo Molnar {
1754f62bae50SIngo Molnar 	u32 v, v1;
1755f62bae50SIngo Molnar 
1756f62bae50SIngo Molnar 	exit_idle();
1757f62bae50SIngo Molnar 	irq_enter();
1758f62bae50SIngo Molnar 	/* First tickle the hardware, only then report what went on. -- REW */
1759f62bae50SIngo Molnar 	v = apic_read(APIC_ESR);
1760f62bae50SIngo Molnar 	apic_write(APIC_ESR, 0);
1761f62bae50SIngo Molnar 	v1 = apic_read(APIC_ESR);
1762f62bae50SIngo Molnar 	ack_APIC_irq();
1763f62bae50SIngo Molnar 	atomic_inc(&irq_err_count);
1764f62bae50SIngo Molnar 
1765f62bae50SIngo Molnar 	/*
1766f62bae50SIngo Molnar 	 * Here is what the APIC error bits mean:
1767f62bae50SIngo Molnar 	 * 0: Send CS error
1768f62bae50SIngo Molnar 	 * 1: Receive CS error
1769f62bae50SIngo Molnar 	 * 2: Send accept error
1770f62bae50SIngo Molnar 	 * 3: Receive accept error
1771f62bae50SIngo Molnar 	 * 4: Reserved
1772f62bae50SIngo Molnar 	 * 5: Send illegal vector
1773f62bae50SIngo Molnar 	 * 6: Received illegal vector
1774f62bae50SIngo Molnar 	 * 7: Illegal register address
1775f62bae50SIngo Molnar 	 */
1776f62bae50SIngo Molnar 	pr_debug("APIC error on CPU%d: %02x(%02x)\n",
1777f62bae50SIngo Molnar 		smp_processor_id(), v , v1);
1778f62bae50SIngo Molnar 	irq_exit();
1779f62bae50SIngo Molnar }
1780f62bae50SIngo Molnar 
1781f62bae50SIngo Molnar /**
1782f62bae50SIngo Molnar  * connect_bsp_APIC - attach the APIC to the interrupt system
1783f62bae50SIngo Molnar  */
1784f62bae50SIngo Molnar void __init connect_bsp_APIC(void)
1785f62bae50SIngo Molnar {
1786f62bae50SIngo Molnar #ifdef CONFIG_X86_32
1787f62bae50SIngo Molnar 	if (pic_mode) {
1788f62bae50SIngo Molnar 		/*
1789f62bae50SIngo Molnar 		 * Do not trust the local APIC being empty at bootup.
1790f62bae50SIngo Molnar 		 */
1791f62bae50SIngo Molnar 		clear_local_APIC();
1792f62bae50SIngo Molnar 		/*
1793f62bae50SIngo Molnar 		 * PIC mode, enable APIC mode in the IMCR, i.e.  connect BSP's
1794f62bae50SIngo Molnar 		 * local APIC to INT and NMI lines.
1795f62bae50SIngo Molnar 		 */
1796f62bae50SIngo Molnar 		apic_printk(APIC_VERBOSE, "leaving PIC mode, "
1797f62bae50SIngo Molnar 				"enabling APIC mode.\n");
1798c0eaa453SCyrill Gorcunov 		imcr_pic_to_apic();
1799f62bae50SIngo Molnar 	}
1800f62bae50SIngo Molnar #endif
1801f62bae50SIngo Molnar 	if (apic->enable_apic_mode)
1802f62bae50SIngo Molnar 		apic->enable_apic_mode();
1803f62bae50SIngo Molnar }
1804f62bae50SIngo Molnar 
1805f62bae50SIngo Molnar /**
1806f62bae50SIngo Molnar  * disconnect_bsp_APIC - detach the APIC from the interrupt system
1807f62bae50SIngo Molnar  * @virt_wire_setup:	indicates, whether virtual wire mode is selected
1808f62bae50SIngo Molnar  *
1809f62bae50SIngo Molnar  * Virtual wire mode is necessary to deliver legacy interrupts even when the
1810f62bae50SIngo Molnar  * APIC is disabled.
1811f62bae50SIngo Molnar  */
1812f62bae50SIngo Molnar void disconnect_bsp_APIC(int virt_wire_setup)
1813f62bae50SIngo Molnar {
1814f62bae50SIngo Molnar 	unsigned int value;
1815f62bae50SIngo Molnar 
1816f62bae50SIngo Molnar #ifdef CONFIG_X86_32
1817f62bae50SIngo Molnar 	if (pic_mode) {
1818f62bae50SIngo Molnar 		/*
1819f62bae50SIngo Molnar 		 * Put the board back into PIC mode (has an effect only on
1820f62bae50SIngo Molnar 		 * certain older boards).  Note that APIC interrupts, including
1821f62bae50SIngo Molnar 		 * IPIs, won't work beyond this point!  The only exception are
1822f62bae50SIngo Molnar 		 * INIT IPIs.
1823f62bae50SIngo Molnar 		 */
1824f62bae50SIngo Molnar 		apic_printk(APIC_VERBOSE, "disabling APIC mode, "
1825f62bae50SIngo Molnar 				"entering PIC mode.\n");
1826c0eaa453SCyrill Gorcunov 		imcr_apic_to_pic();
1827f62bae50SIngo Molnar 		return;
1828f62bae50SIngo Molnar 	}
1829f62bae50SIngo Molnar #endif
1830f62bae50SIngo Molnar 
1831f62bae50SIngo Molnar 	/* Go back to Virtual Wire compatibility mode */
1832f62bae50SIngo Molnar 
1833f62bae50SIngo Molnar 	/* For the spurious interrupt use vector F, and enable it */
1834f62bae50SIngo Molnar 	value = apic_read(APIC_SPIV);
1835f62bae50SIngo Molnar 	value &= ~APIC_VECTOR_MASK;
1836f62bae50SIngo Molnar 	value |= APIC_SPIV_APIC_ENABLED;
1837f62bae50SIngo Molnar 	value |= 0xf;
1838f62bae50SIngo Molnar 	apic_write(APIC_SPIV, value);
1839f62bae50SIngo Molnar 
1840f62bae50SIngo Molnar 	if (!virt_wire_setup) {
1841f62bae50SIngo Molnar 		/*
1842f62bae50SIngo Molnar 		 * For LVT0 make it edge triggered, active high,
1843f62bae50SIngo Molnar 		 * external and enabled
1844f62bae50SIngo Molnar 		 */
1845f62bae50SIngo Molnar 		value = apic_read(APIC_LVT0);
1846f62bae50SIngo Molnar 		value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
1847f62bae50SIngo Molnar 			APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
1848f62bae50SIngo Molnar 			APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
1849f62bae50SIngo Molnar 		value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
1850f62bae50SIngo Molnar 		value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_EXTINT);
1851f62bae50SIngo Molnar 		apic_write(APIC_LVT0, value);
1852f62bae50SIngo Molnar 	} else {
1853f62bae50SIngo Molnar 		/* Disable LVT0 */
1854f62bae50SIngo Molnar 		apic_write(APIC_LVT0, APIC_LVT_MASKED);
1855f62bae50SIngo Molnar 	}
1856f62bae50SIngo Molnar 
1857f62bae50SIngo Molnar 	/*
1858f62bae50SIngo Molnar 	 * For LVT1 make it edge triggered, active high,
1859f62bae50SIngo Molnar 	 * nmi and enabled
1860f62bae50SIngo Molnar 	 */
1861f62bae50SIngo Molnar 	value = apic_read(APIC_LVT1);
1862f62bae50SIngo Molnar 	value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
1863f62bae50SIngo Molnar 			APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
1864f62bae50SIngo Molnar 			APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
1865f62bae50SIngo Molnar 	value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
1866f62bae50SIngo Molnar 	value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_NMI);
1867f62bae50SIngo Molnar 	apic_write(APIC_LVT1, value);
1868f62bae50SIngo Molnar }
1869f62bae50SIngo Molnar 
1870f62bae50SIngo Molnar void __cpuinit generic_processor_info(int apicid, int version)
1871f62bae50SIngo Molnar {
1872f62bae50SIngo Molnar 	int cpu;
1873f62bae50SIngo Molnar 
1874f62bae50SIngo Molnar 	/*
1875f62bae50SIngo Molnar 	 * Validate version
1876f62bae50SIngo Molnar 	 */
1877f62bae50SIngo Molnar 	if (version == 0x0) {
1878f62bae50SIngo Molnar 		pr_warning("BIOS bug, APIC version is 0 for CPU#%d! "
1879f62bae50SIngo Molnar 			   "fixing up to 0x10. (tell your hw vendor)\n",
1880f62bae50SIngo Molnar 				version);
1881f62bae50SIngo Molnar 		version = 0x10;
1882f62bae50SIngo Molnar 	}
1883f62bae50SIngo Molnar 	apic_version[apicid] = version;
1884f62bae50SIngo Molnar 
1885f62bae50SIngo Molnar 	if (num_processors >= nr_cpu_ids) {
1886f62bae50SIngo Molnar 		int max = nr_cpu_ids;
1887f62bae50SIngo Molnar 		int thiscpu = max + disabled_cpus;
1888f62bae50SIngo Molnar 
1889f62bae50SIngo Molnar 		pr_warning(
1890f62bae50SIngo Molnar 			"ACPI: NR_CPUS/possible_cpus limit of %i reached."
1891f62bae50SIngo Molnar 			"  Processor %d/0x%x ignored.\n", max, thiscpu, apicid);
1892f62bae50SIngo Molnar 
1893f62bae50SIngo Molnar 		disabled_cpus++;
1894f62bae50SIngo Molnar 		return;
1895f62bae50SIngo Molnar 	}
1896f62bae50SIngo Molnar 
1897f62bae50SIngo Molnar 	num_processors++;
1898f62bae50SIngo Molnar 	cpu = cpumask_next_zero(-1, cpu_present_mask);
1899f62bae50SIngo Molnar 
1900f62bae50SIngo Molnar 	if (version != apic_version[boot_cpu_physical_apicid])
1901f62bae50SIngo Molnar 		WARN_ONCE(1,
1902f62bae50SIngo Molnar 			"ACPI: apic version mismatch, bootcpu: %x cpu %d: %x\n",
1903f62bae50SIngo Molnar 			apic_version[boot_cpu_physical_apicid], cpu, version);
1904f62bae50SIngo Molnar 
1905f62bae50SIngo Molnar 	physid_set(apicid, phys_cpu_present_map);
1906f62bae50SIngo Molnar 	if (apicid == boot_cpu_physical_apicid) {
1907f62bae50SIngo Molnar 		/*
1908f62bae50SIngo Molnar 		 * x86_bios_cpu_apicid is required to have processors listed
1909f62bae50SIngo Molnar 		 * in same order as logical cpu numbers. Hence the first
1910f62bae50SIngo Molnar 		 * entry is BSP, and so on.
1911f62bae50SIngo Molnar 		 */
1912f62bae50SIngo Molnar 		cpu = 0;
1913f62bae50SIngo Molnar 	}
1914f62bae50SIngo Molnar 	if (apicid > max_physical_apicid)
1915f62bae50SIngo Molnar 		max_physical_apicid = apicid;
1916f62bae50SIngo Molnar 
1917f62bae50SIngo Molnar #ifdef CONFIG_X86_32
1918f62bae50SIngo Molnar 	switch (boot_cpu_data.x86_vendor) {
1919f62bae50SIngo Molnar 	case X86_VENDOR_INTEL:
19202fbd07a5SSuresh Siddha 		if (num_processors > 8)
1921f62bae50SIngo Molnar 			def_to_bigsmp = 1;
19222fbd07a5SSuresh Siddha 		break;
19232fbd07a5SSuresh Siddha 	case X86_VENDOR_AMD:
19242fbd07a5SSuresh Siddha 		if (max_physical_apicid >= 8)
19252fbd07a5SSuresh Siddha 			def_to_bigsmp = 1;
1926f62bae50SIngo Molnar 	}
1927f62bae50SIngo Molnar #endif
1928f62bae50SIngo Molnar 
1929f62bae50SIngo Molnar #if defined(CONFIG_SMP) || defined(CONFIG_X86_64)
1930f62bae50SIngo Molnar 	early_per_cpu(x86_cpu_to_apicid, cpu) = apicid;
1931f62bae50SIngo Molnar 	early_per_cpu(x86_bios_cpu_apicid, cpu) = apicid;
1932f62bae50SIngo Molnar #endif
1933f62bae50SIngo Molnar 
1934f62bae50SIngo Molnar 	set_cpu_possible(cpu, true);
1935f62bae50SIngo Molnar 	set_cpu_present(cpu, true);
1936f62bae50SIngo Molnar }
1937f62bae50SIngo Molnar 
1938f62bae50SIngo Molnar int hard_smp_processor_id(void)
1939f62bae50SIngo Molnar {
1940f62bae50SIngo Molnar 	return read_apic_id();
1941f62bae50SIngo Molnar }
1942f62bae50SIngo Molnar 
1943f62bae50SIngo Molnar void default_init_apic_ldr(void)
1944f62bae50SIngo Molnar {
1945f62bae50SIngo Molnar 	unsigned long val;
1946f62bae50SIngo Molnar 
1947f62bae50SIngo Molnar 	apic_write(APIC_DFR, APIC_DFR_VALUE);
1948f62bae50SIngo Molnar 	val = apic_read(APIC_LDR) & ~APIC_LDR_MASK;
1949f62bae50SIngo Molnar 	val |= SET_APIC_LOGICAL_ID(1UL << smp_processor_id());
1950f62bae50SIngo Molnar 	apic_write(APIC_LDR, val);
1951f62bae50SIngo Molnar }
1952f62bae50SIngo Molnar 
1953f62bae50SIngo Molnar #ifdef CONFIG_X86_32
1954f62bae50SIngo Molnar int default_apicid_to_node(int logical_apicid)
1955f62bae50SIngo Molnar {
1956f62bae50SIngo Molnar #ifdef CONFIG_SMP
1957f62bae50SIngo Molnar 	return apicid_2_node[hard_smp_processor_id()];
1958f62bae50SIngo Molnar #else
1959f62bae50SIngo Molnar 	return 0;
1960f62bae50SIngo Molnar #endif
1961f62bae50SIngo Molnar }
1962f62bae50SIngo Molnar #endif
1963f62bae50SIngo Molnar 
1964f62bae50SIngo Molnar /*
1965f62bae50SIngo Molnar  * Power management
1966f62bae50SIngo Molnar  */
1967f62bae50SIngo Molnar #ifdef CONFIG_PM
1968f62bae50SIngo Molnar 
1969f62bae50SIngo Molnar static struct {
1970f62bae50SIngo Molnar 	/*
1971f62bae50SIngo Molnar 	 * 'active' is true if the local APIC was enabled by us and
1972f62bae50SIngo Molnar 	 * not the BIOS; this signifies that we are also responsible
1973f62bae50SIngo Molnar 	 * for disabling it before entering apm/acpi suspend
1974f62bae50SIngo Molnar 	 */
1975f62bae50SIngo Molnar 	int active;
1976f62bae50SIngo Molnar 	/* r/w apic fields */
1977f62bae50SIngo Molnar 	unsigned int apic_id;
1978f62bae50SIngo Molnar 	unsigned int apic_taskpri;
1979f62bae50SIngo Molnar 	unsigned int apic_ldr;
1980f62bae50SIngo Molnar 	unsigned int apic_dfr;
1981f62bae50SIngo Molnar 	unsigned int apic_spiv;
1982f62bae50SIngo Molnar 	unsigned int apic_lvtt;
1983f62bae50SIngo Molnar 	unsigned int apic_lvtpc;
1984f62bae50SIngo Molnar 	unsigned int apic_lvt0;
1985f62bae50SIngo Molnar 	unsigned int apic_lvt1;
1986f62bae50SIngo Molnar 	unsigned int apic_lvterr;
1987f62bae50SIngo Molnar 	unsigned int apic_tmict;
1988f62bae50SIngo Molnar 	unsigned int apic_tdcr;
1989f62bae50SIngo Molnar 	unsigned int apic_thmr;
1990f62bae50SIngo Molnar } apic_pm_state;
1991f62bae50SIngo Molnar 
1992f62bae50SIngo Molnar static int lapic_suspend(struct sys_device *dev, pm_message_t state)
1993f62bae50SIngo Molnar {
1994f62bae50SIngo Molnar 	unsigned long flags;
1995f62bae50SIngo Molnar 	int maxlvt;
1996f62bae50SIngo Molnar 
1997f62bae50SIngo Molnar 	if (!apic_pm_state.active)
1998f62bae50SIngo Molnar 		return 0;
1999f62bae50SIngo Molnar 
2000f62bae50SIngo Molnar 	maxlvt = lapic_get_maxlvt();
2001f62bae50SIngo Molnar 
2002f62bae50SIngo Molnar 	apic_pm_state.apic_id = apic_read(APIC_ID);
2003f62bae50SIngo Molnar 	apic_pm_state.apic_taskpri = apic_read(APIC_TASKPRI);
2004f62bae50SIngo Molnar 	apic_pm_state.apic_ldr = apic_read(APIC_LDR);
2005f62bae50SIngo Molnar 	apic_pm_state.apic_dfr = apic_read(APIC_DFR);
2006f62bae50SIngo Molnar 	apic_pm_state.apic_spiv = apic_read(APIC_SPIV);
2007f62bae50SIngo Molnar 	apic_pm_state.apic_lvtt = apic_read(APIC_LVTT);
2008f62bae50SIngo Molnar 	if (maxlvt >= 4)
2009f62bae50SIngo Molnar 		apic_pm_state.apic_lvtpc = apic_read(APIC_LVTPC);
2010f62bae50SIngo Molnar 	apic_pm_state.apic_lvt0 = apic_read(APIC_LVT0);
2011f62bae50SIngo Molnar 	apic_pm_state.apic_lvt1 = apic_read(APIC_LVT1);
2012f62bae50SIngo Molnar 	apic_pm_state.apic_lvterr = apic_read(APIC_LVTERR);
2013f62bae50SIngo Molnar 	apic_pm_state.apic_tmict = apic_read(APIC_TMICT);
2014f62bae50SIngo Molnar 	apic_pm_state.apic_tdcr = apic_read(APIC_TDCR);
20154efc0670SAndi Kleen #ifdef CONFIG_X86_THERMAL_VECTOR
2016f62bae50SIngo Molnar 	if (maxlvt >= 5)
2017f62bae50SIngo Molnar 		apic_pm_state.apic_thmr = apic_read(APIC_LVTTHMR);
2018f62bae50SIngo Molnar #endif
2019f62bae50SIngo Molnar 
2020f62bae50SIngo Molnar 	local_irq_save(flags);
2021f62bae50SIngo Molnar 	disable_local_APIC();
2022fc1edaf9SSuresh Siddha 
2023b24696bcSFenghua Yu 	if (intr_remapping_enabled)
2024b24696bcSFenghua Yu 		disable_intr_remapping();
2025fc1edaf9SSuresh Siddha 
2026f62bae50SIngo Molnar 	local_irq_restore(flags);
2027f62bae50SIngo Molnar 	return 0;
2028f62bae50SIngo Molnar }
2029f62bae50SIngo Molnar 
2030f62bae50SIngo Molnar static int lapic_resume(struct sys_device *dev)
2031f62bae50SIngo Molnar {
2032f62bae50SIngo Molnar 	unsigned int l, h;
2033f62bae50SIngo Molnar 	unsigned long flags;
2034f62bae50SIngo Molnar 	int maxlvt;
20353d58829bSJiri Slaby 	int ret = 0;
2036b24696bcSFenghua Yu 	struct IO_APIC_route_entry **ioapic_entries = NULL;
2037b24696bcSFenghua Yu 
2038f62bae50SIngo Molnar 	if (!apic_pm_state.active)
2039f62bae50SIngo Molnar 		return 0;
2040f62bae50SIngo Molnar 
2041b24696bcSFenghua Yu 	local_irq_save(flags);
20429a2755c3SWeidong Han 	if (intr_remapping_enabled) {
2043b24696bcSFenghua Yu 		ioapic_entries = alloc_ioapic_entries();
2044b24696bcSFenghua Yu 		if (!ioapic_entries) {
2045b24696bcSFenghua Yu 			WARN(1, "Alloc ioapic_entries in lapic resume failed.");
20463d58829bSJiri Slaby 			ret = -ENOMEM;
20473d58829bSJiri Slaby 			goto restore;
2048b24696bcSFenghua Yu 		}
2049b24696bcSFenghua Yu 
2050b24696bcSFenghua Yu 		ret = save_IO_APIC_setup(ioapic_entries);
2051b24696bcSFenghua Yu 		if (ret) {
2052b24696bcSFenghua Yu 			WARN(1, "Saving IO-APIC state failed: %d\n", ret);
2053b24696bcSFenghua Yu 			free_ioapic_entries(ioapic_entries);
20543d58829bSJiri Slaby 			goto restore;
2055b24696bcSFenghua Yu 		}
2056b24696bcSFenghua Yu 
2057b24696bcSFenghua Yu 		mask_IO_APIC_setup(ioapic_entries);
2058b24696bcSFenghua Yu 		mask_8259A();
2059b24696bcSFenghua Yu 	}
2060f62bae50SIngo Molnar 
2061fc1edaf9SSuresh Siddha 	if (x2apic_mode)
2062f62bae50SIngo Molnar 		enable_x2apic();
2063cf6567feSSuresh Siddha 	else {
2064f62bae50SIngo Molnar 		/*
2065f62bae50SIngo Molnar 		 * Make sure the APICBASE points to the right address
2066f62bae50SIngo Molnar 		 *
2067f62bae50SIngo Molnar 		 * FIXME! This will be wrong if we ever support suspend on
2068f62bae50SIngo Molnar 		 * SMP! We'll need to do this as part of the CPU restore!
2069f62bae50SIngo Molnar 		 */
2070f62bae50SIngo Molnar 		rdmsr(MSR_IA32_APICBASE, l, h);
2071f62bae50SIngo Molnar 		l &= ~MSR_IA32_APICBASE_BASE;
2072f62bae50SIngo Molnar 		l |= MSR_IA32_APICBASE_ENABLE | mp_lapic_addr;
2073f62bae50SIngo Molnar 		wrmsr(MSR_IA32_APICBASE, l, h);
2074f62bae50SIngo Molnar 	}
2075f62bae50SIngo Molnar 
2076b24696bcSFenghua Yu 	maxlvt = lapic_get_maxlvt();
2077f62bae50SIngo Molnar 	apic_write(APIC_LVTERR, ERROR_APIC_VECTOR | APIC_LVT_MASKED);
2078f62bae50SIngo Molnar 	apic_write(APIC_ID, apic_pm_state.apic_id);
2079f62bae50SIngo Molnar 	apic_write(APIC_DFR, apic_pm_state.apic_dfr);
2080f62bae50SIngo Molnar 	apic_write(APIC_LDR, apic_pm_state.apic_ldr);
2081f62bae50SIngo Molnar 	apic_write(APIC_TASKPRI, apic_pm_state.apic_taskpri);
2082f62bae50SIngo Molnar 	apic_write(APIC_SPIV, apic_pm_state.apic_spiv);
2083f62bae50SIngo Molnar 	apic_write(APIC_LVT0, apic_pm_state.apic_lvt0);
2084f62bae50SIngo Molnar 	apic_write(APIC_LVT1, apic_pm_state.apic_lvt1);
2085f62bae50SIngo Molnar #if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL)
2086f62bae50SIngo Molnar 	if (maxlvt >= 5)
2087f62bae50SIngo Molnar 		apic_write(APIC_LVTTHMR, apic_pm_state.apic_thmr);
2088f62bae50SIngo Molnar #endif
2089f62bae50SIngo Molnar 	if (maxlvt >= 4)
2090f62bae50SIngo Molnar 		apic_write(APIC_LVTPC, apic_pm_state.apic_lvtpc);
2091f62bae50SIngo Molnar 	apic_write(APIC_LVTT, apic_pm_state.apic_lvtt);
2092f62bae50SIngo Molnar 	apic_write(APIC_TDCR, apic_pm_state.apic_tdcr);
2093f62bae50SIngo Molnar 	apic_write(APIC_TMICT, apic_pm_state.apic_tmict);
2094f62bae50SIngo Molnar 	apic_write(APIC_ESR, 0);
2095f62bae50SIngo Molnar 	apic_read(APIC_ESR);
2096f62bae50SIngo Molnar 	apic_write(APIC_LVTERR, apic_pm_state.apic_lvterr);
2097f62bae50SIngo Molnar 	apic_write(APIC_ESR, 0);
2098f62bae50SIngo Molnar 	apic_read(APIC_ESR);
2099f62bae50SIngo Molnar 
21009a2755c3SWeidong Han 	if (intr_remapping_enabled) {
2101fc1edaf9SSuresh Siddha 		reenable_intr_remapping(x2apic_mode);
2102b24696bcSFenghua Yu 		unmask_8259A();
2103b24696bcSFenghua Yu 		restore_IO_APIC_setup(ioapic_entries);
2104b24696bcSFenghua Yu 		free_ioapic_entries(ioapic_entries);
2105b24696bcSFenghua Yu 	}
21063d58829bSJiri Slaby restore:
2107f62bae50SIngo Molnar 	local_irq_restore(flags);
2108f62bae50SIngo Molnar 
21093d58829bSJiri Slaby 	return ret;
2110f62bae50SIngo Molnar }
2111f62bae50SIngo Molnar 
2112f62bae50SIngo Molnar /*
2113f62bae50SIngo Molnar  * This device has no shutdown method - fully functioning local APICs
2114f62bae50SIngo Molnar  * are needed on every CPU up until machine_halt/restart/poweroff.
2115f62bae50SIngo Molnar  */
2116f62bae50SIngo Molnar 
2117f62bae50SIngo Molnar static struct sysdev_class lapic_sysclass = {
2118f62bae50SIngo Molnar 	.name		= "lapic",
2119f62bae50SIngo Molnar 	.resume		= lapic_resume,
2120f62bae50SIngo Molnar 	.suspend	= lapic_suspend,
2121f62bae50SIngo Molnar };
2122f62bae50SIngo Molnar 
2123f62bae50SIngo Molnar static struct sys_device device_lapic = {
2124f62bae50SIngo Molnar 	.id	= 0,
2125f62bae50SIngo Molnar 	.cls	= &lapic_sysclass,
2126f62bae50SIngo Molnar };
2127f62bae50SIngo Molnar 
2128f62bae50SIngo Molnar static void __cpuinit apic_pm_activate(void)
2129f62bae50SIngo Molnar {
2130f62bae50SIngo Molnar 	apic_pm_state.active = 1;
2131f62bae50SIngo Molnar }
2132f62bae50SIngo Molnar 
2133f62bae50SIngo Molnar static int __init init_lapic_sysfs(void)
2134f62bae50SIngo Molnar {
2135f62bae50SIngo Molnar 	int error;
2136f62bae50SIngo Molnar 
2137f62bae50SIngo Molnar 	if (!cpu_has_apic)
2138f62bae50SIngo Molnar 		return 0;
2139f62bae50SIngo Molnar 	/* XXX: remove suspend/resume procs if !apic_pm_state.active? */
2140f62bae50SIngo Molnar 
2141f62bae50SIngo Molnar 	error = sysdev_class_register(&lapic_sysclass);
2142f62bae50SIngo Molnar 	if (!error)
2143f62bae50SIngo Molnar 		error = sysdev_register(&device_lapic);
2144f62bae50SIngo Molnar 	return error;
2145f62bae50SIngo Molnar }
2146b24696bcSFenghua Yu 
2147b24696bcSFenghua Yu /* local apic needs to resume before other devices access its registers. */
2148b24696bcSFenghua Yu core_initcall(init_lapic_sysfs);
2149f62bae50SIngo Molnar 
2150f62bae50SIngo Molnar #else	/* CONFIG_PM */
2151f62bae50SIngo Molnar 
2152f62bae50SIngo Molnar static void apic_pm_activate(void) { }
2153f62bae50SIngo Molnar 
2154f62bae50SIngo Molnar #endif	/* CONFIG_PM */
2155f62bae50SIngo Molnar 
2156f62bae50SIngo Molnar #ifdef CONFIG_X86_64
2157e0e42142SYinghai Lu 
2158e0e42142SYinghai Lu static int __cpuinit apic_cluster_num(void)
2159f62bae50SIngo Molnar {
2160f62bae50SIngo Molnar 	int i, clusters, zeros;
2161f62bae50SIngo Molnar 	unsigned id;
2162f62bae50SIngo Molnar 	u16 *bios_cpu_apicid;
2163f62bae50SIngo Molnar 	DECLARE_BITMAP(clustermap, NUM_APIC_CLUSTERS);
2164f62bae50SIngo Molnar 
2165f62bae50SIngo Molnar 	bios_cpu_apicid = early_per_cpu_ptr(x86_bios_cpu_apicid);
2166f62bae50SIngo Molnar 	bitmap_zero(clustermap, NUM_APIC_CLUSTERS);
2167f62bae50SIngo Molnar 
2168f62bae50SIngo Molnar 	for (i = 0; i < nr_cpu_ids; i++) {
2169f62bae50SIngo Molnar 		/* are we being called early in kernel startup? */
2170f62bae50SIngo Molnar 		if (bios_cpu_apicid) {
2171f62bae50SIngo Molnar 			id = bios_cpu_apicid[i];
2172f62bae50SIngo Molnar 		} else if (i < nr_cpu_ids) {
2173f62bae50SIngo Molnar 			if (cpu_present(i))
2174f62bae50SIngo Molnar 				id = per_cpu(x86_bios_cpu_apicid, i);
2175f62bae50SIngo Molnar 			else
2176f62bae50SIngo Molnar 				continue;
2177f62bae50SIngo Molnar 		} else
2178f62bae50SIngo Molnar 			break;
2179f62bae50SIngo Molnar 
2180f62bae50SIngo Molnar 		if (id != BAD_APICID)
2181f62bae50SIngo Molnar 			__set_bit(APIC_CLUSTERID(id), clustermap);
2182f62bae50SIngo Molnar 	}
2183f62bae50SIngo Molnar 
2184f62bae50SIngo Molnar 	/* Problem:  Partially populated chassis may not have CPUs in some of
2185f62bae50SIngo Molnar 	 * the APIC clusters they have been allocated.  Only present CPUs have
2186f62bae50SIngo Molnar 	 * x86_bios_cpu_apicid entries, thus causing zeroes in the bitmap.
2187f62bae50SIngo Molnar 	 * Since clusters are allocated sequentially, count zeros only if
2188f62bae50SIngo Molnar 	 * they are bounded by ones.
2189f62bae50SIngo Molnar 	 */
2190f62bae50SIngo Molnar 	clusters = 0;
2191f62bae50SIngo Molnar 	zeros = 0;
2192f62bae50SIngo Molnar 	for (i = 0; i < NUM_APIC_CLUSTERS; i++) {
2193f62bae50SIngo Molnar 		if (test_bit(i, clustermap)) {
2194f62bae50SIngo Molnar 			clusters += 1 + zeros;
2195f62bae50SIngo Molnar 			zeros = 0;
2196f62bae50SIngo Molnar 		} else
2197f62bae50SIngo Molnar 			++zeros;
2198f62bae50SIngo Molnar 	}
2199f62bae50SIngo Molnar 
2200e0e42142SYinghai Lu 	return clusters;
2201e0e42142SYinghai Lu }
2202e0e42142SYinghai Lu 
2203e0e42142SYinghai Lu static int __cpuinitdata multi_checked;
2204e0e42142SYinghai Lu static int __cpuinitdata multi;
2205e0e42142SYinghai Lu 
2206e0e42142SYinghai Lu static int __cpuinit set_multi(const struct dmi_system_id *d)
2207e0e42142SYinghai Lu {
2208e0e42142SYinghai Lu 	if (multi)
2209e0e42142SYinghai Lu 		return 0;
22106f0aced6SCyrill Gorcunov 	pr_info("APIC: %s detected, Multi Chassis\n", d->ident);
2211e0e42142SYinghai Lu 	multi = 1;
2212e0e42142SYinghai Lu 	return 0;
2213e0e42142SYinghai Lu }
2214e0e42142SYinghai Lu 
2215e0e42142SYinghai Lu static const __cpuinitconst struct dmi_system_id multi_dmi_table[] = {
2216e0e42142SYinghai Lu 	{
2217e0e42142SYinghai Lu 		.callback = set_multi,
2218e0e42142SYinghai Lu 		.ident = "IBM System Summit2",
2219e0e42142SYinghai Lu 		.matches = {
2220e0e42142SYinghai Lu 			DMI_MATCH(DMI_SYS_VENDOR, "IBM"),
2221e0e42142SYinghai Lu 			DMI_MATCH(DMI_PRODUCT_NAME, "Summit2"),
2222e0e42142SYinghai Lu 		},
2223e0e42142SYinghai Lu 	},
2224e0e42142SYinghai Lu 	{}
2225e0e42142SYinghai Lu };
2226e0e42142SYinghai Lu 
2227e0e42142SYinghai Lu static void __cpuinit dmi_check_multi(void)
2228e0e42142SYinghai Lu {
2229e0e42142SYinghai Lu 	if (multi_checked)
2230e0e42142SYinghai Lu 		return;
2231e0e42142SYinghai Lu 
2232e0e42142SYinghai Lu 	dmi_check_system(multi_dmi_table);
2233e0e42142SYinghai Lu 	multi_checked = 1;
2234e0e42142SYinghai Lu }
2235f62bae50SIngo Molnar 
2236f62bae50SIngo Molnar /*
2237e0e42142SYinghai Lu  * apic_is_clustered_box() -- Check if we can expect good TSC
2238e0e42142SYinghai Lu  *
2239e0e42142SYinghai Lu  * Thus far, the major user of this is IBM's Summit2 series:
2240e0e42142SYinghai Lu  * Clustered boxes may have unsynced TSC problems if they are
2241e0e42142SYinghai Lu  * multi-chassis.
2242e0e42142SYinghai Lu  * Use DMI to check them
2243f62bae50SIngo Molnar  */
2244e0e42142SYinghai Lu __cpuinit int apic_is_clustered_box(void)
2245e0e42142SYinghai Lu {
2246e0e42142SYinghai Lu 	dmi_check_multi();
2247e0e42142SYinghai Lu 	if (multi)
2248e0e42142SYinghai Lu 		return 1;
2249e0e42142SYinghai Lu 
2250e0e42142SYinghai Lu 	if (!is_vsmp_box())
2251e0e42142SYinghai Lu 		return 0;
2252e0e42142SYinghai Lu 
2253e0e42142SYinghai Lu 	/*
2254e0e42142SYinghai Lu 	 * ScaleMP vSMPowered boxes have one cluster per board and TSCs are
2255e0e42142SYinghai Lu 	 * not guaranteed to be synced between boards
2256e0e42142SYinghai Lu 	 */
2257e0e42142SYinghai Lu 	if (apic_cluster_num() > 1)
2258e0e42142SYinghai Lu 		return 1;
2259e0e42142SYinghai Lu 
2260e0e42142SYinghai Lu 	return 0;
2261f62bae50SIngo Molnar }
2262f62bae50SIngo Molnar #endif
2263f62bae50SIngo Molnar 
2264f62bae50SIngo Molnar /*
2265f62bae50SIngo Molnar  * APIC command line parameters
2266f62bae50SIngo Molnar  */
2267f62bae50SIngo Molnar static int __init setup_disableapic(char *arg)
2268f62bae50SIngo Molnar {
2269f62bae50SIngo Molnar 	disable_apic = 1;
2270f62bae50SIngo Molnar 	setup_clear_cpu_cap(X86_FEATURE_APIC);
2271f62bae50SIngo Molnar 	return 0;
2272f62bae50SIngo Molnar }
2273f62bae50SIngo Molnar early_param("disableapic", setup_disableapic);
2274f62bae50SIngo Molnar 
2275f62bae50SIngo Molnar /* same as disableapic, for compatibility */
2276f62bae50SIngo Molnar static int __init setup_nolapic(char *arg)
2277f62bae50SIngo Molnar {
2278f62bae50SIngo Molnar 	return setup_disableapic(arg);
2279f62bae50SIngo Molnar }
2280f62bae50SIngo Molnar early_param("nolapic", setup_nolapic);
2281f62bae50SIngo Molnar 
2282f62bae50SIngo Molnar static int __init parse_lapic_timer_c2_ok(char *arg)
2283f62bae50SIngo Molnar {
2284f62bae50SIngo Molnar 	local_apic_timer_c2_ok = 1;
2285f62bae50SIngo Molnar 	return 0;
2286f62bae50SIngo Molnar }
2287f62bae50SIngo Molnar early_param("lapic_timer_c2_ok", parse_lapic_timer_c2_ok);
2288f62bae50SIngo Molnar 
2289f62bae50SIngo Molnar static int __init parse_disable_apic_timer(char *arg)
2290f62bae50SIngo Molnar {
2291f62bae50SIngo Molnar 	disable_apic_timer = 1;
2292f62bae50SIngo Molnar 	return 0;
2293f62bae50SIngo Molnar }
2294f62bae50SIngo Molnar early_param("noapictimer", parse_disable_apic_timer);
2295f62bae50SIngo Molnar 
2296f62bae50SIngo Molnar static int __init parse_nolapic_timer(char *arg)
2297f62bae50SIngo Molnar {
2298f62bae50SIngo Molnar 	disable_apic_timer = 1;
2299f62bae50SIngo Molnar 	return 0;
2300f62bae50SIngo Molnar }
2301f62bae50SIngo Molnar early_param("nolapic_timer", parse_nolapic_timer);
2302f62bae50SIngo Molnar 
2303f62bae50SIngo Molnar static int __init apic_set_verbosity(char *arg)
2304f62bae50SIngo Molnar {
2305f62bae50SIngo Molnar 	if (!arg)  {
2306f62bae50SIngo Molnar #ifdef CONFIG_X86_64
2307f62bae50SIngo Molnar 		skip_ioapic_setup = 0;
2308f62bae50SIngo Molnar 		return 0;
2309f62bae50SIngo Molnar #endif
2310f62bae50SIngo Molnar 		return -EINVAL;
2311f62bae50SIngo Molnar 	}
2312f62bae50SIngo Molnar 
2313f62bae50SIngo Molnar 	if (strcmp("debug", arg) == 0)
2314f62bae50SIngo Molnar 		apic_verbosity = APIC_DEBUG;
2315f62bae50SIngo Molnar 	else if (strcmp("verbose", arg) == 0)
2316f62bae50SIngo Molnar 		apic_verbosity = APIC_VERBOSE;
2317f62bae50SIngo Molnar 	else {
2318f62bae50SIngo Molnar 		pr_warning("APIC Verbosity level %s not recognised"
2319f62bae50SIngo Molnar 			" use apic=verbose or apic=debug\n", arg);
2320f62bae50SIngo Molnar 		return -EINVAL;
2321f62bae50SIngo Molnar 	}
2322f62bae50SIngo Molnar 
2323f62bae50SIngo Molnar 	return 0;
2324f62bae50SIngo Molnar }
2325f62bae50SIngo Molnar early_param("apic", apic_set_verbosity);
2326f62bae50SIngo Molnar 
2327f62bae50SIngo Molnar static int __init lapic_insert_resource(void)
2328f62bae50SIngo Molnar {
2329f62bae50SIngo Molnar 	if (!apic_phys)
2330f62bae50SIngo Molnar 		return -1;
2331f62bae50SIngo Molnar 
2332f62bae50SIngo Molnar 	/* Put local APIC into the resource map. */
2333f62bae50SIngo Molnar 	lapic_resource.start = apic_phys;
2334f62bae50SIngo Molnar 	lapic_resource.end = lapic_resource.start + PAGE_SIZE - 1;
2335f62bae50SIngo Molnar 	insert_resource(&iomem_resource, &lapic_resource);
2336f62bae50SIngo Molnar 
2337f62bae50SIngo Molnar 	return 0;
2338f62bae50SIngo Molnar }
2339f62bae50SIngo Molnar 
2340f62bae50SIngo Molnar /*
2341f62bae50SIngo Molnar  * need call insert after e820_reserve_resources()
2342f62bae50SIngo Molnar  * that is using request_resource
2343f62bae50SIngo Molnar  */
2344f62bae50SIngo Molnar late_initcall(lapic_insert_resource);
2345