xref: /openbmc/linux/arch/x86/kernel/apic/apic.c (revision 41750d31)
1f62bae50SIngo Molnar /*
2f62bae50SIngo Molnar  *	Local APIC handling, local APIC timers
3f62bae50SIngo Molnar  *
4f62bae50SIngo Molnar  *	(c) 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
5f62bae50SIngo Molnar  *
6f62bae50SIngo Molnar  *	Fixes
7f62bae50SIngo Molnar  *	Maciej W. Rozycki	:	Bits for genuine 82489DX APICs;
8f62bae50SIngo Molnar  *					thanks to Eric Gilmore
9f62bae50SIngo Molnar  *					and Rolf G. Tews
10f62bae50SIngo Molnar  *					for testing these extensively.
11f62bae50SIngo Molnar  *	Maciej W. Rozycki	:	Various updates and fixes.
12f62bae50SIngo Molnar  *	Mikael Pettersson	:	Power Management for UP-APIC.
13f62bae50SIngo Molnar  *	Pavel Machek and
14f62bae50SIngo Molnar  *	Mikael Pettersson	:	PM converted to driver model.
15f62bae50SIngo Molnar  */
16f62bae50SIngo Molnar 
17cdd6c482SIngo Molnar #include <linux/perf_event.h>
18f62bae50SIngo Molnar #include <linux/kernel_stat.h>
19f62bae50SIngo Molnar #include <linux/mc146818rtc.h>
20f62bae50SIngo Molnar #include <linux/acpi_pmtmr.h>
21f62bae50SIngo Molnar #include <linux/clockchips.h>
22f62bae50SIngo Molnar #include <linux/interrupt.h>
23f62bae50SIngo Molnar #include <linux/bootmem.h>
24f62bae50SIngo Molnar #include <linux/ftrace.h>
25f62bae50SIngo Molnar #include <linux/ioport.h>
26f62bae50SIngo Molnar #include <linux/module.h>
27f3c6ea1bSRafael J. Wysocki #include <linux/syscore_ops.h>
28f62bae50SIngo Molnar #include <linux/delay.h>
29f62bae50SIngo Molnar #include <linux/timex.h>
30334955efSRalf Baechle #include <linux/i8253.h>
31f62bae50SIngo Molnar #include <linux/dmar.h>
32f62bae50SIngo Molnar #include <linux/init.h>
33f62bae50SIngo Molnar #include <linux/cpu.h>
34f62bae50SIngo Molnar #include <linux/dmi.h>
35f62bae50SIngo Molnar #include <linux/smp.h>
36f62bae50SIngo Molnar #include <linux/mm.h>
37f62bae50SIngo Molnar 
38cdd6c482SIngo Molnar #include <asm/perf_event.h>
39736decacSThomas Gleixner #include <asm/x86_init.h>
40f62bae50SIngo Molnar #include <asm/pgalloc.h>
4160063497SArun Sharma #include <linux/atomic.h>
42f62bae50SIngo Molnar #include <asm/mpspec.h>
43f62bae50SIngo Molnar #include <asm/i8259.h>
44f62bae50SIngo Molnar #include <asm/proto.h>
45f62bae50SIngo Molnar #include <asm/apic.h>
467167d08eSHenrik Kretzschmar #include <asm/io_apic.h>
47f62bae50SIngo Molnar #include <asm/desc.h>
48f62bae50SIngo Molnar #include <asm/hpet.h>
49f62bae50SIngo Molnar #include <asm/idle.h>
50f62bae50SIngo Molnar #include <asm/mtrr.h>
5116f871bcSRalf Baechle #include <asm/time.h>
52f62bae50SIngo Molnar #include <asm/smp.h>
53638bee71SH. Peter Anvin #include <asm/mce.h>
548c3ba8d0SKerstin Jonsson #include <asm/tsc.h>
552904ed8dSSheng Yang #include <asm/hypervisor.h>
56f62bae50SIngo Molnar 
57f62bae50SIngo Molnar unsigned int num_processors;
58f62bae50SIngo Molnar 
59f62bae50SIngo Molnar unsigned disabled_cpus __cpuinitdata;
60f62bae50SIngo Molnar 
61f62bae50SIngo Molnar /* Processor that is doing the boot up */
62f62bae50SIngo Molnar unsigned int boot_cpu_physical_apicid = -1U;
63f62bae50SIngo Molnar 
64f62bae50SIngo Molnar /*
65f62bae50SIngo Molnar  * The highest APIC ID seen during enumeration.
66f62bae50SIngo Molnar  */
67f62bae50SIngo Molnar unsigned int max_physical_apicid;
68f62bae50SIngo Molnar 
69f62bae50SIngo Molnar /*
70f62bae50SIngo Molnar  * Bitmask of physically existing CPUs:
71f62bae50SIngo Molnar  */
72f62bae50SIngo Molnar physid_mask_t phys_cpu_present_map;
73f62bae50SIngo Molnar 
74f62bae50SIngo Molnar /*
75f62bae50SIngo Molnar  * Map cpu index to physical APIC ID
76f62bae50SIngo Molnar  */
77f62bae50SIngo Molnar DEFINE_EARLY_PER_CPU(u16, x86_cpu_to_apicid, BAD_APICID);
78f62bae50SIngo Molnar DEFINE_EARLY_PER_CPU(u16, x86_bios_cpu_apicid, BAD_APICID);
79f62bae50SIngo Molnar EXPORT_EARLY_PER_CPU_SYMBOL(x86_cpu_to_apicid);
80f62bae50SIngo Molnar EXPORT_EARLY_PER_CPU_SYMBOL(x86_bios_cpu_apicid);
81f62bae50SIngo Molnar 
82f62bae50SIngo Molnar #ifdef CONFIG_X86_32
834c321ff8STejun Heo 
844c321ff8STejun Heo /*
854c321ff8STejun Heo  * On x86_32, the mapping between cpu and logical apicid may vary
864c321ff8STejun Heo  * depending on apic in use.  The following early percpu variable is
874c321ff8STejun Heo  * used for the mapping.  This is where the behaviors of x86_64 and 32
884c321ff8STejun Heo  * actually diverge.  Let's keep it ugly for now.
894c321ff8STejun Heo  */
904c321ff8STejun Heo DEFINE_EARLY_PER_CPU(int, x86_cpu_to_logical_apicid, BAD_APICID);
914c321ff8STejun Heo 
92f62bae50SIngo Molnar /*
93f62bae50SIngo Molnar  * Knob to control our willingness to enable the local APIC.
94f62bae50SIngo Molnar  *
95f62bae50SIngo Molnar  * +1=force-enable
96f62bae50SIngo Molnar  */
9725874a29SHenrik Kretzschmar static int force_enable_local_apic __initdata;
98f62bae50SIngo Molnar /*
99f62bae50SIngo Molnar  * APIC command line parameters
100f62bae50SIngo Molnar  */
101f62bae50SIngo Molnar static int __init parse_lapic(char *arg)
102f62bae50SIngo Molnar {
103f62bae50SIngo Molnar 	force_enable_local_apic = 1;
104f62bae50SIngo Molnar 	return 0;
105f62bae50SIngo Molnar }
106f62bae50SIngo Molnar early_param("lapic", parse_lapic);
107f62bae50SIngo Molnar /* Local APIC was disabled by the BIOS and enabled by the kernel */
108f62bae50SIngo Molnar static int enabled_via_apicbase;
109f62bae50SIngo Molnar 
110c0eaa453SCyrill Gorcunov /*
111c0eaa453SCyrill Gorcunov  * Handle interrupt mode configuration register (IMCR).
112c0eaa453SCyrill Gorcunov  * This register controls whether the interrupt signals
113c0eaa453SCyrill Gorcunov  * that reach the BSP come from the master PIC or from the
114c0eaa453SCyrill Gorcunov  * local APIC. Before entering Symmetric I/O Mode, either
115c0eaa453SCyrill Gorcunov  * the BIOS or the operating system must switch out of
116c0eaa453SCyrill Gorcunov  * PIC Mode by changing the IMCR.
117c0eaa453SCyrill Gorcunov  */
1185cda395fSAlexander van Heukelum static inline void imcr_pic_to_apic(void)
119c0eaa453SCyrill Gorcunov {
120c0eaa453SCyrill Gorcunov 	/* select IMCR register */
121c0eaa453SCyrill Gorcunov 	outb(0x70, 0x22);
122c0eaa453SCyrill Gorcunov 	/* NMI and 8259 INTR go through APIC */
123c0eaa453SCyrill Gorcunov 	outb(0x01, 0x23);
124c0eaa453SCyrill Gorcunov }
125c0eaa453SCyrill Gorcunov 
1265cda395fSAlexander van Heukelum static inline void imcr_apic_to_pic(void)
127c0eaa453SCyrill Gorcunov {
128c0eaa453SCyrill Gorcunov 	/* select IMCR register */
129c0eaa453SCyrill Gorcunov 	outb(0x70, 0x22);
130c0eaa453SCyrill Gorcunov 	/* NMI and 8259 INTR go directly to BSP */
131c0eaa453SCyrill Gorcunov 	outb(0x00, 0x23);
132c0eaa453SCyrill Gorcunov }
133f62bae50SIngo Molnar #endif
134f62bae50SIngo Molnar 
135f62bae50SIngo Molnar #ifdef CONFIG_X86_64
136f62bae50SIngo Molnar static int apic_calibrate_pmtmr __initdata;
137f62bae50SIngo Molnar static __init int setup_apicpmtimer(char *s)
138f62bae50SIngo Molnar {
139f62bae50SIngo Molnar 	apic_calibrate_pmtmr = 1;
140f62bae50SIngo Molnar 	notsc_setup(NULL);
141f62bae50SIngo Molnar 	return 0;
142f62bae50SIngo Molnar }
143f62bae50SIngo Molnar __setup("apicpmtimer", setup_apicpmtimer);
144f62bae50SIngo Molnar #endif
145f62bae50SIngo Molnar 
146fc1edaf9SSuresh Siddha int x2apic_mode;
147f62bae50SIngo Molnar #ifdef CONFIG_X86_X2APIC
148f62bae50SIngo Molnar /* x2apic enabled before OS handover */
149f62bae50SIngo Molnar static int x2apic_preenabled;
150f62bae50SIngo Molnar static __init int setup_nox2apic(char *str)
151f62bae50SIngo Molnar {
15239d83a5dSSuresh Siddha 	if (x2apic_enabled()) {
15339d83a5dSSuresh Siddha 		pr_warning("Bios already enabled x2apic, "
15439d83a5dSSuresh Siddha 			   "can't enforce nox2apic");
15539d83a5dSSuresh Siddha 		return 0;
15639d83a5dSSuresh Siddha 	}
15739d83a5dSSuresh Siddha 
158f62bae50SIngo Molnar 	setup_clear_cpu_cap(X86_FEATURE_X2APIC);
159f62bae50SIngo Molnar 	return 0;
160f62bae50SIngo Molnar }
161f62bae50SIngo Molnar early_param("nox2apic", setup_nox2apic);
162f62bae50SIngo Molnar #endif
163f62bae50SIngo Molnar 
164f62bae50SIngo Molnar unsigned long mp_lapic_addr;
165f62bae50SIngo Molnar int disable_apic;
166f62bae50SIngo Molnar /* Disable local APIC timer from the kernel commandline or via dmi quirk */
16725874a29SHenrik Kretzschmar static int disable_apic_timer __initdata;
168f62bae50SIngo Molnar /* Local APIC timer works in C2 */
169f62bae50SIngo Molnar int local_apic_timer_c2_ok;
170f62bae50SIngo Molnar EXPORT_SYMBOL_GPL(local_apic_timer_c2_ok);
171f62bae50SIngo Molnar 
172f62bae50SIngo Molnar int first_system_vector = 0xfe;
173f62bae50SIngo Molnar 
174f62bae50SIngo Molnar /*
175f62bae50SIngo Molnar  * Debug level, exported for io_apic.c
176f62bae50SIngo Molnar  */
177f62bae50SIngo Molnar unsigned int apic_verbosity;
178f62bae50SIngo Molnar 
179f62bae50SIngo Molnar int pic_mode;
180f62bae50SIngo Molnar 
181f62bae50SIngo Molnar /* Have we found an MP table */
182f62bae50SIngo Molnar int smp_found_config;
183f62bae50SIngo Molnar 
184f62bae50SIngo Molnar static struct resource lapic_resource = {
185f62bae50SIngo Molnar 	.name = "Local APIC",
186f62bae50SIngo Molnar 	.flags = IORESOURCE_MEM | IORESOURCE_BUSY,
187f62bae50SIngo Molnar };
188f62bae50SIngo Molnar 
189f62bae50SIngo Molnar static unsigned int calibration_result;
190f62bae50SIngo Molnar 
191f62bae50SIngo Molnar static void apic_pm_activate(void);
192f62bae50SIngo Molnar 
193f62bae50SIngo Molnar static unsigned long apic_phys;
194f62bae50SIngo Molnar 
195f62bae50SIngo Molnar /*
196f62bae50SIngo Molnar  * Get the LAPIC version
197f62bae50SIngo Molnar  */
198f62bae50SIngo Molnar static inline int lapic_get_version(void)
199f62bae50SIngo Molnar {
200f62bae50SIngo Molnar 	return GET_APIC_VERSION(apic_read(APIC_LVR));
201f62bae50SIngo Molnar }
202f62bae50SIngo Molnar 
203f62bae50SIngo Molnar /*
204f62bae50SIngo Molnar  * Check, if the APIC is integrated or a separate chip
205f62bae50SIngo Molnar  */
206f62bae50SIngo Molnar static inline int lapic_is_integrated(void)
207f62bae50SIngo Molnar {
208f62bae50SIngo Molnar #ifdef CONFIG_X86_64
209f62bae50SIngo Molnar 	return 1;
210f62bae50SIngo Molnar #else
211f62bae50SIngo Molnar 	return APIC_INTEGRATED(lapic_get_version());
212f62bae50SIngo Molnar #endif
213f62bae50SIngo Molnar }
214f62bae50SIngo Molnar 
215f62bae50SIngo Molnar /*
216f62bae50SIngo Molnar  * Check, whether this is a modern or a first generation APIC
217f62bae50SIngo Molnar  */
218f62bae50SIngo Molnar static int modern_apic(void)
219f62bae50SIngo Molnar {
220f62bae50SIngo Molnar 	/* AMD systems use old APIC versions, so check the CPU */
221f62bae50SIngo Molnar 	if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD &&
222f62bae50SIngo Molnar 	    boot_cpu_data.x86 >= 0xf)
223f62bae50SIngo Molnar 		return 1;
224f62bae50SIngo Molnar 	return lapic_get_version() >= 0x14;
225f62bae50SIngo Molnar }
226f62bae50SIngo Molnar 
22708306ce6SCyrill Gorcunov /*
228a933c618SCyrill Gorcunov  * right after this call apic become NOOP driven
229a933c618SCyrill Gorcunov  * so apic->write/read doesn't do anything
23008306ce6SCyrill Gorcunov  */
23125874a29SHenrik Kretzschmar static void __init apic_disable(void)
23208306ce6SCyrill Gorcunov {
233f88f2b4fSCyrill Gorcunov 	pr_info("APIC: switched to apic NOOP\n");
234a933c618SCyrill Gorcunov 	apic = &apic_noop;
23508306ce6SCyrill Gorcunov }
23608306ce6SCyrill Gorcunov 
237f62bae50SIngo Molnar void native_apic_wait_icr_idle(void)
238f62bae50SIngo Molnar {
239f62bae50SIngo Molnar 	while (apic_read(APIC_ICR) & APIC_ICR_BUSY)
240f62bae50SIngo Molnar 		cpu_relax();
241f62bae50SIngo Molnar }
242f62bae50SIngo Molnar 
243f62bae50SIngo Molnar u32 native_safe_apic_wait_icr_idle(void)
244f62bae50SIngo Molnar {
245f62bae50SIngo Molnar 	u32 send_status;
246f62bae50SIngo Molnar 	int timeout;
247f62bae50SIngo Molnar 
248f62bae50SIngo Molnar 	timeout = 0;
249f62bae50SIngo Molnar 	do {
250f62bae50SIngo Molnar 		send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
251f62bae50SIngo Molnar 		if (!send_status)
252f62bae50SIngo Molnar 			break;
253f62bae50SIngo Molnar 		udelay(100);
254f62bae50SIngo Molnar 	} while (timeout++ < 1000);
255f62bae50SIngo Molnar 
256f62bae50SIngo Molnar 	return send_status;
257f62bae50SIngo Molnar }
258f62bae50SIngo Molnar 
259f62bae50SIngo Molnar void native_apic_icr_write(u32 low, u32 id)
260f62bae50SIngo Molnar {
261f62bae50SIngo Molnar 	apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(id));
262f62bae50SIngo Molnar 	apic_write(APIC_ICR, low);
263f62bae50SIngo Molnar }
264f62bae50SIngo Molnar 
265f62bae50SIngo Molnar u64 native_apic_icr_read(void)
266f62bae50SIngo Molnar {
267f62bae50SIngo Molnar 	u32 icr1, icr2;
268f62bae50SIngo Molnar 
269f62bae50SIngo Molnar 	icr2 = apic_read(APIC_ICR2);
270f62bae50SIngo Molnar 	icr1 = apic_read(APIC_ICR);
271f62bae50SIngo Molnar 
272f62bae50SIngo Molnar 	return icr1 | ((u64)icr2 << 32);
273f62bae50SIngo Molnar }
274f62bae50SIngo Molnar 
275f62bae50SIngo Molnar #ifdef CONFIG_X86_32
276f62bae50SIngo Molnar /**
277f62bae50SIngo Molnar  * get_physical_broadcast - Get number of physical broadcast IDs
278f62bae50SIngo Molnar  */
279f62bae50SIngo Molnar int get_physical_broadcast(void)
280f62bae50SIngo Molnar {
281f62bae50SIngo Molnar 	return modern_apic() ? 0xff : 0xf;
282f62bae50SIngo Molnar }
283f62bae50SIngo Molnar #endif
284f62bae50SIngo Molnar 
285f62bae50SIngo Molnar /**
286f62bae50SIngo Molnar  * lapic_get_maxlvt - get the maximum number of local vector table entries
287f62bae50SIngo Molnar  */
288f62bae50SIngo Molnar int lapic_get_maxlvt(void)
289f62bae50SIngo Molnar {
290f62bae50SIngo Molnar 	unsigned int v;
291f62bae50SIngo Molnar 
292f62bae50SIngo Molnar 	v = apic_read(APIC_LVR);
293f62bae50SIngo Molnar 	/*
294f62bae50SIngo Molnar 	 * - we always have APIC integrated on 64bit mode
295f62bae50SIngo Molnar 	 * - 82489DXs do not report # of LVT entries
296f62bae50SIngo Molnar 	 */
297f62bae50SIngo Molnar 	return APIC_INTEGRATED(GET_APIC_VERSION(v)) ? GET_APIC_MAXLVT(v) : 2;
298f62bae50SIngo Molnar }
299f62bae50SIngo Molnar 
300f62bae50SIngo Molnar /*
301f62bae50SIngo Molnar  * Local APIC timer
302f62bae50SIngo Molnar  */
303f62bae50SIngo Molnar 
304f62bae50SIngo Molnar /* Clock divisor */
305f62bae50SIngo Molnar #define APIC_DIVISOR 16
306f62bae50SIngo Molnar 
307f62bae50SIngo Molnar /*
308f62bae50SIngo Molnar  * This function sets up the local APIC timer, with a timeout of
309f62bae50SIngo Molnar  * 'clocks' APIC bus clock. During calibration we actually call
310f62bae50SIngo Molnar  * this function twice on the boot CPU, once with a bogus timeout
311f62bae50SIngo Molnar  * value, second time for real. The other (noncalibrating) CPUs
312f62bae50SIngo Molnar  * call this function only once, with the real, calibrated value.
313f62bae50SIngo Molnar  *
314f62bae50SIngo Molnar  * We do reads before writes even if unnecessary, to get around the
315f62bae50SIngo Molnar  * P5 APIC double write bug.
316f62bae50SIngo Molnar  */
317f62bae50SIngo Molnar static void __setup_APIC_LVTT(unsigned int clocks, int oneshot, int irqen)
318f62bae50SIngo Molnar {
319f62bae50SIngo Molnar 	unsigned int lvtt_value, tmp_value;
320f62bae50SIngo Molnar 
321f62bae50SIngo Molnar 	lvtt_value = LOCAL_TIMER_VECTOR;
322f62bae50SIngo Molnar 	if (!oneshot)
323f62bae50SIngo Molnar 		lvtt_value |= APIC_LVT_TIMER_PERIODIC;
324f62bae50SIngo Molnar 	if (!lapic_is_integrated())
325f62bae50SIngo Molnar 		lvtt_value |= SET_APIC_TIMER_BASE(APIC_TIMER_BASE_DIV);
326f62bae50SIngo Molnar 
327f62bae50SIngo Molnar 	if (!irqen)
328f62bae50SIngo Molnar 		lvtt_value |= APIC_LVT_MASKED;
329f62bae50SIngo Molnar 
330f62bae50SIngo Molnar 	apic_write(APIC_LVTT, lvtt_value);
331f62bae50SIngo Molnar 
332f62bae50SIngo Molnar 	/*
333f62bae50SIngo Molnar 	 * Divide PICLK by 16
334f62bae50SIngo Molnar 	 */
335f62bae50SIngo Molnar 	tmp_value = apic_read(APIC_TDCR);
336f62bae50SIngo Molnar 	apic_write(APIC_TDCR,
337f62bae50SIngo Molnar 		(tmp_value & ~(APIC_TDR_DIV_1 | APIC_TDR_DIV_TMBASE)) |
338f62bae50SIngo Molnar 		APIC_TDR_DIV_16);
339f62bae50SIngo Molnar 
340f62bae50SIngo Molnar 	if (!oneshot)
341f62bae50SIngo Molnar 		apic_write(APIC_TMICT, clocks / APIC_DIVISOR);
342f62bae50SIngo Molnar }
343f62bae50SIngo Molnar 
344f62bae50SIngo Molnar /*
345a68c439bSRobert Richter  * Setup extended LVT, AMD specific
346f62bae50SIngo Molnar  *
347a68c439bSRobert Richter  * Software should use the LVT offsets the BIOS provides.  The offsets
348a68c439bSRobert Richter  * are determined by the subsystems using it like those for MCE
349a68c439bSRobert Richter  * threshold or IBS.  On K8 only offset 0 (APIC500) and MCE interrupts
350a68c439bSRobert Richter  * are supported. Beginning with family 10h at least 4 offsets are
351a68c439bSRobert Richter  * available.
352f62bae50SIngo Molnar  *
353a68c439bSRobert Richter  * Since the offsets must be consistent for all cores, we keep track
354a68c439bSRobert Richter  * of the LVT offsets in software and reserve the offset for the same
355a68c439bSRobert Richter  * vector also to be used on other cores. An offset is freed by
356a68c439bSRobert Richter  * setting the entry to APIC_EILVT_MASKED.
357a68c439bSRobert Richter  *
358a68c439bSRobert Richter  * If the BIOS is right, there should be no conflicts. Otherwise a
359a68c439bSRobert Richter  * "[Firmware Bug]: ..." error message is generated. However, if
360a68c439bSRobert Richter  * software does not properly determines the offsets, it is not
361a68c439bSRobert Richter  * necessarily a BIOS bug.
362f62bae50SIngo Molnar  */
363f62bae50SIngo Molnar 
364a68c439bSRobert Richter static atomic_t eilvt_offsets[APIC_EILVT_NR_MAX];
365f62bae50SIngo Molnar 
366a68c439bSRobert Richter static inline int eilvt_entry_is_changeable(unsigned int old, unsigned int new)
367a68c439bSRobert Richter {
368a68c439bSRobert Richter 	return (old & APIC_EILVT_MASKED)
369a68c439bSRobert Richter 		|| (new == APIC_EILVT_MASKED)
370a68c439bSRobert Richter 		|| ((new & ~APIC_EILVT_MASKED) == old);
371a68c439bSRobert Richter }
372a68c439bSRobert Richter 
373a68c439bSRobert Richter static unsigned int reserve_eilvt_offset(int offset, unsigned int new)
374a68c439bSRobert Richter {
375a68c439bSRobert Richter 	unsigned int rsvd;			/* 0: uninitialized */
376a68c439bSRobert Richter 
377a68c439bSRobert Richter 	if (offset >= APIC_EILVT_NR_MAX)
378a68c439bSRobert Richter 		return ~0;
379a68c439bSRobert Richter 
380a68c439bSRobert Richter 	rsvd = atomic_read(&eilvt_offsets[offset]) & ~APIC_EILVT_MASKED;
381a68c439bSRobert Richter 	do {
382a68c439bSRobert Richter 		if (rsvd &&
383a68c439bSRobert Richter 		    !eilvt_entry_is_changeable(rsvd, new))
384a68c439bSRobert Richter 			/* may not change if vectors are different */
385a68c439bSRobert Richter 			return rsvd;
386a68c439bSRobert Richter 		rsvd = atomic_cmpxchg(&eilvt_offsets[offset], rsvd, new);
387a68c439bSRobert Richter 	} while (rsvd != new);
388a68c439bSRobert Richter 
389a68c439bSRobert Richter 	return new;
390a68c439bSRobert Richter }
391a68c439bSRobert Richter 
392a68c439bSRobert Richter /*
393a68c439bSRobert Richter  * If mask=1, the LVT entry does not generate interrupts while mask=0
394cbf74ceaSRobert Richter  * enables the vector. See also the BKDGs. Must be called with
395cbf74ceaSRobert Richter  * preemption disabled.
396a68c439bSRobert Richter  */
397a68c439bSRobert Richter 
39827afdf20SRobert Richter int setup_APIC_eilvt(u8 offset, u8 vector, u8 msg_type, u8 mask)
399a68c439bSRobert Richter {
400a68c439bSRobert Richter 	unsigned long reg = APIC_EILVTn(offset);
401a68c439bSRobert Richter 	unsigned int new, old, reserved;
402a68c439bSRobert Richter 
403a68c439bSRobert Richter 	new = (mask << 16) | (msg_type << 8) | vector;
404a68c439bSRobert Richter 	old = apic_read(reg);
405a68c439bSRobert Richter 	reserved = reserve_eilvt_offset(offset, new);
406a68c439bSRobert Richter 
407a68c439bSRobert Richter 	if (reserved != new) {
408eb48c9cbSRobert Richter 		pr_err(FW_BUG "cpu %d, try to use APIC%lX (LVT offset %d) for "
409eb48c9cbSRobert Richter 		       "vector 0x%x, but the register is already in use for "
410eb48c9cbSRobert Richter 		       "vector 0x%x on another cpu\n",
411eb48c9cbSRobert Richter 		       smp_processor_id(), reg, offset, new, reserved);
412a68c439bSRobert Richter 		return -EINVAL;
413a68c439bSRobert Richter 	}
414a68c439bSRobert Richter 
415a68c439bSRobert Richter 	if (!eilvt_entry_is_changeable(old, new)) {
416eb48c9cbSRobert Richter 		pr_err(FW_BUG "cpu %d, try to use APIC%lX (LVT offset %d) for "
417eb48c9cbSRobert Richter 		       "vector 0x%x, but the register is already in use for "
418eb48c9cbSRobert Richter 		       "vector 0x%x on this cpu\n",
419eb48c9cbSRobert Richter 		       smp_processor_id(), reg, offset, new, old);
420a68c439bSRobert Richter 		return -EBUSY;
421a68c439bSRobert Richter 	}
422a68c439bSRobert Richter 
423a68c439bSRobert Richter 	apic_write(reg, new);
424a68c439bSRobert Richter 
425a68c439bSRobert Richter 	return 0;
426f62bae50SIngo Molnar }
42727afdf20SRobert Richter EXPORT_SYMBOL_GPL(setup_APIC_eilvt);
428f62bae50SIngo Molnar 
429f62bae50SIngo Molnar /*
430f62bae50SIngo Molnar  * Program the next event, relative to now
431f62bae50SIngo Molnar  */
432f62bae50SIngo Molnar static int lapic_next_event(unsigned long delta,
433f62bae50SIngo Molnar 			    struct clock_event_device *evt)
434f62bae50SIngo Molnar {
435f62bae50SIngo Molnar 	apic_write(APIC_TMICT, delta);
436f62bae50SIngo Molnar 	return 0;
437f62bae50SIngo Molnar }
438f62bae50SIngo Molnar 
439f62bae50SIngo Molnar /*
440f62bae50SIngo Molnar  * Setup the lapic timer in periodic or oneshot mode
441f62bae50SIngo Molnar  */
442f62bae50SIngo Molnar static void lapic_timer_setup(enum clock_event_mode mode,
443f62bae50SIngo Molnar 			      struct clock_event_device *evt)
444f62bae50SIngo Molnar {
445f62bae50SIngo Molnar 	unsigned long flags;
446f62bae50SIngo Molnar 	unsigned int v;
447f62bae50SIngo Molnar 
448f62bae50SIngo Molnar 	/* Lapic used as dummy for broadcast ? */
449f62bae50SIngo Molnar 	if (evt->features & CLOCK_EVT_FEAT_DUMMY)
450f62bae50SIngo Molnar 		return;
451f62bae50SIngo Molnar 
452f62bae50SIngo Molnar 	local_irq_save(flags);
453f62bae50SIngo Molnar 
454f62bae50SIngo Molnar 	switch (mode) {
455f62bae50SIngo Molnar 	case CLOCK_EVT_MODE_PERIODIC:
456f62bae50SIngo Molnar 	case CLOCK_EVT_MODE_ONESHOT:
457f62bae50SIngo Molnar 		__setup_APIC_LVTT(calibration_result,
458f62bae50SIngo Molnar 				  mode != CLOCK_EVT_MODE_PERIODIC, 1);
459f62bae50SIngo Molnar 		break;
460f62bae50SIngo Molnar 	case CLOCK_EVT_MODE_UNUSED:
461f62bae50SIngo Molnar 	case CLOCK_EVT_MODE_SHUTDOWN:
462f62bae50SIngo Molnar 		v = apic_read(APIC_LVTT);
463f62bae50SIngo Molnar 		v |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
464f62bae50SIngo Molnar 		apic_write(APIC_LVTT, v);
4656f9b4100SAndreas Herrmann 		apic_write(APIC_TMICT, 0);
466f62bae50SIngo Molnar 		break;
467f62bae50SIngo Molnar 	case CLOCK_EVT_MODE_RESUME:
468f62bae50SIngo Molnar 		/* Nothing to do here */
469f62bae50SIngo Molnar 		break;
470f62bae50SIngo Molnar 	}
471f62bae50SIngo Molnar 
472f62bae50SIngo Molnar 	local_irq_restore(flags);
473f62bae50SIngo Molnar }
474f62bae50SIngo Molnar 
475f62bae50SIngo Molnar /*
476f62bae50SIngo Molnar  * Local APIC timer broadcast function
477f62bae50SIngo Molnar  */
478f62bae50SIngo Molnar static void lapic_timer_broadcast(const struct cpumask *mask)
479f62bae50SIngo Molnar {
480f62bae50SIngo Molnar #ifdef CONFIG_SMP
481f62bae50SIngo Molnar 	apic->send_IPI_mask(mask, LOCAL_TIMER_VECTOR);
482f62bae50SIngo Molnar #endif
483f62bae50SIngo Molnar }
484f62bae50SIngo Molnar 
48525874a29SHenrik Kretzschmar 
48625874a29SHenrik Kretzschmar /*
48725874a29SHenrik Kretzschmar  * The local apic timer can be used for any function which is CPU local.
48825874a29SHenrik Kretzschmar  */
48925874a29SHenrik Kretzschmar static struct clock_event_device lapic_clockevent = {
49025874a29SHenrik Kretzschmar 	.name		= "lapic",
49125874a29SHenrik Kretzschmar 	.features	= CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT
49225874a29SHenrik Kretzschmar 			| CLOCK_EVT_FEAT_C3STOP | CLOCK_EVT_FEAT_DUMMY,
49325874a29SHenrik Kretzschmar 	.shift		= 32,
49425874a29SHenrik Kretzschmar 	.set_mode	= lapic_timer_setup,
49525874a29SHenrik Kretzschmar 	.set_next_event	= lapic_next_event,
49625874a29SHenrik Kretzschmar 	.broadcast	= lapic_timer_broadcast,
49725874a29SHenrik Kretzschmar 	.rating		= 100,
49825874a29SHenrik Kretzschmar 	.irq		= -1,
49925874a29SHenrik Kretzschmar };
50025874a29SHenrik Kretzschmar static DEFINE_PER_CPU(struct clock_event_device, lapic_events);
50125874a29SHenrik Kretzschmar 
502f62bae50SIngo Molnar /*
503421f91d2SUwe Kleine-König  * Setup the local APIC timer for this CPU. Copy the initialized values
504f62bae50SIngo Molnar  * of the boot CPU and register the clock event in the framework.
505f62bae50SIngo Molnar  */
506f62bae50SIngo Molnar static void __cpuinit setup_APIC_timer(void)
507f62bae50SIngo Molnar {
508f62bae50SIngo Molnar 	struct clock_event_device *levt = &__get_cpu_var(lapic_events);
509f62bae50SIngo Molnar 
510349c004eSChristoph Lameter 	if (this_cpu_has(X86_FEATURE_ARAT)) {
511db954b58SVenkatesh Pallipadi 		lapic_clockevent.features &= ~CLOCK_EVT_FEAT_C3STOP;
512db954b58SVenkatesh Pallipadi 		/* Make LAPIC timer preferrable over percpu HPET */
513db954b58SVenkatesh Pallipadi 		lapic_clockevent.rating = 150;
514db954b58SVenkatesh Pallipadi 	}
515db954b58SVenkatesh Pallipadi 
516f62bae50SIngo Molnar 	memcpy(levt, &lapic_clockevent, sizeof(*levt));
517f62bae50SIngo Molnar 	levt->cpumask = cpumask_of(smp_processor_id());
518f62bae50SIngo Molnar 
519f62bae50SIngo Molnar 	clockevents_register_device(levt);
520f62bae50SIngo Molnar }
521f62bae50SIngo Molnar 
522f62bae50SIngo Molnar /*
523f62bae50SIngo Molnar  * In this functions we calibrate APIC bus clocks to the external timer.
524f62bae50SIngo Molnar  *
525f62bae50SIngo Molnar  * We want to do the calibration only once since we want to have local timer
526f62bae50SIngo Molnar  * irqs syncron. CPUs connected by the same APIC bus have the very same bus
527f62bae50SIngo Molnar  * frequency.
528f62bae50SIngo Molnar  *
529f62bae50SIngo Molnar  * This was previously done by reading the PIT/HPET and waiting for a wrap
530f62bae50SIngo Molnar  * around to find out, that a tick has elapsed. I have a box, where the PIT
531f62bae50SIngo Molnar  * readout is broken, so it never gets out of the wait loop again. This was
532f62bae50SIngo Molnar  * also reported by others.
533f62bae50SIngo Molnar  *
534f62bae50SIngo Molnar  * Monitoring the jiffies value is inaccurate and the clockevents
535f62bae50SIngo Molnar  * infrastructure allows us to do a simple substitution of the interrupt
536f62bae50SIngo Molnar  * handler.
537f62bae50SIngo Molnar  *
538f62bae50SIngo Molnar  * The calibration routine also uses the pm_timer when possible, as the PIT
539f62bae50SIngo Molnar  * happens to run way too slow (factor 2.3 on my VAIO CoreDuo, which goes
540f62bae50SIngo Molnar  * back to normal later in the boot process).
541f62bae50SIngo Molnar  */
542f62bae50SIngo Molnar 
543f62bae50SIngo Molnar #define LAPIC_CAL_LOOPS		(HZ/10)
544f62bae50SIngo Molnar 
545f62bae50SIngo Molnar static __initdata int lapic_cal_loops = -1;
546f62bae50SIngo Molnar static __initdata long lapic_cal_t1, lapic_cal_t2;
547f62bae50SIngo Molnar static __initdata unsigned long long lapic_cal_tsc1, lapic_cal_tsc2;
548f62bae50SIngo Molnar static __initdata unsigned long lapic_cal_pm1, lapic_cal_pm2;
549f62bae50SIngo Molnar static __initdata unsigned long lapic_cal_j1, lapic_cal_j2;
550f62bae50SIngo Molnar 
551f62bae50SIngo Molnar /*
552f62bae50SIngo Molnar  * Temporary interrupt handler.
553f62bae50SIngo Molnar  */
554f62bae50SIngo Molnar static void __init lapic_cal_handler(struct clock_event_device *dev)
555f62bae50SIngo Molnar {
556f62bae50SIngo Molnar 	unsigned long long tsc = 0;
557f62bae50SIngo Molnar 	long tapic = apic_read(APIC_TMCCT);
558f62bae50SIngo Molnar 	unsigned long pm = acpi_pm_read_early();
559f62bae50SIngo Molnar 
560f62bae50SIngo Molnar 	if (cpu_has_tsc)
561f62bae50SIngo Molnar 		rdtscll(tsc);
562f62bae50SIngo Molnar 
563f62bae50SIngo Molnar 	switch (lapic_cal_loops++) {
564f62bae50SIngo Molnar 	case 0:
565f62bae50SIngo Molnar 		lapic_cal_t1 = tapic;
566f62bae50SIngo Molnar 		lapic_cal_tsc1 = tsc;
567f62bae50SIngo Molnar 		lapic_cal_pm1 = pm;
568f62bae50SIngo Molnar 		lapic_cal_j1 = jiffies;
569f62bae50SIngo Molnar 		break;
570f62bae50SIngo Molnar 
571f62bae50SIngo Molnar 	case LAPIC_CAL_LOOPS:
572f62bae50SIngo Molnar 		lapic_cal_t2 = tapic;
573f62bae50SIngo Molnar 		lapic_cal_tsc2 = tsc;
574f62bae50SIngo Molnar 		if (pm < lapic_cal_pm1)
575f62bae50SIngo Molnar 			pm += ACPI_PM_OVRRUN;
576f62bae50SIngo Molnar 		lapic_cal_pm2 = pm;
577f62bae50SIngo Molnar 		lapic_cal_j2 = jiffies;
578f62bae50SIngo Molnar 		break;
579f62bae50SIngo Molnar 	}
580f62bae50SIngo Molnar }
581f62bae50SIngo Molnar 
582f62bae50SIngo Molnar static int __init
583f62bae50SIngo Molnar calibrate_by_pmtimer(long deltapm, long *delta, long *deltatsc)
584f62bae50SIngo Molnar {
585f62bae50SIngo Molnar 	const long pm_100ms = PMTMR_TICKS_PER_SEC / 10;
586f62bae50SIngo Molnar 	const long pm_thresh = pm_100ms / 100;
587f62bae50SIngo Molnar 	unsigned long mult;
588f62bae50SIngo Molnar 	u64 res;
589f62bae50SIngo Molnar 
590f62bae50SIngo Molnar #ifndef CONFIG_X86_PM_TIMER
591f62bae50SIngo Molnar 	return -1;
592f62bae50SIngo Molnar #endif
593f62bae50SIngo Molnar 
594f62bae50SIngo Molnar 	apic_printk(APIC_VERBOSE, "... PM-Timer delta = %ld\n", deltapm);
595f62bae50SIngo Molnar 
596f62bae50SIngo Molnar 	/* Check, if the PM timer is available */
597f62bae50SIngo Molnar 	if (!deltapm)
598f62bae50SIngo Molnar 		return -1;
599f62bae50SIngo Molnar 
600f62bae50SIngo Molnar 	mult = clocksource_hz2mult(PMTMR_TICKS_PER_SEC, 22);
601f62bae50SIngo Molnar 
602f62bae50SIngo Molnar 	if (deltapm > (pm_100ms - pm_thresh) &&
603f62bae50SIngo Molnar 	    deltapm < (pm_100ms + pm_thresh)) {
604f62bae50SIngo Molnar 		apic_printk(APIC_VERBOSE, "... PM-Timer result ok\n");
605f62bae50SIngo Molnar 		return 0;
606f62bae50SIngo Molnar 	}
607f62bae50SIngo Molnar 
608f62bae50SIngo Molnar 	res = (((u64)deltapm) *  mult) >> 22;
609f62bae50SIngo Molnar 	do_div(res, 1000000);
610f62bae50SIngo Molnar 	pr_warning("APIC calibration not consistent "
611f62bae50SIngo Molnar 		   "with PM-Timer: %ldms instead of 100ms\n",(long)res);
612f62bae50SIngo Molnar 
613f62bae50SIngo Molnar 	/* Correct the lapic counter value */
614f62bae50SIngo Molnar 	res = (((u64)(*delta)) * pm_100ms);
615f62bae50SIngo Molnar 	do_div(res, deltapm);
616f62bae50SIngo Molnar 	pr_info("APIC delta adjusted to PM-Timer: "
617f62bae50SIngo Molnar 		"%lu (%ld)\n", (unsigned long)res, *delta);
618f62bae50SIngo Molnar 	*delta = (long)res;
619f62bae50SIngo Molnar 
620f62bae50SIngo Molnar 	/* Correct the tsc counter value */
621f62bae50SIngo Molnar 	if (cpu_has_tsc) {
622f62bae50SIngo Molnar 		res = (((u64)(*deltatsc)) * pm_100ms);
623f62bae50SIngo Molnar 		do_div(res, deltapm);
624f62bae50SIngo Molnar 		apic_printk(APIC_VERBOSE, "TSC delta adjusted to "
625f62bae50SIngo Molnar 					  "PM-Timer: %lu (%ld)\n",
626f62bae50SIngo Molnar 					(unsigned long)res, *deltatsc);
627f62bae50SIngo Molnar 		*deltatsc = (long)res;
628f62bae50SIngo Molnar 	}
629f62bae50SIngo Molnar 
630f62bae50SIngo Molnar 	return 0;
631f62bae50SIngo Molnar }
632f62bae50SIngo Molnar 
633f62bae50SIngo Molnar static int __init calibrate_APIC_clock(void)
634f62bae50SIngo Molnar {
635f62bae50SIngo Molnar 	struct clock_event_device *levt = &__get_cpu_var(lapic_events);
636f62bae50SIngo Molnar 	void (*real_handler)(struct clock_event_device *dev);
637f62bae50SIngo Molnar 	unsigned long deltaj;
638f62bae50SIngo Molnar 	long delta, deltatsc;
639f62bae50SIngo Molnar 	int pm_referenced = 0;
640f62bae50SIngo Molnar 
641f62bae50SIngo Molnar 	local_irq_disable();
642f62bae50SIngo Molnar 
643f62bae50SIngo Molnar 	/* Replace the global interrupt handler */
644f62bae50SIngo Molnar 	real_handler = global_clock_event->event_handler;
645f62bae50SIngo Molnar 	global_clock_event->event_handler = lapic_cal_handler;
646f62bae50SIngo Molnar 
647f62bae50SIngo Molnar 	/*
648f62bae50SIngo Molnar 	 * Setup the APIC counter to maximum. There is no way the lapic
649f62bae50SIngo Molnar 	 * can underflow in the 100ms detection time frame
650f62bae50SIngo Molnar 	 */
651f62bae50SIngo Molnar 	__setup_APIC_LVTT(0xffffffff, 0, 0);
652f62bae50SIngo Molnar 
653f62bae50SIngo Molnar 	/* Let the interrupts run */
654f62bae50SIngo Molnar 	local_irq_enable();
655f62bae50SIngo Molnar 
656f62bae50SIngo Molnar 	while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
657f62bae50SIngo Molnar 		cpu_relax();
658f62bae50SIngo Molnar 
659f62bae50SIngo Molnar 	local_irq_disable();
660f62bae50SIngo Molnar 
661f62bae50SIngo Molnar 	/* Restore the real event handler */
662f62bae50SIngo Molnar 	global_clock_event->event_handler = real_handler;
663f62bae50SIngo Molnar 
664f62bae50SIngo Molnar 	/* Build delta t1-t2 as apic timer counts down */
665f62bae50SIngo Molnar 	delta = lapic_cal_t1 - lapic_cal_t2;
666f62bae50SIngo Molnar 	apic_printk(APIC_VERBOSE, "... lapic delta = %ld\n", delta);
667f62bae50SIngo Molnar 
668f62bae50SIngo Molnar 	deltatsc = (long)(lapic_cal_tsc2 - lapic_cal_tsc1);
669f62bae50SIngo Molnar 
670f62bae50SIngo Molnar 	/* we trust the PM based calibration if possible */
671f62bae50SIngo Molnar 	pm_referenced = !calibrate_by_pmtimer(lapic_cal_pm2 - lapic_cal_pm1,
672f62bae50SIngo Molnar 					&delta, &deltatsc);
673f62bae50SIngo Molnar 
674f62bae50SIngo Molnar 	/* Calculate the scaled math multiplication factor */
675f62bae50SIngo Molnar 	lapic_clockevent.mult = div_sc(delta, TICK_NSEC * LAPIC_CAL_LOOPS,
676f62bae50SIngo Molnar 				       lapic_clockevent.shift);
677f62bae50SIngo Molnar 	lapic_clockevent.max_delta_ns =
6784aed89d6SPierre Tardy 		clockevent_delta2ns(0x7FFFFFFF, &lapic_clockevent);
679f62bae50SIngo Molnar 	lapic_clockevent.min_delta_ns =
680f62bae50SIngo Molnar 		clockevent_delta2ns(0xF, &lapic_clockevent);
681f62bae50SIngo Molnar 
682f62bae50SIngo Molnar 	calibration_result = (delta * APIC_DIVISOR) / LAPIC_CAL_LOOPS;
683f62bae50SIngo Molnar 
684f62bae50SIngo Molnar 	apic_printk(APIC_VERBOSE, "..... delta %ld\n", delta);
685411462f6SThomas Gleixner 	apic_printk(APIC_VERBOSE, "..... mult: %u\n", lapic_clockevent.mult);
686f62bae50SIngo Molnar 	apic_printk(APIC_VERBOSE, "..... calibration result: %u\n",
687f62bae50SIngo Molnar 		    calibration_result);
688f62bae50SIngo Molnar 
689f62bae50SIngo Molnar 	if (cpu_has_tsc) {
690f62bae50SIngo Molnar 		apic_printk(APIC_VERBOSE, "..... CPU clock speed is "
691f62bae50SIngo Molnar 			    "%ld.%04ld MHz.\n",
692f62bae50SIngo Molnar 			    (deltatsc / LAPIC_CAL_LOOPS) / (1000000 / HZ),
693f62bae50SIngo Molnar 			    (deltatsc / LAPIC_CAL_LOOPS) % (1000000 / HZ));
694f62bae50SIngo Molnar 	}
695f62bae50SIngo Molnar 
696f62bae50SIngo Molnar 	apic_printk(APIC_VERBOSE, "..... host bus clock speed is "
697f62bae50SIngo Molnar 		    "%u.%04u MHz.\n",
698f62bae50SIngo Molnar 		    calibration_result / (1000000 / HZ),
699f62bae50SIngo Molnar 		    calibration_result % (1000000 / HZ));
700f62bae50SIngo Molnar 
701f62bae50SIngo Molnar 	/*
702f62bae50SIngo Molnar 	 * Do a sanity check on the APIC calibration result
703f62bae50SIngo Molnar 	 */
704f62bae50SIngo Molnar 	if (calibration_result < (1000000 / HZ)) {
705f62bae50SIngo Molnar 		local_irq_enable();
706f62bae50SIngo Molnar 		pr_warning("APIC frequency too slow, disabling apic timer\n");
707f62bae50SIngo Molnar 		return -1;
708f62bae50SIngo Molnar 	}
709f62bae50SIngo Molnar 
710f62bae50SIngo Molnar 	levt->features &= ~CLOCK_EVT_FEAT_DUMMY;
711f62bae50SIngo Molnar 
712f62bae50SIngo Molnar 	/*
713f62bae50SIngo Molnar 	 * PM timer calibration failed or not turned on
714f62bae50SIngo Molnar 	 * so lets try APIC timer based calibration
715f62bae50SIngo Molnar 	 */
716f62bae50SIngo Molnar 	if (!pm_referenced) {
717f62bae50SIngo Molnar 		apic_printk(APIC_VERBOSE, "... verify APIC timer\n");
718f62bae50SIngo Molnar 
719f62bae50SIngo Molnar 		/*
720f62bae50SIngo Molnar 		 * Setup the apic timer manually
721f62bae50SIngo Molnar 		 */
722f62bae50SIngo Molnar 		levt->event_handler = lapic_cal_handler;
723f62bae50SIngo Molnar 		lapic_timer_setup(CLOCK_EVT_MODE_PERIODIC, levt);
724f62bae50SIngo Molnar 		lapic_cal_loops = -1;
725f62bae50SIngo Molnar 
726f62bae50SIngo Molnar 		/* Let the interrupts run */
727f62bae50SIngo Molnar 		local_irq_enable();
728f62bae50SIngo Molnar 
729f62bae50SIngo Molnar 		while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
730f62bae50SIngo Molnar 			cpu_relax();
731f62bae50SIngo Molnar 
732f62bae50SIngo Molnar 		/* Stop the lapic timer */
733f62bae50SIngo Molnar 		lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, levt);
734f62bae50SIngo Molnar 
735f62bae50SIngo Molnar 		/* Jiffies delta */
736f62bae50SIngo Molnar 		deltaj = lapic_cal_j2 - lapic_cal_j1;
737f62bae50SIngo Molnar 		apic_printk(APIC_VERBOSE, "... jiffies delta = %lu\n", deltaj);
738f62bae50SIngo Molnar 
739f62bae50SIngo Molnar 		/* Check, if the jiffies result is consistent */
740f62bae50SIngo Molnar 		if (deltaj >= LAPIC_CAL_LOOPS-2 && deltaj <= LAPIC_CAL_LOOPS+2)
741f62bae50SIngo Molnar 			apic_printk(APIC_VERBOSE, "... jiffies result ok\n");
742f62bae50SIngo Molnar 		else
743f62bae50SIngo Molnar 			levt->features |= CLOCK_EVT_FEAT_DUMMY;
744f62bae50SIngo Molnar 	} else
745f62bae50SIngo Molnar 		local_irq_enable();
746f62bae50SIngo Molnar 
747f62bae50SIngo Molnar 	if (levt->features & CLOCK_EVT_FEAT_DUMMY) {
748f62bae50SIngo Molnar 		pr_warning("APIC timer disabled due to verification failure\n");
749f62bae50SIngo Molnar 			return -1;
750f62bae50SIngo Molnar 	}
751f62bae50SIngo Molnar 
752f62bae50SIngo Molnar 	return 0;
753f62bae50SIngo Molnar }
754f62bae50SIngo Molnar 
755f62bae50SIngo Molnar /*
756f62bae50SIngo Molnar  * Setup the boot APIC
757f62bae50SIngo Molnar  *
758f62bae50SIngo Molnar  * Calibrate and verify the result.
759f62bae50SIngo Molnar  */
760f62bae50SIngo Molnar void __init setup_boot_APIC_clock(void)
761f62bae50SIngo Molnar {
762f62bae50SIngo Molnar 	/*
763f62bae50SIngo Molnar 	 * The local apic timer can be disabled via the kernel
764f62bae50SIngo Molnar 	 * commandline or from the CPU detection code. Register the lapic
765f62bae50SIngo Molnar 	 * timer as a dummy clock event source on SMP systems, so the
766f62bae50SIngo Molnar 	 * broadcast mechanism is used. On UP systems simply ignore it.
767f62bae50SIngo Molnar 	 */
768f62bae50SIngo Molnar 	if (disable_apic_timer) {
769f62bae50SIngo Molnar 		pr_info("Disabling APIC timer\n");
770f62bae50SIngo Molnar 		/* No broadcast on UP ! */
771f62bae50SIngo Molnar 		if (num_possible_cpus() > 1) {
772f62bae50SIngo Molnar 			lapic_clockevent.mult = 1;
773f62bae50SIngo Molnar 			setup_APIC_timer();
774f62bae50SIngo Molnar 		}
775f62bae50SIngo Molnar 		return;
776f62bae50SIngo Molnar 	}
777f62bae50SIngo Molnar 
778f62bae50SIngo Molnar 	apic_printk(APIC_VERBOSE, "Using local APIC timer interrupts.\n"
779f62bae50SIngo Molnar 		    "calibrating APIC timer ...\n");
780f62bae50SIngo Molnar 
781f62bae50SIngo Molnar 	if (calibrate_APIC_clock()) {
782f62bae50SIngo Molnar 		/* No broadcast on UP ! */
783f62bae50SIngo Molnar 		if (num_possible_cpus() > 1)
784f62bae50SIngo Molnar 			setup_APIC_timer();
785f62bae50SIngo Molnar 		return;
786f62bae50SIngo Molnar 	}
787f62bae50SIngo Molnar 
788f62bae50SIngo Molnar 	/*
789f62bae50SIngo Molnar 	 * If nmi_watchdog is set to IO_APIC, we need the
790f62bae50SIngo Molnar 	 * PIT/HPET going.  Otherwise register lapic as a dummy
791f62bae50SIngo Molnar 	 * device.
792f62bae50SIngo Molnar 	 */
793f62bae50SIngo Molnar 	lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
794f62bae50SIngo Molnar 
795f62bae50SIngo Molnar 	/* Setup the lapic or request the broadcast */
796f62bae50SIngo Molnar 	setup_APIC_timer();
797f62bae50SIngo Molnar }
798f62bae50SIngo Molnar 
799f62bae50SIngo Molnar void __cpuinit setup_secondary_APIC_clock(void)
800f62bae50SIngo Molnar {
801f62bae50SIngo Molnar 	setup_APIC_timer();
802f62bae50SIngo Molnar }
803f62bae50SIngo Molnar 
804f62bae50SIngo Molnar /*
805f62bae50SIngo Molnar  * The guts of the apic timer interrupt
806f62bae50SIngo Molnar  */
807f62bae50SIngo Molnar static void local_apic_timer_interrupt(void)
808f62bae50SIngo Molnar {
809f62bae50SIngo Molnar 	int cpu = smp_processor_id();
810f62bae50SIngo Molnar 	struct clock_event_device *evt = &per_cpu(lapic_events, cpu);
811f62bae50SIngo Molnar 
812f62bae50SIngo Molnar 	/*
813f62bae50SIngo Molnar 	 * Normally we should not be here till LAPIC has been initialized but
814f62bae50SIngo Molnar 	 * in some cases like kdump, its possible that there is a pending LAPIC
815f62bae50SIngo Molnar 	 * timer interrupt from previous kernel's context and is delivered in
816f62bae50SIngo Molnar 	 * new kernel the moment interrupts are enabled.
817f62bae50SIngo Molnar 	 *
818f62bae50SIngo Molnar 	 * Interrupts are enabled early and LAPIC is setup much later, hence
819f62bae50SIngo Molnar 	 * its possible that when we get here evt->event_handler is NULL.
820f62bae50SIngo Molnar 	 * Check for event_handler being NULL and discard the interrupt as
821f62bae50SIngo Molnar 	 * spurious.
822f62bae50SIngo Molnar 	 */
823f62bae50SIngo Molnar 	if (!evt->event_handler) {
824f62bae50SIngo Molnar 		pr_warning("Spurious LAPIC timer interrupt on cpu %d\n", cpu);
825f62bae50SIngo Molnar 		/* Switch it off */
826f62bae50SIngo Molnar 		lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, evt);
827f62bae50SIngo Molnar 		return;
828f62bae50SIngo Molnar 	}
829f62bae50SIngo Molnar 
830f62bae50SIngo Molnar 	/*
831f62bae50SIngo Molnar 	 * the NMI deadlock-detector uses this.
832f62bae50SIngo Molnar 	 */
833f62bae50SIngo Molnar 	inc_irq_stat(apic_timer_irqs);
834f62bae50SIngo Molnar 
835f62bae50SIngo Molnar 	evt->event_handler(evt);
836f62bae50SIngo Molnar }
837f62bae50SIngo Molnar 
838f62bae50SIngo Molnar /*
839f62bae50SIngo Molnar  * Local APIC timer interrupt. This is the most natural way for doing
840f62bae50SIngo Molnar  * local interrupts, but local timer interrupts can be emulated by
841f62bae50SIngo Molnar  * broadcast interrupts too. [in case the hw doesn't support APIC timers]
842f62bae50SIngo Molnar  *
843f62bae50SIngo Molnar  * [ if a single-CPU system runs an SMP kernel then we call the local
844f62bae50SIngo Molnar  *   interrupt as well. Thus we cannot inline the local irq ... ]
845f62bae50SIngo Molnar  */
846f62bae50SIngo Molnar void __irq_entry smp_apic_timer_interrupt(struct pt_regs *regs)
847f62bae50SIngo Molnar {
848f62bae50SIngo Molnar 	struct pt_regs *old_regs = set_irq_regs(regs);
849f62bae50SIngo Molnar 
850f62bae50SIngo Molnar 	/*
851f62bae50SIngo Molnar 	 * NOTE! We'd better ACK the irq immediately,
852f62bae50SIngo Molnar 	 * because timer handling can be slow.
853f62bae50SIngo Molnar 	 */
854f62bae50SIngo Molnar 	ack_APIC_irq();
855f62bae50SIngo Molnar 	/*
856f62bae50SIngo Molnar 	 * update_process_times() expects us to have done irq_enter().
857f62bae50SIngo Molnar 	 * Besides, if we don't timer interrupts ignore the global
858f62bae50SIngo Molnar 	 * interrupt lock, which is the WrongThing (tm) to do.
859f62bae50SIngo Molnar 	 */
860f62bae50SIngo Molnar 	exit_idle();
861f62bae50SIngo Molnar 	irq_enter();
862f62bae50SIngo Molnar 	local_apic_timer_interrupt();
863f62bae50SIngo Molnar 	irq_exit();
864f62bae50SIngo Molnar 
865f62bae50SIngo Molnar 	set_irq_regs(old_regs);
866f62bae50SIngo Molnar }
867f62bae50SIngo Molnar 
868f62bae50SIngo Molnar int setup_profiling_timer(unsigned int multiplier)
869f62bae50SIngo Molnar {
870f62bae50SIngo Molnar 	return -EINVAL;
871f62bae50SIngo Molnar }
872f62bae50SIngo Molnar 
873f62bae50SIngo Molnar /*
874f62bae50SIngo Molnar  * Local APIC start and shutdown
875f62bae50SIngo Molnar  */
876f62bae50SIngo Molnar 
877f62bae50SIngo Molnar /**
878f62bae50SIngo Molnar  * clear_local_APIC - shutdown the local APIC
879f62bae50SIngo Molnar  *
880f62bae50SIngo Molnar  * This is called, when a CPU is disabled and before rebooting, so the state of
881f62bae50SIngo Molnar  * the local APIC has no dangling leftovers. Also used to cleanout any BIOS
882f62bae50SIngo Molnar  * leftovers during boot.
883f62bae50SIngo Molnar  */
884f62bae50SIngo Molnar void clear_local_APIC(void)
885f62bae50SIngo Molnar {
886f62bae50SIngo Molnar 	int maxlvt;
887f62bae50SIngo Molnar 	u32 v;
888f62bae50SIngo Molnar 
889f62bae50SIngo Molnar 	/* APIC hasn't been mapped yet */
890fc1edaf9SSuresh Siddha 	if (!x2apic_mode && !apic_phys)
891f62bae50SIngo Molnar 		return;
892f62bae50SIngo Molnar 
893f62bae50SIngo Molnar 	maxlvt = lapic_get_maxlvt();
894f62bae50SIngo Molnar 	/*
895f62bae50SIngo Molnar 	 * Masking an LVT entry can trigger a local APIC error
896f62bae50SIngo Molnar 	 * if the vector is zero. Mask LVTERR first to prevent this.
897f62bae50SIngo Molnar 	 */
898f62bae50SIngo Molnar 	if (maxlvt >= 3) {
899f62bae50SIngo Molnar 		v = ERROR_APIC_VECTOR; /* any non-zero vector will do */
900f62bae50SIngo Molnar 		apic_write(APIC_LVTERR, v | APIC_LVT_MASKED);
901f62bae50SIngo Molnar 	}
902f62bae50SIngo Molnar 	/*
903f62bae50SIngo Molnar 	 * Careful: we have to set masks only first to deassert
904f62bae50SIngo Molnar 	 * any level-triggered sources.
905f62bae50SIngo Molnar 	 */
906f62bae50SIngo Molnar 	v = apic_read(APIC_LVTT);
907f62bae50SIngo Molnar 	apic_write(APIC_LVTT, v | APIC_LVT_MASKED);
908f62bae50SIngo Molnar 	v = apic_read(APIC_LVT0);
909f62bae50SIngo Molnar 	apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
910f62bae50SIngo Molnar 	v = apic_read(APIC_LVT1);
911f62bae50SIngo Molnar 	apic_write(APIC_LVT1, v | APIC_LVT_MASKED);
912f62bae50SIngo Molnar 	if (maxlvt >= 4) {
913f62bae50SIngo Molnar 		v = apic_read(APIC_LVTPC);
914f62bae50SIngo Molnar 		apic_write(APIC_LVTPC, v | APIC_LVT_MASKED);
915f62bae50SIngo Molnar 	}
916f62bae50SIngo Molnar 
917f62bae50SIngo Molnar 	/* lets not touch this if we didn't frob it */
9184efc0670SAndi Kleen #ifdef CONFIG_X86_THERMAL_VECTOR
919f62bae50SIngo Molnar 	if (maxlvt >= 5) {
920f62bae50SIngo Molnar 		v = apic_read(APIC_LVTTHMR);
921f62bae50SIngo Molnar 		apic_write(APIC_LVTTHMR, v | APIC_LVT_MASKED);
922f62bae50SIngo Molnar 	}
923f62bae50SIngo Molnar #endif
924638bee71SH. Peter Anvin #ifdef CONFIG_X86_MCE_INTEL
925638bee71SH. Peter Anvin 	if (maxlvt >= 6) {
926638bee71SH. Peter Anvin 		v = apic_read(APIC_LVTCMCI);
927638bee71SH. Peter Anvin 		if (!(v & APIC_LVT_MASKED))
928638bee71SH. Peter Anvin 			apic_write(APIC_LVTCMCI, v | APIC_LVT_MASKED);
929638bee71SH. Peter Anvin 	}
930638bee71SH. Peter Anvin #endif
931638bee71SH. Peter Anvin 
932f62bae50SIngo Molnar 	/*
933f62bae50SIngo Molnar 	 * Clean APIC state for other OSs:
934f62bae50SIngo Molnar 	 */
935f62bae50SIngo Molnar 	apic_write(APIC_LVTT, APIC_LVT_MASKED);
936f62bae50SIngo Molnar 	apic_write(APIC_LVT0, APIC_LVT_MASKED);
937f62bae50SIngo Molnar 	apic_write(APIC_LVT1, APIC_LVT_MASKED);
938f62bae50SIngo Molnar 	if (maxlvt >= 3)
939f62bae50SIngo Molnar 		apic_write(APIC_LVTERR, APIC_LVT_MASKED);
940f62bae50SIngo Molnar 	if (maxlvt >= 4)
941f62bae50SIngo Molnar 		apic_write(APIC_LVTPC, APIC_LVT_MASKED);
942f62bae50SIngo Molnar 
943f62bae50SIngo Molnar 	/* Integrated APIC (!82489DX) ? */
944f62bae50SIngo Molnar 	if (lapic_is_integrated()) {
945f62bae50SIngo Molnar 		if (maxlvt > 3)
946f62bae50SIngo Molnar 			/* Clear ESR due to Pentium errata 3AP and 11AP */
947f62bae50SIngo Molnar 			apic_write(APIC_ESR, 0);
948f62bae50SIngo Molnar 		apic_read(APIC_ESR);
949f62bae50SIngo Molnar 	}
950f62bae50SIngo Molnar }
951f62bae50SIngo Molnar 
952f62bae50SIngo Molnar /**
953f62bae50SIngo Molnar  * disable_local_APIC - clear and disable the local APIC
954f62bae50SIngo Molnar  */
955f62bae50SIngo Molnar void disable_local_APIC(void)
956f62bae50SIngo Molnar {
957f62bae50SIngo Molnar 	unsigned int value;
958f62bae50SIngo Molnar 
959f62bae50SIngo Molnar 	/* APIC hasn't been mapped yet */
960fd19dce7SYinghai Lu 	if (!x2apic_mode && !apic_phys)
961f62bae50SIngo Molnar 		return;
962f62bae50SIngo Molnar 
963f62bae50SIngo Molnar 	clear_local_APIC();
964f62bae50SIngo Molnar 
965f62bae50SIngo Molnar 	/*
966f62bae50SIngo Molnar 	 * Disable APIC (implies clearing of registers
967f62bae50SIngo Molnar 	 * for 82489DX!).
968f62bae50SIngo Molnar 	 */
969f62bae50SIngo Molnar 	value = apic_read(APIC_SPIV);
970f62bae50SIngo Molnar 	value &= ~APIC_SPIV_APIC_ENABLED;
971f62bae50SIngo Molnar 	apic_write(APIC_SPIV, value);
972f62bae50SIngo Molnar 
973f62bae50SIngo Molnar #ifdef CONFIG_X86_32
974f62bae50SIngo Molnar 	/*
975f62bae50SIngo Molnar 	 * When LAPIC was disabled by the BIOS and enabled by the kernel,
976f62bae50SIngo Molnar 	 * restore the disabled state.
977f62bae50SIngo Molnar 	 */
978f62bae50SIngo Molnar 	if (enabled_via_apicbase) {
979f62bae50SIngo Molnar 		unsigned int l, h;
980f62bae50SIngo Molnar 
981f62bae50SIngo Molnar 		rdmsr(MSR_IA32_APICBASE, l, h);
982f62bae50SIngo Molnar 		l &= ~MSR_IA32_APICBASE_ENABLE;
983f62bae50SIngo Molnar 		wrmsr(MSR_IA32_APICBASE, l, h);
984f62bae50SIngo Molnar 	}
985f62bae50SIngo Molnar #endif
986f62bae50SIngo Molnar }
987f62bae50SIngo Molnar 
988f62bae50SIngo Molnar /*
989f62bae50SIngo Molnar  * If Linux enabled the LAPIC against the BIOS default disable it down before
990f62bae50SIngo Molnar  * re-entering the BIOS on shutdown.  Otherwise the BIOS may get confused and
991f62bae50SIngo Molnar  * not power-off.  Additionally clear all LVT entries before disable_local_APIC
992f62bae50SIngo Molnar  * for the case where Linux didn't enable the LAPIC.
993f62bae50SIngo Molnar  */
994f62bae50SIngo Molnar void lapic_shutdown(void)
995f62bae50SIngo Molnar {
996f62bae50SIngo Molnar 	unsigned long flags;
997f62bae50SIngo Molnar 
9988312136fSCyrill Gorcunov 	if (!cpu_has_apic && !apic_from_smp_config())
999f62bae50SIngo Molnar 		return;
1000f62bae50SIngo Molnar 
1001f62bae50SIngo Molnar 	local_irq_save(flags);
1002f62bae50SIngo Molnar 
1003f62bae50SIngo Molnar #ifdef CONFIG_X86_32
1004f62bae50SIngo Molnar 	if (!enabled_via_apicbase)
1005f62bae50SIngo Molnar 		clear_local_APIC();
1006f62bae50SIngo Molnar 	else
1007f62bae50SIngo Molnar #endif
1008f62bae50SIngo Molnar 		disable_local_APIC();
1009f62bae50SIngo Molnar 
1010f62bae50SIngo Molnar 
1011f62bae50SIngo Molnar 	local_irq_restore(flags);
1012f62bae50SIngo Molnar }
1013f62bae50SIngo Molnar 
1014f62bae50SIngo Molnar /*
1015f62bae50SIngo Molnar  * This is to verify that we're looking at a real local APIC.
1016f62bae50SIngo Molnar  * Check these against your board if the CPUs aren't getting
1017f62bae50SIngo Molnar  * started for no apparent reason.
1018f62bae50SIngo Molnar  */
1019f62bae50SIngo Molnar int __init verify_local_APIC(void)
1020f62bae50SIngo Molnar {
1021f62bae50SIngo Molnar 	unsigned int reg0, reg1;
1022f62bae50SIngo Molnar 
1023f62bae50SIngo Molnar 	/*
1024f62bae50SIngo Molnar 	 * The version register is read-only in a real APIC.
1025f62bae50SIngo Molnar 	 */
1026f62bae50SIngo Molnar 	reg0 = apic_read(APIC_LVR);
1027f62bae50SIngo Molnar 	apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg0);
1028f62bae50SIngo Molnar 	apic_write(APIC_LVR, reg0 ^ APIC_LVR_MASK);
1029f62bae50SIngo Molnar 	reg1 = apic_read(APIC_LVR);
1030f62bae50SIngo Molnar 	apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg1);
1031f62bae50SIngo Molnar 
1032f62bae50SIngo Molnar 	/*
1033f62bae50SIngo Molnar 	 * The two version reads above should print the same
1034f62bae50SIngo Molnar 	 * numbers.  If the second one is different, then we
1035f62bae50SIngo Molnar 	 * poke at a non-APIC.
1036f62bae50SIngo Molnar 	 */
1037f62bae50SIngo Molnar 	if (reg1 != reg0)
1038f62bae50SIngo Molnar 		return 0;
1039f62bae50SIngo Molnar 
1040f62bae50SIngo Molnar 	/*
1041f62bae50SIngo Molnar 	 * Check if the version looks reasonably.
1042f62bae50SIngo Molnar 	 */
1043f62bae50SIngo Molnar 	reg1 = GET_APIC_VERSION(reg0);
1044f62bae50SIngo Molnar 	if (reg1 == 0x00 || reg1 == 0xff)
1045f62bae50SIngo Molnar 		return 0;
1046f62bae50SIngo Molnar 	reg1 = lapic_get_maxlvt();
1047f62bae50SIngo Molnar 	if (reg1 < 0x02 || reg1 == 0xff)
1048f62bae50SIngo Molnar 		return 0;
1049f62bae50SIngo Molnar 
1050f62bae50SIngo Molnar 	/*
1051f62bae50SIngo Molnar 	 * The ID register is read/write in a real APIC.
1052f62bae50SIngo Molnar 	 */
1053f62bae50SIngo Molnar 	reg0 = apic_read(APIC_ID);
1054f62bae50SIngo Molnar 	apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg0);
1055f62bae50SIngo Molnar 	apic_write(APIC_ID, reg0 ^ apic->apic_id_mask);
1056f62bae50SIngo Molnar 	reg1 = apic_read(APIC_ID);
1057f62bae50SIngo Molnar 	apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg1);
1058f62bae50SIngo Molnar 	apic_write(APIC_ID, reg0);
1059f62bae50SIngo Molnar 	if (reg1 != (reg0 ^ apic->apic_id_mask))
1060f62bae50SIngo Molnar 		return 0;
1061f62bae50SIngo Molnar 
1062f62bae50SIngo Molnar 	/*
1063f62bae50SIngo Molnar 	 * The next two are just to see if we have sane values.
1064f62bae50SIngo Molnar 	 * They're only really relevant if we're in Virtual Wire
1065f62bae50SIngo Molnar 	 * compatibility mode, but most boxes are anymore.
1066f62bae50SIngo Molnar 	 */
1067f62bae50SIngo Molnar 	reg0 = apic_read(APIC_LVT0);
1068f62bae50SIngo Molnar 	apic_printk(APIC_DEBUG, "Getting LVT0: %x\n", reg0);
1069f62bae50SIngo Molnar 	reg1 = apic_read(APIC_LVT1);
1070f62bae50SIngo Molnar 	apic_printk(APIC_DEBUG, "Getting LVT1: %x\n", reg1);
1071f62bae50SIngo Molnar 
1072f62bae50SIngo Molnar 	return 1;
1073f62bae50SIngo Molnar }
1074f62bae50SIngo Molnar 
1075f62bae50SIngo Molnar /**
1076f62bae50SIngo Molnar  * sync_Arb_IDs - synchronize APIC bus arbitration IDs
1077f62bae50SIngo Molnar  */
1078f62bae50SIngo Molnar void __init sync_Arb_IDs(void)
1079f62bae50SIngo Molnar {
1080f62bae50SIngo Molnar 	/*
1081f62bae50SIngo Molnar 	 * Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 And not
1082f62bae50SIngo Molnar 	 * needed on AMD.
1083f62bae50SIngo Molnar 	 */
1084f62bae50SIngo Molnar 	if (modern_apic() || boot_cpu_data.x86_vendor == X86_VENDOR_AMD)
1085f62bae50SIngo Molnar 		return;
1086f62bae50SIngo Molnar 
1087f62bae50SIngo Molnar 	/*
1088f62bae50SIngo Molnar 	 * Wait for idle.
1089f62bae50SIngo Molnar 	 */
1090f62bae50SIngo Molnar 	apic_wait_icr_idle();
1091f62bae50SIngo Molnar 
1092f62bae50SIngo Molnar 	apic_printk(APIC_DEBUG, "Synchronizing Arb IDs.\n");
1093f62bae50SIngo Molnar 	apic_write(APIC_ICR, APIC_DEST_ALLINC |
1094f62bae50SIngo Molnar 			APIC_INT_LEVELTRIG | APIC_DM_INIT);
1095f62bae50SIngo Molnar }
1096f62bae50SIngo Molnar 
1097f62bae50SIngo Molnar /*
1098f62bae50SIngo Molnar  * An initial setup of the virtual wire mode.
1099f62bae50SIngo Molnar  */
1100f62bae50SIngo Molnar void __init init_bsp_APIC(void)
1101f62bae50SIngo Molnar {
1102f62bae50SIngo Molnar 	unsigned int value;
1103f62bae50SIngo Molnar 
1104f62bae50SIngo Molnar 	/*
1105f62bae50SIngo Molnar 	 * Don't do the setup now if we have a SMP BIOS as the
1106f62bae50SIngo Molnar 	 * through-I/O-APIC virtual wire mode might be active.
1107f62bae50SIngo Molnar 	 */
1108f62bae50SIngo Molnar 	if (smp_found_config || !cpu_has_apic)
1109f62bae50SIngo Molnar 		return;
1110f62bae50SIngo Molnar 
1111f62bae50SIngo Molnar 	/*
1112f62bae50SIngo Molnar 	 * Do not trust the local APIC being empty at bootup.
1113f62bae50SIngo Molnar 	 */
1114f62bae50SIngo Molnar 	clear_local_APIC();
1115f62bae50SIngo Molnar 
1116f62bae50SIngo Molnar 	/*
1117f62bae50SIngo Molnar 	 * Enable APIC.
1118f62bae50SIngo Molnar 	 */
1119f62bae50SIngo Molnar 	value = apic_read(APIC_SPIV);
1120f62bae50SIngo Molnar 	value &= ~APIC_VECTOR_MASK;
1121f62bae50SIngo Molnar 	value |= APIC_SPIV_APIC_ENABLED;
1122f62bae50SIngo Molnar 
1123f62bae50SIngo Molnar #ifdef CONFIG_X86_32
1124f62bae50SIngo Molnar 	/* This bit is reserved on P4/Xeon and should be cleared */
1125f62bae50SIngo Molnar 	if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
1126f62bae50SIngo Molnar 	    (boot_cpu_data.x86 == 15))
1127f62bae50SIngo Molnar 		value &= ~APIC_SPIV_FOCUS_DISABLED;
1128f62bae50SIngo Molnar 	else
1129f62bae50SIngo Molnar #endif
1130f62bae50SIngo Molnar 		value |= APIC_SPIV_FOCUS_DISABLED;
1131f62bae50SIngo Molnar 	value |= SPURIOUS_APIC_VECTOR;
1132f62bae50SIngo Molnar 	apic_write(APIC_SPIV, value);
1133f62bae50SIngo Molnar 
1134f62bae50SIngo Molnar 	/*
1135f62bae50SIngo Molnar 	 * Set up the virtual wire mode.
1136f62bae50SIngo Molnar 	 */
1137f62bae50SIngo Molnar 	apic_write(APIC_LVT0, APIC_DM_EXTINT);
1138f62bae50SIngo Molnar 	value = APIC_DM_NMI;
1139f62bae50SIngo Molnar 	if (!lapic_is_integrated())		/* 82489DX */
1140f62bae50SIngo Molnar 		value |= APIC_LVT_LEVEL_TRIGGER;
1141f62bae50SIngo Molnar 	apic_write(APIC_LVT1, value);
1142f62bae50SIngo Molnar }
1143f62bae50SIngo Molnar 
1144f62bae50SIngo Molnar static void __cpuinit lapic_setup_esr(void)
1145f62bae50SIngo Molnar {
1146f62bae50SIngo Molnar 	unsigned int oldvalue, value, maxlvt;
1147f62bae50SIngo Molnar 
1148f62bae50SIngo Molnar 	if (!lapic_is_integrated()) {
1149f62bae50SIngo Molnar 		pr_info("No ESR for 82489DX.\n");
1150f62bae50SIngo Molnar 		return;
1151f62bae50SIngo Molnar 	}
1152f62bae50SIngo Molnar 
1153f62bae50SIngo Molnar 	if (apic->disable_esr) {
1154f62bae50SIngo Molnar 		/*
1155f62bae50SIngo Molnar 		 * Something untraceable is creating bad interrupts on
1156f62bae50SIngo Molnar 		 * secondary quads ... for the moment, just leave the
1157f62bae50SIngo Molnar 		 * ESR disabled - we can't do anything useful with the
1158f62bae50SIngo Molnar 		 * errors anyway - mbligh
1159f62bae50SIngo Molnar 		 */
1160f62bae50SIngo Molnar 		pr_info("Leaving ESR disabled.\n");
1161f62bae50SIngo Molnar 		return;
1162f62bae50SIngo Molnar 	}
1163f62bae50SIngo Molnar 
1164f62bae50SIngo Molnar 	maxlvt = lapic_get_maxlvt();
1165f62bae50SIngo Molnar 	if (maxlvt > 3)		/* Due to the Pentium erratum 3AP. */
1166f62bae50SIngo Molnar 		apic_write(APIC_ESR, 0);
1167f62bae50SIngo Molnar 	oldvalue = apic_read(APIC_ESR);
1168f62bae50SIngo Molnar 
1169f62bae50SIngo Molnar 	/* enables sending errors */
1170f62bae50SIngo Molnar 	value = ERROR_APIC_VECTOR;
1171f62bae50SIngo Molnar 	apic_write(APIC_LVTERR, value);
1172f62bae50SIngo Molnar 
1173f62bae50SIngo Molnar 	/*
1174f62bae50SIngo Molnar 	 * spec says clear errors after enabling vector.
1175f62bae50SIngo Molnar 	 */
1176f62bae50SIngo Molnar 	if (maxlvt > 3)
1177f62bae50SIngo Molnar 		apic_write(APIC_ESR, 0);
1178f62bae50SIngo Molnar 	value = apic_read(APIC_ESR);
1179f62bae50SIngo Molnar 	if (value != oldvalue)
1180f62bae50SIngo Molnar 		apic_printk(APIC_VERBOSE, "ESR value before enabling "
1181f62bae50SIngo Molnar 			"vector: 0x%08x  after: 0x%08x\n",
1182f62bae50SIngo Molnar 			oldvalue, value);
1183f62bae50SIngo Molnar }
1184f62bae50SIngo Molnar 
1185f62bae50SIngo Molnar /**
1186f62bae50SIngo Molnar  * setup_local_APIC - setup the local APIC
11870aa002feSTejun Heo  *
11880aa002feSTejun Heo  * Used to setup local APIC while initializing BSP or bringin up APs.
11890aa002feSTejun Heo  * Always called with preemption disabled.
1190f62bae50SIngo Molnar  */
1191f62bae50SIngo Molnar void __cpuinit setup_local_APIC(void)
1192f62bae50SIngo Molnar {
11930aa002feSTejun Heo 	int cpu = smp_processor_id();
11948c3ba8d0SKerstin Jonsson 	unsigned int value, queued;
11958c3ba8d0SKerstin Jonsson 	int i, j, acked = 0;
11968c3ba8d0SKerstin Jonsson 	unsigned long long tsc = 0, ntsc;
11978c3ba8d0SKerstin Jonsson 	long long max_loops = cpu_khz;
11988c3ba8d0SKerstin Jonsson 
11998c3ba8d0SKerstin Jonsson 	if (cpu_has_tsc)
12008c3ba8d0SKerstin Jonsson 		rdtscll(tsc);
1201f62bae50SIngo Molnar 
1202f62bae50SIngo Molnar 	if (disable_apic) {
12037167d08eSHenrik Kretzschmar 		disable_ioapic_support();
1204f62bae50SIngo Molnar 		return;
1205f62bae50SIngo Molnar 	}
1206f62bae50SIngo Molnar 
1207f62bae50SIngo Molnar #ifdef CONFIG_X86_32
1208f62bae50SIngo Molnar 	/* Pound the ESR really hard over the head with a big hammer - mbligh */
1209f62bae50SIngo Molnar 	if (lapic_is_integrated() && apic->disable_esr) {
1210f62bae50SIngo Molnar 		apic_write(APIC_ESR, 0);
1211f62bae50SIngo Molnar 		apic_write(APIC_ESR, 0);
1212f62bae50SIngo Molnar 		apic_write(APIC_ESR, 0);
1213f62bae50SIngo Molnar 		apic_write(APIC_ESR, 0);
1214f62bae50SIngo Molnar 	}
1215f62bae50SIngo Molnar #endif
1216cdd6c482SIngo Molnar 	perf_events_lapic_init();
1217f62bae50SIngo Molnar 
1218f62bae50SIngo Molnar 	/*
1219f62bae50SIngo Molnar 	 * Double-check whether this APIC is really registered.
1220f62bae50SIngo Molnar 	 * This is meaningless in clustered apic mode, so we skip it.
1221f62bae50SIngo Molnar 	 */
1222c2777f98SDaniel Walker 	BUG_ON(!apic->apic_id_registered());
1223f62bae50SIngo Molnar 
1224f62bae50SIngo Molnar 	/*
1225f62bae50SIngo Molnar 	 * Intel recommends to set DFR, LDR and TPR before enabling
1226f62bae50SIngo Molnar 	 * an APIC.  See e.g. "AP-388 82489DX User's Manual" (Intel
1227f62bae50SIngo Molnar 	 * document number 292116).  So here it goes...
1228f62bae50SIngo Molnar 	 */
1229f62bae50SIngo Molnar 	apic->init_apic_ldr();
1230f62bae50SIngo Molnar 
12316f802c4bSTejun Heo #ifdef CONFIG_X86_32
12326f802c4bSTejun Heo 	/*
1233acb8bc09STejun Heo 	 * APIC LDR is initialized.  If logical_apicid mapping was
1234acb8bc09STejun Heo 	 * initialized during get_smp_config(), make sure it matches the
1235acb8bc09STejun Heo 	 * actual value.
12366f802c4bSTejun Heo 	 */
1237acb8bc09STejun Heo 	i = early_per_cpu(x86_cpu_to_logical_apicid, cpu);
1238acb8bc09STejun Heo 	WARN_ON(i != BAD_APICID && i != logical_smp_processor_id());
1239acb8bc09STejun Heo 	/* always use the value from LDR */
12406f802c4bSTejun Heo 	early_per_cpu(x86_cpu_to_logical_apicid, cpu) =
12416f802c4bSTejun Heo 		logical_smp_processor_id();
1242c4b90c11STejun Heo 
1243c4b90c11STejun Heo 	/*
1244c4b90c11STejun Heo 	 * Some NUMA implementations (NUMAQ) don't initialize apicid to
1245c4b90c11STejun Heo 	 * node mapping during NUMA init.  Now that logical apicid is
1246c4b90c11STejun Heo 	 * guaranteed to be known, give it another chance.  This is already
1247c4b90c11STejun Heo 	 * a bit too late - percpu allocation has already happened without
1248c4b90c11STejun Heo 	 * proper NUMA affinity.
1249c4b90c11STejun Heo 	 */
125084914ed0STejun Heo 	if (apic->x86_32_numa_cpu_node)
1251c4b90c11STejun Heo 		set_apicid_to_node(early_per_cpu(x86_cpu_to_apicid, cpu),
1252c4b90c11STejun Heo 				   apic->x86_32_numa_cpu_node(cpu));
12536f802c4bSTejun Heo #endif
12546f802c4bSTejun Heo 
1255f62bae50SIngo Molnar 	/*
1256f62bae50SIngo Molnar 	 * Set Task Priority to 'accept all'. We never change this
1257f62bae50SIngo Molnar 	 * later on.
1258f62bae50SIngo Molnar 	 */
1259f62bae50SIngo Molnar 	value = apic_read(APIC_TASKPRI);
1260f62bae50SIngo Molnar 	value &= ~APIC_TPRI_MASK;
1261f62bae50SIngo Molnar 	apic_write(APIC_TASKPRI, value);
1262f62bae50SIngo Molnar 
1263f62bae50SIngo Molnar 	/*
1264f62bae50SIngo Molnar 	 * After a crash, we no longer service the interrupts and a pending
1265f62bae50SIngo Molnar 	 * interrupt from previous kernel might still have ISR bit set.
1266f62bae50SIngo Molnar 	 *
1267f62bae50SIngo Molnar 	 * Most probably by now CPU has serviced that pending interrupt and
1268f62bae50SIngo Molnar 	 * it might not have done the ack_APIC_irq() because it thought,
1269f62bae50SIngo Molnar 	 * interrupt came from i8259 as ExtInt. LAPIC did not get EOI so it
1270f62bae50SIngo Molnar 	 * does not clear the ISR bit and cpu thinks it has already serivced
1271f62bae50SIngo Molnar 	 * the interrupt. Hence a vector might get locked. It was noticed
1272f62bae50SIngo Molnar 	 * for timer irq (vector 0x31). Issue an extra EOI to clear ISR.
1273f62bae50SIngo Molnar 	 */
12748c3ba8d0SKerstin Jonsson 	do {
12758c3ba8d0SKerstin Jonsson 		queued = 0;
12768c3ba8d0SKerstin Jonsson 		for (i = APIC_ISR_NR - 1; i >= 0; i--)
12778c3ba8d0SKerstin Jonsson 			queued |= apic_read(APIC_IRR + i*0x10);
12788c3ba8d0SKerstin Jonsson 
1279f62bae50SIngo Molnar 		for (i = APIC_ISR_NR - 1; i >= 0; i--) {
1280f62bae50SIngo Molnar 			value = apic_read(APIC_ISR + i*0x10);
1281f62bae50SIngo Molnar 			for (j = 31; j >= 0; j--) {
12828c3ba8d0SKerstin Jonsson 				if (value & (1<<j)) {
1283f62bae50SIngo Molnar 					ack_APIC_irq();
12848c3ba8d0SKerstin Jonsson 					acked++;
1285f62bae50SIngo Molnar 				}
1286f62bae50SIngo Molnar 			}
12878c3ba8d0SKerstin Jonsson 		}
12888c3ba8d0SKerstin Jonsson 		if (acked > 256) {
12898c3ba8d0SKerstin Jonsson 			printk(KERN_ERR "LAPIC pending interrupts after %d EOI\n",
12908c3ba8d0SKerstin Jonsson 			       acked);
12918c3ba8d0SKerstin Jonsson 			break;
12928c3ba8d0SKerstin Jonsson 		}
12938c3ba8d0SKerstin Jonsson 		if (cpu_has_tsc) {
12948c3ba8d0SKerstin Jonsson 			rdtscll(ntsc);
12958c3ba8d0SKerstin Jonsson 			max_loops = (cpu_khz << 10) - (ntsc - tsc);
12968c3ba8d0SKerstin Jonsson 		} else
12978c3ba8d0SKerstin Jonsson 			max_loops--;
12988c3ba8d0SKerstin Jonsson 	} while (queued && max_loops > 0);
12998c3ba8d0SKerstin Jonsson 	WARN_ON(max_loops <= 0);
1300f62bae50SIngo Molnar 
1301f62bae50SIngo Molnar 	/*
1302f62bae50SIngo Molnar 	 * Now that we are all set up, enable the APIC
1303f62bae50SIngo Molnar 	 */
1304f62bae50SIngo Molnar 	value = apic_read(APIC_SPIV);
1305f62bae50SIngo Molnar 	value &= ~APIC_VECTOR_MASK;
1306f62bae50SIngo Molnar 	/*
1307f62bae50SIngo Molnar 	 * Enable APIC
1308f62bae50SIngo Molnar 	 */
1309f62bae50SIngo Molnar 	value |= APIC_SPIV_APIC_ENABLED;
1310f62bae50SIngo Molnar 
1311f62bae50SIngo Molnar #ifdef CONFIG_X86_32
1312f62bae50SIngo Molnar 	/*
1313f62bae50SIngo Molnar 	 * Some unknown Intel IO/APIC (or APIC) errata is biting us with
1314f62bae50SIngo Molnar 	 * certain networking cards. If high frequency interrupts are
1315f62bae50SIngo Molnar 	 * happening on a particular IOAPIC pin, plus the IOAPIC routing
1316f62bae50SIngo Molnar 	 * entry is masked/unmasked at a high rate as well then sooner or
1317f62bae50SIngo Molnar 	 * later IOAPIC line gets 'stuck', no more interrupts are received
1318f62bae50SIngo Molnar 	 * from the device. If focus CPU is disabled then the hang goes
1319f62bae50SIngo Molnar 	 * away, oh well :-(
1320f62bae50SIngo Molnar 	 *
1321f62bae50SIngo Molnar 	 * [ This bug can be reproduced easily with a level-triggered
1322f62bae50SIngo Molnar 	 *   PCI Ne2000 networking cards and PII/PIII processors, dual
1323f62bae50SIngo Molnar 	 *   BX chipset. ]
1324f62bae50SIngo Molnar 	 */
1325f62bae50SIngo Molnar 	/*
1326f62bae50SIngo Molnar 	 * Actually disabling the focus CPU check just makes the hang less
1327f62bae50SIngo Molnar 	 * frequent as it makes the interrupt distributon model be more
1328f62bae50SIngo Molnar 	 * like LRU than MRU (the short-term load is more even across CPUs).
1329f62bae50SIngo Molnar 	 * See also the comment in end_level_ioapic_irq().  --macro
1330f62bae50SIngo Molnar 	 */
1331f62bae50SIngo Molnar 
1332f62bae50SIngo Molnar 	/*
1333f62bae50SIngo Molnar 	 * - enable focus processor (bit==0)
1334f62bae50SIngo Molnar 	 * - 64bit mode always use processor focus
1335f62bae50SIngo Molnar 	 *   so no need to set it
1336f62bae50SIngo Molnar 	 */
1337f62bae50SIngo Molnar 	value &= ~APIC_SPIV_FOCUS_DISABLED;
1338f62bae50SIngo Molnar #endif
1339f62bae50SIngo Molnar 
1340f62bae50SIngo Molnar 	/*
1341f62bae50SIngo Molnar 	 * Set spurious IRQ vector
1342f62bae50SIngo Molnar 	 */
1343f62bae50SIngo Molnar 	value |= SPURIOUS_APIC_VECTOR;
1344f62bae50SIngo Molnar 	apic_write(APIC_SPIV, value);
1345f62bae50SIngo Molnar 
1346f62bae50SIngo Molnar 	/*
1347f62bae50SIngo Molnar 	 * Set up LVT0, LVT1:
1348f62bae50SIngo Molnar 	 *
1349f62bae50SIngo Molnar 	 * set up through-local-APIC on the BP's LINT0. This is not
1350f62bae50SIngo Molnar 	 * strictly necessary in pure symmetric-IO mode, but sometimes
1351f62bae50SIngo Molnar 	 * we delegate interrupts to the 8259A.
1352f62bae50SIngo Molnar 	 */
1353f62bae50SIngo Molnar 	/*
1354f62bae50SIngo Molnar 	 * TODO: set up through-local-APIC from through-I/O-APIC? --macro
1355f62bae50SIngo Molnar 	 */
1356f62bae50SIngo Molnar 	value = apic_read(APIC_LVT0) & APIC_LVT_MASKED;
13570aa002feSTejun Heo 	if (!cpu && (pic_mode || !value)) {
1358f62bae50SIngo Molnar 		value = APIC_DM_EXTINT;
13590aa002feSTejun Heo 		apic_printk(APIC_VERBOSE, "enabled ExtINT on CPU#%d\n", cpu);
1360f62bae50SIngo Molnar 	} else {
1361f62bae50SIngo Molnar 		value = APIC_DM_EXTINT | APIC_LVT_MASKED;
13620aa002feSTejun Heo 		apic_printk(APIC_VERBOSE, "masked ExtINT on CPU#%d\n", cpu);
1363f62bae50SIngo Molnar 	}
1364f62bae50SIngo Molnar 	apic_write(APIC_LVT0, value);
1365f62bae50SIngo Molnar 
1366f62bae50SIngo Molnar 	/*
1367f62bae50SIngo Molnar 	 * only the BP should see the LINT1 NMI signal, obviously.
1368f62bae50SIngo Molnar 	 */
13690aa002feSTejun Heo 	if (!cpu)
1370f62bae50SIngo Molnar 		value = APIC_DM_NMI;
1371f62bae50SIngo Molnar 	else
1372f62bae50SIngo Molnar 		value = APIC_DM_NMI | APIC_LVT_MASKED;
1373f62bae50SIngo Molnar 	if (!lapic_is_integrated())		/* 82489DX */
1374f62bae50SIngo Molnar 		value |= APIC_LVT_LEVEL_TRIGGER;
1375f62bae50SIngo Molnar 	apic_write(APIC_LVT1, value);
1376f62bae50SIngo Molnar 
1377638bee71SH. Peter Anvin #ifdef CONFIG_X86_MCE_INTEL
1378638bee71SH. Peter Anvin 	/* Recheck CMCI information after local APIC is up on CPU #0 */
13790aa002feSTejun Heo 	if (!cpu)
1380638bee71SH. Peter Anvin 		cmci_recheck();
1381638bee71SH. Peter Anvin #endif
1382f62bae50SIngo Molnar }
1383f62bae50SIngo Molnar 
1384f62bae50SIngo Molnar void __cpuinit end_local_APIC_setup(void)
1385f62bae50SIngo Molnar {
1386f62bae50SIngo Molnar 	lapic_setup_esr();
1387f62bae50SIngo Molnar 
1388f62bae50SIngo Molnar #ifdef CONFIG_X86_32
1389f62bae50SIngo Molnar 	{
1390f62bae50SIngo Molnar 		unsigned int value;
1391f62bae50SIngo Molnar 		/* Disable the local apic timer */
1392f62bae50SIngo Molnar 		value = apic_read(APIC_LVTT);
1393f62bae50SIngo Molnar 		value |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
1394f62bae50SIngo Molnar 		apic_write(APIC_LVTT, value);
1395f62bae50SIngo Molnar 	}
1396f62bae50SIngo Molnar #endif
1397f62bae50SIngo Molnar 
1398f62bae50SIngo Molnar 	apic_pm_activate();
13992fb270f3SJan Beulich }
14002fb270f3SJan Beulich 
14012fb270f3SJan Beulich void __init bsp_end_local_APIC_setup(void)
14022fb270f3SJan Beulich {
14032fb270f3SJan Beulich 	end_local_APIC_setup();
14047f7fbf45SKenji Kaneshige 
14057f7fbf45SKenji Kaneshige 	/*
14067f7fbf45SKenji Kaneshige 	 * Now that local APIC setup is completed for BP, configure the fault
14077f7fbf45SKenji Kaneshige 	 * handling for interrupt remapping.
14087f7fbf45SKenji Kaneshige 	 */
14092fb270f3SJan Beulich 	if (intr_remapping_enabled)
14107f7fbf45SKenji Kaneshige 		enable_drhd_fault_handling();
14117f7fbf45SKenji Kaneshige 
1412f62bae50SIngo Molnar }
1413f62bae50SIngo Molnar 
1414f62bae50SIngo Molnar #ifdef CONFIG_X86_X2APIC
1415f62bae50SIngo Molnar void check_x2apic(void)
1416f62bae50SIngo Molnar {
1417ef1f87aaSSuresh Siddha 	if (x2apic_enabled()) {
1418f62bae50SIngo Molnar 		pr_info("x2apic enabled by BIOS, switching to x2apic ops\n");
1419fc1edaf9SSuresh Siddha 		x2apic_preenabled = x2apic_mode = 1;
1420f62bae50SIngo Molnar 	}
1421f62bae50SIngo Molnar }
1422f62bae50SIngo Molnar 
1423f62bae50SIngo Molnar void enable_x2apic(void)
1424f62bae50SIngo Molnar {
1425f62bae50SIngo Molnar 	int msr, msr2;
1426f62bae50SIngo Molnar 
1427fc1edaf9SSuresh Siddha 	if (!x2apic_mode)
1428f62bae50SIngo Molnar 		return;
1429f62bae50SIngo Molnar 
1430f62bae50SIngo Molnar 	rdmsr(MSR_IA32_APICBASE, msr, msr2);
1431f62bae50SIngo Molnar 	if (!(msr & X2APIC_ENABLE)) {
1432450b1e8dSMike Travis 		printk_once(KERN_INFO "Enabling x2apic\n");
143325970852SNaga Chumbalkar 		wrmsr(MSR_IA32_APICBASE, msr | X2APIC_ENABLE, msr2);
1434f62bae50SIngo Molnar 	}
1435f62bae50SIngo Molnar }
143693758238SWeidong Han #endif /* CONFIG_X86_X2APIC */
1437f62bae50SIngo Molnar 
1438ce69a784SGleb Natapov int __init enable_IR(void)
1439f62bae50SIngo Molnar {
1440f62bae50SIngo Molnar #ifdef CONFIG_INTR_REMAP
144193758238SWeidong Han 	if (!intr_remapping_supported()) {
144293758238SWeidong Han 		pr_debug("intr-remapping not supported\n");
144341750d31SSuresh Siddha 		return -1;
144493758238SWeidong Han 	}
144593758238SWeidong Han 
144693758238SWeidong Han 	if (!x2apic_preenabled && skip_ioapic_setup) {
144793758238SWeidong Han 		pr_info("Skipped enabling intr-remap because of skipping "
144893758238SWeidong Han 			"io-apic setup\n");
144941750d31SSuresh Siddha 		return -1;
1450f62bae50SIngo Molnar 	}
1451f62bae50SIngo Molnar 
145241750d31SSuresh Siddha 	return enable_intr_remapping();
1453ce69a784SGleb Natapov #endif
145441750d31SSuresh Siddha 	return -1;
1455ce69a784SGleb Natapov }
1456ce69a784SGleb Natapov 
1457ce69a784SGleb Natapov void __init enable_IR_x2apic(void)
1458ce69a784SGleb Natapov {
1459ce69a784SGleb Natapov 	unsigned long flags;
1460ce69a784SGleb Natapov 	int ret, x2apic_enabled = 0;
1461e670761fSYinghai Lu 	int dmar_table_init_ret;
1462b7f42ab2SYinghai Lu 
1463b7f42ab2SYinghai Lu 	dmar_table_init_ret = dmar_table_init();
1464e670761fSYinghai Lu 	if (dmar_table_init_ret && !x2apic_supported())
1465e670761fSYinghai Lu 		return;
1466ce69a784SGleb Natapov 
146731dce14aSSuresh Siddha 	ret = save_ioapic_entries();
1468f62bae50SIngo Molnar 	if (ret) {
1469f62bae50SIngo Molnar 		pr_info("Saving IO-APIC state failed: %d\n", ret);
1470ce69a784SGleb Natapov 		goto out;
1471f62bae50SIngo Molnar 	}
1472f62bae50SIngo Molnar 
147305c3dc2cSSuresh Siddha 	local_irq_save(flags);
1474b81bb373SJacob Pan 	legacy_pic->mask_all();
147531dce14aSSuresh Siddha 	mask_ioapic_entries();
147605c3dc2cSSuresh Siddha 
1477b7f42ab2SYinghai Lu 	if (dmar_table_init_ret)
147841750d31SSuresh Siddha 		ret = -1;
1479b7f42ab2SYinghai Lu 	else
1480ce69a784SGleb Natapov 		ret = enable_IR();
1481b7f42ab2SYinghai Lu 
148241750d31SSuresh Siddha 	if (ret < 0) {
1483ce69a784SGleb Natapov 		/* IR is required if there is APIC ID > 255 even when running
1484ce69a784SGleb Natapov 		 * under KVM
1485ce69a784SGleb Natapov 		 */
14862904ed8dSSheng Yang 		if (max_physical_apicid > 255 ||
14872904ed8dSSheng Yang 		    !hypervisor_x2apic_available())
1488ce69a784SGleb Natapov 			goto nox2apic;
1489ce69a784SGleb Natapov 		/*
1490ce69a784SGleb Natapov 		 * without IR all CPUs can be addressed by IOAPIC/MSI
1491ce69a784SGleb Natapov 		 * only in physical mode
1492ce69a784SGleb Natapov 		 */
1493ce69a784SGleb Natapov 		x2apic_force_phys();
1494ce69a784SGleb Natapov 	}
1495f62bae50SIngo Molnar 
149641750d31SSuresh Siddha 	if (ret == IRQ_REMAP_XAPIC_MODE)
149741750d31SSuresh Siddha 		goto nox2apic;
149841750d31SSuresh Siddha 
1499ce69a784SGleb Natapov 	x2apic_enabled = 1;
150093758238SWeidong Han 
1501fc1edaf9SSuresh Siddha 	if (x2apic_supported() && !x2apic_mode) {
1502fc1edaf9SSuresh Siddha 		x2apic_mode = 1;
1503f62bae50SIngo Molnar 		enable_x2apic();
150493758238SWeidong Han 		pr_info("Enabled x2apic\n");
1505f62bae50SIngo Molnar 	}
1506f62bae50SIngo Molnar 
1507ce69a784SGleb Natapov nox2apic:
150841750d31SSuresh Siddha 	if (ret < 0) /* IR enabling failed */
150931dce14aSSuresh Siddha 		restore_ioapic_entries();
1510b81bb373SJacob Pan 	legacy_pic->restore_mask();
1511f62bae50SIngo Molnar 	local_irq_restore(flags);
1512f62bae50SIngo Molnar 
1513ce69a784SGleb Natapov out:
151441750d31SSuresh Siddha 	if (x2apic_enabled || !x2apic_supported())
151593758238SWeidong Han 		return;
151693758238SWeidong Han 
151793758238SWeidong Han 	if (x2apic_preenabled)
1518ce69a784SGleb Natapov 		panic("x2apic: enabled by BIOS but kernel init failed.");
151941750d31SSuresh Siddha 	else if (ret == IRQ_REMAP_XAPIC_MODE)
152041750d31SSuresh Siddha 		pr_info("x2apic not enabled, IRQ remapping is in xapic mode\n");
152141750d31SSuresh Siddha 	else if (ret < 0)
152241750d31SSuresh Siddha 		pr_info("x2apic not enabled, IRQ remapping init failed\n");
1523f62bae50SIngo Molnar }
152493758238SWeidong Han 
1525f62bae50SIngo Molnar #ifdef CONFIG_X86_64
1526f62bae50SIngo Molnar /*
1527f62bae50SIngo Molnar  * Detect and enable local APICs on non-SMP boards.
1528f62bae50SIngo Molnar  * Original code written by Keir Fraser.
1529f62bae50SIngo Molnar  * On AMD64 we trust the BIOS - if it says no APIC it is likely
1530f62bae50SIngo Molnar  * not correctly set up (usually the APIC timer won't work etc.)
1531f62bae50SIngo Molnar  */
1532f62bae50SIngo Molnar static int __init detect_init_APIC(void)
1533f62bae50SIngo Molnar {
1534f62bae50SIngo Molnar 	if (!cpu_has_apic) {
1535f62bae50SIngo Molnar 		pr_info("No local APIC present\n");
1536f62bae50SIngo Molnar 		return -1;
1537f62bae50SIngo Molnar 	}
1538f62bae50SIngo Molnar 
1539f62bae50SIngo Molnar 	mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
1540f62bae50SIngo Molnar 	return 0;
1541f62bae50SIngo Molnar }
1542f62bae50SIngo Molnar #else
15435a7ae78fSThomas Gleixner 
154425874a29SHenrik Kretzschmar static int __init apic_verify(void)
15455a7ae78fSThomas Gleixner {
15465a7ae78fSThomas Gleixner 	u32 features, h, l;
15475a7ae78fSThomas Gleixner 
15485a7ae78fSThomas Gleixner 	/*
15495a7ae78fSThomas Gleixner 	 * The APIC feature bit should now be enabled
15505a7ae78fSThomas Gleixner 	 * in `cpuid'
15515a7ae78fSThomas Gleixner 	 */
15525a7ae78fSThomas Gleixner 	features = cpuid_edx(1);
15535a7ae78fSThomas Gleixner 	if (!(features & (1 << X86_FEATURE_APIC))) {
15545a7ae78fSThomas Gleixner 		pr_warning("Could not enable APIC!\n");
15555a7ae78fSThomas Gleixner 		return -1;
15565a7ae78fSThomas Gleixner 	}
15575a7ae78fSThomas Gleixner 	set_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
15585a7ae78fSThomas Gleixner 	mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
15595a7ae78fSThomas Gleixner 
15605a7ae78fSThomas Gleixner 	/* The BIOS may have set up the APIC at some other address */
15615a7ae78fSThomas Gleixner 	rdmsr(MSR_IA32_APICBASE, l, h);
15625a7ae78fSThomas Gleixner 	if (l & MSR_IA32_APICBASE_ENABLE)
15635a7ae78fSThomas Gleixner 		mp_lapic_addr = l & MSR_IA32_APICBASE_BASE;
15645a7ae78fSThomas Gleixner 
15655a7ae78fSThomas Gleixner 	pr_info("Found and enabled local APIC!\n");
15665a7ae78fSThomas Gleixner 	return 0;
15675a7ae78fSThomas Gleixner }
15685a7ae78fSThomas Gleixner 
156925874a29SHenrik Kretzschmar int __init apic_force_enable(unsigned long addr)
15705a7ae78fSThomas Gleixner {
15715a7ae78fSThomas Gleixner 	u32 h, l;
15725a7ae78fSThomas Gleixner 
15735a7ae78fSThomas Gleixner 	if (disable_apic)
15745a7ae78fSThomas Gleixner 		return -1;
15755a7ae78fSThomas Gleixner 
15765a7ae78fSThomas Gleixner 	/*
15775a7ae78fSThomas Gleixner 	 * Some BIOSes disable the local APIC in the APIC_BASE
15785a7ae78fSThomas Gleixner 	 * MSR. This can only be done in software for Intel P6 or later
15795a7ae78fSThomas Gleixner 	 * and AMD K7 (Model > 1) or later.
15805a7ae78fSThomas Gleixner 	 */
15815a7ae78fSThomas Gleixner 	rdmsr(MSR_IA32_APICBASE, l, h);
15825a7ae78fSThomas Gleixner 	if (!(l & MSR_IA32_APICBASE_ENABLE)) {
15835a7ae78fSThomas Gleixner 		pr_info("Local APIC disabled by BIOS -- reenabling.\n");
15845a7ae78fSThomas Gleixner 		l &= ~MSR_IA32_APICBASE_BASE;
1585a906fdaaSThomas Gleixner 		l |= MSR_IA32_APICBASE_ENABLE | addr;
15865a7ae78fSThomas Gleixner 		wrmsr(MSR_IA32_APICBASE, l, h);
15875a7ae78fSThomas Gleixner 		enabled_via_apicbase = 1;
15885a7ae78fSThomas Gleixner 	}
15895a7ae78fSThomas Gleixner 	return apic_verify();
15905a7ae78fSThomas Gleixner }
15915a7ae78fSThomas Gleixner 
1592f62bae50SIngo Molnar /*
1593f62bae50SIngo Molnar  * Detect and initialize APIC
1594f62bae50SIngo Molnar  */
1595f62bae50SIngo Molnar static int __init detect_init_APIC(void)
1596f62bae50SIngo Molnar {
1597f62bae50SIngo Molnar 	/* Disabled by kernel option? */
1598f62bae50SIngo Molnar 	if (disable_apic)
1599f62bae50SIngo Molnar 		return -1;
1600f62bae50SIngo Molnar 
1601f62bae50SIngo Molnar 	switch (boot_cpu_data.x86_vendor) {
1602f62bae50SIngo Molnar 	case X86_VENDOR_AMD:
1603f62bae50SIngo Molnar 		if ((boot_cpu_data.x86 == 6 && boot_cpu_data.x86_model > 1) ||
1604f62bae50SIngo Molnar 		    (boot_cpu_data.x86 >= 15))
1605f62bae50SIngo Molnar 			break;
1606f62bae50SIngo Molnar 		goto no_apic;
1607f62bae50SIngo Molnar 	case X86_VENDOR_INTEL:
1608f62bae50SIngo Molnar 		if (boot_cpu_data.x86 == 6 || boot_cpu_data.x86 == 15 ||
1609f62bae50SIngo Molnar 		    (boot_cpu_data.x86 == 5 && cpu_has_apic))
1610f62bae50SIngo Molnar 			break;
1611f62bae50SIngo Molnar 		goto no_apic;
1612f62bae50SIngo Molnar 	default:
1613f62bae50SIngo Molnar 		goto no_apic;
1614f62bae50SIngo Molnar 	}
1615f62bae50SIngo Molnar 
1616f62bae50SIngo Molnar 	if (!cpu_has_apic) {
1617f62bae50SIngo Molnar 		/*
1618f62bae50SIngo Molnar 		 * Over-ride BIOS and try to enable the local APIC only if
1619f62bae50SIngo Molnar 		 * "lapic" specified.
1620f62bae50SIngo Molnar 		 */
1621f62bae50SIngo Molnar 		if (!force_enable_local_apic) {
1622f62bae50SIngo Molnar 			pr_info("Local APIC disabled by BIOS -- "
1623f62bae50SIngo Molnar 				"you can enable it with \"lapic\"\n");
1624f62bae50SIngo Molnar 			return -1;
1625f62bae50SIngo Molnar 		}
1626a906fdaaSThomas Gleixner 		if (apic_force_enable(APIC_DEFAULT_PHYS_BASE))
16275a7ae78fSThomas Gleixner 			return -1;
16285a7ae78fSThomas Gleixner 	} else {
16295a7ae78fSThomas Gleixner 		if (apic_verify())
1630f62bae50SIngo Molnar 			return -1;
1631f62bae50SIngo Molnar 	}
1632f62bae50SIngo Molnar 
1633f62bae50SIngo Molnar 	apic_pm_activate();
1634f62bae50SIngo Molnar 
1635f62bae50SIngo Molnar 	return 0;
1636f62bae50SIngo Molnar 
1637f62bae50SIngo Molnar no_apic:
1638f62bae50SIngo Molnar 	pr_info("No local APIC present or hardware disabled\n");
1639f62bae50SIngo Molnar 	return -1;
1640f62bae50SIngo Molnar }
1641f62bae50SIngo Molnar #endif
1642f62bae50SIngo Molnar 
1643f62bae50SIngo Molnar /**
1644f62bae50SIngo Molnar  * init_apic_mappings - initialize APIC mappings
1645f62bae50SIngo Molnar  */
1646f62bae50SIngo Molnar void __init init_apic_mappings(void)
1647f62bae50SIngo Molnar {
16484401da61SYinghai Lu 	unsigned int new_apicid;
16494401da61SYinghai Lu 
1650fc1edaf9SSuresh Siddha 	if (x2apic_mode) {
1651f62bae50SIngo Molnar 		boot_cpu_physical_apicid = read_apic_id();
1652f62bae50SIngo Molnar 		return;
1653f62bae50SIngo Molnar 	}
1654f62bae50SIngo Molnar 
16554797f6b0SYinghai Lu 	/* If no local APIC can be found return early */
1656f62bae50SIngo Molnar 	if (!smp_found_config && detect_init_APIC()) {
16574797f6b0SYinghai Lu 		/* lets NOP'ify apic operations */
16584797f6b0SYinghai Lu 		pr_info("APIC: disable apic facility\n");
16594797f6b0SYinghai Lu 		apic_disable();
16604797f6b0SYinghai Lu 	} else {
1661f62bae50SIngo Molnar 		apic_phys = mp_lapic_addr;
1662f62bae50SIngo Molnar 
16634401da61SYinghai Lu 		/*
16644401da61SYinghai Lu 		 * acpi lapic path already maps that address in
16654401da61SYinghai Lu 		 * acpi_register_lapic_address()
16664401da61SYinghai Lu 		 */
16675989cd6aSEric W. Biederman 		if (!acpi_lapic && !smp_found_config)
1668326a2e6bSYinghai Lu 			register_lapic_address(apic_phys);
1669cec6be6dSCyrill Gorcunov 	}
1670f62bae50SIngo Molnar 
1671f62bae50SIngo Molnar 	/*
1672f62bae50SIngo Molnar 	 * Fetch the APIC ID of the BSP in case we have a
1673f62bae50SIngo Molnar 	 * default configuration (or the MP table is broken).
1674f62bae50SIngo Molnar 	 */
16754401da61SYinghai Lu 	new_apicid = read_apic_id();
16764401da61SYinghai Lu 	if (boot_cpu_physical_apicid != new_apicid) {
16774401da61SYinghai Lu 		boot_cpu_physical_apicid = new_apicid;
1678103428e5SCyrill Gorcunov 		/*
1679103428e5SCyrill Gorcunov 		 * yeah -- we lie about apic_version
1680103428e5SCyrill Gorcunov 		 * in case if apic was disabled via boot option
1681103428e5SCyrill Gorcunov 		 * but it's not a problem for SMP compiled kernel
1682103428e5SCyrill Gorcunov 		 * since smp_sanity_check is prepared for such a case
1683103428e5SCyrill Gorcunov 		 * and disable smp mode
1684103428e5SCyrill Gorcunov 		 */
16854401da61SYinghai Lu 		apic_version[new_apicid] =
16864401da61SYinghai Lu 			 GET_APIC_VERSION(apic_read(APIC_LVR));
168708306ce6SCyrill Gorcunov 	}
1688f62bae50SIngo Molnar }
1689f62bae50SIngo Molnar 
1690c0104d38SYinghai Lu void __init register_lapic_address(unsigned long address)
1691c0104d38SYinghai Lu {
1692c0104d38SYinghai Lu 	mp_lapic_addr = address;
1693c0104d38SYinghai Lu 
16940450193bSYinghai Lu 	if (!x2apic_mode) {
1695c0104d38SYinghai Lu 		set_fixmap_nocache(FIX_APIC_BASE, address);
1696f1157141SYinghai Lu 		apic_printk(APIC_VERBOSE, "mapped APIC to %16lx (%16lx)\n",
1697f1157141SYinghai Lu 			    APIC_BASE, mp_lapic_addr);
16980450193bSYinghai Lu 	}
1699c0104d38SYinghai Lu 	if (boot_cpu_physical_apicid == -1U) {
1700c0104d38SYinghai Lu 		boot_cpu_physical_apicid  = read_apic_id();
1701c0104d38SYinghai Lu 		apic_version[boot_cpu_physical_apicid] =
1702c0104d38SYinghai Lu 			 GET_APIC_VERSION(apic_read(APIC_LVR));
1703c0104d38SYinghai Lu 	}
1704c0104d38SYinghai Lu }
1705c0104d38SYinghai Lu 
1706f62bae50SIngo Molnar /*
1707f62bae50SIngo Molnar  * This initializes the IO-APIC and APIC hardware if this is
1708f62bae50SIngo Molnar  * a UP kernel.
1709f62bae50SIngo Molnar  */
171056d91f13SYinghai Lu int apic_version[MAX_LOCAL_APIC];
1711f62bae50SIngo Molnar 
1712f62bae50SIngo Molnar int __init APIC_init_uniprocessor(void)
1713f62bae50SIngo Molnar {
1714f62bae50SIngo Molnar 	if (disable_apic) {
1715f62bae50SIngo Molnar 		pr_info("Apic disabled\n");
1716f62bae50SIngo Molnar 		return -1;
1717f62bae50SIngo Molnar 	}
1718f62bae50SIngo Molnar #ifdef CONFIG_X86_64
1719f62bae50SIngo Molnar 	if (!cpu_has_apic) {
1720f62bae50SIngo Molnar 		disable_apic = 1;
1721f62bae50SIngo Molnar 		pr_info("Apic disabled by BIOS\n");
1722f62bae50SIngo Molnar 		return -1;
1723f62bae50SIngo Molnar 	}
1724f62bae50SIngo Molnar #else
1725f62bae50SIngo Molnar 	if (!smp_found_config && !cpu_has_apic)
1726f62bae50SIngo Molnar 		return -1;
1727f62bae50SIngo Molnar 
1728f62bae50SIngo Molnar 	/*
1729f62bae50SIngo Molnar 	 * Complain if the BIOS pretends there is one.
1730f62bae50SIngo Molnar 	 */
1731f62bae50SIngo Molnar 	if (!cpu_has_apic &&
1732f62bae50SIngo Molnar 	    APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
1733f62bae50SIngo Molnar 		pr_err("BIOS bug, local APIC 0x%x not detected!...\n",
1734f62bae50SIngo Molnar 			boot_cpu_physical_apicid);
1735f62bae50SIngo Molnar 		return -1;
1736f62bae50SIngo Molnar 	}
1737f62bae50SIngo Molnar #endif
1738f62bae50SIngo Molnar 
1739f62bae50SIngo Molnar 	default_setup_apic_routing();
1740f62bae50SIngo Molnar 
1741f62bae50SIngo Molnar 	verify_local_APIC();
1742f62bae50SIngo Molnar 	connect_bsp_APIC();
1743f62bae50SIngo Molnar 
1744f62bae50SIngo Molnar #ifdef CONFIG_X86_64
1745f62bae50SIngo Molnar 	apic_write(APIC_ID, SET_APIC_ID(boot_cpu_physical_apicid));
1746f62bae50SIngo Molnar #else
1747f62bae50SIngo Molnar 	/*
1748f62bae50SIngo Molnar 	 * Hack: In case of kdump, after a crash, kernel might be booting
1749f62bae50SIngo Molnar 	 * on a cpu with non-zero lapic id. But boot_cpu_physical_apicid
1750f62bae50SIngo Molnar 	 * might be zero if read from MP tables. Get it from LAPIC.
1751f62bae50SIngo Molnar 	 */
1752f62bae50SIngo Molnar # ifdef CONFIG_CRASH_DUMP
1753f62bae50SIngo Molnar 	boot_cpu_physical_apicid = read_apic_id();
1754f62bae50SIngo Molnar # endif
1755f62bae50SIngo Molnar #endif
1756f62bae50SIngo Molnar 	physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
1757f62bae50SIngo Molnar 	setup_local_APIC();
1758f62bae50SIngo Molnar 
1759f62bae50SIngo Molnar #ifdef CONFIG_X86_IO_APIC
1760f62bae50SIngo Molnar 	/*
1761f62bae50SIngo Molnar 	 * Now enable IO-APICs, actually call clear_IO_APIC
1762f62bae50SIngo Molnar 	 * We need clear_IO_APIC before enabling error vector
1763f62bae50SIngo Molnar 	 */
1764f62bae50SIngo Molnar 	if (!skip_ioapic_setup && nr_ioapics)
1765f62bae50SIngo Molnar 		enable_IO_APIC();
1766f62bae50SIngo Molnar #endif
1767f62bae50SIngo Molnar 
17682fb270f3SJan Beulich 	bsp_end_local_APIC_setup();
1769f62bae50SIngo Molnar 
1770f62bae50SIngo Molnar #ifdef CONFIG_X86_IO_APIC
1771f62bae50SIngo Molnar 	if (smp_found_config && !skip_ioapic_setup && nr_ioapics)
1772f62bae50SIngo Molnar 		setup_IO_APIC();
1773f62bae50SIngo Molnar 	else {
1774f62bae50SIngo Molnar 		nr_ioapics = 0;
1775f62bae50SIngo Molnar 	}
1776f62bae50SIngo Molnar #endif
1777f62bae50SIngo Molnar 
1778736decacSThomas Gleixner 	x86_init.timers.setup_percpu_clockev();
1779f62bae50SIngo Molnar 	return 0;
1780f62bae50SIngo Molnar }
1781f62bae50SIngo Molnar 
1782f62bae50SIngo Molnar /*
1783f62bae50SIngo Molnar  * Local APIC interrupts
1784f62bae50SIngo Molnar  */
1785f62bae50SIngo Molnar 
1786f62bae50SIngo Molnar /*
1787f62bae50SIngo Molnar  * This interrupt should _never_ happen with our APIC/SMP architecture
1788f62bae50SIngo Molnar  */
1789f62bae50SIngo Molnar void smp_spurious_interrupt(struct pt_regs *regs)
1790f62bae50SIngo Molnar {
1791f62bae50SIngo Molnar 	u32 v;
1792f62bae50SIngo Molnar 
1793f62bae50SIngo Molnar 	exit_idle();
1794f62bae50SIngo Molnar 	irq_enter();
1795f62bae50SIngo Molnar 	/*
1796f62bae50SIngo Molnar 	 * Check if this really is a spurious interrupt and ACK it
1797f62bae50SIngo Molnar 	 * if it is a vectored one.  Just in case...
1798f62bae50SIngo Molnar 	 * Spurious interrupts should not be ACKed.
1799f62bae50SIngo Molnar 	 */
1800f62bae50SIngo Molnar 	v = apic_read(APIC_ISR + ((SPURIOUS_APIC_VECTOR & ~0x1f) >> 1));
1801f62bae50SIngo Molnar 	if (v & (1 << (SPURIOUS_APIC_VECTOR & 0x1f)))
1802f62bae50SIngo Molnar 		ack_APIC_irq();
1803f62bae50SIngo Molnar 
1804f62bae50SIngo Molnar 	inc_irq_stat(irq_spurious_count);
1805f62bae50SIngo Molnar 
1806f62bae50SIngo Molnar 	/* see sw-dev-man vol 3, chapter 7.4.13.5 */
1807f62bae50SIngo Molnar 	pr_info("spurious APIC interrupt on CPU#%d, "
1808f62bae50SIngo Molnar 		"should never happen.\n", smp_processor_id());
1809f62bae50SIngo Molnar 	irq_exit();
1810f62bae50SIngo Molnar }
1811f62bae50SIngo Molnar 
1812f62bae50SIngo Molnar /*
1813f62bae50SIngo Molnar  * This interrupt should never happen with our APIC/SMP architecture
1814f62bae50SIngo Molnar  */
1815f62bae50SIngo Molnar void smp_error_interrupt(struct pt_regs *regs)
1816f62bae50SIngo Molnar {
18172b398bd9SYouquan Song 	u32 v0, v1;
18182b398bd9SYouquan Song 	u32 i = 0;
18192b398bd9SYouquan Song 	static const char * const error_interrupt_reason[] = {
18202b398bd9SYouquan Song 		"Send CS error",		/* APIC Error Bit 0 */
18212b398bd9SYouquan Song 		"Receive CS error",		/* APIC Error Bit 1 */
18222b398bd9SYouquan Song 		"Send accept error",		/* APIC Error Bit 2 */
18232b398bd9SYouquan Song 		"Receive accept error",		/* APIC Error Bit 3 */
18242b398bd9SYouquan Song 		"Redirectable IPI",		/* APIC Error Bit 4 */
18252b398bd9SYouquan Song 		"Send illegal vector",		/* APIC Error Bit 5 */
18262b398bd9SYouquan Song 		"Received illegal vector",	/* APIC Error Bit 6 */
18272b398bd9SYouquan Song 		"Illegal register address",	/* APIC Error Bit 7 */
18282b398bd9SYouquan Song 	};
1829f62bae50SIngo Molnar 
1830f62bae50SIngo Molnar 	exit_idle();
1831f62bae50SIngo Molnar 	irq_enter();
1832f62bae50SIngo Molnar 	/* First tickle the hardware, only then report what went on. -- REW */
18332b398bd9SYouquan Song 	v0 = apic_read(APIC_ESR);
1834f62bae50SIngo Molnar 	apic_write(APIC_ESR, 0);
1835f62bae50SIngo Molnar 	v1 = apic_read(APIC_ESR);
1836f62bae50SIngo Molnar 	ack_APIC_irq();
1837f62bae50SIngo Molnar 	atomic_inc(&irq_err_count);
1838f62bae50SIngo Molnar 
18392b398bd9SYouquan Song 	apic_printk(APIC_DEBUG, KERN_DEBUG "APIC error on CPU%d: %02x(%02x)",
18402b398bd9SYouquan Song 		    smp_processor_id(), v0 , v1);
18412b398bd9SYouquan Song 
18422b398bd9SYouquan Song 	v1 = v1 & 0xff;
18432b398bd9SYouquan Song 	while (v1) {
18442b398bd9SYouquan Song 		if (v1 & 0x1)
18452b398bd9SYouquan Song 			apic_printk(APIC_DEBUG, KERN_CONT " : %s", error_interrupt_reason[i]);
18462b398bd9SYouquan Song 		i++;
18472b398bd9SYouquan Song 		v1 >>= 1;
18482b398bd9SYouquan Song 	};
18492b398bd9SYouquan Song 
18502b398bd9SYouquan Song 	apic_printk(APIC_DEBUG, KERN_CONT "\n");
18512b398bd9SYouquan Song 
1852f62bae50SIngo Molnar 	irq_exit();
1853f62bae50SIngo Molnar }
1854f62bae50SIngo Molnar 
1855f62bae50SIngo Molnar /**
1856f62bae50SIngo Molnar  * connect_bsp_APIC - attach the APIC to the interrupt system
1857f62bae50SIngo Molnar  */
1858f62bae50SIngo Molnar void __init connect_bsp_APIC(void)
1859f62bae50SIngo Molnar {
1860f62bae50SIngo Molnar #ifdef CONFIG_X86_32
1861f62bae50SIngo Molnar 	if (pic_mode) {
1862f62bae50SIngo Molnar 		/*
1863f62bae50SIngo Molnar 		 * Do not trust the local APIC being empty at bootup.
1864f62bae50SIngo Molnar 		 */
1865f62bae50SIngo Molnar 		clear_local_APIC();
1866f62bae50SIngo Molnar 		/*
1867f62bae50SIngo Molnar 		 * PIC mode, enable APIC mode in the IMCR, i.e.  connect BSP's
1868f62bae50SIngo Molnar 		 * local APIC to INT and NMI lines.
1869f62bae50SIngo Molnar 		 */
1870f62bae50SIngo Molnar 		apic_printk(APIC_VERBOSE, "leaving PIC mode, "
1871f62bae50SIngo Molnar 				"enabling APIC mode.\n");
1872c0eaa453SCyrill Gorcunov 		imcr_pic_to_apic();
1873f62bae50SIngo Molnar 	}
1874f62bae50SIngo Molnar #endif
1875f62bae50SIngo Molnar 	if (apic->enable_apic_mode)
1876f62bae50SIngo Molnar 		apic->enable_apic_mode();
1877f62bae50SIngo Molnar }
1878f62bae50SIngo Molnar 
1879f62bae50SIngo Molnar /**
1880f62bae50SIngo Molnar  * disconnect_bsp_APIC - detach the APIC from the interrupt system
1881f62bae50SIngo Molnar  * @virt_wire_setup:	indicates, whether virtual wire mode is selected
1882f62bae50SIngo Molnar  *
1883f62bae50SIngo Molnar  * Virtual wire mode is necessary to deliver legacy interrupts even when the
1884f62bae50SIngo Molnar  * APIC is disabled.
1885f62bae50SIngo Molnar  */
1886f62bae50SIngo Molnar void disconnect_bsp_APIC(int virt_wire_setup)
1887f62bae50SIngo Molnar {
1888f62bae50SIngo Molnar 	unsigned int value;
1889f62bae50SIngo Molnar 
1890f62bae50SIngo Molnar #ifdef CONFIG_X86_32
1891f62bae50SIngo Molnar 	if (pic_mode) {
1892f62bae50SIngo Molnar 		/*
1893f62bae50SIngo Molnar 		 * Put the board back into PIC mode (has an effect only on
1894f62bae50SIngo Molnar 		 * certain older boards).  Note that APIC interrupts, including
1895f62bae50SIngo Molnar 		 * IPIs, won't work beyond this point!  The only exception are
1896f62bae50SIngo Molnar 		 * INIT IPIs.
1897f62bae50SIngo Molnar 		 */
1898f62bae50SIngo Molnar 		apic_printk(APIC_VERBOSE, "disabling APIC mode, "
1899f62bae50SIngo Molnar 				"entering PIC mode.\n");
1900c0eaa453SCyrill Gorcunov 		imcr_apic_to_pic();
1901f62bae50SIngo Molnar 		return;
1902f62bae50SIngo Molnar 	}
1903f62bae50SIngo Molnar #endif
1904f62bae50SIngo Molnar 
1905f62bae50SIngo Molnar 	/* Go back to Virtual Wire compatibility mode */
1906f62bae50SIngo Molnar 
1907f62bae50SIngo Molnar 	/* For the spurious interrupt use vector F, and enable it */
1908f62bae50SIngo Molnar 	value = apic_read(APIC_SPIV);
1909f62bae50SIngo Molnar 	value &= ~APIC_VECTOR_MASK;
1910f62bae50SIngo Molnar 	value |= APIC_SPIV_APIC_ENABLED;
1911f62bae50SIngo Molnar 	value |= 0xf;
1912f62bae50SIngo Molnar 	apic_write(APIC_SPIV, value);
1913f62bae50SIngo Molnar 
1914f62bae50SIngo Molnar 	if (!virt_wire_setup) {
1915f62bae50SIngo Molnar 		/*
1916f62bae50SIngo Molnar 		 * For LVT0 make it edge triggered, active high,
1917f62bae50SIngo Molnar 		 * external and enabled
1918f62bae50SIngo Molnar 		 */
1919f62bae50SIngo Molnar 		value = apic_read(APIC_LVT0);
1920f62bae50SIngo Molnar 		value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
1921f62bae50SIngo Molnar 			APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
1922f62bae50SIngo Molnar 			APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
1923f62bae50SIngo Molnar 		value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
1924f62bae50SIngo Molnar 		value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_EXTINT);
1925f62bae50SIngo Molnar 		apic_write(APIC_LVT0, value);
1926f62bae50SIngo Molnar 	} else {
1927f62bae50SIngo Molnar 		/* Disable LVT0 */
1928f62bae50SIngo Molnar 		apic_write(APIC_LVT0, APIC_LVT_MASKED);
1929f62bae50SIngo Molnar 	}
1930f62bae50SIngo Molnar 
1931f62bae50SIngo Molnar 	/*
1932f62bae50SIngo Molnar 	 * For LVT1 make it edge triggered, active high,
1933f62bae50SIngo Molnar 	 * nmi and enabled
1934f62bae50SIngo Molnar 	 */
1935f62bae50SIngo Molnar 	value = apic_read(APIC_LVT1);
1936f62bae50SIngo Molnar 	value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
1937f62bae50SIngo Molnar 			APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
1938f62bae50SIngo Molnar 			APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
1939f62bae50SIngo Molnar 	value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
1940f62bae50SIngo Molnar 	value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_NMI);
1941f62bae50SIngo Molnar 	apic_write(APIC_LVT1, value);
1942f62bae50SIngo Molnar }
1943f62bae50SIngo Molnar 
1944f62bae50SIngo Molnar void __cpuinit generic_processor_info(int apicid, int version)
1945f62bae50SIngo Molnar {
194614cb6dcfSVivek Goyal 	int cpu, max = nr_cpu_ids;
194714cb6dcfSVivek Goyal 	bool boot_cpu_detected = physid_isset(boot_cpu_physical_apicid,
194814cb6dcfSVivek Goyal 				phys_cpu_present_map);
194914cb6dcfSVivek Goyal 
195014cb6dcfSVivek Goyal 	/*
195114cb6dcfSVivek Goyal 	 * If boot cpu has not been detected yet, then only allow upto
195214cb6dcfSVivek Goyal 	 * nr_cpu_ids - 1 processors and keep one slot free for boot cpu
195314cb6dcfSVivek Goyal 	 */
195414cb6dcfSVivek Goyal 	if (!boot_cpu_detected && num_processors >= nr_cpu_ids - 1 &&
195514cb6dcfSVivek Goyal 	    apicid != boot_cpu_physical_apicid) {
195614cb6dcfSVivek Goyal 		int thiscpu = max + disabled_cpus - 1;
195714cb6dcfSVivek Goyal 
195814cb6dcfSVivek Goyal 		pr_warning(
195914cb6dcfSVivek Goyal 			"ACPI: NR_CPUS/possible_cpus limit of %i almost"
196014cb6dcfSVivek Goyal 			" reached. Keeping one slot for boot cpu."
196114cb6dcfSVivek Goyal 			"  Processor %d/0x%x ignored.\n", max, thiscpu, apicid);
196214cb6dcfSVivek Goyal 
196314cb6dcfSVivek Goyal 		disabled_cpus++;
196414cb6dcfSVivek Goyal 		return;
196514cb6dcfSVivek Goyal 	}
1966f62bae50SIngo Molnar 
1967f62bae50SIngo Molnar 	if (num_processors >= nr_cpu_ids) {
1968f62bae50SIngo Molnar 		int thiscpu = max + disabled_cpus;
1969f62bae50SIngo Molnar 
1970f62bae50SIngo Molnar 		pr_warning(
1971f62bae50SIngo Molnar 			"ACPI: NR_CPUS/possible_cpus limit of %i reached."
1972f62bae50SIngo Molnar 			"  Processor %d/0x%x ignored.\n", max, thiscpu, apicid);
1973f62bae50SIngo Molnar 
1974f62bae50SIngo Molnar 		disabled_cpus++;
1975f62bae50SIngo Molnar 		return;
1976f62bae50SIngo Molnar 	}
1977f62bae50SIngo Molnar 
1978f62bae50SIngo Molnar 	num_processors++;
1979f62bae50SIngo Molnar 	if (apicid == boot_cpu_physical_apicid) {
1980f62bae50SIngo Molnar 		/*
1981f62bae50SIngo Molnar 		 * x86_bios_cpu_apicid is required to have processors listed
1982f62bae50SIngo Molnar 		 * in same order as logical cpu numbers. Hence the first
1983f62bae50SIngo Molnar 		 * entry is BSP, and so on.
1984e5fea868SYinghai Lu 		 * boot_cpu_init() already hold bit 0 in cpu_present_mask
1985e5fea868SYinghai Lu 		 * for BSP.
1986f62bae50SIngo Molnar 		 */
1987f62bae50SIngo Molnar 		cpu = 0;
1988e5fea868SYinghai Lu 	} else
1989e5fea868SYinghai Lu 		cpu = cpumask_next_zero(-1, cpu_present_mask);
1990e5fea868SYinghai Lu 
1991e5fea868SYinghai Lu 	/*
1992e5fea868SYinghai Lu 	 * Validate version
1993e5fea868SYinghai Lu 	 */
1994e5fea868SYinghai Lu 	if (version == 0x0) {
1995e5fea868SYinghai Lu 		pr_warning("BIOS bug: APIC version is 0 for CPU %d/0x%x, fixing up to 0x10\n",
1996e5fea868SYinghai Lu 			   cpu, apicid);
1997e5fea868SYinghai Lu 		version = 0x10;
1998f62bae50SIngo Molnar 	}
1999e5fea868SYinghai Lu 	apic_version[apicid] = version;
2000e5fea868SYinghai Lu 
2001e5fea868SYinghai Lu 	if (version != apic_version[boot_cpu_physical_apicid]) {
2002e5fea868SYinghai Lu 		pr_warning("BIOS bug: APIC version mismatch, boot CPU: %x, CPU %d: version %x\n",
2003e5fea868SYinghai Lu 			apic_version[boot_cpu_physical_apicid], cpu, version);
2004e5fea868SYinghai Lu 	}
2005e5fea868SYinghai Lu 
2006e5fea868SYinghai Lu 	physid_set(apicid, phys_cpu_present_map);
2007f62bae50SIngo Molnar 	if (apicid > max_physical_apicid)
2008f62bae50SIngo Molnar 		max_physical_apicid = apicid;
2009f62bae50SIngo Molnar 
2010f62bae50SIngo Molnar #if defined(CONFIG_SMP) || defined(CONFIG_X86_64)
2011f62bae50SIngo Molnar 	early_per_cpu(x86_cpu_to_apicid, cpu) = apicid;
2012f62bae50SIngo Molnar 	early_per_cpu(x86_bios_cpu_apicid, cpu) = apicid;
2013f62bae50SIngo Molnar #endif
2014acb8bc09STejun Heo #ifdef CONFIG_X86_32
2015acb8bc09STejun Heo 	early_per_cpu(x86_cpu_to_logical_apicid, cpu) =
2016acb8bc09STejun Heo 		apic->x86_32_early_logical_apicid(cpu);
2017acb8bc09STejun Heo #endif
2018f62bae50SIngo Molnar 	set_cpu_possible(cpu, true);
2019f62bae50SIngo Molnar 	set_cpu_present(cpu, true);
2020f62bae50SIngo Molnar }
2021f62bae50SIngo Molnar 
2022f62bae50SIngo Molnar int hard_smp_processor_id(void)
2023f62bae50SIngo Molnar {
2024f62bae50SIngo Molnar 	return read_apic_id();
2025f62bae50SIngo Molnar }
2026f62bae50SIngo Molnar 
2027f62bae50SIngo Molnar void default_init_apic_ldr(void)
2028f62bae50SIngo Molnar {
2029f62bae50SIngo Molnar 	unsigned long val;
2030f62bae50SIngo Molnar 
2031f62bae50SIngo Molnar 	apic_write(APIC_DFR, APIC_DFR_VALUE);
2032f62bae50SIngo Molnar 	val = apic_read(APIC_LDR) & ~APIC_LDR_MASK;
2033f62bae50SIngo Molnar 	val |= SET_APIC_LOGICAL_ID(1UL << smp_processor_id());
2034f62bae50SIngo Molnar 	apic_write(APIC_LDR, val);
2035f62bae50SIngo Molnar }
2036f62bae50SIngo Molnar 
2037f62bae50SIngo Molnar /*
2038f62bae50SIngo Molnar  * Power management
2039f62bae50SIngo Molnar  */
2040f62bae50SIngo Molnar #ifdef CONFIG_PM
2041f62bae50SIngo Molnar 
2042f62bae50SIngo Molnar static struct {
2043f62bae50SIngo Molnar 	/*
2044f62bae50SIngo Molnar 	 * 'active' is true if the local APIC was enabled by us and
2045f62bae50SIngo Molnar 	 * not the BIOS; this signifies that we are also responsible
2046f62bae50SIngo Molnar 	 * for disabling it before entering apm/acpi suspend
2047f62bae50SIngo Molnar 	 */
2048f62bae50SIngo Molnar 	int active;
2049f62bae50SIngo Molnar 	/* r/w apic fields */
2050f62bae50SIngo Molnar 	unsigned int apic_id;
2051f62bae50SIngo Molnar 	unsigned int apic_taskpri;
2052f62bae50SIngo Molnar 	unsigned int apic_ldr;
2053f62bae50SIngo Molnar 	unsigned int apic_dfr;
2054f62bae50SIngo Molnar 	unsigned int apic_spiv;
2055f62bae50SIngo Molnar 	unsigned int apic_lvtt;
2056f62bae50SIngo Molnar 	unsigned int apic_lvtpc;
2057f62bae50SIngo Molnar 	unsigned int apic_lvt0;
2058f62bae50SIngo Molnar 	unsigned int apic_lvt1;
2059f62bae50SIngo Molnar 	unsigned int apic_lvterr;
2060f62bae50SIngo Molnar 	unsigned int apic_tmict;
2061f62bae50SIngo Molnar 	unsigned int apic_tdcr;
2062f62bae50SIngo Molnar 	unsigned int apic_thmr;
2063f62bae50SIngo Molnar } apic_pm_state;
2064f62bae50SIngo Molnar 
2065f3c6ea1bSRafael J. Wysocki static int lapic_suspend(void)
2066f62bae50SIngo Molnar {
2067f62bae50SIngo Molnar 	unsigned long flags;
2068f62bae50SIngo Molnar 	int maxlvt;
2069f62bae50SIngo Molnar 
2070f62bae50SIngo Molnar 	if (!apic_pm_state.active)
2071f62bae50SIngo Molnar 		return 0;
2072f62bae50SIngo Molnar 
2073f62bae50SIngo Molnar 	maxlvt = lapic_get_maxlvt();
2074f62bae50SIngo Molnar 
2075f62bae50SIngo Molnar 	apic_pm_state.apic_id = apic_read(APIC_ID);
2076f62bae50SIngo Molnar 	apic_pm_state.apic_taskpri = apic_read(APIC_TASKPRI);
2077f62bae50SIngo Molnar 	apic_pm_state.apic_ldr = apic_read(APIC_LDR);
2078f62bae50SIngo Molnar 	apic_pm_state.apic_dfr = apic_read(APIC_DFR);
2079f62bae50SIngo Molnar 	apic_pm_state.apic_spiv = apic_read(APIC_SPIV);
2080f62bae50SIngo Molnar 	apic_pm_state.apic_lvtt = apic_read(APIC_LVTT);
2081f62bae50SIngo Molnar 	if (maxlvt >= 4)
2082f62bae50SIngo Molnar 		apic_pm_state.apic_lvtpc = apic_read(APIC_LVTPC);
2083f62bae50SIngo Molnar 	apic_pm_state.apic_lvt0 = apic_read(APIC_LVT0);
2084f62bae50SIngo Molnar 	apic_pm_state.apic_lvt1 = apic_read(APIC_LVT1);
2085f62bae50SIngo Molnar 	apic_pm_state.apic_lvterr = apic_read(APIC_LVTERR);
2086f62bae50SIngo Molnar 	apic_pm_state.apic_tmict = apic_read(APIC_TMICT);
2087f62bae50SIngo Molnar 	apic_pm_state.apic_tdcr = apic_read(APIC_TDCR);
20884efc0670SAndi Kleen #ifdef CONFIG_X86_THERMAL_VECTOR
2089f62bae50SIngo Molnar 	if (maxlvt >= 5)
2090f62bae50SIngo Molnar 		apic_pm_state.apic_thmr = apic_read(APIC_LVTTHMR);
2091f62bae50SIngo Molnar #endif
2092f62bae50SIngo Molnar 
2093f62bae50SIngo Molnar 	local_irq_save(flags);
2094f62bae50SIngo Molnar 	disable_local_APIC();
2095fc1edaf9SSuresh Siddha 
2096b24696bcSFenghua Yu 	if (intr_remapping_enabled)
2097b24696bcSFenghua Yu 		disable_intr_remapping();
2098fc1edaf9SSuresh Siddha 
2099f62bae50SIngo Molnar 	local_irq_restore(flags);
2100f62bae50SIngo Molnar 	return 0;
2101f62bae50SIngo Molnar }
2102f62bae50SIngo Molnar 
2103f3c6ea1bSRafael J. Wysocki static void lapic_resume(void)
2104f62bae50SIngo Molnar {
2105f62bae50SIngo Molnar 	unsigned int l, h;
2106f62bae50SIngo Molnar 	unsigned long flags;
210731dce14aSSuresh Siddha 	int maxlvt;
2108b24696bcSFenghua Yu 
2109f62bae50SIngo Molnar 	if (!apic_pm_state.active)
2110f3c6ea1bSRafael J. Wysocki 		return;
2111f62bae50SIngo Molnar 
2112b24696bcSFenghua Yu 	local_irq_save(flags);
21139a2755c3SWeidong Han 	if (intr_remapping_enabled) {
211431dce14aSSuresh Siddha 		/*
211531dce14aSSuresh Siddha 		 * IO-APIC and PIC have their own resume routines.
211631dce14aSSuresh Siddha 		 * We just mask them here to make sure the interrupt
211731dce14aSSuresh Siddha 		 * subsystem is completely quiet while we enable x2apic
211831dce14aSSuresh Siddha 		 * and interrupt-remapping.
211931dce14aSSuresh Siddha 		 */
212031dce14aSSuresh Siddha 		mask_ioapic_entries();
2121b81bb373SJacob Pan 		legacy_pic->mask_all();
2122b24696bcSFenghua Yu 	}
2123f62bae50SIngo Molnar 
2124fc1edaf9SSuresh Siddha 	if (x2apic_mode)
2125f62bae50SIngo Molnar 		enable_x2apic();
2126cf6567feSSuresh Siddha 	else {
2127f62bae50SIngo Molnar 		/*
2128f62bae50SIngo Molnar 		 * Make sure the APICBASE points to the right address
2129f62bae50SIngo Molnar 		 *
2130f62bae50SIngo Molnar 		 * FIXME! This will be wrong if we ever support suspend on
2131f62bae50SIngo Molnar 		 * SMP! We'll need to do this as part of the CPU restore!
2132f62bae50SIngo Molnar 		 */
2133f62bae50SIngo Molnar 		rdmsr(MSR_IA32_APICBASE, l, h);
2134f62bae50SIngo Molnar 		l &= ~MSR_IA32_APICBASE_BASE;
2135f62bae50SIngo Molnar 		l |= MSR_IA32_APICBASE_ENABLE | mp_lapic_addr;
2136f62bae50SIngo Molnar 		wrmsr(MSR_IA32_APICBASE, l, h);
2137f62bae50SIngo Molnar 	}
2138f62bae50SIngo Molnar 
2139b24696bcSFenghua Yu 	maxlvt = lapic_get_maxlvt();
2140f62bae50SIngo Molnar 	apic_write(APIC_LVTERR, ERROR_APIC_VECTOR | APIC_LVT_MASKED);
2141f62bae50SIngo Molnar 	apic_write(APIC_ID, apic_pm_state.apic_id);
2142f62bae50SIngo Molnar 	apic_write(APIC_DFR, apic_pm_state.apic_dfr);
2143f62bae50SIngo Molnar 	apic_write(APIC_LDR, apic_pm_state.apic_ldr);
2144f62bae50SIngo Molnar 	apic_write(APIC_TASKPRI, apic_pm_state.apic_taskpri);
2145f62bae50SIngo Molnar 	apic_write(APIC_SPIV, apic_pm_state.apic_spiv);
2146f62bae50SIngo Molnar 	apic_write(APIC_LVT0, apic_pm_state.apic_lvt0);
2147f62bae50SIngo Molnar 	apic_write(APIC_LVT1, apic_pm_state.apic_lvt1);
2148f62bae50SIngo Molnar #if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL)
2149f62bae50SIngo Molnar 	if (maxlvt >= 5)
2150f62bae50SIngo Molnar 		apic_write(APIC_LVTTHMR, apic_pm_state.apic_thmr);
2151f62bae50SIngo Molnar #endif
2152f62bae50SIngo Molnar 	if (maxlvt >= 4)
2153f62bae50SIngo Molnar 		apic_write(APIC_LVTPC, apic_pm_state.apic_lvtpc);
2154f62bae50SIngo Molnar 	apic_write(APIC_LVTT, apic_pm_state.apic_lvtt);
2155f62bae50SIngo Molnar 	apic_write(APIC_TDCR, apic_pm_state.apic_tdcr);
2156f62bae50SIngo Molnar 	apic_write(APIC_TMICT, apic_pm_state.apic_tmict);
2157f62bae50SIngo Molnar 	apic_write(APIC_ESR, 0);
2158f62bae50SIngo Molnar 	apic_read(APIC_ESR);
2159f62bae50SIngo Molnar 	apic_write(APIC_LVTERR, apic_pm_state.apic_lvterr);
2160f62bae50SIngo Molnar 	apic_write(APIC_ESR, 0);
2161f62bae50SIngo Molnar 	apic_read(APIC_ESR);
2162f62bae50SIngo Molnar 
216331dce14aSSuresh Siddha 	if (intr_remapping_enabled)
2164fc1edaf9SSuresh Siddha 		reenable_intr_remapping(x2apic_mode);
216531dce14aSSuresh Siddha 
2166f62bae50SIngo Molnar 	local_irq_restore(flags);
2167f62bae50SIngo Molnar }
2168f62bae50SIngo Molnar 
2169f62bae50SIngo Molnar /*
2170f62bae50SIngo Molnar  * This device has no shutdown method - fully functioning local APICs
2171f62bae50SIngo Molnar  * are needed on every CPU up until machine_halt/restart/poweroff.
2172f62bae50SIngo Molnar  */
2173f62bae50SIngo Molnar 
2174f3c6ea1bSRafael J. Wysocki static struct syscore_ops lapic_syscore_ops = {
2175f62bae50SIngo Molnar 	.resume		= lapic_resume,
2176f62bae50SIngo Molnar 	.suspend	= lapic_suspend,
2177f62bae50SIngo Molnar };
2178f62bae50SIngo Molnar 
2179f62bae50SIngo Molnar static void __cpuinit apic_pm_activate(void)
2180f62bae50SIngo Molnar {
2181f62bae50SIngo Molnar 	apic_pm_state.active = 1;
2182f62bae50SIngo Molnar }
2183f62bae50SIngo Molnar 
2184f62bae50SIngo Molnar static int __init init_lapic_sysfs(void)
2185f62bae50SIngo Molnar {
2186f62bae50SIngo Molnar 	/* XXX: remove suspend/resume procs if !apic_pm_state.active? */
2187f3c6ea1bSRafael J. Wysocki 	if (cpu_has_apic)
2188f3c6ea1bSRafael J. Wysocki 		register_syscore_ops(&lapic_syscore_ops);
2189f62bae50SIngo Molnar 
2190f3c6ea1bSRafael J. Wysocki 	return 0;
2191f62bae50SIngo Molnar }
2192b24696bcSFenghua Yu 
2193b24696bcSFenghua Yu /* local apic needs to resume before other devices access its registers. */
2194b24696bcSFenghua Yu core_initcall(init_lapic_sysfs);
2195f62bae50SIngo Molnar 
2196f62bae50SIngo Molnar #else	/* CONFIG_PM */
2197f62bae50SIngo Molnar 
2198f62bae50SIngo Molnar static void apic_pm_activate(void) { }
2199f62bae50SIngo Molnar 
2200f62bae50SIngo Molnar #endif	/* CONFIG_PM */
2201f62bae50SIngo Molnar 
2202f62bae50SIngo Molnar #ifdef CONFIG_X86_64
2203e0e42142SYinghai Lu 
2204e0e42142SYinghai Lu static int __cpuinit apic_cluster_num(void)
2205f62bae50SIngo Molnar {
2206f62bae50SIngo Molnar 	int i, clusters, zeros;
2207f62bae50SIngo Molnar 	unsigned id;
2208f62bae50SIngo Molnar 	u16 *bios_cpu_apicid;
2209f62bae50SIngo Molnar 	DECLARE_BITMAP(clustermap, NUM_APIC_CLUSTERS);
2210f62bae50SIngo Molnar 
2211f62bae50SIngo Molnar 	bios_cpu_apicid = early_per_cpu_ptr(x86_bios_cpu_apicid);
2212f62bae50SIngo Molnar 	bitmap_zero(clustermap, NUM_APIC_CLUSTERS);
2213f62bae50SIngo Molnar 
2214f62bae50SIngo Molnar 	for (i = 0; i < nr_cpu_ids; i++) {
2215f62bae50SIngo Molnar 		/* are we being called early in kernel startup? */
2216f62bae50SIngo Molnar 		if (bios_cpu_apicid) {
2217f62bae50SIngo Molnar 			id = bios_cpu_apicid[i];
2218f62bae50SIngo Molnar 		} else if (i < nr_cpu_ids) {
2219f62bae50SIngo Molnar 			if (cpu_present(i))
2220f62bae50SIngo Molnar 				id = per_cpu(x86_bios_cpu_apicid, i);
2221f62bae50SIngo Molnar 			else
2222f62bae50SIngo Molnar 				continue;
2223f62bae50SIngo Molnar 		} else
2224f62bae50SIngo Molnar 			break;
2225f62bae50SIngo Molnar 
2226f62bae50SIngo Molnar 		if (id != BAD_APICID)
2227f62bae50SIngo Molnar 			__set_bit(APIC_CLUSTERID(id), clustermap);
2228f62bae50SIngo Molnar 	}
2229f62bae50SIngo Molnar 
2230f62bae50SIngo Molnar 	/* Problem:  Partially populated chassis may not have CPUs in some of
2231f62bae50SIngo Molnar 	 * the APIC clusters they have been allocated.  Only present CPUs have
2232f62bae50SIngo Molnar 	 * x86_bios_cpu_apicid entries, thus causing zeroes in the bitmap.
2233f62bae50SIngo Molnar 	 * Since clusters are allocated sequentially, count zeros only if
2234f62bae50SIngo Molnar 	 * they are bounded by ones.
2235f62bae50SIngo Molnar 	 */
2236f62bae50SIngo Molnar 	clusters = 0;
2237f62bae50SIngo Molnar 	zeros = 0;
2238f62bae50SIngo Molnar 	for (i = 0; i < NUM_APIC_CLUSTERS; i++) {
2239f62bae50SIngo Molnar 		if (test_bit(i, clustermap)) {
2240f62bae50SIngo Molnar 			clusters += 1 + zeros;
2241f62bae50SIngo Molnar 			zeros = 0;
2242f62bae50SIngo Molnar 		} else
2243f62bae50SIngo Molnar 			++zeros;
2244f62bae50SIngo Molnar 	}
2245f62bae50SIngo Molnar 
2246e0e42142SYinghai Lu 	return clusters;
2247e0e42142SYinghai Lu }
2248e0e42142SYinghai Lu 
2249e0e42142SYinghai Lu static int __cpuinitdata multi_checked;
2250e0e42142SYinghai Lu static int __cpuinitdata multi;
2251e0e42142SYinghai Lu 
2252e0e42142SYinghai Lu static int __cpuinit set_multi(const struct dmi_system_id *d)
2253e0e42142SYinghai Lu {
2254e0e42142SYinghai Lu 	if (multi)
2255e0e42142SYinghai Lu 		return 0;
22566f0aced6SCyrill Gorcunov 	pr_info("APIC: %s detected, Multi Chassis\n", d->ident);
2257e0e42142SYinghai Lu 	multi = 1;
2258e0e42142SYinghai Lu 	return 0;
2259e0e42142SYinghai Lu }
2260e0e42142SYinghai Lu 
2261e0e42142SYinghai Lu static const __cpuinitconst struct dmi_system_id multi_dmi_table[] = {
2262e0e42142SYinghai Lu 	{
2263e0e42142SYinghai Lu 		.callback = set_multi,
2264e0e42142SYinghai Lu 		.ident = "IBM System Summit2",
2265e0e42142SYinghai Lu 		.matches = {
2266e0e42142SYinghai Lu 			DMI_MATCH(DMI_SYS_VENDOR, "IBM"),
2267e0e42142SYinghai Lu 			DMI_MATCH(DMI_PRODUCT_NAME, "Summit2"),
2268e0e42142SYinghai Lu 		},
2269e0e42142SYinghai Lu 	},
2270e0e42142SYinghai Lu 	{}
2271e0e42142SYinghai Lu };
2272e0e42142SYinghai Lu 
2273e0e42142SYinghai Lu static void __cpuinit dmi_check_multi(void)
2274e0e42142SYinghai Lu {
2275e0e42142SYinghai Lu 	if (multi_checked)
2276e0e42142SYinghai Lu 		return;
2277e0e42142SYinghai Lu 
2278e0e42142SYinghai Lu 	dmi_check_system(multi_dmi_table);
2279e0e42142SYinghai Lu 	multi_checked = 1;
2280e0e42142SYinghai Lu }
2281f62bae50SIngo Molnar 
2282f62bae50SIngo Molnar /*
2283e0e42142SYinghai Lu  * apic_is_clustered_box() -- Check if we can expect good TSC
2284e0e42142SYinghai Lu  *
2285e0e42142SYinghai Lu  * Thus far, the major user of this is IBM's Summit2 series:
2286e0e42142SYinghai Lu  * Clustered boxes may have unsynced TSC problems if they are
2287e0e42142SYinghai Lu  * multi-chassis.
2288e0e42142SYinghai Lu  * Use DMI to check them
2289f62bae50SIngo Molnar  */
2290e0e42142SYinghai Lu __cpuinit int apic_is_clustered_box(void)
2291e0e42142SYinghai Lu {
2292e0e42142SYinghai Lu 	dmi_check_multi();
2293e0e42142SYinghai Lu 	if (multi)
2294e0e42142SYinghai Lu 		return 1;
2295e0e42142SYinghai Lu 
2296e0e42142SYinghai Lu 	if (!is_vsmp_box())
2297e0e42142SYinghai Lu 		return 0;
2298e0e42142SYinghai Lu 
2299e0e42142SYinghai Lu 	/*
2300e0e42142SYinghai Lu 	 * ScaleMP vSMPowered boxes have one cluster per board and TSCs are
2301e0e42142SYinghai Lu 	 * not guaranteed to be synced between boards
2302e0e42142SYinghai Lu 	 */
2303e0e42142SYinghai Lu 	if (apic_cluster_num() > 1)
2304e0e42142SYinghai Lu 		return 1;
2305e0e42142SYinghai Lu 
2306e0e42142SYinghai Lu 	return 0;
2307f62bae50SIngo Molnar }
2308f62bae50SIngo Molnar #endif
2309f62bae50SIngo Molnar 
2310f62bae50SIngo Molnar /*
2311f62bae50SIngo Molnar  * APIC command line parameters
2312f62bae50SIngo Molnar  */
2313f62bae50SIngo Molnar static int __init setup_disableapic(char *arg)
2314f62bae50SIngo Molnar {
2315f62bae50SIngo Molnar 	disable_apic = 1;
2316f62bae50SIngo Molnar 	setup_clear_cpu_cap(X86_FEATURE_APIC);
2317f62bae50SIngo Molnar 	return 0;
2318f62bae50SIngo Molnar }
2319f62bae50SIngo Molnar early_param("disableapic", setup_disableapic);
2320f62bae50SIngo Molnar 
2321f62bae50SIngo Molnar /* same as disableapic, for compatibility */
2322f62bae50SIngo Molnar static int __init setup_nolapic(char *arg)
2323f62bae50SIngo Molnar {
2324f62bae50SIngo Molnar 	return setup_disableapic(arg);
2325f62bae50SIngo Molnar }
2326f62bae50SIngo Molnar early_param("nolapic", setup_nolapic);
2327f62bae50SIngo Molnar 
2328f62bae50SIngo Molnar static int __init parse_lapic_timer_c2_ok(char *arg)
2329f62bae50SIngo Molnar {
2330f62bae50SIngo Molnar 	local_apic_timer_c2_ok = 1;
2331f62bae50SIngo Molnar 	return 0;
2332f62bae50SIngo Molnar }
2333f62bae50SIngo Molnar early_param("lapic_timer_c2_ok", parse_lapic_timer_c2_ok);
2334f62bae50SIngo Molnar 
2335f62bae50SIngo Molnar static int __init parse_disable_apic_timer(char *arg)
2336f62bae50SIngo Molnar {
2337f62bae50SIngo Molnar 	disable_apic_timer = 1;
2338f62bae50SIngo Molnar 	return 0;
2339f62bae50SIngo Molnar }
2340f62bae50SIngo Molnar early_param("noapictimer", parse_disable_apic_timer);
2341f62bae50SIngo Molnar 
2342f62bae50SIngo Molnar static int __init parse_nolapic_timer(char *arg)
2343f62bae50SIngo Molnar {
2344f62bae50SIngo Molnar 	disable_apic_timer = 1;
2345f62bae50SIngo Molnar 	return 0;
2346f62bae50SIngo Molnar }
2347f62bae50SIngo Molnar early_param("nolapic_timer", parse_nolapic_timer);
2348f62bae50SIngo Molnar 
2349f62bae50SIngo Molnar static int __init apic_set_verbosity(char *arg)
2350f62bae50SIngo Molnar {
2351f62bae50SIngo Molnar 	if (!arg)  {
2352f62bae50SIngo Molnar #ifdef CONFIG_X86_64
2353f62bae50SIngo Molnar 		skip_ioapic_setup = 0;
2354f62bae50SIngo Molnar 		return 0;
2355f62bae50SIngo Molnar #endif
2356f62bae50SIngo Molnar 		return -EINVAL;
2357f62bae50SIngo Molnar 	}
2358f62bae50SIngo Molnar 
2359f62bae50SIngo Molnar 	if (strcmp("debug", arg) == 0)
2360f62bae50SIngo Molnar 		apic_verbosity = APIC_DEBUG;
2361f62bae50SIngo Molnar 	else if (strcmp("verbose", arg) == 0)
2362f62bae50SIngo Molnar 		apic_verbosity = APIC_VERBOSE;
2363f62bae50SIngo Molnar 	else {
2364f62bae50SIngo Molnar 		pr_warning("APIC Verbosity level %s not recognised"
2365f62bae50SIngo Molnar 			" use apic=verbose or apic=debug\n", arg);
2366f62bae50SIngo Molnar 		return -EINVAL;
2367f62bae50SIngo Molnar 	}
2368f62bae50SIngo Molnar 
2369f62bae50SIngo Molnar 	return 0;
2370f62bae50SIngo Molnar }
2371f62bae50SIngo Molnar early_param("apic", apic_set_verbosity);
2372f62bae50SIngo Molnar 
2373f62bae50SIngo Molnar static int __init lapic_insert_resource(void)
2374f62bae50SIngo Molnar {
2375f62bae50SIngo Molnar 	if (!apic_phys)
2376f62bae50SIngo Molnar 		return -1;
2377f62bae50SIngo Molnar 
2378f62bae50SIngo Molnar 	/* Put local APIC into the resource map. */
2379f62bae50SIngo Molnar 	lapic_resource.start = apic_phys;
2380f62bae50SIngo Molnar 	lapic_resource.end = lapic_resource.start + PAGE_SIZE - 1;
2381f62bae50SIngo Molnar 	insert_resource(&iomem_resource, &lapic_resource);
2382f62bae50SIngo Molnar 
2383f62bae50SIngo Molnar 	return 0;
2384f62bae50SIngo Molnar }
2385f62bae50SIngo Molnar 
2386f62bae50SIngo Molnar /*
2387f62bae50SIngo Molnar  * need call insert after e820_reserve_resources()
2388f62bae50SIngo Molnar  * that is using request_resource
2389f62bae50SIngo Molnar  */
2390f62bae50SIngo Molnar late_initcall(lapic_insert_resource);
2391