xref: /openbmc/linux/arch/x86/kernel/amd_gart_64.c (revision 82e6fdd6)
1 /*
2  * Dynamic DMA mapping support for AMD Hammer.
3  *
4  * Use the integrated AGP GART in the Hammer northbridge as an IOMMU for PCI.
5  * This allows to use PCI devices that only support 32bit addresses on systems
6  * with more than 4GB.
7  *
8  * See Documentation/DMA-API-HOWTO.txt for the interface specification.
9  *
10  * Copyright 2002 Andi Kleen, SuSE Labs.
11  * Subject to the GNU General Public License v2 only.
12  */
13 
14 #include <linux/types.h>
15 #include <linux/ctype.h>
16 #include <linux/agp_backend.h>
17 #include <linux/init.h>
18 #include <linux/mm.h>
19 #include <linux/sched.h>
20 #include <linux/sched/debug.h>
21 #include <linux/string.h>
22 #include <linux/spinlock.h>
23 #include <linux/pci.h>
24 #include <linux/topology.h>
25 #include <linux/interrupt.h>
26 #include <linux/bitmap.h>
27 #include <linux/kdebug.h>
28 #include <linux/scatterlist.h>
29 #include <linux/iommu-helper.h>
30 #include <linux/syscore_ops.h>
31 #include <linux/io.h>
32 #include <linux/gfp.h>
33 #include <linux/atomic.h>
34 #include <linux/dma-direct.h>
35 #include <asm/mtrr.h>
36 #include <asm/pgtable.h>
37 #include <asm/proto.h>
38 #include <asm/iommu.h>
39 #include <asm/gart.h>
40 #include <asm/set_memory.h>
41 #include <asm/swiotlb.h>
42 #include <asm/dma.h>
43 #include <asm/amd_nb.h>
44 #include <asm/x86_init.h>
45 #include <asm/iommu_table.h>
46 
47 static unsigned long iommu_bus_base;	/* GART remapping area (physical) */
48 static unsigned long iommu_size;	/* size of remapping area bytes */
49 static unsigned long iommu_pages;	/* .. and in pages */
50 
51 static u32 *iommu_gatt_base;		/* Remapping table */
52 
53 static dma_addr_t bad_dma_addr;
54 
55 /*
56  * If this is disabled the IOMMU will use an optimized flushing strategy
57  * of only flushing when an mapping is reused. With it true the GART is
58  * flushed for every mapping. Problem is that doing the lazy flush seems
59  * to trigger bugs with some popular PCI cards, in particular 3ware (but
60  * has been also also seen with Qlogic at least).
61  */
62 static int iommu_fullflush = 1;
63 
64 /* Allocation bitmap for the remapping area: */
65 static DEFINE_SPINLOCK(iommu_bitmap_lock);
66 /* Guarded by iommu_bitmap_lock: */
67 static unsigned long *iommu_gart_bitmap;
68 
69 static u32 gart_unmapped_entry;
70 
71 #define GPTE_VALID    1
72 #define GPTE_COHERENT 2
73 #define GPTE_ENCODE(x) \
74 	(((x) & 0xfffff000) | (((x) >> 32) << 4) | GPTE_VALID | GPTE_COHERENT)
75 #define GPTE_DECODE(x) (((x) & 0xfffff000) | (((u64)(x) & 0xff0) << 28))
76 
77 #define EMERGENCY_PAGES 32 /* = 128KB */
78 
79 #ifdef CONFIG_AGP
80 #define AGPEXTERN extern
81 #else
82 #define AGPEXTERN
83 #endif
84 
85 /* GART can only remap to physical addresses < 1TB */
86 #define GART_MAX_PHYS_ADDR	(1ULL << 40)
87 
88 /* backdoor interface to AGP driver */
89 AGPEXTERN int agp_memory_reserved;
90 AGPEXTERN __u32 *agp_gatt_table;
91 
92 static unsigned long next_bit;  /* protected by iommu_bitmap_lock */
93 static bool need_flush;		/* global flush state. set for each gart wrap */
94 
95 static unsigned long alloc_iommu(struct device *dev, int size,
96 				 unsigned long align_mask)
97 {
98 	unsigned long offset, flags;
99 	unsigned long boundary_size;
100 	unsigned long base_index;
101 
102 	base_index = ALIGN(iommu_bus_base & dma_get_seg_boundary(dev),
103 			   PAGE_SIZE) >> PAGE_SHIFT;
104 	boundary_size = ALIGN((u64)dma_get_seg_boundary(dev) + 1,
105 			      PAGE_SIZE) >> PAGE_SHIFT;
106 
107 	spin_lock_irqsave(&iommu_bitmap_lock, flags);
108 	offset = iommu_area_alloc(iommu_gart_bitmap, iommu_pages, next_bit,
109 				  size, base_index, boundary_size, align_mask);
110 	if (offset == -1) {
111 		need_flush = true;
112 		offset = iommu_area_alloc(iommu_gart_bitmap, iommu_pages, 0,
113 					  size, base_index, boundary_size,
114 					  align_mask);
115 	}
116 	if (offset != -1) {
117 		next_bit = offset+size;
118 		if (next_bit >= iommu_pages) {
119 			next_bit = 0;
120 			need_flush = true;
121 		}
122 	}
123 	if (iommu_fullflush)
124 		need_flush = true;
125 	spin_unlock_irqrestore(&iommu_bitmap_lock, flags);
126 
127 	return offset;
128 }
129 
130 static void free_iommu(unsigned long offset, int size)
131 {
132 	unsigned long flags;
133 
134 	spin_lock_irqsave(&iommu_bitmap_lock, flags);
135 	bitmap_clear(iommu_gart_bitmap, offset, size);
136 	if (offset >= next_bit)
137 		next_bit = offset + size;
138 	spin_unlock_irqrestore(&iommu_bitmap_lock, flags);
139 }
140 
141 /*
142  * Use global flush state to avoid races with multiple flushers.
143  */
144 static void flush_gart(void)
145 {
146 	unsigned long flags;
147 
148 	spin_lock_irqsave(&iommu_bitmap_lock, flags);
149 	if (need_flush) {
150 		amd_flush_garts();
151 		need_flush = false;
152 	}
153 	spin_unlock_irqrestore(&iommu_bitmap_lock, flags);
154 }
155 
156 #ifdef CONFIG_IOMMU_LEAK
157 /* Debugging aid for drivers that don't free their IOMMU tables */
158 static int leak_trace;
159 static int iommu_leak_pages = 20;
160 
161 static void dump_leak(void)
162 {
163 	static int dump;
164 
165 	if (dump)
166 		return;
167 	dump = 1;
168 
169 	show_stack(NULL, NULL);
170 	debug_dma_dump_mappings(NULL);
171 }
172 #endif
173 
174 static void iommu_full(struct device *dev, size_t size, int dir)
175 {
176 	/*
177 	 * Ran out of IOMMU space for this operation. This is very bad.
178 	 * Unfortunately the drivers cannot handle this operation properly.
179 	 * Return some non mapped prereserved space in the aperture and
180 	 * let the Northbridge deal with it. This will result in garbage
181 	 * in the IO operation. When the size exceeds the prereserved space
182 	 * memory corruption will occur or random memory will be DMAed
183 	 * out. Hopefully no network devices use single mappings that big.
184 	 */
185 
186 	dev_err(dev, "PCI-DMA: Out of IOMMU space for %lu bytes\n", size);
187 
188 	if (size > PAGE_SIZE*EMERGENCY_PAGES) {
189 		if (dir == PCI_DMA_FROMDEVICE || dir == PCI_DMA_BIDIRECTIONAL)
190 			panic("PCI-DMA: Memory would be corrupted\n");
191 		if (dir == PCI_DMA_TODEVICE || dir == PCI_DMA_BIDIRECTIONAL)
192 			panic(KERN_ERR
193 				"PCI-DMA: Random memory would be DMAed\n");
194 	}
195 #ifdef CONFIG_IOMMU_LEAK
196 	dump_leak();
197 #endif
198 }
199 
200 static inline int
201 need_iommu(struct device *dev, unsigned long addr, size_t size)
202 {
203 	return force_iommu || !dma_capable(dev, addr, size);
204 }
205 
206 static inline int
207 nonforced_iommu(struct device *dev, unsigned long addr, size_t size)
208 {
209 	return !dma_capable(dev, addr, size);
210 }
211 
212 /* Map a single continuous physical area into the IOMMU.
213  * Caller needs to check if the iommu is needed and flush.
214  */
215 static dma_addr_t dma_map_area(struct device *dev, dma_addr_t phys_mem,
216 				size_t size, int dir, unsigned long align_mask)
217 {
218 	unsigned long npages = iommu_num_pages(phys_mem, size, PAGE_SIZE);
219 	unsigned long iommu_page;
220 	int i;
221 
222 	if (unlikely(phys_mem + size > GART_MAX_PHYS_ADDR))
223 		return bad_dma_addr;
224 
225 	iommu_page = alloc_iommu(dev, npages, align_mask);
226 	if (iommu_page == -1) {
227 		if (!nonforced_iommu(dev, phys_mem, size))
228 			return phys_mem;
229 		if (panic_on_overflow)
230 			panic("dma_map_area overflow %lu bytes\n", size);
231 		iommu_full(dev, size, dir);
232 		return bad_dma_addr;
233 	}
234 
235 	for (i = 0; i < npages; i++) {
236 		iommu_gatt_base[iommu_page + i] = GPTE_ENCODE(phys_mem);
237 		phys_mem += PAGE_SIZE;
238 	}
239 	return iommu_bus_base + iommu_page*PAGE_SIZE + (phys_mem & ~PAGE_MASK);
240 }
241 
242 /* Map a single area into the IOMMU */
243 static dma_addr_t gart_map_page(struct device *dev, struct page *page,
244 				unsigned long offset, size_t size,
245 				enum dma_data_direction dir,
246 				unsigned long attrs)
247 {
248 	unsigned long bus;
249 	phys_addr_t paddr = page_to_phys(page) + offset;
250 
251 	if (!dev)
252 		dev = &x86_dma_fallback_dev;
253 
254 	if (!need_iommu(dev, paddr, size))
255 		return paddr;
256 
257 	bus = dma_map_area(dev, paddr, size, dir, 0);
258 	flush_gart();
259 
260 	return bus;
261 }
262 
263 /*
264  * Free a DMA mapping.
265  */
266 static void gart_unmap_page(struct device *dev, dma_addr_t dma_addr,
267 			    size_t size, enum dma_data_direction dir,
268 			    unsigned long attrs)
269 {
270 	unsigned long iommu_page;
271 	int npages;
272 	int i;
273 
274 	if (dma_addr < iommu_bus_base + EMERGENCY_PAGES*PAGE_SIZE ||
275 	    dma_addr >= iommu_bus_base + iommu_size)
276 		return;
277 
278 	iommu_page = (dma_addr - iommu_bus_base)>>PAGE_SHIFT;
279 	npages = iommu_num_pages(dma_addr, size, PAGE_SIZE);
280 	for (i = 0; i < npages; i++) {
281 		iommu_gatt_base[iommu_page + i] = gart_unmapped_entry;
282 	}
283 	free_iommu(iommu_page, npages);
284 }
285 
286 /*
287  * Wrapper for pci_unmap_single working with scatterlists.
288  */
289 static void gart_unmap_sg(struct device *dev, struct scatterlist *sg, int nents,
290 			  enum dma_data_direction dir, unsigned long attrs)
291 {
292 	struct scatterlist *s;
293 	int i;
294 
295 	for_each_sg(sg, s, nents, i) {
296 		if (!s->dma_length || !s->length)
297 			break;
298 		gart_unmap_page(dev, s->dma_address, s->dma_length, dir, 0);
299 	}
300 }
301 
302 /* Fallback for dma_map_sg in case of overflow */
303 static int dma_map_sg_nonforce(struct device *dev, struct scatterlist *sg,
304 			       int nents, int dir)
305 {
306 	struct scatterlist *s;
307 	int i;
308 
309 #ifdef CONFIG_IOMMU_DEBUG
310 	pr_debug("dma_map_sg overflow\n");
311 #endif
312 
313 	for_each_sg(sg, s, nents, i) {
314 		unsigned long addr = sg_phys(s);
315 
316 		if (nonforced_iommu(dev, addr, s->length)) {
317 			addr = dma_map_area(dev, addr, s->length, dir, 0);
318 			if (addr == bad_dma_addr) {
319 				if (i > 0)
320 					gart_unmap_sg(dev, sg, i, dir, 0);
321 				nents = 0;
322 				sg[0].dma_length = 0;
323 				break;
324 			}
325 		}
326 		s->dma_address = addr;
327 		s->dma_length = s->length;
328 	}
329 	flush_gart();
330 
331 	return nents;
332 }
333 
334 /* Map multiple scatterlist entries continuous into the first. */
335 static int __dma_map_cont(struct device *dev, struct scatterlist *start,
336 			  int nelems, struct scatterlist *sout,
337 			  unsigned long pages)
338 {
339 	unsigned long iommu_start = alloc_iommu(dev, pages, 0);
340 	unsigned long iommu_page = iommu_start;
341 	struct scatterlist *s;
342 	int i;
343 
344 	if (iommu_start == -1)
345 		return -1;
346 
347 	for_each_sg(start, s, nelems, i) {
348 		unsigned long pages, addr;
349 		unsigned long phys_addr = s->dma_address;
350 
351 		BUG_ON(s != start && s->offset);
352 		if (s == start) {
353 			sout->dma_address = iommu_bus_base;
354 			sout->dma_address += iommu_page*PAGE_SIZE + s->offset;
355 			sout->dma_length = s->length;
356 		} else {
357 			sout->dma_length += s->length;
358 		}
359 
360 		addr = phys_addr;
361 		pages = iommu_num_pages(s->offset, s->length, PAGE_SIZE);
362 		while (pages--) {
363 			iommu_gatt_base[iommu_page] = GPTE_ENCODE(addr);
364 			addr += PAGE_SIZE;
365 			iommu_page++;
366 		}
367 	}
368 	BUG_ON(iommu_page - iommu_start != pages);
369 
370 	return 0;
371 }
372 
373 static inline int
374 dma_map_cont(struct device *dev, struct scatterlist *start, int nelems,
375 	     struct scatterlist *sout, unsigned long pages, int need)
376 {
377 	if (!need) {
378 		BUG_ON(nelems != 1);
379 		sout->dma_address = start->dma_address;
380 		sout->dma_length = start->length;
381 		return 0;
382 	}
383 	return __dma_map_cont(dev, start, nelems, sout, pages);
384 }
385 
386 /*
387  * DMA map all entries in a scatterlist.
388  * Merge chunks that have page aligned sizes into a continuous mapping.
389  */
390 static int gart_map_sg(struct device *dev, struct scatterlist *sg, int nents,
391 		       enum dma_data_direction dir, unsigned long attrs)
392 {
393 	struct scatterlist *s, *ps, *start_sg, *sgmap;
394 	int need = 0, nextneed, i, out, start;
395 	unsigned long pages = 0;
396 	unsigned int seg_size;
397 	unsigned int max_seg_size;
398 
399 	if (nents == 0)
400 		return 0;
401 
402 	if (!dev)
403 		dev = &x86_dma_fallback_dev;
404 
405 	out		= 0;
406 	start		= 0;
407 	start_sg	= sg;
408 	sgmap		= sg;
409 	seg_size	= 0;
410 	max_seg_size	= dma_get_max_seg_size(dev);
411 	ps		= NULL; /* shut up gcc */
412 
413 	for_each_sg(sg, s, nents, i) {
414 		dma_addr_t addr = sg_phys(s);
415 
416 		s->dma_address = addr;
417 		BUG_ON(s->length == 0);
418 
419 		nextneed = need_iommu(dev, addr, s->length);
420 
421 		/* Handle the previous not yet processed entries */
422 		if (i > start) {
423 			/*
424 			 * Can only merge when the last chunk ends on a
425 			 * page boundary and the new one doesn't have an
426 			 * offset.
427 			 */
428 			if (!iommu_merge || !nextneed || !need || s->offset ||
429 			    (s->length + seg_size > max_seg_size) ||
430 			    (ps->offset + ps->length) % PAGE_SIZE) {
431 				if (dma_map_cont(dev, start_sg, i - start,
432 						 sgmap, pages, need) < 0)
433 					goto error;
434 				out++;
435 
436 				seg_size	= 0;
437 				sgmap		= sg_next(sgmap);
438 				pages		= 0;
439 				start		= i;
440 				start_sg	= s;
441 			}
442 		}
443 
444 		seg_size += s->length;
445 		need = nextneed;
446 		pages += iommu_num_pages(s->offset, s->length, PAGE_SIZE);
447 		ps = s;
448 	}
449 	if (dma_map_cont(dev, start_sg, i - start, sgmap, pages, need) < 0)
450 		goto error;
451 	out++;
452 	flush_gart();
453 	if (out < nents) {
454 		sgmap = sg_next(sgmap);
455 		sgmap->dma_length = 0;
456 	}
457 	return out;
458 
459 error:
460 	flush_gart();
461 	gart_unmap_sg(dev, sg, out, dir, 0);
462 
463 	/* When it was forced or merged try again in a dumb way */
464 	if (force_iommu || iommu_merge) {
465 		out = dma_map_sg_nonforce(dev, sg, nents, dir);
466 		if (out > 0)
467 			return out;
468 	}
469 	if (panic_on_overflow)
470 		panic("dma_map_sg: overflow on %lu pages\n", pages);
471 
472 	iommu_full(dev, pages << PAGE_SHIFT, dir);
473 	for_each_sg(sg, s, nents, i)
474 		s->dma_address = bad_dma_addr;
475 	return 0;
476 }
477 
478 /* allocate and map a coherent mapping */
479 static void *
480 gart_alloc_coherent(struct device *dev, size_t size, dma_addr_t *dma_addr,
481 		    gfp_t flag, unsigned long attrs)
482 {
483 	dma_addr_t paddr;
484 	unsigned long align_mask;
485 	struct page *page;
486 
487 	if (force_iommu && !(flag & GFP_DMA)) {
488 		flag &= ~(__GFP_DMA | __GFP_HIGHMEM | __GFP_DMA32);
489 		page = alloc_pages(flag | __GFP_ZERO, get_order(size));
490 		if (!page)
491 			return NULL;
492 
493 		align_mask = (1UL << get_order(size)) - 1;
494 		paddr = dma_map_area(dev, page_to_phys(page), size,
495 				     DMA_BIDIRECTIONAL, align_mask);
496 
497 		flush_gart();
498 		if (paddr != bad_dma_addr) {
499 			*dma_addr = paddr;
500 			return page_address(page);
501 		}
502 		__free_pages(page, get_order(size));
503 	} else
504 		return dma_generic_alloc_coherent(dev, size, dma_addr, flag,
505 						  attrs);
506 
507 	return NULL;
508 }
509 
510 /* free a coherent mapping */
511 static void
512 gart_free_coherent(struct device *dev, size_t size, void *vaddr,
513 		   dma_addr_t dma_addr, unsigned long attrs)
514 {
515 	gart_unmap_page(dev, dma_addr, size, DMA_BIDIRECTIONAL, 0);
516 	dma_generic_free_coherent(dev, size, vaddr, dma_addr, attrs);
517 }
518 
519 static int gart_mapping_error(struct device *dev, dma_addr_t dma_addr)
520 {
521 	return (dma_addr == bad_dma_addr);
522 }
523 
524 static int no_agp;
525 
526 static __init unsigned long check_iommu_size(unsigned long aper, u64 aper_size)
527 {
528 	unsigned long a;
529 
530 	if (!iommu_size) {
531 		iommu_size = aper_size;
532 		if (!no_agp)
533 			iommu_size /= 2;
534 	}
535 
536 	a = aper + iommu_size;
537 	iommu_size -= round_up(a, PMD_PAGE_SIZE) - a;
538 
539 	if (iommu_size < 64*1024*1024) {
540 		pr_warning(
541 			"PCI-DMA: Warning: Small IOMMU %luMB."
542 			" Consider increasing the AGP aperture in BIOS\n",
543 				iommu_size >> 20);
544 	}
545 
546 	return iommu_size;
547 }
548 
549 static __init unsigned read_aperture(struct pci_dev *dev, u32 *size)
550 {
551 	unsigned aper_size = 0, aper_base_32, aper_order;
552 	u64 aper_base;
553 
554 	pci_read_config_dword(dev, AMD64_GARTAPERTUREBASE, &aper_base_32);
555 	pci_read_config_dword(dev, AMD64_GARTAPERTURECTL, &aper_order);
556 	aper_order = (aper_order >> 1) & 7;
557 
558 	aper_base = aper_base_32 & 0x7fff;
559 	aper_base <<= 25;
560 
561 	aper_size = (32 * 1024 * 1024) << aper_order;
562 	if (aper_base + aper_size > 0x100000000UL || !aper_size)
563 		aper_base = 0;
564 
565 	*size = aper_size;
566 	return aper_base;
567 }
568 
569 static void enable_gart_translations(void)
570 {
571 	int i;
572 
573 	if (!amd_nb_has_feature(AMD_NB_GART))
574 		return;
575 
576 	for (i = 0; i < amd_nb_num(); i++) {
577 		struct pci_dev *dev = node_to_amd_nb(i)->misc;
578 
579 		enable_gart_translation(dev, __pa(agp_gatt_table));
580 	}
581 
582 	/* Flush the GART-TLB to remove stale entries */
583 	amd_flush_garts();
584 }
585 
586 /*
587  * If fix_up_north_bridges is set, the north bridges have to be fixed up on
588  * resume in the same way as they are handled in gart_iommu_hole_init().
589  */
590 static bool fix_up_north_bridges;
591 static u32 aperture_order;
592 static u32 aperture_alloc;
593 
594 void set_up_gart_resume(u32 aper_order, u32 aper_alloc)
595 {
596 	fix_up_north_bridges = true;
597 	aperture_order = aper_order;
598 	aperture_alloc = aper_alloc;
599 }
600 
601 static void gart_fixup_northbridges(void)
602 {
603 	int i;
604 
605 	if (!fix_up_north_bridges)
606 		return;
607 
608 	if (!amd_nb_has_feature(AMD_NB_GART))
609 		return;
610 
611 	pr_info("PCI-DMA: Restoring GART aperture settings\n");
612 
613 	for (i = 0; i < amd_nb_num(); i++) {
614 		struct pci_dev *dev = node_to_amd_nb(i)->misc;
615 
616 		/*
617 		 * Don't enable translations just yet.  That is the next
618 		 * step.  Restore the pre-suspend aperture settings.
619 		 */
620 		gart_set_size_and_enable(dev, aperture_order);
621 		pci_write_config_dword(dev, AMD64_GARTAPERTUREBASE, aperture_alloc >> 25);
622 	}
623 }
624 
625 static void gart_resume(void)
626 {
627 	pr_info("PCI-DMA: Resuming GART IOMMU\n");
628 
629 	gart_fixup_northbridges();
630 
631 	enable_gart_translations();
632 }
633 
634 static struct syscore_ops gart_syscore_ops = {
635 	.resume		= gart_resume,
636 
637 };
638 
639 /*
640  * Private Northbridge GATT initialization in case we cannot use the
641  * AGP driver for some reason.
642  */
643 static __init int init_amd_gatt(struct agp_kern_info *info)
644 {
645 	unsigned aper_size, gatt_size, new_aper_size;
646 	unsigned aper_base, new_aper_base;
647 	struct pci_dev *dev;
648 	void *gatt;
649 	int i;
650 
651 	pr_info("PCI-DMA: Disabling AGP.\n");
652 
653 	aper_size = aper_base = info->aper_size = 0;
654 	dev = NULL;
655 	for (i = 0; i < amd_nb_num(); i++) {
656 		dev = node_to_amd_nb(i)->misc;
657 		new_aper_base = read_aperture(dev, &new_aper_size);
658 		if (!new_aper_base)
659 			goto nommu;
660 
661 		if (!aper_base) {
662 			aper_size = new_aper_size;
663 			aper_base = new_aper_base;
664 		}
665 		if (aper_size != new_aper_size || aper_base != new_aper_base)
666 			goto nommu;
667 	}
668 	if (!aper_base)
669 		goto nommu;
670 
671 	info->aper_base = aper_base;
672 	info->aper_size = aper_size >> 20;
673 
674 	gatt_size = (aper_size >> PAGE_SHIFT) * sizeof(u32);
675 	gatt = (void *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
676 					get_order(gatt_size));
677 	if (!gatt)
678 		panic("Cannot allocate GATT table");
679 	if (set_memory_uc((unsigned long)gatt, gatt_size >> PAGE_SHIFT))
680 		panic("Could not set GART PTEs to uncacheable pages");
681 
682 	agp_gatt_table = gatt;
683 
684 	register_syscore_ops(&gart_syscore_ops);
685 
686 	flush_gart();
687 
688 	pr_info("PCI-DMA: aperture base @ %x size %u KB\n",
689 	       aper_base, aper_size>>10);
690 
691 	return 0;
692 
693  nommu:
694 	/* Should not happen anymore */
695 	pr_warning("PCI-DMA: More than 4GB of RAM and no IOMMU\n"
696 	       "falling back to iommu=soft.\n");
697 	return -1;
698 }
699 
700 static const struct dma_map_ops gart_dma_ops = {
701 	.map_sg				= gart_map_sg,
702 	.unmap_sg			= gart_unmap_sg,
703 	.map_page			= gart_map_page,
704 	.unmap_page			= gart_unmap_page,
705 	.alloc				= gart_alloc_coherent,
706 	.free				= gart_free_coherent,
707 	.mapping_error			= gart_mapping_error,
708 	.dma_supported			= x86_dma_supported,
709 };
710 
711 static void gart_iommu_shutdown(void)
712 {
713 	struct pci_dev *dev;
714 	int i;
715 
716 	/* don't shutdown it if there is AGP installed */
717 	if (!no_agp)
718 		return;
719 
720 	if (!amd_nb_has_feature(AMD_NB_GART))
721 		return;
722 
723 	for (i = 0; i < amd_nb_num(); i++) {
724 		u32 ctl;
725 
726 		dev = node_to_amd_nb(i)->misc;
727 		pci_read_config_dword(dev, AMD64_GARTAPERTURECTL, &ctl);
728 
729 		ctl &= ~GARTEN;
730 
731 		pci_write_config_dword(dev, AMD64_GARTAPERTURECTL, ctl);
732 	}
733 }
734 
735 int __init gart_iommu_init(void)
736 {
737 	struct agp_kern_info info;
738 	unsigned long iommu_start;
739 	unsigned long aper_base, aper_size;
740 	unsigned long start_pfn, end_pfn;
741 	unsigned long scratch;
742 	long i;
743 
744 	if (!amd_nb_has_feature(AMD_NB_GART))
745 		return 0;
746 
747 #ifndef CONFIG_AGP_AMD64
748 	no_agp = 1;
749 #else
750 	/* Makefile puts PCI initialization via subsys_initcall first. */
751 	/* Add other AMD AGP bridge drivers here */
752 	no_agp = no_agp ||
753 		(agp_amd64_init() < 0) ||
754 		(agp_copy_info(agp_bridge, &info) < 0);
755 #endif
756 
757 	if (no_iommu ||
758 	    (!force_iommu && max_pfn <= MAX_DMA32_PFN) ||
759 	    !gart_iommu_aperture ||
760 	    (no_agp && init_amd_gatt(&info) < 0)) {
761 		if (max_pfn > MAX_DMA32_PFN) {
762 			pr_warning("More than 4GB of memory but GART IOMMU not available.\n");
763 			pr_warning("falling back to iommu=soft.\n");
764 		}
765 		return 0;
766 	}
767 
768 	/* need to map that range */
769 	aper_size	= info.aper_size << 20;
770 	aper_base	= info.aper_base;
771 	end_pfn		= (aper_base>>PAGE_SHIFT) + (aper_size>>PAGE_SHIFT);
772 
773 	start_pfn = PFN_DOWN(aper_base);
774 	if (!pfn_range_is_mapped(start_pfn, end_pfn))
775 		init_memory_mapping(start_pfn<<PAGE_SHIFT, end_pfn<<PAGE_SHIFT);
776 
777 	pr_info("PCI-DMA: using GART IOMMU.\n");
778 	iommu_size = check_iommu_size(info.aper_base, aper_size);
779 	iommu_pages = iommu_size >> PAGE_SHIFT;
780 
781 	iommu_gart_bitmap = (void *) __get_free_pages(GFP_KERNEL | __GFP_ZERO,
782 						      get_order(iommu_pages/8));
783 	if (!iommu_gart_bitmap)
784 		panic("Cannot allocate iommu bitmap\n");
785 
786 #ifdef CONFIG_IOMMU_LEAK
787 	if (leak_trace) {
788 		int ret;
789 
790 		ret = dma_debug_resize_entries(iommu_pages);
791 		if (ret)
792 			pr_debug("PCI-DMA: Cannot trace all the entries\n");
793 	}
794 #endif
795 
796 	/*
797 	 * Out of IOMMU space handling.
798 	 * Reserve some invalid pages at the beginning of the GART.
799 	 */
800 	bitmap_set(iommu_gart_bitmap, 0, EMERGENCY_PAGES);
801 
802 	pr_info("PCI-DMA: Reserving %luMB of IOMMU area in the AGP aperture\n",
803 	       iommu_size >> 20);
804 
805 	agp_memory_reserved	= iommu_size;
806 	iommu_start		= aper_size - iommu_size;
807 	iommu_bus_base		= info.aper_base + iommu_start;
808 	bad_dma_addr		= iommu_bus_base;
809 	iommu_gatt_base		= agp_gatt_table + (iommu_start>>PAGE_SHIFT);
810 
811 	/*
812 	 * Unmap the IOMMU part of the GART. The alias of the page is
813 	 * always mapped with cache enabled and there is no full cache
814 	 * coherency across the GART remapping. The unmapping avoids
815 	 * automatic prefetches from the CPU allocating cache lines in
816 	 * there. All CPU accesses are done via the direct mapping to
817 	 * the backing memory. The GART address is only used by PCI
818 	 * devices.
819 	 */
820 	set_memory_np((unsigned long)__va(iommu_bus_base),
821 				iommu_size >> PAGE_SHIFT);
822 	/*
823 	 * Tricky. The GART table remaps the physical memory range,
824 	 * so the CPU wont notice potential aliases and if the memory
825 	 * is remapped to UC later on, we might surprise the PCI devices
826 	 * with a stray writeout of a cacheline. So play it sure and
827 	 * do an explicit, full-scale wbinvd() _after_ having marked all
828 	 * the pages as Not-Present:
829 	 */
830 	wbinvd();
831 
832 	/*
833 	 * Now all caches are flushed and we can safely enable
834 	 * GART hardware.  Doing it early leaves the possibility
835 	 * of stale cache entries that can lead to GART PTE
836 	 * errors.
837 	 */
838 	enable_gart_translations();
839 
840 	/*
841 	 * Try to workaround a bug (thanks to BenH):
842 	 * Set unmapped entries to a scratch page instead of 0.
843 	 * Any prefetches that hit unmapped entries won't get an bus abort
844 	 * then. (P2P bridge may be prefetching on DMA reads).
845 	 */
846 	scratch = get_zeroed_page(GFP_KERNEL);
847 	if (!scratch)
848 		panic("Cannot allocate iommu scratch page");
849 	gart_unmapped_entry = GPTE_ENCODE(__pa(scratch));
850 	for (i = EMERGENCY_PAGES; i < iommu_pages; i++)
851 		iommu_gatt_base[i] = gart_unmapped_entry;
852 
853 	flush_gart();
854 	dma_ops = &gart_dma_ops;
855 	x86_platform.iommu_shutdown = gart_iommu_shutdown;
856 	swiotlb = 0;
857 
858 	return 0;
859 }
860 
861 void __init gart_parse_options(char *p)
862 {
863 	int arg;
864 
865 #ifdef CONFIG_IOMMU_LEAK
866 	if (!strncmp(p, "leak", 4)) {
867 		leak_trace = 1;
868 		p += 4;
869 		if (*p == '=')
870 			++p;
871 		if (isdigit(*p) && get_option(&p, &arg))
872 			iommu_leak_pages = arg;
873 	}
874 #endif
875 	if (isdigit(*p) && get_option(&p, &arg))
876 		iommu_size = arg;
877 	if (!strncmp(p, "fullflush", 9))
878 		iommu_fullflush = 1;
879 	if (!strncmp(p, "nofullflush", 11))
880 		iommu_fullflush = 0;
881 	if (!strncmp(p, "noagp", 5))
882 		no_agp = 1;
883 	if (!strncmp(p, "noaperture", 10))
884 		fix_aperture = 0;
885 	/* duplicated from pci-dma.c */
886 	if (!strncmp(p, "force", 5))
887 		gart_iommu_aperture_allowed = 1;
888 	if (!strncmp(p, "allowed", 7))
889 		gart_iommu_aperture_allowed = 1;
890 	if (!strncmp(p, "memaper", 7)) {
891 		fallback_aper_force = 1;
892 		p += 7;
893 		if (*p == '=') {
894 			++p;
895 			if (get_option(&p, &arg))
896 				fallback_aper_order = arg;
897 		}
898 	}
899 }
900 IOMMU_INIT_POST(gart_iommu_hole_init);
901