1 #ifndef VMX_H 2 #define VMX_H 3 4 /* 5 * vmx.h: VMX Architecture related definitions 6 * Copyright (c) 2004, Intel Corporation. 7 * 8 * This program is free software; you can redistribute it and/or modify it 9 * under the terms and conditions of the GNU General Public License, 10 * version 2, as published by the Free Software Foundation. 11 * 12 * This program is distributed in the hope it will be useful, but WITHOUT 13 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 14 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 15 * more details. 16 * 17 * You should have received a copy of the GNU General Public License along with 18 * this program; if not, write to the Free Software Foundation, Inc., 59 Temple 19 * Place - Suite 330, Boston, MA 02111-1307 USA. 20 * 21 * A few random additions are: 22 * Copyright (C) 2006 Qumranet 23 * Avi Kivity <avi@qumranet.com> 24 * Yaniv Kamay <yaniv@qumranet.com> 25 * 26 */ 27 28 /* 29 * Definitions of Primary Processor-Based VM-Execution Controls. 30 */ 31 #define CPU_BASED_VIRTUAL_INTR_PENDING 0x00000004 32 #define CPU_BASED_USE_TSC_OFFSETING 0x00000008 33 #define CPU_BASED_HLT_EXITING 0x00000080 34 #define CPU_BASED_INVLPG_EXITING 0x00000200 35 #define CPU_BASED_MWAIT_EXITING 0x00000400 36 #define CPU_BASED_RDPMC_EXITING 0x00000800 37 #define CPU_BASED_RDTSC_EXITING 0x00001000 38 #define CPU_BASED_CR3_LOAD_EXITING 0x00008000 39 #define CPU_BASED_CR3_STORE_EXITING 0x00010000 40 #define CPU_BASED_CR8_LOAD_EXITING 0x00080000 41 #define CPU_BASED_CR8_STORE_EXITING 0x00100000 42 #define CPU_BASED_TPR_SHADOW 0x00200000 43 #define CPU_BASED_VIRTUAL_NMI_PENDING 0x00400000 44 #define CPU_BASED_MOV_DR_EXITING 0x00800000 45 #define CPU_BASED_UNCOND_IO_EXITING 0x01000000 46 #define CPU_BASED_USE_IO_BITMAPS 0x02000000 47 #define CPU_BASED_USE_MSR_BITMAPS 0x10000000 48 #define CPU_BASED_MONITOR_EXITING 0x20000000 49 #define CPU_BASED_PAUSE_EXITING 0x40000000 50 #define CPU_BASED_ACTIVATE_SECONDARY_CONTROLS 0x80000000 51 /* 52 * Definitions of Secondary Processor-Based VM-Execution Controls. 53 */ 54 #define SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES 0x00000001 55 #define SECONDARY_EXEC_ENABLE_EPT 0x00000002 56 #define SECONDARY_EXEC_ENABLE_VPID 0x00000020 57 #define SECONDARY_EXEC_WBINVD_EXITING 0x00000040 58 59 60 #define PIN_BASED_EXT_INTR_MASK 0x00000001 61 #define PIN_BASED_NMI_EXITING 0x00000008 62 #define PIN_BASED_VIRTUAL_NMIS 0x00000020 63 64 #define VM_EXIT_HOST_ADDR_SPACE_SIZE 0x00000200 65 #define VM_EXIT_ACK_INTR_ON_EXIT 0x00008000 66 #define VM_EXIT_SAVE_IA32_PAT 0x00040000 67 #define VM_EXIT_LOAD_IA32_PAT 0x00080000 68 69 #define VM_ENTRY_IA32E_MODE 0x00000200 70 #define VM_ENTRY_SMM 0x00000400 71 #define VM_ENTRY_DEACT_DUAL_MONITOR 0x00000800 72 #define VM_ENTRY_LOAD_IA32_PAT 0x00004000 73 74 /* VMCS Encodings */ 75 enum vmcs_field { 76 VIRTUAL_PROCESSOR_ID = 0x00000000, 77 GUEST_ES_SELECTOR = 0x00000800, 78 GUEST_CS_SELECTOR = 0x00000802, 79 GUEST_SS_SELECTOR = 0x00000804, 80 GUEST_DS_SELECTOR = 0x00000806, 81 GUEST_FS_SELECTOR = 0x00000808, 82 GUEST_GS_SELECTOR = 0x0000080a, 83 GUEST_LDTR_SELECTOR = 0x0000080c, 84 GUEST_TR_SELECTOR = 0x0000080e, 85 HOST_ES_SELECTOR = 0x00000c00, 86 HOST_CS_SELECTOR = 0x00000c02, 87 HOST_SS_SELECTOR = 0x00000c04, 88 HOST_DS_SELECTOR = 0x00000c06, 89 HOST_FS_SELECTOR = 0x00000c08, 90 HOST_GS_SELECTOR = 0x00000c0a, 91 HOST_TR_SELECTOR = 0x00000c0c, 92 IO_BITMAP_A = 0x00002000, 93 IO_BITMAP_A_HIGH = 0x00002001, 94 IO_BITMAP_B = 0x00002002, 95 IO_BITMAP_B_HIGH = 0x00002003, 96 MSR_BITMAP = 0x00002004, 97 MSR_BITMAP_HIGH = 0x00002005, 98 VM_EXIT_MSR_STORE_ADDR = 0x00002006, 99 VM_EXIT_MSR_STORE_ADDR_HIGH = 0x00002007, 100 VM_EXIT_MSR_LOAD_ADDR = 0x00002008, 101 VM_EXIT_MSR_LOAD_ADDR_HIGH = 0x00002009, 102 VM_ENTRY_MSR_LOAD_ADDR = 0x0000200a, 103 VM_ENTRY_MSR_LOAD_ADDR_HIGH = 0x0000200b, 104 TSC_OFFSET = 0x00002010, 105 TSC_OFFSET_HIGH = 0x00002011, 106 VIRTUAL_APIC_PAGE_ADDR = 0x00002012, 107 VIRTUAL_APIC_PAGE_ADDR_HIGH = 0x00002013, 108 APIC_ACCESS_ADDR = 0x00002014, 109 APIC_ACCESS_ADDR_HIGH = 0x00002015, 110 EPT_POINTER = 0x0000201a, 111 EPT_POINTER_HIGH = 0x0000201b, 112 GUEST_PHYSICAL_ADDRESS = 0x00002400, 113 GUEST_PHYSICAL_ADDRESS_HIGH = 0x00002401, 114 VMCS_LINK_POINTER = 0x00002800, 115 VMCS_LINK_POINTER_HIGH = 0x00002801, 116 GUEST_IA32_DEBUGCTL = 0x00002802, 117 GUEST_IA32_DEBUGCTL_HIGH = 0x00002803, 118 GUEST_IA32_PAT = 0x00002804, 119 GUEST_IA32_PAT_HIGH = 0x00002805, 120 GUEST_PDPTR0 = 0x0000280a, 121 GUEST_PDPTR0_HIGH = 0x0000280b, 122 GUEST_PDPTR1 = 0x0000280c, 123 GUEST_PDPTR1_HIGH = 0x0000280d, 124 GUEST_PDPTR2 = 0x0000280e, 125 GUEST_PDPTR2_HIGH = 0x0000280f, 126 GUEST_PDPTR3 = 0x00002810, 127 GUEST_PDPTR3_HIGH = 0x00002811, 128 HOST_IA32_PAT = 0x00002c00, 129 HOST_IA32_PAT_HIGH = 0x00002c01, 130 PIN_BASED_VM_EXEC_CONTROL = 0x00004000, 131 CPU_BASED_VM_EXEC_CONTROL = 0x00004002, 132 EXCEPTION_BITMAP = 0x00004004, 133 PAGE_FAULT_ERROR_CODE_MASK = 0x00004006, 134 PAGE_FAULT_ERROR_CODE_MATCH = 0x00004008, 135 CR3_TARGET_COUNT = 0x0000400a, 136 VM_EXIT_CONTROLS = 0x0000400c, 137 VM_EXIT_MSR_STORE_COUNT = 0x0000400e, 138 VM_EXIT_MSR_LOAD_COUNT = 0x00004010, 139 VM_ENTRY_CONTROLS = 0x00004012, 140 VM_ENTRY_MSR_LOAD_COUNT = 0x00004014, 141 VM_ENTRY_INTR_INFO_FIELD = 0x00004016, 142 VM_ENTRY_EXCEPTION_ERROR_CODE = 0x00004018, 143 VM_ENTRY_INSTRUCTION_LEN = 0x0000401a, 144 TPR_THRESHOLD = 0x0000401c, 145 SECONDARY_VM_EXEC_CONTROL = 0x0000401e, 146 VM_INSTRUCTION_ERROR = 0x00004400, 147 VM_EXIT_REASON = 0x00004402, 148 VM_EXIT_INTR_INFO = 0x00004404, 149 VM_EXIT_INTR_ERROR_CODE = 0x00004406, 150 IDT_VECTORING_INFO_FIELD = 0x00004408, 151 IDT_VECTORING_ERROR_CODE = 0x0000440a, 152 VM_EXIT_INSTRUCTION_LEN = 0x0000440c, 153 VMX_INSTRUCTION_INFO = 0x0000440e, 154 GUEST_ES_LIMIT = 0x00004800, 155 GUEST_CS_LIMIT = 0x00004802, 156 GUEST_SS_LIMIT = 0x00004804, 157 GUEST_DS_LIMIT = 0x00004806, 158 GUEST_FS_LIMIT = 0x00004808, 159 GUEST_GS_LIMIT = 0x0000480a, 160 GUEST_LDTR_LIMIT = 0x0000480c, 161 GUEST_TR_LIMIT = 0x0000480e, 162 GUEST_GDTR_LIMIT = 0x00004810, 163 GUEST_IDTR_LIMIT = 0x00004812, 164 GUEST_ES_AR_BYTES = 0x00004814, 165 GUEST_CS_AR_BYTES = 0x00004816, 166 GUEST_SS_AR_BYTES = 0x00004818, 167 GUEST_DS_AR_BYTES = 0x0000481a, 168 GUEST_FS_AR_BYTES = 0x0000481c, 169 GUEST_GS_AR_BYTES = 0x0000481e, 170 GUEST_LDTR_AR_BYTES = 0x00004820, 171 GUEST_TR_AR_BYTES = 0x00004822, 172 GUEST_INTERRUPTIBILITY_INFO = 0x00004824, 173 GUEST_ACTIVITY_STATE = 0X00004826, 174 GUEST_SYSENTER_CS = 0x0000482A, 175 HOST_IA32_SYSENTER_CS = 0x00004c00, 176 CR0_GUEST_HOST_MASK = 0x00006000, 177 CR4_GUEST_HOST_MASK = 0x00006002, 178 CR0_READ_SHADOW = 0x00006004, 179 CR4_READ_SHADOW = 0x00006006, 180 CR3_TARGET_VALUE0 = 0x00006008, 181 CR3_TARGET_VALUE1 = 0x0000600a, 182 CR3_TARGET_VALUE2 = 0x0000600c, 183 CR3_TARGET_VALUE3 = 0x0000600e, 184 EXIT_QUALIFICATION = 0x00006400, 185 GUEST_LINEAR_ADDRESS = 0x0000640a, 186 GUEST_CR0 = 0x00006800, 187 GUEST_CR3 = 0x00006802, 188 GUEST_CR4 = 0x00006804, 189 GUEST_ES_BASE = 0x00006806, 190 GUEST_CS_BASE = 0x00006808, 191 GUEST_SS_BASE = 0x0000680a, 192 GUEST_DS_BASE = 0x0000680c, 193 GUEST_FS_BASE = 0x0000680e, 194 GUEST_GS_BASE = 0x00006810, 195 GUEST_LDTR_BASE = 0x00006812, 196 GUEST_TR_BASE = 0x00006814, 197 GUEST_GDTR_BASE = 0x00006816, 198 GUEST_IDTR_BASE = 0x00006818, 199 GUEST_DR7 = 0x0000681a, 200 GUEST_RSP = 0x0000681c, 201 GUEST_RIP = 0x0000681e, 202 GUEST_RFLAGS = 0x00006820, 203 GUEST_PENDING_DBG_EXCEPTIONS = 0x00006822, 204 GUEST_SYSENTER_ESP = 0x00006824, 205 GUEST_SYSENTER_EIP = 0x00006826, 206 HOST_CR0 = 0x00006c00, 207 HOST_CR3 = 0x00006c02, 208 HOST_CR4 = 0x00006c04, 209 HOST_FS_BASE = 0x00006c06, 210 HOST_GS_BASE = 0x00006c08, 211 HOST_TR_BASE = 0x00006c0a, 212 HOST_GDTR_BASE = 0x00006c0c, 213 HOST_IDTR_BASE = 0x00006c0e, 214 HOST_IA32_SYSENTER_ESP = 0x00006c10, 215 HOST_IA32_SYSENTER_EIP = 0x00006c12, 216 HOST_RSP = 0x00006c14, 217 HOST_RIP = 0x00006c16, 218 }; 219 220 #define VMX_EXIT_REASONS_FAILED_VMENTRY 0x80000000 221 222 #define EXIT_REASON_EXCEPTION_NMI 0 223 #define EXIT_REASON_EXTERNAL_INTERRUPT 1 224 #define EXIT_REASON_TRIPLE_FAULT 2 225 226 #define EXIT_REASON_PENDING_INTERRUPT 7 227 #define EXIT_REASON_NMI_WINDOW 8 228 #define EXIT_REASON_TASK_SWITCH 9 229 #define EXIT_REASON_CPUID 10 230 #define EXIT_REASON_HLT 12 231 #define EXIT_REASON_INVLPG 14 232 #define EXIT_REASON_RDPMC 15 233 #define EXIT_REASON_RDTSC 16 234 #define EXIT_REASON_VMCALL 18 235 #define EXIT_REASON_VMCLEAR 19 236 #define EXIT_REASON_VMLAUNCH 20 237 #define EXIT_REASON_VMPTRLD 21 238 #define EXIT_REASON_VMPTRST 22 239 #define EXIT_REASON_VMREAD 23 240 #define EXIT_REASON_VMRESUME 24 241 #define EXIT_REASON_VMWRITE 25 242 #define EXIT_REASON_VMOFF 26 243 #define EXIT_REASON_VMON 27 244 #define EXIT_REASON_CR_ACCESS 28 245 #define EXIT_REASON_DR_ACCESS 29 246 #define EXIT_REASON_IO_INSTRUCTION 30 247 #define EXIT_REASON_MSR_READ 31 248 #define EXIT_REASON_MSR_WRITE 32 249 #define EXIT_REASON_MWAIT_INSTRUCTION 36 250 #define EXIT_REASON_TPR_BELOW_THRESHOLD 43 251 #define EXIT_REASON_APIC_ACCESS 44 252 #define EXIT_REASON_EPT_VIOLATION 48 253 #define EXIT_REASON_EPT_MISCONFIG 49 254 #define EXIT_REASON_WBINVD 54 255 256 /* 257 * Interruption-information format 258 */ 259 #define INTR_INFO_VECTOR_MASK 0xff /* 7:0 */ 260 #define INTR_INFO_INTR_TYPE_MASK 0x700 /* 10:8 */ 261 #define INTR_INFO_DELIVER_CODE_MASK 0x800 /* 11 */ 262 #define INTR_INFO_UNBLOCK_NMI 0x1000 /* 12 */ 263 #define INTR_INFO_VALID_MASK 0x80000000 /* 31 */ 264 #define INTR_INFO_RESVD_BITS_MASK 0x7ffff000 265 266 #define VECTORING_INFO_VECTOR_MASK INTR_INFO_VECTOR_MASK 267 #define VECTORING_INFO_TYPE_MASK INTR_INFO_INTR_TYPE_MASK 268 #define VECTORING_INFO_DELIVER_CODE_MASK INTR_INFO_DELIVER_CODE_MASK 269 #define VECTORING_INFO_VALID_MASK INTR_INFO_VALID_MASK 270 271 #define INTR_TYPE_EXT_INTR (0 << 8) /* external interrupt */ 272 #define INTR_TYPE_NMI_INTR (2 << 8) /* NMI */ 273 #define INTR_TYPE_HARD_EXCEPTION (3 << 8) /* processor exception */ 274 #define INTR_TYPE_SOFT_INTR (4 << 8) /* software interrupt */ 275 #define INTR_TYPE_SOFT_EXCEPTION (6 << 8) /* software exception */ 276 277 /* GUEST_INTERRUPTIBILITY_INFO flags. */ 278 #define GUEST_INTR_STATE_STI 0x00000001 279 #define GUEST_INTR_STATE_MOV_SS 0x00000002 280 #define GUEST_INTR_STATE_SMI 0x00000004 281 #define GUEST_INTR_STATE_NMI 0x00000008 282 283 /* 284 * Exit Qualifications for MOV for Control Register Access 285 */ 286 #define CONTROL_REG_ACCESS_NUM 0x7 /* 2:0, number of control reg.*/ 287 #define CONTROL_REG_ACCESS_TYPE 0x30 /* 5:4, access type */ 288 #define CONTROL_REG_ACCESS_REG 0xf00 /* 10:8, general purpose reg. */ 289 #define LMSW_SOURCE_DATA_SHIFT 16 290 #define LMSW_SOURCE_DATA (0xFFFF << LMSW_SOURCE_DATA_SHIFT) /* 16:31 lmsw source */ 291 #define REG_EAX (0 << 8) 292 #define REG_ECX (1 << 8) 293 #define REG_EDX (2 << 8) 294 #define REG_EBX (3 << 8) 295 #define REG_ESP (4 << 8) 296 #define REG_EBP (5 << 8) 297 #define REG_ESI (6 << 8) 298 #define REG_EDI (7 << 8) 299 #define REG_R8 (8 << 8) 300 #define REG_R9 (9 << 8) 301 #define REG_R10 (10 << 8) 302 #define REG_R11 (11 << 8) 303 #define REG_R12 (12 << 8) 304 #define REG_R13 (13 << 8) 305 #define REG_R14 (14 << 8) 306 #define REG_R15 (15 << 8) 307 308 /* 309 * Exit Qualifications for MOV for Debug Register Access 310 */ 311 #define DEBUG_REG_ACCESS_NUM 0x7 /* 2:0, number of debug reg. */ 312 #define DEBUG_REG_ACCESS_TYPE 0x10 /* 4, direction of access */ 313 #define TYPE_MOV_TO_DR (0 << 4) 314 #define TYPE_MOV_FROM_DR (1 << 4) 315 #define DEBUG_REG_ACCESS_REG(eq) (((eq) >> 8) & 0xf) /* 11:8, general purpose reg. */ 316 317 318 /* segment AR */ 319 #define SEGMENT_AR_L_MASK (1 << 13) 320 321 #define AR_TYPE_ACCESSES_MASK 1 322 #define AR_TYPE_READABLE_MASK (1 << 1) 323 #define AR_TYPE_WRITEABLE_MASK (1 << 2) 324 #define AR_TYPE_CODE_MASK (1 << 3) 325 #define AR_TYPE_MASK 0x0f 326 #define AR_TYPE_BUSY_64_TSS 11 327 #define AR_TYPE_BUSY_32_TSS 11 328 #define AR_TYPE_BUSY_16_TSS 3 329 #define AR_TYPE_LDT 2 330 331 #define AR_UNUSABLE_MASK (1 << 16) 332 #define AR_S_MASK (1 << 4) 333 #define AR_P_MASK (1 << 7) 334 #define AR_L_MASK (1 << 13) 335 #define AR_DB_MASK (1 << 14) 336 #define AR_G_MASK (1 << 15) 337 #define AR_DPL_SHIFT 5 338 #define AR_DPL(ar) (((ar) >> AR_DPL_SHIFT) & 3) 339 340 #define AR_RESERVD_MASK 0xfffe0f00 341 342 #define TSS_PRIVATE_MEMSLOT (KVM_MEMORY_SLOTS + 0) 343 #define APIC_ACCESS_PAGE_PRIVATE_MEMSLOT (KVM_MEMORY_SLOTS + 1) 344 #define IDENTITY_PAGETABLE_PRIVATE_MEMSLOT (KVM_MEMORY_SLOTS + 2) 345 346 #define VMX_NR_VPIDS (1 << 16) 347 #define VMX_VPID_EXTENT_SINGLE_CONTEXT 1 348 #define VMX_VPID_EXTENT_ALL_CONTEXT 2 349 350 #define VMX_EPT_EXTENT_INDIVIDUAL_ADDR 0 351 #define VMX_EPT_EXTENT_CONTEXT 1 352 #define VMX_EPT_EXTENT_GLOBAL 2 353 #define VMX_EPT_EXTENT_INDIVIDUAL_BIT (1ull << 24) 354 #define VMX_EPT_EXTENT_CONTEXT_BIT (1ull << 25) 355 #define VMX_EPT_EXTENT_GLOBAL_BIT (1ull << 26) 356 #define VMX_EPT_DEFAULT_GAW 3 357 #define VMX_EPT_MAX_GAW 0x4 358 #define VMX_EPT_MT_EPTE_SHIFT 3 359 #define VMX_EPT_GAW_EPTP_SHIFT 3 360 #define VMX_EPT_DEFAULT_MT 0x6ull 361 #define VMX_EPT_READABLE_MASK 0x1ull 362 #define VMX_EPT_WRITABLE_MASK 0x2ull 363 #define VMX_EPT_EXECUTABLE_MASK 0x4ull 364 #define VMX_EPT_IGMT_BIT (1ull << 6) 365 366 #define VMX_EPT_IDENTITY_PAGETABLE_ADDR 0xfffbc000ul 367 368 369 #define ASM_VMX_VMCLEAR_RAX ".byte 0x66, 0x0f, 0xc7, 0x30" 370 #define ASM_VMX_VMLAUNCH ".byte 0x0f, 0x01, 0xc2" 371 #define ASM_VMX_VMRESUME ".byte 0x0f, 0x01, 0xc3" 372 #define ASM_VMX_VMPTRLD_RAX ".byte 0x0f, 0xc7, 0x30" 373 #define ASM_VMX_VMREAD_RDX_RAX ".byte 0x0f, 0x78, 0xd0" 374 #define ASM_VMX_VMWRITE_RAX_RDX ".byte 0x0f, 0x79, 0xd0" 375 #define ASM_VMX_VMWRITE_RSP_RDX ".byte 0x0f, 0x79, 0xd4" 376 #define ASM_VMX_VMXOFF ".byte 0x0f, 0x01, 0xc4" 377 #define ASM_VMX_VMXON_RAX ".byte 0xf3, 0x0f, 0xc7, 0x30" 378 #define ASM_VMX_INVEPT ".byte 0x66, 0x0f, 0x38, 0x80, 0x08" 379 #define ASM_VMX_INVVPID ".byte 0x66, 0x0f, 0x38, 0x81, 0x08" 380 381 382 383 #endif 384