xref: /openbmc/linux/arch/x86/include/asm/uv/uv_hub.h (revision c85375cd)
1bb898558SAl Viro /*
2bb898558SAl Viro  * This file is subject to the terms and conditions of the GNU General Public
3bb898558SAl Viro  * License.  See the file "COPYING" in the main directory of this archive
4bb898558SAl Viro  * for more details.
5bb898558SAl Viro  *
6bb898558SAl Viro  * SGI UV architectural definitions
7bb898558SAl Viro  *
85f40f7d9SDimitri Sivanich  * Copyright (C) 2007-2014 Silicon Graphics, Inc. All rights reserved.
9bb898558SAl Viro  */
10bb898558SAl Viro 
1105e4d316SH. Peter Anvin #ifndef _ASM_X86_UV_UV_HUB_H
1205e4d316SH. Peter Anvin #define _ASM_X86_UV_UV_HUB_H
13bb898558SAl Viro 
14bc5d9940SJack Steiner #ifdef CONFIG_X86_64
15bb898558SAl Viro #include <linux/numa.h>
16bb898558SAl Viro #include <linux/percpu.h>
17c08b6accSMike Travis #include <linux/timer.h>
188dc579e8SJack Steiner #include <linux/io.h>
19906f3b20SMike Travis #include <linux/topology.h>
20bb898558SAl Viro #include <asm/types.h>
21bb898558SAl Viro #include <asm/percpu.h>
2266666e50SJack Steiner #include <asm/uv/uv_mmrs.h>
23c85375cdSMike Travis #include <asm/uv/bios.h>
2402dd0a06SRobin Holt #include <asm/irq_vectors.h>
2502dd0a06SRobin Holt #include <asm/io_apic.h>
26bb898558SAl Viro 
27bb898558SAl Viro 
28bb898558SAl Viro /*
29bb898558SAl Viro  * Addressing Terminology
30bb898558SAl Viro  *
31bb898558SAl Viro  *	M       - The low M bits of a physical address represent the offset
32bb898558SAl Viro  *		  into the blade local memory. RAM memory on a blade is physically
33bb898558SAl Viro  *		  contiguous (although various IO spaces may punch holes in
34bb898558SAl Viro  *		  it)..
35bb898558SAl Viro  *
36bb898558SAl Viro  *	N	- Number of bits in the node portion of a socket physical
37bb898558SAl Viro  *		  address.
38bb898558SAl Viro  *
39bb898558SAl Viro  *	NASID   - network ID of a router, Mbrick or Cbrick. Nasid values of
40bb898558SAl Viro  *		  routers always have low bit of 1, C/MBricks have low bit
41bb898558SAl Viro  *		  equal to 0. Most addressing macros that target UV hub chips
42bb898558SAl Viro  *		  right shift the NASID by 1 to exclude the always-zero bit.
43bb898558SAl Viro  *		  NASIDs contain up to 15 bits.
44bb898558SAl Viro  *
45bb898558SAl Viro  *	GNODE   - NASID right shifted by 1 bit. Most mmrs contain gnodes instead
46bb898558SAl Viro  *		  of nasids.
47bb898558SAl Viro  *
48bb898558SAl Viro  *	PNODE   - the low N bits of the GNODE. The PNODE is the most useful variant
49bb898558SAl Viro  *		  of the nasid for socket usage.
50bb898558SAl Viro  *
516a469e46SJack Steiner  *	GPA	- (global physical address) a socket physical address converted
526a469e46SJack Steiner  *		  so that it can be used by the GRU as a global address. Socket
536a469e46SJack Steiner  *		  physical addresses 1) need additional NASID (node) bits added
546a469e46SJack Steiner  *		  to the high end of the address, and 2) unaliased if the
556a469e46SJack Steiner  *		  partition does not have a physical address 0. In addition, on
566a469e46SJack Steiner  *		  UV2 rev 1, GPAs need the gnode left shifted to bits 39 or 40.
576a469e46SJack Steiner  *
58bb898558SAl Viro  *
59bb898558SAl Viro  *  NumaLink Global Physical Address Format:
60bb898558SAl Viro  *  +--------------------------------+---------------------+
61bb898558SAl Viro  *  |00..000|      GNODE             |      NodeOffset     |
62bb898558SAl Viro  *  +--------------------------------+---------------------+
63bb898558SAl Viro  *          |<-------53 - M bits --->|<--------M bits ----->
64bb898558SAl Viro  *
65bb898558SAl Viro  *	M - number of node offset bits (35 .. 40)
66bb898558SAl Viro  *
67bb898558SAl Viro  *
68bb898558SAl Viro  *  Memory/UV-HUB Processor Socket Address Format:
69bb898558SAl Viro  *  +----------------+---------------+---------------------+
70bb898558SAl Viro  *  |00..000000000000|   PNODE       |      NodeOffset     |
71bb898558SAl Viro  *  +----------------+---------------+---------------------+
72bb898558SAl Viro  *                   <--- N bits --->|<--------M bits ----->
73bb898558SAl Viro  *
74bb898558SAl Viro  *	M - number of node offset bits (35 .. 40)
75bb898558SAl Viro  *	N - number of PNODE bits (0 .. 10)
76bb898558SAl Viro  *
77bb898558SAl Viro  *		Note: M + N cannot currently exceed 44 (x86_64) or 46 (IA64).
78bb898558SAl Viro  *		The actual values are configuration dependent and are set at
79bb898558SAl Viro  *		boot time. M & N values are set by the hardware/BIOS at boot.
80bb898558SAl Viro  *
81bb898558SAl Viro  *
82bb898558SAl Viro  * APICID format
83bb898558SAl Viro  *	NOTE!!!!!! This is the current format of the APICID. However, code
84bb898558SAl Viro  *	should assume that this will change in the future. Use functions
85bb898558SAl Viro  *	in this file for all APICID bit manipulations and conversion.
86bb898558SAl Viro  *
87bb898558SAl Viro  *		1111110000000000
88bb898558SAl Viro  *		5432109876543210
892a919596SJack Steiner  *		pppppppppplc0cch	Nehalem-EX (12 bits in hdw reg)
902a919596SJack Steiner  *		ppppppppplcc0cch	Westmere-EX (12 bits in hdw reg)
912a919596SJack Steiner  *		pppppppppppcccch	SandyBridge (15 bits in hdw reg)
92bb898558SAl Viro  *		sssssssssss
93bb898558SAl Viro  *
94bb898558SAl Viro  *			p  = pnode bits
95bb898558SAl Viro  *			l =  socket number on board
96bb898558SAl Viro  *			c  = core
97bb898558SAl Viro  *			h  = hyperthread
98bb898558SAl Viro  *			s  = bits that are in the SOCKET_ID CSR
99bb898558SAl Viro  *
1002a919596SJack Steiner  *	Note: Processor may support fewer bits in the APICID register. The ACPI
101bb898558SAl Viro  *	      tables hold all 16 bits. Software needs to be aware of this.
102bb898558SAl Viro  *
103bb898558SAl Viro  *	      Unless otherwise specified, all references to APICID refer to
104bb898558SAl Viro  *	      the FULL value contained in ACPI tables, not the subset in the
105bb898558SAl Viro  *	      processor APICID register.
106bb898558SAl Viro  */
107bb898558SAl Viro 
108bb898558SAl Viro /*
109bb898558SAl Viro  * Maximum number of bricks in all partitions and in all coherency domains.
110bb898558SAl Viro  * This is the total number of bricks accessible in the numalink fabric. It
111bb898558SAl Viro  * includes all C & M bricks. Routers are NOT included.
112bb898558SAl Viro  *
113bb898558SAl Viro  * This value is also the value of the maximum number of non-router NASIDs
114bb898558SAl Viro  * in the numalink fabric.
115bb898558SAl Viro  *
116bb898558SAl Viro  * NOTE: a brick may contain 1 or 2 OS nodes. Don't get these confused.
117bb898558SAl Viro  */
118bb898558SAl Viro #define UV_MAX_NUMALINK_BLADES	16384
119bb898558SAl Viro 
120bb898558SAl Viro /*
121bb898558SAl Viro  * Maximum number of C/Mbricks within a software SSI (hardware may support
122bb898558SAl Viro  * more).
123bb898558SAl Viro  */
124bb898558SAl Viro #define UV_MAX_SSI_BLADES	256
125bb898558SAl Viro 
126bb898558SAl Viro /*
127bb898558SAl Viro  * The largest possible NASID of a C or M brick (+ 2)
128bb898558SAl Viro  */
1291d21e6e3SRobin Holt #define UV_MAX_NASID_VALUE	(UV_MAX_NUMALINK_BLADES * 2)
130bb898558SAl Viro 
131d38bb135SMike Travis /* System Controller Interface Reg info */
1327f1baa06SMike Travis struct uv_scir_s {
1337f1baa06SMike Travis 	struct timer_list timer;
1347f1baa06SMike Travis 	unsigned long	offset;
1357f1baa06SMike Travis 	unsigned long	last;
1367f1baa06SMike Travis 	unsigned long	idle_on;
1377f1baa06SMike Travis 	unsigned long	idle_off;
1387f1baa06SMike Travis 	unsigned char	state;
1397f1baa06SMike Travis 	unsigned char	enabled;
1407f1baa06SMike Travis };
1417f1baa06SMike Travis 
142c85375cdSMike Travis /* GAM (globally addressed memory) range table */
143c85375cdSMike Travis struct uv_gam_range_s {
144c85375cdSMike Travis 	u32	limit;		/* PA bits 56:26 (GAM_RANGE_SHFT) */
145c85375cdSMike Travis 	u16	nasid;		/* node's global physical address */
146c85375cdSMike Travis 	s8	base;		/* entry index of node's base addr */
147c85375cdSMike Travis 	u8	reserved;
148c85375cdSMike Travis };
149c85375cdSMike Travis 
150bb898558SAl Viro /*
151bb898558SAl Viro  * The following defines attributes of the HUB chip. These attributes are
1520045ddd2SMike Travis  * frequently referenced and are kept in a common per hub struct.
1530045ddd2SMike Travis  * After setup, the struct is read only, so it should be readily
1540045ddd2SMike Travis  * available in the L3 cache on the cpu socket for the node.
155bb898558SAl Viro  */
156bb898558SAl Viro struct uv_hub_info_s {
157bb898558SAl Viro 	unsigned long		global_mmr_base;
1581de329c1SMike Travis 	unsigned long		global_mmr_shift;
159bb898558SAl Viro 	unsigned long		gpa_mask;
1606e27b91cSMike Travis 	unsigned short		*socket_to_node;
1616e27b91cSMike Travis 	unsigned short		*socket_to_pnode;
1626e27b91cSMike Travis 	unsigned short		*pnode_to_socket;
163c85375cdSMike Travis 	struct uv_gam_range_s	*gr_table;
1641de329c1SMike Travis 	unsigned short		min_socket;
1651de329c1SMike Travis 	unsigned short		min_pnode;
166c85375cdSMike Travis 	unsigned char		m_val;
167c85375cdSMike Travis 	unsigned char		n_val;
168c85375cdSMike Travis 	unsigned char		gr_table_len;
1692a919596SJack Steiner 	unsigned char		hub_revision;
1702a919596SJack Steiner 	unsigned char		apic_pnode_shift;
1711de329c1SMike Travis 	unsigned char		gpa_shift;
1726a469e46SJack Steiner 	unsigned char		m_shift;
1736a469e46SJack Steiner 	unsigned char		n_lshift;
1741de329c1SMike Travis 	unsigned int		gnode_extra;
175bb898558SAl Viro 	unsigned long		gnode_upper;
176bb898558SAl Viro 	unsigned long		lowmem_remap_top;
177bb898558SAl Viro 	unsigned long		lowmem_remap_base;
1781de329c1SMike Travis 	unsigned long		global_gru_base;
1791de329c1SMike Travis 	unsigned long		global_gru_shift;
180bb898558SAl Viro 	unsigned short		pnode;
181bb898558SAl Viro 	unsigned short		pnode_mask;
182bb898558SAl Viro 	unsigned short		coherency_domain_number;
183bb898558SAl Viro 	unsigned short		numa_blade_id;
184906f3b20SMike Travis 	unsigned short		nr_possible_cpus;
185906f3b20SMike Travis 	unsigned short		nr_online_cpus;
186906f3b20SMike Travis 	short			memory_nid;
187bb898558SAl Viro };
1887f1baa06SMike Travis 
1890045ddd2SMike Travis /* CPU specific info with a pointer to the hub common info struct */
1900045ddd2SMike Travis struct uv_cpu_info_s {
1910045ddd2SMike Travis 	void			*p_uv_hub_info;
1920045ddd2SMike Travis 	unsigned char		blade_cpu_id;
1930045ddd2SMike Travis 	struct uv_scir_s	scir;
1940045ddd2SMike Travis };
1950045ddd2SMike Travis DECLARE_PER_CPU(struct uv_cpu_info_s, __uv_cpu_info);
1960045ddd2SMike Travis 
1970045ddd2SMike Travis #define uv_cpu_info		this_cpu_ptr(&__uv_cpu_info)
1980045ddd2SMike Travis #define uv_cpu_info_per(cpu)	(&per_cpu(__uv_cpu_info, cpu))
1990045ddd2SMike Travis 
200d38bb135SMike Travis #define	uv_scir_info		(&uv_cpu_info->scir)
201d38bb135SMike Travis #define	uv_cpu_scir_info(cpu)	(&uv_cpu_info_per(cpu)->scir)
202d38bb135SMike Travis 
2033edcf2ffSMike Travis /* Node specific hub common info struct */
2043edcf2ffSMike Travis extern void **__uv_hub_info_list;
2053edcf2ffSMike Travis static inline struct uv_hub_info_s *uv_hub_info_list(int node)
2063edcf2ffSMike Travis {
2073edcf2ffSMike Travis 	return (struct uv_hub_info_s *)__uv_hub_info_list[node];
2083edcf2ffSMike Travis }
2093edcf2ffSMike Travis 
2103edcf2ffSMike Travis static inline struct uv_hub_info_s *_uv_hub_info(void)
2113edcf2ffSMike Travis {
2123edcf2ffSMike Travis 	return (struct uv_hub_info_s *)uv_cpu_info->p_uv_hub_info;
2133edcf2ffSMike Travis }
2143edcf2ffSMike Travis #define	uv_hub_info	_uv_hub_info()
2153edcf2ffSMike Travis 
2163edcf2ffSMike Travis static inline struct uv_hub_info_s *uv_cpu_hub_info(int cpu)
2173edcf2ffSMike Travis {
2183edcf2ffSMike Travis 	return (struct uv_hub_info_s *)uv_cpu_info_per(cpu)->p_uv_hub_info;
2193edcf2ffSMike Travis }
2203edcf2ffSMike Travis 
2213edcf2ffSMike Travis #define	UV_HUB_INFO_VERSION	0x7150
2223edcf2ffSMike Travis extern int uv_hub_info_version(void);
2233edcf2ffSMike Travis static inline int uv_hub_info_check(int version)
2243edcf2ffSMike Travis {
2253edcf2ffSMike Travis 	if (uv_hub_info_version() == version)
2263edcf2ffSMike Travis 		return 0;
2273edcf2ffSMike Travis 
2283edcf2ffSMike Travis 	pr_crit("UV: uv_hub_info version(%x) mismatch, expecting(%x)\n",
2293edcf2ffSMike Travis 		uv_hub_info_version(), version);
2303edcf2ffSMike Travis 
2313edcf2ffSMike Travis 	BUG();	/* Catastrophic - cannot continue on unknown UV system */
2323edcf2ffSMike Travis }
2333edcf2ffSMike Travis #define	_uv_hub_info_check()	uv_hub_info_check(UV_HUB_INFO_VERSION)
2343edcf2ffSMike Travis 
2352a919596SJack Steiner /*
2360045ddd2SMike Travis  * HUB revision ranges for each UV HUB architecture.
2372a919596SJack Steiner  * This is a software convention - NOT the hardware revision numbers in
2382a919596SJack Steiner  * the hub chip.
2392a919596SJack Steiner  */
2402a919596SJack Steiner #define UV1_HUB_REVISION_BASE		1
2412a919596SJack Steiner #define UV2_HUB_REVISION_BASE		3
2426edbd471SMike Travis #define UV3_HUB_REVISION_BASE		5
243eb1e3461SMike Travis #define UV4_HUB_REVISION_BASE		7
2442a919596SJack Steiner 
245e0ee1c97SMike Travis #ifdef	UV1_HUB_IS_SUPPORTED
2462a919596SJack Steiner static inline int is_uv1_hub(void)
2472a919596SJack Steiner {
2482a919596SJack Steiner 	return uv_hub_info->hub_revision < UV2_HUB_REVISION_BASE;
2492a919596SJack Steiner }
250e0ee1c97SMike Travis #else
251e0ee1c97SMike Travis static inline int is_uv1_hub(void)
252e0ee1c97SMike Travis {
253e0ee1c97SMike Travis 	return 0;
254e0ee1c97SMike Travis }
255e0ee1c97SMike Travis #endif
2562a919596SJack Steiner 
257e0ee1c97SMike Travis #ifdef	UV2_HUB_IS_SUPPORTED
2582a919596SJack Steiner static inline int is_uv2_hub(void)
2592a919596SJack Steiner {
2606edbd471SMike Travis 	return ((uv_hub_info->hub_revision >= UV2_HUB_REVISION_BASE) &&
2616edbd471SMike Travis 		(uv_hub_info->hub_revision < UV3_HUB_REVISION_BASE));
2626edbd471SMike Travis }
263e0ee1c97SMike Travis #else
264e0ee1c97SMike Travis static inline int is_uv2_hub(void)
265e0ee1c97SMike Travis {
266e0ee1c97SMike Travis 	return 0;
267e0ee1c97SMike Travis }
268e0ee1c97SMike Travis #endif
2696edbd471SMike Travis 
270e0ee1c97SMike Travis #ifdef	UV3_HUB_IS_SUPPORTED
2716edbd471SMike Travis static inline int is_uv3_hub(void)
2726edbd471SMike Travis {
273eb1e3461SMike Travis 	return ((uv_hub_info->hub_revision >= UV3_HUB_REVISION_BASE) &&
274eb1e3461SMike Travis 		(uv_hub_info->hub_revision < UV4_HUB_REVISION_BASE));
2756edbd471SMike Travis }
276e0ee1c97SMike Travis #else
277e0ee1c97SMike Travis static inline int is_uv3_hub(void)
278e0ee1c97SMike Travis {
279e0ee1c97SMike Travis 	return 0;
280e0ee1c97SMike Travis }
281e0ee1c97SMike Travis #endif
2826edbd471SMike Travis 
283eb1e3461SMike Travis #ifdef	UV4_HUB_IS_SUPPORTED
284eb1e3461SMike Travis static inline int is_uv4_hub(void)
285eb1e3461SMike Travis {
286eb1e3461SMike Travis 	return uv_hub_info->hub_revision >= UV4_HUB_REVISION_BASE;
287eb1e3461SMike Travis }
288eb1e3461SMike Travis #else
289eb1e3461SMike Travis static inline int is_uv4_hub(void)
290eb1e3461SMike Travis {
291eb1e3461SMike Travis 	return 0;
292eb1e3461SMike Travis }
293eb1e3461SMike Travis #endif
294eb1e3461SMike Travis 
2956edbd471SMike Travis static inline int is_uvx_hub(void)
2966edbd471SMike Travis {
297e0ee1c97SMike Travis 	if (uv_hub_info->hub_revision >= UV2_HUB_REVISION_BASE)
298e0ee1c97SMike Travis 		return uv_hub_info->hub_revision;
299e0ee1c97SMike Travis 
300e0ee1c97SMike Travis 	return 0;
301e0ee1c97SMike Travis }
302e0ee1c97SMike Travis 
303e0ee1c97SMike Travis static inline int is_uv_hub(void)
304e0ee1c97SMike Travis {
305e0ee1c97SMike Travis #ifdef	UV1_HUB_IS_SUPPORTED
306e0ee1c97SMike Travis 	return uv_hub_info->hub_revision;
307e0ee1c97SMike Travis #endif
308e0ee1c97SMike Travis 	return is_uvx_hub();
3092a919596SJack Steiner }
3102a919596SJack Steiner 
311c8f730b1SRuss Anderson union uvh_apicid {
312c8f730b1SRuss Anderson     unsigned long       v;
313c8f730b1SRuss Anderson     struct uvh_apicid_s {
314c8f730b1SRuss Anderson         unsigned long   local_apic_mask  : 24;
315c8f730b1SRuss Anderson         unsigned long   local_apic_shift :  5;
316c8f730b1SRuss Anderson         unsigned long   unused1          :  3;
317c8f730b1SRuss Anderson         unsigned long   pnode_mask       : 24;
318c8f730b1SRuss Anderson         unsigned long   pnode_shift      :  5;
319c8f730b1SRuss Anderson         unsigned long   unused2          :  3;
320c8f730b1SRuss Anderson     } s;
321c8f730b1SRuss Anderson };
322c8f730b1SRuss Anderson 
323bb898558SAl Viro /*
324bb898558SAl Viro  * Local & Global MMR space macros.
325bb898558SAl Viro  *	Note: macros are intended to be used ONLY by inline functions
326bb898558SAl Viro  *	in this file - not by other kernel code.
327bb898558SAl Viro  *		n -  NASID (full 15-bit global nasid)
328bb898558SAl Viro  *		g -  GNODE (full 15-bit global nasid, right shifted 1)
329bb898558SAl Viro  *		p -  PNODE (local part of nsids, right shifted 1)
330bb898558SAl Viro  */
331bb898558SAl Viro #define UV_NASID_TO_PNODE(n)		(((n) >> 1) & uv_hub_info->pnode_mask)
332c4ed3f04SJack Steiner #define UV_PNODE_TO_GNODE(p)		((p) |uv_hub_info->gnode_extra)
333c4ed3f04SJack Steiner #define UV_PNODE_TO_NASID(p)		(UV_PNODE_TO_GNODE(p) << 1)
334bb898558SAl Viro 
3352a919596SJack Steiner #define UV1_LOCAL_MMR_BASE		0xf4000000UL
3362a919596SJack Steiner #define UV1_GLOBAL_MMR32_BASE		0xf8000000UL
3372a919596SJack Steiner #define UV1_LOCAL_MMR_SIZE		(64UL * 1024 * 1024)
3382a919596SJack Steiner #define UV1_GLOBAL_MMR32_SIZE		(64UL * 1024 * 1024)
3392a919596SJack Steiner 
3402a919596SJack Steiner #define UV2_LOCAL_MMR_BASE		0xfa000000UL
3412a919596SJack Steiner #define UV2_GLOBAL_MMR32_BASE		0xfc000000UL
3422a919596SJack Steiner #define UV2_LOCAL_MMR_SIZE		(32UL * 1024 * 1024)
3432a919596SJack Steiner #define UV2_GLOBAL_MMR32_SIZE		(32UL * 1024 * 1024)
3442a919596SJack Steiner 
3456edbd471SMike Travis #define UV3_LOCAL_MMR_BASE		0xfa000000UL
3466edbd471SMike Travis #define UV3_GLOBAL_MMR32_BASE		0xfc000000UL
3476edbd471SMike Travis #define UV3_LOCAL_MMR_SIZE		(32UL * 1024 * 1024)
3486edbd471SMike Travis #define UV3_GLOBAL_MMR32_SIZE		(32UL * 1024 * 1024)
3496edbd471SMike Travis 
350eb1e3461SMike Travis #define UV4_LOCAL_MMR_BASE		0xfa000000UL
351eb1e3461SMike Travis #define UV4_GLOBAL_MMR32_BASE		0xfc000000UL
352eb1e3461SMike Travis #define UV4_LOCAL_MMR_SIZE		(32UL * 1024 * 1024)
353eb1e3461SMike Travis #define UV4_GLOBAL_MMR32_SIZE		(16UL * 1024 * 1024)
354eb1e3461SMike Travis 
355eb1e3461SMike Travis #define UV_LOCAL_MMR_BASE		(				\
356eb1e3461SMike Travis 					is_uv1_hub() ? UV1_LOCAL_MMR_BASE : \
357eb1e3461SMike Travis 					is_uv2_hub() ? UV2_LOCAL_MMR_BASE : \
358eb1e3461SMike Travis 					is_uv3_hub() ? UV3_LOCAL_MMR_BASE : \
359eb1e3461SMike Travis 					/*is_uv4_hub*/ UV4_LOCAL_MMR_BASE)
360eb1e3461SMike Travis 
361eb1e3461SMike Travis #define UV_GLOBAL_MMR32_BASE		(				\
362eb1e3461SMike Travis 					is_uv1_hub() ? UV1_GLOBAL_MMR32_BASE : \
363eb1e3461SMike Travis 					is_uv2_hub() ? UV2_GLOBAL_MMR32_BASE : \
364eb1e3461SMike Travis 					is_uv3_hub() ? UV3_GLOBAL_MMR32_BASE : \
365eb1e3461SMike Travis 					/*is_uv4_hub*/ UV4_GLOBAL_MMR32_BASE)
366eb1e3461SMike Travis 
367eb1e3461SMike Travis #define UV_LOCAL_MMR_SIZE		(				\
368eb1e3461SMike Travis 					is_uv1_hub() ? UV1_LOCAL_MMR_SIZE : \
369eb1e3461SMike Travis 					is_uv2_hub() ? UV2_LOCAL_MMR_SIZE : \
370eb1e3461SMike Travis 					is_uv3_hub() ? UV3_LOCAL_MMR_SIZE : \
371eb1e3461SMike Travis 					/*is_uv4_hub*/ UV4_LOCAL_MMR_SIZE)
372eb1e3461SMike Travis 
373eb1e3461SMike Travis #define UV_GLOBAL_MMR32_SIZE		(				\
374eb1e3461SMike Travis 					is_uv1_hub() ? UV1_GLOBAL_MMR32_SIZE : \
375eb1e3461SMike Travis 					is_uv2_hub() ? UV2_GLOBAL_MMR32_SIZE : \
376eb1e3461SMike Travis 					is_uv3_hub() ? UV3_GLOBAL_MMR32_SIZE : \
377eb1e3461SMike Travis 					/*is_uv4_hub*/ UV4_GLOBAL_MMR32_SIZE)
378eb1e3461SMike Travis 
379bb898558SAl Viro #define UV_GLOBAL_MMR64_BASE		(uv_hub_info->global_mmr_base)
380bb898558SAl Viro 
38156abcf24SJack Steiner #define UV_GLOBAL_GRU_MMR_BASE		0x4000000
38256abcf24SJack Steiner 
383bb898558SAl Viro #define UV_GLOBAL_MMR32_PNODE_SHIFT	15
3841de329c1SMike Travis #define _UV_GLOBAL_MMR64_PNODE_SHIFT	26
3851de329c1SMike Travis #define UV_GLOBAL_MMR64_PNODE_SHIFT	(uv_hub_info->global_mmr_shift)
386bb898558SAl Viro 
387bb898558SAl Viro #define UV_GLOBAL_MMR32_PNODE_BITS(p)	((p) << (UV_GLOBAL_MMR32_PNODE_SHIFT))
388bb898558SAl Viro 
389bb898558SAl Viro #define UV_GLOBAL_MMR64_PNODE_BITS(p)					\
39067e83f30SJack Steiner 	(((unsigned long)(p)) << UV_GLOBAL_MMR64_PNODE_SHIFT)
391bb898558SAl Viro 
392c8f730b1SRuss Anderson #define UVH_APICID		0x002D0E00L
393bb898558SAl Viro #define UV_APIC_PNODE_SHIFT	6
394bb898558SAl Viro 
3958191c9f6SDimitri Sivanich #define UV_APICID_HIBIT_MASK	0xffff0000
3968191c9f6SDimitri Sivanich 
3977f1baa06SMike Travis /* Local Bus from cpu's perspective */
3987f1baa06SMike Travis #define LOCAL_BUS_BASE		0x1c00000
3997f1baa06SMike Travis #define LOCAL_BUS_SIZE		(4 * 1024 * 1024)
4007f1baa06SMike Travis 
4017f1baa06SMike Travis /*
4027f1baa06SMike Travis  * System Controller Interface Reg
4037f1baa06SMike Travis  *
4047f1baa06SMike Travis  * Note there are NO leds on a UV system.  This register is only
4057f1baa06SMike Travis  * used by the system controller to monitor system-wide operation.
4067f1baa06SMike Travis  * There are 64 regs per node.  With Nahelem cpus (2 cores per node,
4077f1baa06SMike Travis  * 8 cpus per core, 2 threads per cpu) there are 32 cpu threads on
4087f1baa06SMike Travis  * a node.
4097f1baa06SMike Travis  *
4107f1baa06SMike Travis  * The window is located at top of ACPI MMR space
4117f1baa06SMike Travis  */
4127f1baa06SMike Travis #define SCIR_WINDOW_COUNT	64
4137f1baa06SMike Travis #define SCIR_LOCAL_MMR_BASE	(LOCAL_BUS_BASE + \
4147f1baa06SMike Travis 				 LOCAL_BUS_SIZE - \
4157f1baa06SMike Travis 				 SCIR_WINDOW_COUNT)
4167f1baa06SMike Travis 
4177f1baa06SMike Travis #define SCIR_CPU_HEARTBEAT	0x01	/* timer interrupt */
4187f1baa06SMike Travis #define SCIR_CPU_ACTIVITY	0x02	/* not idle */
4197f1baa06SMike Travis #define SCIR_CPU_HB_INTERVAL	(HZ)	/* once per second */
4207f1baa06SMike Travis 
4218661984fSDimitri Sivanich /* Loop through all installed blades */
4228661984fSDimitri Sivanich #define for_each_possible_blade(bid)		\
4238661984fSDimitri Sivanich 	for ((bid) = 0; (bid) < uv_num_possible_blades(); (bid)++)
4248661984fSDimitri Sivanich 
425bb898558SAl Viro /*
426bb898558SAl Viro  * Macros for converting between kernel virtual addresses, socket local physical
427bb898558SAl Viro  * addresses, and UV global physical addresses.
428bb898558SAl Viro  *	Note: use the standard __pa() & __va() macros for converting
429bb898558SAl Viro  *	      between socket virtual and socket physical addresses.
430bb898558SAl Viro  */
431bb898558SAl Viro 
432c85375cdSMike Travis /* global bits offset - number of local address bits in gpa for this UV arch */
433c85375cdSMike Travis static inline unsigned int uv_gpa_shift(void)
434c85375cdSMike Travis {
435c85375cdSMike Travis 	return uv_hub_info->gpa_shift;
436c85375cdSMike Travis }
437c85375cdSMike Travis #define	_uv_gpa_shift
438c85375cdSMike Travis 
439c85375cdSMike Travis /* Find node that has the address range that contains global address  */
440c85375cdSMike Travis static inline struct uv_gam_range_s *uv_gam_range(unsigned long pa)
441c85375cdSMike Travis {
442c85375cdSMike Travis 	struct uv_gam_range_s *gr = uv_hub_info->gr_table;
443c85375cdSMike Travis 	unsigned long pal = (pa & uv_hub_info->gpa_mask) >> UV_GAM_RANGE_SHFT;
444c85375cdSMike Travis 	int i, num = uv_hub_info->gr_table_len;
445c85375cdSMike Travis 
446c85375cdSMike Travis 	if (gr) {
447c85375cdSMike Travis 		for (i = 0; i < num; i++, gr++) {
448c85375cdSMike Travis 			if (pal < gr->limit)
449c85375cdSMike Travis 				return gr;
450c85375cdSMike Travis 		}
451c85375cdSMike Travis 	}
452c85375cdSMike Travis 	pr_crit("UV: GAM Range for 0x%lx not found at %p!\n", pa, gr);
453c85375cdSMike Travis 	BUG();
454c85375cdSMike Travis }
455c85375cdSMike Travis 
456c85375cdSMike Travis /* Return base address of node that contains global address  */
457c85375cdSMike Travis static inline unsigned long uv_gam_range_base(unsigned long pa)
458c85375cdSMike Travis {
459c85375cdSMike Travis 	struct uv_gam_range_s *gr = uv_gam_range(pa);
460c85375cdSMike Travis 	int base = gr->base;
461c85375cdSMike Travis 
462c85375cdSMike Travis 	if (base < 0)
463c85375cdSMike Travis 		return 0UL;
464c85375cdSMike Travis 
465c85375cdSMike Travis 	return uv_hub_info->gr_table[base].limit;
466c85375cdSMike Travis }
467c85375cdSMike Travis 
468c85375cdSMike Travis /* socket phys RAM --> UV global NASID (UV4+) */
469c85375cdSMike Travis static inline unsigned long uv_soc_phys_ram_to_nasid(unsigned long paddr)
470c85375cdSMike Travis {
471c85375cdSMike Travis 	return uv_gam_range(paddr)->nasid;
472c85375cdSMike Travis }
473c85375cdSMike Travis #define	_uv_soc_phys_ram_to_nasid
474c85375cdSMike Travis 
475c85375cdSMike Travis /* socket virtual --> UV global NASID (UV4+) */
476c85375cdSMike Travis static inline unsigned long uv_gpa_nasid(void *v)
477c85375cdSMike Travis {
478c85375cdSMike Travis 	return uv_soc_phys_ram_to_nasid(__pa(v));
479c85375cdSMike Travis }
480c85375cdSMike Travis 
481bb898558SAl Viro /* socket phys RAM --> UV global physical address */
482bb898558SAl Viro static inline unsigned long uv_soc_phys_ram_to_gpa(unsigned long paddr)
483bb898558SAl Viro {
484c85375cdSMike Travis 	unsigned int m_val = uv_hub_info->m_val;
485c85375cdSMike Travis 
486bb898558SAl Viro 	if (paddr < uv_hub_info->lowmem_remap_top)
487189f67c4SJack Steiner 		paddr |= uv_hub_info->lowmem_remap_base;
4886a469e46SJack Steiner 	paddr |= uv_hub_info->gnode_upper;
489c85375cdSMike Travis 	if (m_val)
490c85375cdSMike Travis 		paddr = ((paddr << uv_hub_info->m_shift)
491c85375cdSMike Travis 						>> uv_hub_info->m_shift) |
492c85375cdSMike Travis 			((paddr >> uv_hub_info->m_val)
493c85375cdSMike Travis 						<< uv_hub_info->n_lshift);
494c85375cdSMike Travis 	else
495c85375cdSMike Travis 		paddr |= uv_soc_phys_ram_to_nasid(paddr)
496c85375cdSMike Travis 						<< uv_hub_info->gpa_shift;
4976a469e46SJack Steiner 	return paddr;
498bb898558SAl Viro }
499bb898558SAl Viro 
500bb898558SAl Viro /* socket virtual --> UV global physical address */
501bb898558SAl Viro static inline unsigned long uv_gpa(void *v)
502bb898558SAl Viro {
503189f67c4SJack Steiner 	return uv_soc_phys_ram_to_gpa(__pa(v));
504bb898558SAl Viro }
505bb898558SAl Viro 
506fae419f2SRobin Holt /* Top two bits indicate the requested address is in MMR space.  */
507fae419f2SRobin Holt static inline int
508fae419f2SRobin Holt uv_gpa_in_mmr_space(unsigned long gpa)
509fae419f2SRobin Holt {
510fae419f2SRobin Holt 	return (gpa >> 62) == 0x3UL;
511fae419f2SRobin Holt }
512fae419f2SRobin Holt 
513729d69e6SRobin Holt /* UV global physical address --> socket phys RAM */
514729d69e6SRobin Holt static inline unsigned long uv_gpa_to_soc_phys_ram(unsigned long gpa)
515729d69e6SRobin Holt {
5165a51467bSRuss Anderson 	unsigned long paddr;
517729d69e6SRobin Holt 	unsigned long remap_base = uv_hub_info->lowmem_remap_base;
518729d69e6SRobin Holt 	unsigned long remap_top =  uv_hub_info->lowmem_remap_top;
519c85375cdSMike Travis 	unsigned int m_val = uv_hub_info->m_val;
520729d69e6SRobin Holt 
521c85375cdSMike Travis 	if (m_val)
5226a469e46SJack Steiner 		gpa = ((gpa << uv_hub_info->m_shift) >> uv_hub_info->m_shift) |
5236a469e46SJack Steiner 			((gpa >> uv_hub_info->n_lshift) << uv_hub_info->m_val);
524c85375cdSMike Travis 
5255a51467bSRuss Anderson 	paddr = gpa & uv_hub_info->gpa_mask;
526729d69e6SRobin Holt 	if (paddr >= remap_base && paddr < remap_base + remap_top)
527729d69e6SRobin Holt 		paddr -= remap_base;
528729d69e6SRobin Holt 	return paddr;
529729d69e6SRobin Holt }
530729d69e6SRobin Holt 
531906f3b20SMike Travis /* gpa -> gnode */
5321d21e6e3SRobin Holt static inline unsigned long uv_gpa_to_gnode(unsigned long gpa)
5331d21e6e3SRobin Holt {
534c85375cdSMike Travis 	unsigned int n_lshift = uv_hub_info->n_lshift;
535c85375cdSMike Travis 
536c85375cdSMike Travis 	if (n_lshift)
537c85375cdSMike Travis 		return gpa >> n_lshift;
538c85375cdSMike Travis 
539c85375cdSMike Travis 	return uv_gam_range(gpa)->nasid >> 1;
5401d21e6e3SRobin Holt }
5411d21e6e3SRobin Holt 
5421d21e6e3SRobin Holt /* gpa -> pnode */
5431d21e6e3SRobin Holt static inline int uv_gpa_to_pnode(unsigned long gpa)
5441d21e6e3SRobin Holt {
545906f3b20SMike Travis 	return uv_gpa_to_gnode(gpa) & uv_hub_info->pnode_mask;
5461d21e6e3SRobin Holt }
5471d21e6e3SRobin Holt 
5486a469e46SJack Steiner /* gpa -> node offset */
5496a469e46SJack Steiner static inline unsigned long uv_gpa_to_offset(unsigned long gpa)
5506a469e46SJack Steiner {
551c85375cdSMike Travis 	unsigned int m_shift = uv_hub_info->m_shift;
552c85375cdSMike Travis 
553c85375cdSMike Travis 	if (m_shift)
554c85375cdSMike Travis 		return (gpa << m_shift) >> m_shift;
555c85375cdSMike Travis 
556c85375cdSMike Travis 	return (gpa & uv_hub_info->gpa_mask) - uv_gam_range_base(gpa);
557c85375cdSMike Travis }
558c85375cdSMike Travis 
559c85375cdSMike Travis /* Convert socket to node */
560c85375cdSMike Travis static inline int _uv_socket_to_node(int socket, unsigned short *s2nid)
561c85375cdSMike Travis {
562c85375cdSMike Travis 	return s2nid ? s2nid[socket - uv_hub_info->min_socket] : socket;
563c85375cdSMike Travis }
564c85375cdSMike Travis 
565c85375cdSMike Travis static inline int uv_socket_to_node(int socket)
566c85375cdSMike Travis {
567c85375cdSMike Travis 	return _uv_socket_to_node(socket, uv_hub_info->socket_to_node);
5686a469e46SJack Steiner }
5696a469e46SJack Steiner 
570bb898558SAl Viro /* pnode, offset --> socket virtual */
571bb898558SAl Viro static inline void *uv_pnode_offset_to_vaddr(int pnode, unsigned long offset)
572bb898558SAl Viro {
573c85375cdSMike Travis 	unsigned int m_val = uv_hub_info->m_val;
574c85375cdSMike Travis 	unsigned long base;
575c85375cdSMike Travis 	unsigned short sockid, node, *p2s;
576bb898558SAl Viro 
577c85375cdSMike Travis 	if (m_val)
578c85375cdSMike Travis 		return __va(((unsigned long)pnode << m_val) | offset);
5796e27b91cSMike Travis 
580c85375cdSMike Travis 	p2s = uv_hub_info->pnode_to_socket;
581c85375cdSMike Travis 	sockid = p2s ? p2s[pnode - uv_hub_info->min_pnode] : pnode;
582c85375cdSMike Travis 	node = uv_socket_to_node(sockid);
583c85375cdSMike Travis 
584c85375cdSMike Travis 	/* limit address of previous socket is our base, except node 0 is 0 */
585c85375cdSMike Travis 	if (!node)
586c85375cdSMike Travis 		return __va((unsigned long)offset);
587c85375cdSMike Travis 
588c85375cdSMike Travis 	base = (unsigned long)(uv_hub_info->gr_table[node - 1].limit);
589c85375cdSMike Travis 	return __va(base << UV_GAM_RANGE_SHFT | offset);
5906e27b91cSMike Travis }
5916e27b91cSMike Travis 
5926e27b91cSMike Travis /* Extract/Convert a PNODE from an APICID (full apicid, not processor subset) */
593bb898558SAl Viro static inline int uv_apicid_to_pnode(int apicid)
594bb898558SAl Viro {
5956e27b91cSMike Travis 	int pnode = apicid >> uv_hub_info->apic_pnode_shift;
5966e27b91cSMike Travis 	unsigned short *s2pn = uv_hub_info->socket_to_pnode;
5976e27b91cSMike Travis 
5986e27b91cSMike Travis 	return s2pn ? s2pn[pnode - uv_hub_info->min_socket] : pnode;
599bb898558SAl Viro }
600bb898558SAl Viro 
601906f3b20SMike Travis /* Convert an apicid to the socket number on the blade */
6022a919596SJack Steiner static inline int uv_apicid_to_socket(int apicid)
6032a919596SJack Steiner {
6042a919596SJack Steiner 	if (is_uv1_hub())
6052a919596SJack Steiner 		return (apicid >> (uv_hub_info->apic_pnode_shift - 1)) & 1;
6062a919596SJack Steiner 	else
6072a919596SJack Steiner 		return 0;
6082a919596SJack Steiner }
6092a919596SJack Steiner 
6102a919596SJack Steiner /*
611bb898558SAl Viro  * Access global MMRs using the low memory MMR32 space. This region supports
612bb898558SAl Viro  * faster MMR access but not all MMRs are accessible in this space.
613bb898558SAl Viro  */
61439d30770SMike Travis static inline unsigned long *uv_global_mmr32_address(int pnode, unsigned long offset)
615bb898558SAl Viro {
616bb898558SAl Viro 	return __va(UV_GLOBAL_MMR32_BASE |
617bb898558SAl Viro 		       UV_GLOBAL_MMR32_PNODE_BITS(pnode) | offset);
618bb898558SAl Viro }
619bb898558SAl Viro 
62039d30770SMike Travis static inline void uv_write_global_mmr32(int pnode, unsigned long offset, unsigned long val)
621bb898558SAl Viro {
6228dc579e8SJack Steiner 	writeq(val, uv_global_mmr32_address(pnode, offset));
623bb898558SAl Viro }
624bb898558SAl Viro 
62539d30770SMike Travis static inline unsigned long uv_read_global_mmr32(int pnode, unsigned long offset)
626bb898558SAl Viro {
6278dc579e8SJack Steiner 	return readq(uv_global_mmr32_address(pnode, offset));
628bb898558SAl Viro }
629bb898558SAl Viro 
630bb898558SAl Viro /*
631bb898558SAl Viro  * Access Global MMR space using the MMR space located at the top of physical
632bb898558SAl Viro  * memory.
633bb898558SAl Viro  */
634a289cc7cSRandy Dunlap static inline volatile void __iomem *uv_global_mmr64_address(int pnode, unsigned long offset)
635bb898558SAl Viro {
636bb898558SAl Viro 	return __va(UV_GLOBAL_MMR64_BASE |
637bb898558SAl Viro 		    UV_GLOBAL_MMR64_PNODE_BITS(pnode) | offset);
638bb898558SAl Viro }
639bb898558SAl Viro 
64039d30770SMike Travis static inline void uv_write_global_mmr64(int pnode, unsigned long offset, unsigned long val)
641bb898558SAl Viro {
6428dc579e8SJack Steiner 	writeq(val, uv_global_mmr64_address(pnode, offset));
643bb898558SAl Viro }
644bb898558SAl Viro 
64539d30770SMike Travis static inline unsigned long uv_read_global_mmr64(int pnode, unsigned long offset)
646bb898558SAl Viro {
6478dc579e8SJack Steiner 	return readq(uv_global_mmr64_address(pnode, offset));
648bb898558SAl Viro }
649bb898558SAl Viro 
650bb898558SAl Viro /*
65156abcf24SJack Steiner  * Global MMR space addresses when referenced by the GRU. (GRU does
65256abcf24SJack Steiner  * NOT use socket addressing).
65356abcf24SJack Steiner  */
65456abcf24SJack Steiner static inline unsigned long uv_global_gru_mmr_address(int pnode, unsigned long offset)
65556abcf24SJack Steiner {
656e1e0138dSJack Steiner 	return UV_GLOBAL_GRU_MMR_BASE | offset |
657e1e0138dSJack Steiner 		((unsigned long)pnode << uv_hub_info->m_val);
65856abcf24SJack Steiner }
65956abcf24SJack Steiner 
66039d30770SMike Travis static inline void uv_write_global_mmr8(int pnode, unsigned long offset, unsigned char val)
66139d30770SMike Travis {
66239d30770SMike Travis 	writeb(val, uv_global_mmr64_address(pnode, offset));
66339d30770SMike Travis }
66439d30770SMike Travis 
66539d30770SMike Travis static inline unsigned char uv_read_global_mmr8(int pnode, unsigned long offset)
66639d30770SMike Travis {
66739d30770SMike Travis 	return readb(uv_global_mmr64_address(pnode, offset));
66839d30770SMike Travis }
66939d30770SMike Travis 
67056abcf24SJack Steiner /*
671bb898558SAl Viro  * Access hub local MMRs. Faster than using global space but only local MMRs
672bb898558SAl Viro  * are accessible.
673bb898558SAl Viro  */
674bb898558SAl Viro static inline unsigned long *uv_local_mmr_address(unsigned long offset)
675bb898558SAl Viro {
676bb898558SAl Viro 	return __va(UV_LOCAL_MMR_BASE | offset);
677bb898558SAl Viro }
678bb898558SAl Viro 
679bb898558SAl Viro static inline unsigned long uv_read_local_mmr(unsigned long offset)
680bb898558SAl Viro {
6818dc579e8SJack Steiner 	return readq(uv_local_mmr_address(offset));
682bb898558SAl Viro }
683bb898558SAl Viro 
684bb898558SAl Viro static inline void uv_write_local_mmr(unsigned long offset, unsigned long val)
685bb898558SAl Viro {
6868dc579e8SJack Steiner 	writeq(val, uv_local_mmr_address(offset));
687bb898558SAl Viro }
688bb898558SAl Viro 
6897f1baa06SMike Travis static inline unsigned char uv_read_local_mmr8(unsigned long offset)
6907f1baa06SMike Travis {
6918dc579e8SJack Steiner 	return readb(uv_local_mmr_address(offset));
6927f1baa06SMike Travis }
6937f1baa06SMike Travis 
6947f1baa06SMike Travis static inline void uv_write_local_mmr8(unsigned long offset, unsigned char val)
6957f1baa06SMike Travis {
6968dc579e8SJack Steiner 	writeb(val, uv_local_mmr_address(offset));
6977f1baa06SMike Travis }
6987f1baa06SMike Travis 
699bb898558SAl Viro /* Blade-local cpu number of current cpu. Numbered 0 .. <# cpus on the blade> */
700bb898558SAl Viro static inline int uv_blade_processor_id(void)
701bb898558SAl Viro {
7025627a825SMike Travis 	return uv_cpu_info->blade_cpu_id;
703bb898558SAl Viro }
704bb898558SAl Viro 
7055627a825SMike Travis /* Blade-local cpu number of cpu N. Numbered 0 .. <# cpus on the blade> */
7065627a825SMike Travis static inline int uv_cpu_blade_processor_id(int cpu)
7075627a825SMike Travis {
7085627a825SMike Travis 	return uv_cpu_info_per(cpu)->blade_cpu_id;
7095627a825SMike Travis }
7105627a825SMike Travis #define _uv_cpu_blade_processor_id 1	/* indicate function available */
7115627a825SMike Travis 
712906f3b20SMike Travis /* Blade number to Node number (UV1..UV4 is 1:1) */
713906f3b20SMike Travis static inline int uv_blade_to_node(int blade)
714906f3b20SMike Travis {
715906f3b20SMike Travis 	return blade;
716906f3b20SMike Travis }
717906f3b20SMike Travis 
718bb898558SAl Viro /* Blade number of current cpu. Numnbered 0 .. <#blades -1> */
719bb898558SAl Viro static inline int uv_numa_blade_id(void)
720bb898558SAl Viro {
721bb898558SAl Viro 	return uv_hub_info->numa_blade_id;
722bb898558SAl Viro }
723bb898558SAl Viro 
724906f3b20SMike Travis /*
725906f3b20SMike Travis  * Convert linux node number to the UV blade number.
726906f3b20SMike Travis  * .. Currently for UV1 thru UV4 the node and the blade are identical.
727906f3b20SMike Travis  * .. If this changes then you MUST check references to this function!
728906f3b20SMike Travis  */
729906f3b20SMike Travis static inline int uv_node_to_blade_id(int nid)
730906f3b20SMike Travis {
731906f3b20SMike Travis 	return nid;
732906f3b20SMike Travis }
733906f3b20SMike Travis 
734bb898558SAl Viro /* Convert a cpu number to the the UV blade number */
735bb898558SAl Viro static inline int uv_cpu_to_blade_id(int cpu)
736bb898558SAl Viro {
737906f3b20SMike Travis 	return uv_node_to_blade_id(cpu_to_node(cpu));
738bb898558SAl Viro }
739bb898558SAl Viro 
740bb898558SAl Viro /* Convert a blade id to the PNODE of the blade */
741bb898558SAl Viro static inline int uv_blade_to_pnode(int bid)
742bb898558SAl Viro {
743906f3b20SMike Travis 	return uv_hub_info_list(uv_blade_to_node(bid))->pnode;
744bb898558SAl Viro }
745bb898558SAl Viro 
7466c7184b7SJack Steiner /* Nid of memory node on blade. -1 if no blade-local memory */
7476c7184b7SJack Steiner static inline int uv_blade_to_memory_nid(int bid)
7486c7184b7SJack Steiner {
749906f3b20SMike Travis 	return uv_hub_info_list(uv_blade_to_node(bid))->memory_nid;
7506c7184b7SJack Steiner }
7516c7184b7SJack Steiner 
752bb898558SAl Viro /* Determine the number of possible cpus on a blade */
753bb898558SAl Viro static inline int uv_blade_nr_possible_cpus(int bid)
754bb898558SAl Viro {
755906f3b20SMike Travis 	return uv_hub_info_list(uv_blade_to_node(bid))->nr_possible_cpus;
756bb898558SAl Viro }
757bb898558SAl Viro 
758bb898558SAl Viro /* Determine the number of online cpus on a blade */
759bb898558SAl Viro static inline int uv_blade_nr_online_cpus(int bid)
760bb898558SAl Viro {
761906f3b20SMike Travis 	return uv_hub_info_list(uv_blade_to_node(bid))->nr_online_cpus;
762bb898558SAl Viro }
763bb898558SAl Viro 
764bb898558SAl Viro /* Convert a cpu id to the PNODE of the blade containing the cpu */
765bb898558SAl Viro static inline int uv_cpu_to_pnode(int cpu)
766bb898558SAl Viro {
767906f3b20SMike Travis 	return uv_cpu_hub_info(cpu)->pnode;
768bb898558SAl Viro }
769bb898558SAl Viro 
770bb898558SAl Viro /* Convert a linux node number to the PNODE of the blade */
771bb898558SAl Viro static inline int uv_node_to_pnode(int nid)
772bb898558SAl Viro {
773906f3b20SMike Travis 	return uv_hub_info_list(nid)->pnode;
774bb898558SAl Viro }
775bb898558SAl Viro 
776bb898558SAl Viro /* Maximum possible number of blades */
777906f3b20SMike Travis extern short uv_possible_blades;
778bb898558SAl Viro static inline int uv_num_possible_blades(void)
779bb898558SAl Viro {
780bb898558SAl Viro 	return uv_possible_blades;
781bb898558SAl Viro }
782bb898558SAl Viro 
7830d12ef0cSMike Travis /* Per Hub NMI support */
7840d12ef0cSMike Travis extern void uv_nmi_setup(void);
7850d12ef0cSMike Travis 
7860d12ef0cSMike Travis /* BMC sets a bit this MMR non-zero before sending an NMI */
7870d12ef0cSMike Travis #define UVH_NMI_MMR		UVH_SCRATCH5
7880d12ef0cSMike Travis #define UVH_NMI_MMR_CLEAR	UVH_SCRATCH5_ALIAS
7890d12ef0cSMike Travis #define UVH_NMI_MMR_SHIFT	63
7900d12ef0cSMike Travis #define	UVH_NMI_MMR_TYPE	"SCRATCH5"
7910d12ef0cSMike Travis 
7920d12ef0cSMike Travis /* Newer SMM NMI handler, not present in all systems */
7930d12ef0cSMike Travis #define UVH_NMI_MMRX		UVH_EVENT_OCCURRED0
7940d12ef0cSMike Travis #define UVH_NMI_MMRX_CLEAR	UVH_EVENT_OCCURRED0_ALIAS
795c443c03dSMike Travis #define UVH_NMI_MMRX_SHIFT	UVH_EVENT_OCCURRED0_EXTIO_INT0_SHFT
7960d12ef0cSMike Travis #define	UVH_NMI_MMRX_TYPE	"EXTIO_INT0"
7970d12ef0cSMike Travis 
7980d12ef0cSMike Travis /* Non-zero indicates newer SMM NMI handler present */
7990d12ef0cSMike Travis #define UVH_NMI_MMRX_SUPPORTED	UVH_EXTIO_INT0_BROADCAST
8000d12ef0cSMike Travis 
8010d12ef0cSMike Travis /* Indicates to BIOS that we want to use the newer SMM NMI handler */
8020d12ef0cSMike Travis #define UVH_NMI_MMRX_REQ	UVH_SCRATCH5_ALIAS_2
8030d12ef0cSMike Travis #define UVH_NMI_MMRX_REQ_SHIFT	62
8040d12ef0cSMike Travis 
8050d12ef0cSMike Travis struct uv_hub_nmi_s {
8060d12ef0cSMike Travis 	raw_spinlock_t	nmi_lock;
8070d12ef0cSMike Travis 	atomic_t	in_nmi;		/* flag this node in UV NMI IRQ */
8080d12ef0cSMike Travis 	atomic_t	cpu_owner;	/* last locker of this struct */
8090d12ef0cSMike Travis 	atomic_t	read_mmr_count;	/* count of MMR reads */
8100d12ef0cSMike Travis 	atomic_t	nmi_count;	/* count of true UV NMIs */
8110d12ef0cSMike Travis 	unsigned long	nmi_value;	/* last value read from NMI MMR */
8120d12ef0cSMike Travis };
8130d12ef0cSMike Travis 
8140d12ef0cSMike Travis struct uv_cpu_nmi_s {
8150d12ef0cSMike Travis 	struct uv_hub_nmi_s	*hub;
816e1632170SChristoph Lameter 	int			state;
817e1632170SChristoph Lameter 	int			pinging;
8180d12ef0cSMike Travis 	int			queries;
8190d12ef0cSMike Travis 	int			pings;
8200d12ef0cSMike Travis };
8210d12ef0cSMike Travis 
822e1632170SChristoph Lameter DECLARE_PER_CPU(struct uv_cpu_nmi_s, uv_cpu_nmi);
823e1632170SChristoph Lameter 
8247c52198bSGeorge Beshers #define uv_hub_nmi			this_cpu_read(uv_cpu_nmi.hub)
825e1632170SChristoph Lameter #define uv_cpu_nmi_per(cpu)		(per_cpu(uv_cpu_nmi, cpu))
8260d12ef0cSMike Travis #define uv_hub_nmi_per(cpu)		(uv_cpu_nmi_per(cpu).hub)
8270d12ef0cSMike Travis 
8280d12ef0cSMike Travis /* uv_cpu_nmi_states */
8290d12ef0cSMike Travis #define	UV_NMI_STATE_OUT		0
8300d12ef0cSMike Travis #define	UV_NMI_STATE_IN			1
8310d12ef0cSMike Travis #define	UV_NMI_STATE_DUMP		2
8320d12ef0cSMike Travis #define	UV_NMI_STATE_DUMP_DONE		3
8330d12ef0cSMike Travis 
8347f1baa06SMike Travis /* Update SCIR state */
8357f1baa06SMike Travis static inline void uv_set_scir_bits(unsigned char value)
8367f1baa06SMike Travis {
837d38bb135SMike Travis 	if (uv_scir_info->state != value) {
838d38bb135SMike Travis 		uv_scir_info->state = value;
839d38bb135SMike Travis 		uv_write_local_mmr8(uv_scir_info->offset, value);
8407f1baa06SMike Travis 	}
8417f1baa06SMike Travis }
84266666e50SJack Steiner 
84339d30770SMike Travis static inline unsigned long uv_scir_offset(int apicid)
84439d30770SMike Travis {
84539d30770SMike Travis 	return SCIR_LOCAL_MMR_BASE | (apicid & 0x3f);
84639d30770SMike Travis }
84739d30770SMike Travis 
8487f1baa06SMike Travis static inline void uv_set_cpu_scir_bits(int cpu, unsigned char value)
8497f1baa06SMike Travis {
850d38bb135SMike Travis 	if (uv_cpu_scir_info(cpu)->state != value) {
85139d30770SMike Travis 		uv_write_global_mmr8(uv_cpu_to_pnode(cpu),
852d38bb135SMike Travis 				uv_cpu_scir_info(cpu)->offset, value);
853d38bb135SMike Travis 		uv_cpu_scir_info(cpu)->state = value;
8547f1baa06SMike Travis 	}
8557f1baa06SMike Travis }
856bb898558SAl Viro 
8578191c9f6SDimitri Sivanich extern unsigned int uv_apicid_hibits;
85856abcf24SJack Steiner static unsigned long uv_hub_ipi_value(int apicid, int vector, int mode)
85956abcf24SJack Steiner {
8608191c9f6SDimitri Sivanich 	apicid |= uv_apicid_hibits;
86156abcf24SJack Steiner 	return (1UL << UVH_IPI_INT_SEND_SHFT) |
86256abcf24SJack Steiner 			((apicid) << UVH_IPI_INT_APIC_ID_SHFT) |
86356abcf24SJack Steiner 			(mode << UVH_IPI_INT_DELIVERY_MODE_SHFT) |
86456abcf24SJack Steiner 			(vector << UVH_IPI_INT_VECTOR_SHFT);
86556abcf24SJack Steiner }
86656abcf24SJack Steiner 
86766666e50SJack Steiner static inline void uv_hub_send_ipi(int pnode, int apicid, int vector)
86866666e50SJack Steiner {
86966666e50SJack Steiner 	unsigned long val;
87002dd0a06SRobin Holt 	unsigned long dmode = dest_Fixed;
87102dd0a06SRobin Holt 
87202dd0a06SRobin Holt 	if (vector == NMI_VECTOR)
87302dd0a06SRobin Holt 		dmode = dest_NMI;
87466666e50SJack Steiner 
87556abcf24SJack Steiner 	val = uv_hub_ipi_value(apicid, vector, dmode);
87666666e50SJack Steiner 	uv_write_global_mmr64(pnode, UVH_IPI_INT, val);
87766666e50SJack Steiner }
87866666e50SJack Steiner 
8797a1110e8SJack Steiner /*
8807a1110e8SJack Steiner  * Get the minimum revision number of the hub chips within the partition.
881eb1e3461SMike Travis  * (See UVx_HUB_REVISION_BASE above for specific values.)
8827a1110e8SJack Steiner  */
8837a1110e8SJack Steiner static inline int uv_get_min_hub_revision_id(void)
8847a1110e8SJack Steiner {
8852a919596SJack Steiner 	return uv_hub_info->hub_revision;
8867a1110e8SJack Steiner }
8877a1110e8SJack Steiner 
888bc5d9940SJack Steiner #endif /* CONFIG_X86_64 */
8897f1baa06SMike Travis #endif /* _ASM_X86_UV_UV_HUB_H */
890